1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012 Realtek Corporation.*/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../efuse.h"
6*4882a593Smuzhiyun #include "../base.h"
7*4882a593Smuzhiyun #include "../regd.h"
8*4882a593Smuzhiyun #include "../cam.h"
9*4882a593Smuzhiyun #include "../ps.h"
10*4882a593Smuzhiyun #include "../pci.h"
11*4882a593Smuzhiyun #include "reg.h"
12*4882a593Smuzhiyun #include "def.h"
13*4882a593Smuzhiyun #include "phy.h"
14*4882a593Smuzhiyun #include "../rtl8723com/phy_common.h"
15*4882a593Smuzhiyun #include "dm.h"
16*4882a593Smuzhiyun #include "../rtl8723com/dm_common.h"
17*4882a593Smuzhiyun #include "fw.h"
18*4882a593Smuzhiyun #include "../rtl8723com/fw_common.h"
19*4882a593Smuzhiyun #include "led.h"
20*4882a593Smuzhiyun #include "hw.h"
21*4882a593Smuzhiyun #include "../pwrseqcmd.h"
22*4882a593Smuzhiyun #include "pwrseq.h"
23*4882a593Smuzhiyun #include "btc.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define LLT_CONFIG 5
26*4882a593Smuzhiyun
_rtl8723e_set_bcn_ctrl_reg(struct ieee80211_hw * hw,u8 set_bits,u8 clear_bits)27*4882a593Smuzhiyun static void _rtl8723e_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
28*4882a593Smuzhiyun u8 set_bits, u8 clear_bits)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
31*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun rtlpci->reg_bcn_ctrl_val |= set_bits;
34*4882a593Smuzhiyun rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
_rtl8723e_stop_tx_beacon(struct ieee80211_hw * hw)39*4882a593Smuzhiyun static void _rtl8723e_stop_tx_beacon(struct ieee80211_hw *hw)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
42*4882a593Smuzhiyun u8 tmp1byte;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
45*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
46*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
47*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
48*4882a593Smuzhiyun tmp1byte &= ~(BIT(0));
49*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
_rtl8723e_resume_tx_beacon(struct ieee80211_hw * hw)52*4882a593Smuzhiyun static void _rtl8723e_resume_tx_beacon(struct ieee80211_hw *hw)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
55*4882a593Smuzhiyun u8 tmp1byte;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
58*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
59*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
60*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
61*4882a593Smuzhiyun tmp1byte |= BIT(1);
62*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
_rtl8723e_enable_bcn_sub_func(struct ieee80211_hw * hw)65*4882a593Smuzhiyun static void _rtl8723e_enable_bcn_sub_func(struct ieee80211_hw *hw)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(1));
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
_rtl8723e_disable_bcn_sub_func(struct ieee80211_hw * hw)70*4882a593Smuzhiyun static void _rtl8723e_disable_bcn_sub_func(struct ieee80211_hw *hw)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun _rtl8723e_set_bcn_ctrl_reg(hw, BIT(1), 0);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
rtl8723e_get_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)75*4882a593Smuzhiyun void rtl8723e_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
78*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
79*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun switch (variable) {
82*4882a593Smuzhiyun case HW_VAR_RCR:
83*4882a593Smuzhiyun *((u32 *)(val)) = rtlpci->receive_config;
84*4882a593Smuzhiyun break;
85*4882a593Smuzhiyun case HW_VAR_RF_STATE:
86*4882a593Smuzhiyun *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
87*4882a593Smuzhiyun break;
88*4882a593Smuzhiyun case HW_VAR_FWLPS_RF_ON:{
89*4882a593Smuzhiyun enum rf_pwrstate rfstate;
90*4882a593Smuzhiyun u32 val_rcr;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun rtlpriv->cfg->ops->get_hw_reg(hw,
93*4882a593Smuzhiyun HW_VAR_RF_STATE,
94*4882a593Smuzhiyun (u8 *)(&rfstate));
95*4882a593Smuzhiyun if (rfstate == ERFOFF) {
96*4882a593Smuzhiyun *((bool *)(val)) = true;
97*4882a593Smuzhiyun } else {
98*4882a593Smuzhiyun val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
99*4882a593Smuzhiyun val_rcr &= 0x00070000;
100*4882a593Smuzhiyun if (val_rcr)
101*4882a593Smuzhiyun *((bool *)(val)) = false;
102*4882a593Smuzhiyun else
103*4882a593Smuzhiyun *((bool *)(val)) = true;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun break;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun case HW_VAR_FW_PSMODE_STATUS:
108*4882a593Smuzhiyun *((bool *)(val)) = ppsc->fw_current_inpsmode;
109*4882a593Smuzhiyun break;
110*4882a593Smuzhiyun case HW_VAR_CORRECT_TSF:{
111*4882a593Smuzhiyun u64 tsf;
112*4882a593Smuzhiyun u32 *ptsf_low = (u32 *)&tsf;
113*4882a593Smuzhiyun u32 *ptsf_high = ((u32 *)&tsf) + 1;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
116*4882a593Smuzhiyun *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun *((u64 *)(val)) = tsf;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun break;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun case HAL_DEF_WOWLAN:
123*4882a593Smuzhiyun break;
124*4882a593Smuzhiyun default:
125*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
126*4882a593Smuzhiyun "switch case %#x not processed\n", variable);
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
rtl8723e_set_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)131*4882a593Smuzhiyun void rtl8723e_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
134*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
135*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
136*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
137*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
138*4882a593Smuzhiyun u8 idx;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun switch (variable) {
141*4882a593Smuzhiyun case HW_VAR_ETHER_ADDR:{
142*4882a593Smuzhiyun for (idx = 0; idx < ETH_ALEN; idx++) {
143*4882a593Smuzhiyun rtl_write_byte(rtlpriv, (REG_MACID + idx),
144*4882a593Smuzhiyun val[idx]);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun break;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun case HW_VAR_BASIC_RATE:{
149*4882a593Smuzhiyun u16 b_rate_cfg = ((u16 *)val)[0];
150*4882a593Smuzhiyun u8 rate_index = 0;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun b_rate_cfg = b_rate_cfg & 0x15f;
153*4882a593Smuzhiyun b_rate_cfg |= 0x01;
154*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RRSR, b_rate_cfg & 0xff);
155*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RRSR + 1,
156*4882a593Smuzhiyun (b_rate_cfg >> 8) & 0xff);
157*4882a593Smuzhiyun while (b_rate_cfg > 0x1) {
158*4882a593Smuzhiyun b_rate_cfg = (b_rate_cfg >> 1);
159*4882a593Smuzhiyun rate_index++;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
162*4882a593Smuzhiyun rate_index);
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun case HW_VAR_BSSID:{
166*4882a593Smuzhiyun for (idx = 0; idx < ETH_ALEN; idx++) {
167*4882a593Smuzhiyun rtl_write_byte(rtlpriv, (REG_BSSID + idx),
168*4882a593Smuzhiyun val[idx]);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun break;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun case HW_VAR_SIFS:{
173*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
174*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
177*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (!mac->ht_enable)
180*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
181*4882a593Smuzhiyun 0x0e0e);
182*4882a593Smuzhiyun else
183*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
184*4882a593Smuzhiyun *((u16 *)val));
185*4882a593Smuzhiyun break;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun case HW_VAR_SLOT_TIME:{
188*4882a593Smuzhiyun u8 e_aci;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
191*4882a593Smuzhiyun "HW_VAR_SLOT_TIME %x\n", val[0]);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
196*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw,
197*4882a593Smuzhiyun HW_VAR_AC_PARAM,
198*4882a593Smuzhiyun (u8 *)(&e_aci));
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun break;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun case HW_VAR_ACK_PREAMBLE:{
203*4882a593Smuzhiyun u8 reg_tmp;
204*4882a593Smuzhiyun u8 short_preamble = (bool)(*(u8 *)val);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun reg_tmp = (mac->cur_40_prime_sc) << 5;
207*4882a593Smuzhiyun if (short_preamble)
208*4882a593Smuzhiyun reg_tmp |= 0x80;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
211*4882a593Smuzhiyun break;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun case HW_VAR_AMPDU_MIN_SPACE:{
214*4882a593Smuzhiyun u8 min_spacing_to_set;
215*4882a593Smuzhiyun u8 sec_min_space;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun min_spacing_to_set = *((u8 *)val);
218*4882a593Smuzhiyun if (min_spacing_to_set <= 7) {
219*4882a593Smuzhiyun sec_min_space = 0;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (min_spacing_to_set < sec_min_space)
222*4882a593Smuzhiyun min_spacing_to_set = sec_min_space;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun mac->min_space_cfg = ((mac->min_space_cfg &
225*4882a593Smuzhiyun 0xf8) |
226*4882a593Smuzhiyun min_spacing_to_set);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun *val = min_spacing_to_set;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
231*4882a593Smuzhiyun "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
232*4882a593Smuzhiyun mac->min_space_cfg);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
235*4882a593Smuzhiyun mac->min_space_cfg);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun break;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun case HW_VAR_SHORTGI_DENSITY:{
240*4882a593Smuzhiyun u8 density_to_set;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun density_to_set = *((u8 *)val);
243*4882a593Smuzhiyun mac->min_space_cfg |= (density_to_set << 3);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
246*4882a593Smuzhiyun "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
247*4882a593Smuzhiyun mac->min_space_cfg);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
250*4882a593Smuzhiyun mac->min_space_cfg);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun break;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun case HW_VAR_AMPDU_FACTOR:{
255*4882a593Smuzhiyun u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
256*4882a593Smuzhiyun u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
257*4882a593Smuzhiyun u8 factor_toset;
258*4882a593Smuzhiyun u8 *p_regtoset = NULL;
259*4882a593Smuzhiyun u8 index = 0;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun if ((rtlpriv->btcoexist.bt_coexistence) &&
262*4882a593Smuzhiyun (rtlpriv->btcoexist.bt_coexist_type ==
263*4882a593Smuzhiyun BT_CSR_BC4))
264*4882a593Smuzhiyun p_regtoset = regtoset_bt;
265*4882a593Smuzhiyun else
266*4882a593Smuzhiyun p_regtoset = regtoset_normal;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun factor_toset = *((u8 *)val);
269*4882a593Smuzhiyun if (factor_toset <= 3) {
270*4882a593Smuzhiyun factor_toset = (1 << (factor_toset + 2));
271*4882a593Smuzhiyun if (factor_toset > 0xf)
272*4882a593Smuzhiyun factor_toset = 0xf;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun for (index = 0; index < 4; index++) {
275*4882a593Smuzhiyun if ((p_regtoset[index] & 0xf0) >
276*4882a593Smuzhiyun (factor_toset << 4))
277*4882a593Smuzhiyun p_regtoset[index] =
278*4882a593Smuzhiyun (p_regtoset[index] & 0x0f) |
279*4882a593Smuzhiyun (factor_toset << 4);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if ((p_regtoset[index] & 0x0f) >
282*4882a593Smuzhiyun factor_toset)
283*4882a593Smuzhiyun p_regtoset[index] =
284*4882a593Smuzhiyun (p_regtoset[index] & 0xf0) |
285*4882a593Smuzhiyun (factor_toset);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun rtl_write_byte(rtlpriv,
288*4882a593Smuzhiyun (REG_AGGLEN_LMT + index),
289*4882a593Smuzhiyun p_regtoset[index]);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
293*4882a593Smuzhiyun "Set HW_VAR_AMPDU_FACTOR: %#x\n",
294*4882a593Smuzhiyun factor_toset);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun break;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun case HW_VAR_AC_PARAM:{
299*4882a593Smuzhiyun u8 e_aci = *((u8 *)val);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun rtl8723_dm_init_edca_turbo(hw);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (rtlpci->acm_method != EACMWAY2_SW)
304*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw,
305*4882a593Smuzhiyun HW_VAR_ACM_CTRL,
306*4882a593Smuzhiyun (u8 *)(&e_aci));
307*4882a593Smuzhiyun break;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun case HW_VAR_ACM_CTRL:{
310*4882a593Smuzhiyun u8 e_aci = *((u8 *)val);
311*4882a593Smuzhiyun union aci_aifsn *p_aci_aifsn =
312*4882a593Smuzhiyun (union aci_aifsn *)(&mac->ac[0].aifs);
313*4882a593Smuzhiyun u8 acm = p_aci_aifsn->f.acm;
314*4882a593Smuzhiyun u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun acm_ctrl =
317*4882a593Smuzhiyun acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (acm) {
320*4882a593Smuzhiyun switch (e_aci) {
321*4882a593Smuzhiyun case AC0_BE:
322*4882a593Smuzhiyun acm_ctrl |= ACMHW_BEQEN;
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun case AC2_VI:
325*4882a593Smuzhiyun acm_ctrl |= ACMHW_VIQEN;
326*4882a593Smuzhiyun break;
327*4882a593Smuzhiyun case AC3_VO:
328*4882a593Smuzhiyun acm_ctrl |= ACMHW_VOQEN;
329*4882a593Smuzhiyun break;
330*4882a593Smuzhiyun default:
331*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
332*4882a593Smuzhiyun "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
333*4882a593Smuzhiyun acm);
334*4882a593Smuzhiyun break;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun } else {
337*4882a593Smuzhiyun switch (e_aci) {
338*4882a593Smuzhiyun case AC0_BE:
339*4882a593Smuzhiyun acm_ctrl &= (~ACMHW_BEQEN);
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun case AC2_VI:
342*4882a593Smuzhiyun acm_ctrl &= (~ACMHW_VIQEN);
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun case AC3_VO:
345*4882a593Smuzhiyun acm_ctrl &= (~ACMHW_VOQEN);
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun default:
348*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
349*4882a593Smuzhiyun "switch case %#x not processed\n",
350*4882a593Smuzhiyun e_aci);
351*4882a593Smuzhiyun break;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_QOS, DBG_TRACE,
356*4882a593Smuzhiyun "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
357*4882a593Smuzhiyun acm_ctrl);
358*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun case HW_VAR_RCR:{
362*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
363*4882a593Smuzhiyun rtlpci->receive_config = ((u32 *)(val))[0];
364*4882a593Smuzhiyun break;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun case HW_VAR_RETRY_LIMIT:{
367*4882a593Smuzhiyun u8 retry_limit = ((u8 *)(val))[0];
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RL,
370*4882a593Smuzhiyun retry_limit << RETRY_LIMIT_SHORT_SHIFT |
371*4882a593Smuzhiyun retry_limit << RETRY_LIMIT_LONG_SHIFT);
372*4882a593Smuzhiyun break;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun case HW_VAR_DUAL_TSF_RST:
375*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
376*4882a593Smuzhiyun break;
377*4882a593Smuzhiyun case HW_VAR_EFUSE_BYTES:
378*4882a593Smuzhiyun rtlefuse->efuse_usedbytes = *((u16 *)val);
379*4882a593Smuzhiyun break;
380*4882a593Smuzhiyun case HW_VAR_EFUSE_USAGE:
381*4882a593Smuzhiyun rtlefuse->efuse_usedpercentage = *((u8 *)val);
382*4882a593Smuzhiyun break;
383*4882a593Smuzhiyun case HW_VAR_IO_CMD:
384*4882a593Smuzhiyun rtl8723e_phy_set_io_cmd(hw, (*(enum io_type *)val));
385*4882a593Smuzhiyun break;
386*4882a593Smuzhiyun case HW_VAR_WPA_CONFIG:
387*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *)val));
388*4882a593Smuzhiyun break;
389*4882a593Smuzhiyun case HW_VAR_SET_RPWM:{
390*4882a593Smuzhiyun u8 rpwm_val;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
393*4882a593Smuzhiyun udelay(1);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (rpwm_val & BIT(7)) {
396*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
397*4882a593Smuzhiyun (*(u8 *)val));
398*4882a593Smuzhiyun } else {
399*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
400*4882a593Smuzhiyun ((*(u8 *)val) | BIT(7)));
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun case HW_VAR_H2C_FW_PWRMODE:{
406*4882a593Smuzhiyun u8 psmode = (*(u8 *)val);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (psmode != FW_PS_ACTIVE_MODE)
409*4882a593Smuzhiyun rtl8723e_dm_rf_saving(hw, true);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun rtl8723e_set_fw_pwrmode_cmd(hw, (*(u8 *)val));
412*4882a593Smuzhiyun break;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun case HW_VAR_FW_PSMODE_STATUS:
415*4882a593Smuzhiyun ppsc->fw_current_inpsmode = *((bool *)val);
416*4882a593Smuzhiyun break;
417*4882a593Smuzhiyun case HW_VAR_H2C_FW_JOINBSSRPT:{
418*4882a593Smuzhiyun u8 mstatus = (*(u8 *)val);
419*4882a593Smuzhiyun u8 tmp_regcr, tmp_reg422;
420*4882a593Smuzhiyun bool b_recover = false;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun if (mstatus == RT_MEDIA_CONNECT) {
423*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
424*4882a593Smuzhiyun NULL);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
427*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR + 1,
428*4882a593Smuzhiyun (tmp_regcr | BIT(0)));
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(3));
431*4882a593Smuzhiyun _rtl8723e_set_bcn_ctrl_reg(hw, BIT(4), 0);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun tmp_reg422 =
434*4882a593Smuzhiyun rtl_read_byte(rtlpriv,
435*4882a593Smuzhiyun REG_FWHW_TXQ_CTRL + 2);
436*4882a593Smuzhiyun if (tmp_reg422 & BIT(6))
437*4882a593Smuzhiyun b_recover = true;
438*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
439*4882a593Smuzhiyun tmp_reg422 & (~BIT(6)));
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun rtl8723e_set_fw_rsvdpagepkt(hw, 0);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun _rtl8723e_set_bcn_ctrl_reg(hw, BIT(3), 0);
444*4882a593Smuzhiyun _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(4));
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (b_recover) {
447*4882a593Smuzhiyun rtl_write_byte(rtlpriv,
448*4882a593Smuzhiyun REG_FWHW_TXQ_CTRL + 2,
449*4882a593Smuzhiyun tmp_reg422);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR + 1,
453*4882a593Smuzhiyun (tmp_regcr & ~(BIT(0))));
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun rtl8723e_set_fw_joinbss_report_cmd(hw, (*(u8 *)val));
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun break;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:{
460*4882a593Smuzhiyun rtl8723e_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
461*4882a593Smuzhiyun break;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun case HW_VAR_AID:{
464*4882a593Smuzhiyun u16 u2btmp;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
467*4882a593Smuzhiyun u2btmp &= 0xC000;
468*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
469*4882a593Smuzhiyun (u2btmp | mac->assoc_id));
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun break;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun case HW_VAR_CORRECT_TSF:{
474*4882a593Smuzhiyun u8 btype_ibss = ((u8 *)(val))[0];
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if (btype_ibss)
477*4882a593Smuzhiyun _rtl8723e_stop_tx_beacon(hw);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(3));
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TSFTR,
482*4882a593Smuzhiyun (u32)(mac->tsf & 0xffffffff));
483*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TSFTR + 4,
484*4882a593Smuzhiyun (u32)((mac->tsf >> 32) & 0xffffffff));
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun _rtl8723e_set_bcn_ctrl_reg(hw, BIT(3), 0);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun if (btype_ibss)
489*4882a593Smuzhiyun _rtl8723e_resume_tx_beacon(hw);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun break;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun case HW_VAR_FW_LPS_ACTION:{
494*4882a593Smuzhiyun bool b_enter_fwlps = *((bool *)val);
495*4882a593Smuzhiyun u8 rpwm_val, fw_pwrmode;
496*4882a593Smuzhiyun bool fw_current_inps;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (b_enter_fwlps) {
499*4882a593Smuzhiyun rpwm_val = 0x02; /* RF off */
500*4882a593Smuzhiyun fw_current_inps = true;
501*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw,
502*4882a593Smuzhiyun HW_VAR_FW_PSMODE_STATUS,
503*4882a593Smuzhiyun (u8 *)(&fw_current_inps));
504*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw,
505*4882a593Smuzhiyun HW_VAR_H2C_FW_PWRMODE,
506*4882a593Smuzhiyun (u8 *)(&ppsc->fwctrl_psmode));
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw,
509*4882a593Smuzhiyun HW_VAR_SET_RPWM,
510*4882a593Smuzhiyun (u8 *)(&rpwm_val));
511*4882a593Smuzhiyun } else {
512*4882a593Smuzhiyun rpwm_val = 0x0C; /* RF on */
513*4882a593Smuzhiyun fw_pwrmode = FW_PS_ACTIVE_MODE;
514*4882a593Smuzhiyun fw_current_inps = false;
515*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw,
516*4882a593Smuzhiyun HW_VAR_SET_RPWM,
517*4882a593Smuzhiyun (u8 *)(&rpwm_val));
518*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw,
519*4882a593Smuzhiyun HW_VAR_H2C_FW_PWRMODE,
520*4882a593Smuzhiyun (u8 *)(&fw_pwrmode));
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw,
523*4882a593Smuzhiyun HW_VAR_FW_PSMODE_STATUS,
524*4882a593Smuzhiyun (u8 *)(&fw_current_inps));
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun break;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun default:
529*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
530*4882a593Smuzhiyun "switch case %#x not processed\n", variable);
531*4882a593Smuzhiyun break;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
_rtl8723e_llt_write(struct ieee80211_hw * hw,u32 address,u32 data)535*4882a593Smuzhiyun static bool _rtl8723e_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
538*4882a593Smuzhiyun bool status = true;
539*4882a593Smuzhiyun long count = 0;
540*4882a593Smuzhiyun u32 value = _LLT_INIT_ADDR(address) |
541*4882a593Smuzhiyun _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun do {
546*4882a593Smuzhiyun value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
547*4882a593Smuzhiyun if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
548*4882a593Smuzhiyun break;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (count > POLLING_LLT_THRESHOLD) {
551*4882a593Smuzhiyun pr_err("Failed to polling write LLT done at address %d!\n",
552*4882a593Smuzhiyun address);
553*4882a593Smuzhiyun status = false;
554*4882a593Smuzhiyun break;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun } while (++count);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun return status;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
_rtl8723e_llt_table_init(struct ieee80211_hw * hw)561*4882a593Smuzhiyun static bool _rtl8723e_llt_table_init(struct ieee80211_hw *hw)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
564*4882a593Smuzhiyun unsigned short i;
565*4882a593Smuzhiyun u8 txpktbuf_bndy;
566*4882a593Smuzhiyun u8 maxpage;
567*4882a593Smuzhiyun bool status;
568*4882a593Smuzhiyun u8 ubyte;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun #if LLT_CONFIG == 1
571*4882a593Smuzhiyun maxpage = 255;
572*4882a593Smuzhiyun txpktbuf_bndy = 252;
573*4882a593Smuzhiyun #elif LLT_CONFIG == 2
574*4882a593Smuzhiyun maxpage = 127;
575*4882a593Smuzhiyun txpktbuf_bndy = 124;
576*4882a593Smuzhiyun #elif LLT_CONFIG == 3
577*4882a593Smuzhiyun maxpage = 255;
578*4882a593Smuzhiyun txpktbuf_bndy = 174;
579*4882a593Smuzhiyun #elif LLT_CONFIG == 4
580*4882a593Smuzhiyun maxpage = 255;
581*4882a593Smuzhiyun txpktbuf_bndy = 246;
582*4882a593Smuzhiyun #elif LLT_CONFIG == 5
583*4882a593Smuzhiyun maxpage = 255;
584*4882a593Smuzhiyun txpktbuf_bndy = 246;
585*4882a593Smuzhiyun #endif
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR, 0x8B);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun #if LLT_CONFIG == 1
590*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
591*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
592*4882a593Smuzhiyun #elif LLT_CONFIG == 2
593*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
594*4882a593Smuzhiyun #elif LLT_CONFIG == 3
595*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
596*4882a593Smuzhiyun #elif LLT_CONFIG == 4
597*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
598*4882a593Smuzhiyun #elif LLT_CONFIG == 5
599*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RQPN, 0x80ac1c29);
602*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x03);
603*4882a593Smuzhiyun #endif
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
606*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
609*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
612*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PBP, 0x11);
613*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun for (i = 0; i < (txpktbuf_bndy - 1); i++) {
616*4882a593Smuzhiyun status = _rtl8723e_llt_write(hw, i, i + 1);
617*4882a593Smuzhiyun if (!status)
618*4882a593Smuzhiyun return status;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun status = _rtl8723e_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
622*4882a593Smuzhiyun if (!status)
623*4882a593Smuzhiyun return status;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun for (i = txpktbuf_bndy; i < maxpage; i++) {
626*4882a593Smuzhiyun status = _rtl8723e_llt_write(hw, i, (i + 1));
627*4882a593Smuzhiyun if (!status)
628*4882a593Smuzhiyun return status;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun status = _rtl8723e_llt_write(hw, maxpage, txpktbuf_bndy);
632*4882a593Smuzhiyun if (!status)
633*4882a593Smuzhiyun return status;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR, 0xff);
636*4882a593Smuzhiyun ubyte = rtl_read_byte(rtlpriv, REG_RQPN + 3);
637*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RQPN + 3, ubyte | BIT(7));
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun return true;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
_rtl8723e_gen_refresh_led_state(struct ieee80211_hw * hw)642*4882a593Smuzhiyun static void _rtl8723e_gen_refresh_led_state(struct ieee80211_hw *hw)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
645*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
646*4882a593Smuzhiyun struct rtl_led *pled0 = &rtlpriv->ledctl.sw_led0;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun if (rtlpriv->rtlhal.up_first_time)
649*4882a593Smuzhiyun return;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
652*4882a593Smuzhiyun rtl8723e_sw_led_on(hw, pled0);
653*4882a593Smuzhiyun else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
654*4882a593Smuzhiyun rtl8723e_sw_led_on(hw, pled0);
655*4882a593Smuzhiyun else
656*4882a593Smuzhiyun rtl8723e_sw_led_off(hw, pled0);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
_rtl8712e_init_mac(struct ieee80211_hw * hw)659*4882a593Smuzhiyun static bool _rtl8712e_init_mac(struct ieee80211_hw *hw)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
662*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun unsigned char bytetmp;
665*4882a593Smuzhiyun unsigned short wordtmp;
666*4882a593Smuzhiyun u16 retry = 0;
667*4882a593Smuzhiyun u16 tmpu2b;
668*4882a593Smuzhiyun bool mac_func_enable;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
671*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_CR);
672*4882a593Smuzhiyun if (bytetmp == 0xFF)
673*4882a593Smuzhiyun mac_func_enable = true;
674*4882a593Smuzhiyun else
675*4882a593Smuzhiyun mac_func_enable = false;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /* HW Power on sequence */
678*4882a593Smuzhiyun if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
679*4882a593Smuzhiyun PWR_INTF_PCI_MSK, RTL8723_NIC_ENABLE_FLOW))
680*4882a593Smuzhiyun return false;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG+2);
683*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+2, bytetmp | BIT(4));
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /* eMAC time out function enable, 0x369[7]=1 */
686*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, 0x369);
687*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x369, bytetmp | BIT(7));
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun /* ePHY reg 0x1e bit[4]=1 using MDIO interface,
690*4882a593Smuzhiyun * we should do this before Enabling ASPM backdoor.
691*4882a593Smuzhiyun */
692*4882a593Smuzhiyun do {
693*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x358, 0x5e);
694*4882a593Smuzhiyun udelay(100);
695*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x356, 0xc280);
696*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x354, 0xc290);
697*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x358, 0x3e);
698*4882a593Smuzhiyun udelay(100);
699*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x358, 0x5e);
700*4882a593Smuzhiyun udelay(100);
701*4882a593Smuzhiyun tmpu2b = rtl_read_word(rtlpriv, 0x356);
702*4882a593Smuzhiyun retry++;
703*4882a593Smuzhiyun } while (tmpu2b != 0xc290 && retry < 100);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun if (retry >= 100) {
706*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
707*4882a593Smuzhiyun "InitMAC(): ePHY configure fail!!!\n");
708*4882a593Smuzhiyun return false;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_CR, 0x2ff);
712*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_CR + 1, 0x06);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (!mac_func_enable) {
715*4882a593Smuzhiyun if (!_rtl8723e_llt_table_init(hw))
716*4882a593Smuzhiyun return false;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
720*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
725*4882a593Smuzhiyun wordtmp &= 0xf;
726*4882a593Smuzhiyun wordtmp |= 0xF771;
727*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
730*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
731*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
732*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x4d0, 0x0);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
737*4882a593Smuzhiyun ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
738*4882a593Smuzhiyun DMA_BIT_MASK(32));
739*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MGQ_DESA,
740*4882a593Smuzhiyun (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
741*4882a593Smuzhiyun DMA_BIT_MASK(32));
742*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_VOQ_DESA,
743*4882a593Smuzhiyun (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
744*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_VIQ_DESA,
745*4882a593Smuzhiyun (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
746*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BEQ_DESA,
747*4882a593Smuzhiyun (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
748*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BKQ_DESA,
749*4882a593Smuzhiyun (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
750*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HQ_DESA,
751*4882a593Smuzhiyun (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
752*4882a593Smuzhiyun DMA_BIT_MASK(32));
753*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RX_DESA,
754*4882a593Smuzhiyun (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
755*4882a593Smuzhiyun DMA_BIT_MASK(32));
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x74);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
762*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
763*4882a593Smuzhiyun do {
764*4882a593Smuzhiyun retry++;
765*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
766*4882a593Smuzhiyun } while ((retry < 200) && (bytetmp & BIT(7)));
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun _rtl8723e_gen_refresh_led_state(hw);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun return true;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
_rtl8723e_hw_configure(struct ieee80211_hw * hw)775*4882a593Smuzhiyun static void _rtl8723e_hw_configure(struct ieee80211_hw *hw)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
778*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
779*4882a593Smuzhiyun u8 reg_bw_opmode;
780*4882a593Smuzhiyun u32 reg_prsr;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun reg_bw_opmode = BW_OPMODE_20MHZ;
783*4882a593Smuzhiyun reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RL, 0x0707);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
804*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
805*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
806*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun if ((rtlpriv->btcoexist.bt_coexistence) &&
809*4882a593Smuzhiyun (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4))
810*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
811*4882a593Smuzhiyun else
812*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun rtlpci->reg_bcn_ctrl_val = 0x1f;
819*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
826*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if ((rtlpriv->btcoexist.bt_coexistence) &&
829*4882a593Smuzhiyun (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4)) {
830*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
831*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
832*4882a593Smuzhiyun } else {
833*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
834*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun if ((rtlpriv->btcoexist.bt_coexistence) &&
838*4882a593Smuzhiyun (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4))
839*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
840*4882a593Smuzhiyun else
841*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
846*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
853*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun rtl_write_dword(rtlpriv, 0x394, 0x1);
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
_rtl8723e_enable_aspm_back_door(struct ieee80211_hw * hw)858*4882a593Smuzhiyun static void _rtl8723e_enable_aspm_back_door(struct ieee80211_hw *hw)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
861*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x34b, 0x93);
864*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x350, 0x870c);
865*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x352, 0x1);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun if (ppsc->support_backdoor)
868*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x349, 0x1b);
869*4882a593Smuzhiyun else
870*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x349, 0x03);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x350, 0x2718);
873*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x352, 0x1);
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun
rtl8723e_enable_hw_security_config(struct ieee80211_hw * hw)876*4882a593Smuzhiyun void rtl8723e_enable_hw_security_config(struct ieee80211_hw *hw)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
879*4882a593Smuzhiyun u8 sec_reg_value;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
882*4882a593Smuzhiyun "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
883*4882a593Smuzhiyun rtlpriv->sec.pairwise_enc_algorithm,
884*4882a593Smuzhiyun rtlpriv->sec.group_enc_algorithm);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
887*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
888*4882a593Smuzhiyun "not open hw encryption\n");
889*4882a593Smuzhiyun return;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun if (rtlpriv->sec.use_defaultkey) {
895*4882a593Smuzhiyun sec_reg_value |= SCR_TXUSEDK;
896*4882a593Smuzhiyun sec_reg_value |= SCR_RXUSEDK;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
904*4882a593Smuzhiyun "The SECR-value %x\n", sec_reg_value);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
rtl8723e_hw_init(struct ieee80211_hw * hw)910*4882a593Smuzhiyun int rtl8723e_hw_init(struct ieee80211_hw *hw)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
913*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
914*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
915*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
916*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
917*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
918*4882a593Smuzhiyun bool rtstatus = true;
919*4882a593Smuzhiyun int err;
920*4882a593Smuzhiyun u8 tmp_u1b;
921*4882a593Smuzhiyun unsigned long flags;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun rtlpriv->rtlhal.being_init_adapter = true;
924*4882a593Smuzhiyun /* As this function can take a very long time (up to 350 ms)
925*4882a593Smuzhiyun * and can be called with irqs disabled, reenable the irqs
926*4882a593Smuzhiyun * to let the other devices continue being serviced.
927*4882a593Smuzhiyun *
928*4882a593Smuzhiyun * It is safe doing so since our own interrupts will only be enabled
929*4882a593Smuzhiyun * in a subsequent step.
930*4882a593Smuzhiyun */
931*4882a593Smuzhiyun local_save_flags(flags);
932*4882a593Smuzhiyun local_irq_enable();
933*4882a593Smuzhiyun rtlhal->fw_ready = false;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun rtlpriv->intf_ops->disable_aspm(hw);
936*4882a593Smuzhiyun rtstatus = _rtl8712e_init_mac(hw);
937*4882a593Smuzhiyun if (!rtstatus) {
938*4882a593Smuzhiyun pr_err("Init MAC failed\n");
939*4882a593Smuzhiyun err = 1;
940*4882a593Smuzhiyun goto exit;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun err = rtl8723_download_fw(hw, false, FW_8723A_POLLING_TIMEOUT_COUNT);
944*4882a593Smuzhiyun if (err) {
945*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
946*4882a593Smuzhiyun "Failed to download FW. Init HW without FW now..\n");
947*4882a593Smuzhiyun err = 1;
948*4882a593Smuzhiyun goto exit;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun rtlhal->fw_ready = true;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun rtlhal->last_hmeboxnum = 0;
953*4882a593Smuzhiyun rtl8723e_phy_mac_config(hw);
954*4882a593Smuzhiyun /* because last function modify RCR, so we update
955*4882a593Smuzhiyun * rcr var here, or TP will unstable for receive_config
956*4882a593Smuzhiyun * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
957*4882a593Smuzhiyun * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
958*4882a593Smuzhiyun */
959*4882a593Smuzhiyun rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
960*4882a593Smuzhiyun rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
961*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun rtl8723e_phy_bb_config(hw);
964*4882a593Smuzhiyun rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
965*4882a593Smuzhiyun rtl8723e_phy_rf_config(hw);
966*4882a593Smuzhiyun if (IS_VENDOR_UMC_A_CUT(rtlhal->version)) {
967*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
968*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
969*4882a593Smuzhiyun } else if (IS_81XXC_VENDOR_UMC_B_CUT(rtlhal->version)) {
970*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
971*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
972*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
973*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
974*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
975*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
978*4882a593Smuzhiyun RF_CHNLBW, RFREG_OFFSET_MASK);
979*4882a593Smuzhiyun rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
980*4882a593Smuzhiyun RF_CHNLBW, RFREG_OFFSET_MASK);
981*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
982*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
983*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
984*4882a593Smuzhiyun _rtl8723e_hw_configure(hw);
985*4882a593Smuzhiyun rtl_cam_reset_all_entry(hw);
986*4882a593Smuzhiyun rtl8723e_enable_hw_security_config(hw);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun ppsc->rfpwr_state = ERFON;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
991*4882a593Smuzhiyun _rtl8723e_enable_aspm_back_door(hw);
992*4882a593Smuzhiyun rtlpriv->intf_ops->enable_aspm(hw);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun rtl8723e_bt_hw_init(hw);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun if (ppsc->rfpwr_state == ERFON) {
997*4882a593Smuzhiyun rtl8723e_phy_set_rfpath_switch(hw, 1);
998*4882a593Smuzhiyun if (rtlphy->iqk_initialized) {
999*4882a593Smuzhiyun rtl8723e_phy_iq_calibrate(hw, true);
1000*4882a593Smuzhiyun } else {
1001*4882a593Smuzhiyun rtl8723e_phy_iq_calibrate(hw, false);
1002*4882a593Smuzhiyun rtlphy->iqk_initialized = true;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun rtl8723e_dm_check_txpower_tracking(hw);
1006*4882a593Smuzhiyun rtl8723e_phy_lc_calibrate(hw);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun tmp_u1b = efuse_read_1byte(hw, 0x1FA);
1010*4882a593Smuzhiyun if (!(tmp_u1b & BIT(0))) {
1011*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
1012*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun if (!(tmp_u1b & BIT(4))) {
1016*4882a593Smuzhiyun tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
1017*4882a593Smuzhiyun tmp_u1b &= 0x0F;
1018*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
1019*4882a593Smuzhiyun udelay(10);
1020*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
1021*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun rtl8723e_dm_init(hw);
1024*4882a593Smuzhiyun exit:
1025*4882a593Smuzhiyun local_irq_restore(flags);
1026*4882a593Smuzhiyun rtlpriv->rtlhal.being_init_adapter = false;
1027*4882a593Smuzhiyun return err;
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
_rtl8723e_read_chip_version(struct ieee80211_hw * hw)1030*4882a593Smuzhiyun static enum version_8723e _rtl8723e_read_chip_version(struct ieee80211_hw *hw)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1033*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
1034*4882a593Smuzhiyun enum version_8723e version = 0x0000;
1035*4882a593Smuzhiyun u32 value32;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
1038*4882a593Smuzhiyun if (value32 & TRP_VAUX_EN) {
1039*4882a593Smuzhiyun version = (enum version_8723e)(version |
1040*4882a593Smuzhiyun ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
1041*4882a593Smuzhiyun /* RTL8723 with BT function. */
1042*4882a593Smuzhiyun version = (enum version_8723e)(version |
1043*4882a593Smuzhiyun ((value32 & BT_FUNC) ? CHIP_8723 : 0));
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun } else {
1046*4882a593Smuzhiyun /* Normal mass production chip. */
1047*4882a593Smuzhiyun version = (enum version_8723e) NORMAL_CHIP;
1048*4882a593Smuzhiyun version = (enum version_8723e)(version |
1049*4882a593Smuzhiyun ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
1050*4882a593Smuzhiyun /* RTL8723 with BT function. */
1051*4882a593Smuzhiyun version = (enum version_8723e)(version |
1052*4882a593Smuzhiyun ((value32 & BT_FUNC) ? CHIP_8723 : 0));
1053*4882a593Smuzhiyun if (IS_CHIP_VENDOR_UMC(version))
1054*4882a593Smuzhiyun version = (enum version_8723e)(version |
1055*4882a593Smuzhiyun ((value32 & CHIP_VER_RTL_MASK)));/* IC version (CUT) */
1056*4882a593Smuzhiyun if (IS_8723_SERIES(version)) {
1057*4882a593Smuzhiyun value32 = rtl_read_dword(rtlpriv, REG_GPIO_OUTSTS);
1058*4882a593Smuzhiyun /* ROM code version. */
1059*4882a593Smuzhiyun version = (enum version_8723e)(version |
1060*4882a593Smuzhiyun ((value32 & RF_RL_ID)>>20));
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun if (IS_8723_SERIES(version)) {
1065*4882a593Smuzhiyun value32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
1066*4882a593Smuzhiyun rtlphy->polarity_ctl = ((value32 & WL_HWPDN_SL) ?
1067*4882a593Smuzhiyun RT_POLARITY_HIGH_ACT :
1068*4882a593Smuzhiyun RT_POLARITY_LOW_ACT);
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun switch (version) {
1071*4882a593Smuzhiyun case VERSION_TEST_UMC_CHIP_8723:
1072*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1073*4882a593Smuzhiyun "Chip Version ID: VERSION_TEST_UMC_CHIP_8723.\n");
1074*4882a593Smuzhiyun break;
1075*4882a593Smuzhiyun case VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT:
1076*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1077*4882a593Smuzhiyun "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT.\n");
1078*4882a593Smuzhiyun break;
1079*4882a593Smuzhiyun case VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT:
1080*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1081*4882a593Smuzhiyun "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT.\n");
1082*4882a593Smuzhiyun break;
1083*4882a593Smuzhiyun default:
1084*4882a593Smuzhiyun pr_err("Chip Version ID: Unknown. Bug?\n");
1085*4882a593Smuzhiyun break;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun if (IS_8723_SERIES(version))
1089*4882a593Smuzhiyun rtlphy->rf_type = RF_1T1R;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
1092*4882a593Smuzhiyun (rtlphy->rf_type == RF_2T2R) ? "RF_2T2R" : "RF_1T1R");
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun return version;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun
_rtl8723e_set_media_status(struct ieee80211_hw * hw,enum nl80211_iftype type)1097*4882a593Smuzhiyun static int _rtl8723e_set_media_status(struct ieee80211_hw *hw,
1098*4882a593Smuzhiyun enum nl80211_iftype type)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1101*4882a593Smuzhiyun u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
1102*4882a593Smuzhiyun enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1103*4882a593Smuzhiyun u8 mode = MSR_NOLINK;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BCN_CTRL, 0);
1106*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BEACON, DBG_LOUD,
1107*4882a593Smuzhiyun "clear 0x550 when set HW_VAR_MEDIA_STATUS\n");
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun switch (type) {
1110*4882a593Smuzhiyun case NL80211_IFTYPE_UNSPECIFIED:
1111*4882a593Smuzhiyun mode = MSR_NOLINK;
1112*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1113*4882a593Smuzhiyun "Set Network type to NO LINK!\n");
1114*4882a593Smuzhiyun break;
1115*4882a593Smuzhiyun case NL80211_IFTYPE_ADHOC:
1116*4882a593Smuzhiyun mode = MSR_ADHOC;
1117*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1118*4882a593Smuzhiyun "Set Network type to Ad Hoc!\n");
1119*4882a593Smuzhiyun break;
1120*4882a593Smuzhiyun case NL80211_IFTYPE_STATION:
1121*4882a593Smuzhiyun mode = MSR_INFRA;
1122*4882a593Smuzhiyun ledaction = LED_CTL_LINK;
1123*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1124*4882a593Smuzhiyun "Set Network type to STA!\n");
1125*4882a593Smuzhiyun break;
1126*4882a593Smuzhiyun case NL80211_IFTYPE_AP:
1127*4882a593Smuzhiyun mode = MSR_AP;
1128*4882a593Smuzhiyun ledaction = LED_CTL_LINK;
1129*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1130*4882a593Smuzhiyun "Set Network type to AP!\n");
1131*4882a593Smuzhiyun break;
1132*4882a593Smuzhiyun default:
1133*4882a593Smuzhiyun pr_err("Network type %d not support!\n", type);
1134*4882a593Smuzhiyun return 1;
1135*4882a593Smuzhiyun break;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun /* MSR_INFRA == Link in infrastructure network;
1139*4882a593Smuzhiyun * MSR_ADHOC == Link in ad hoc network;
1140*4882a593Smuzhiyun * Therefore, check link state is necessary.
1141*4882a593Smuzhiyun *
1142*4882a593Smuzhiyun * MSR_AP == AP mode; link state is not cared here.
1143*4882a593Smuzhiyun */
1144*4882a593Smuzhiyun if (mode != MSR_AP &&
1145*4882a593Smuzhiyun rtlpriv->mac80211.link_state < MAC80211_LINKED) {
1146*4882a593Smuzhiyun mode = MSR_NOLINK;
1147*4882a593Smuzhiyun ledaction = LED_CTL_NO_LINK;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun if (mode == MSR_NOLINK || mode == MSR_INFRA) {
1150*4882a593Smuzhiyun _rtl8723e_stop_tx_beacon(hw);
1151*4882a593Smuzhiyun _rtl8723e_enable_bcn_sub_func(hw);
1152*4882a593Smuzhiyun } else if (mode == MSR_ADHOC || mode == MSR_AP) {
1153*4882a593Smuzhiyun _rtl8723e_resume_tx_beacon(hw);
1154*4882a593Smuzhiyun _rtl8723e_disable_bcn_sub_func(hw);
1155*4882a593Smuzhiyun } else {
1156*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1157*4882a593Smuzhiyun "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
1158*4882a593Smuzhiyun mode);
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun rtl_write_byte(rtlpriv, MSR, bt_msr | mode);
1162*4882a593Smuzhiyun rtlpriv->cfg->ops->led_control(hw, ledaction);
1163*4882a593Smuzhiyun if (mode == MSR_AP)
1164*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1165*4882a593Smuzhiyun else
1166*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1167*4882a593Smuzhiyun return 0;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
rtl8723e_set_check_bssid(struct ieee80211_hw * hw,bool check_bssid)1170*4882a593Smuzhiyun void rtl8723e_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1173*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1174*4882a593Smuzhiyun u32 reg_rcr = rtlpci->receive_config;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun if (rtlpriv->psc.rfpwr_state != ERFON)
1177*4882a593Smuzhiyun return;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun if (check_bssid) {
1180*4882a593Smuzhiyun reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1181*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1182*4882a593Smuzhiyun (u8 *)(®_rcr));
1183*4882a593Smuzhiyun _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(4));
1184*4882a593Smuzhiyun } else if (!check_bssid) {
1185*4882a593Smuzhiyun reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1186*4882a593Smuzhiyun _rtl8723e_set_bcn_ctrl_reg(hw, BIT(4), 0);
1187*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw,
1188*4882a593Smuzhiyun HW_VAR_RCR, (u8 *)(®_rcr));
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun
rtl8723e_set_network_type(struct ieee80211_hw * hw,enum nl80211_iftype type)1192*4882a593Smuzhiyun int rtl8723e_set_network_type(struct ieee80211_hw *hw,
1193*4882a593Smuzhiyun enum nl80211_iftype type)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun if (_rtl8723e_set_media_status(hw, type))
1198*4882a593Smuzhiyun return -EOPNOTSUPP;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1201*4882a593Smuzhiyun if (type != NL80211_IFTYPE_AP)
1202*4882a593Smuzhiyun rtl8723e_set_check_bssid(hw, true);
1203*4882a593Smuzhiyun } else {
1204*4882a593Smuzhiyun rtl8723e_set_check_bssid(hw, false);
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun return 0;
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun /* don't set REG_EDCA_BE_PARAM here
1211*4882a593Smuzhiyun * because mac80211 will send pkt when scan
1212*4882a593Smuzhiyun */
rtl8723e_set_qos(struct ieee80211_hw * hw,int aci)1213*4882a593Smuzhiyun void rtl8723e_set_qos(struct ieee80211_hw *hw, int aci)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun rtl8723_dm_init_edca_turbo(hw);
1218*4882a593Smuzhiyun switch (aci) {
1219*4882a593Smuzhiyun case AC1_BK:
1220*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
1221*4882a593Smuzhiyun break;
1222*4882a593Smuzhiyun case AC0_BE:
1223*4882a593Smuzhiyun break;
1224*4882a593Smuzhiyun case AC2_VI:
1225*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
1226*4882a593Smuzhiyun break;
1227*4882a593Smuzhiyun case AC3_VO:
1228*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
1229*4882a593Smuzhiyun break;
1230*4882a593Smuzhiyun default:
1231*4882a593Smuzhiyun WARN_ONCE(true, "rtl8723ae: invalid aci: %d !\n", aci);
1232*4882a593Smuzhiyun break;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun }
1235*4882a593Smuzhiyun
rtl8723e_enable_interrupt(struct ieee80211_hw * hw)1236*4882a593Smuzhiyun void rtl8723e_enable_interrupt(struct ieee80211_hw *hw)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1239*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun rtl_write_dword(rtlpriv, 0x3a8, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1242*4882a593Smuzhiyun rtl_write_dword(rtlpriv, 0x3ac, rtlpci->irq_mask[1] & 0xFFFFFFFF);
1243*4882a593Smuzhiyun rtlpci->irq_enabled = true;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun
rtl8723e_disable_interrupt(struct ieee80211_hw * hw)1246*4882a593Smuzhiyun void rtl8723e_disable_interrupt(struct ieee80211_hw *hw)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1249*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1250*4882a593Smuzhiyun rtl_write_dword(rtlpriv, 0x3a8, IMR8190_DISABLED);
1251*4882a593Smuzhiyun rtl_write_dword(rtlpriv, 0x3ac, IMR8190_DISABLED);
1252*4882a593Smuzhiyun rtlpci->irq_enabled = false;
1253*4882a593Smuzhiyun /*synchronize_irq(rtlpci->pdev->irq);*/
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
_rtl8723e_poweroff_adapter(struct ieee80211_hw * hw)1256*4882a593Smuzhiyun static void _rtl8723e_poweroff_adapter(struct ieee80211_hw *hw)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1259*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1260*4882a593Smuzhiyun u8 u1b_tmp;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun /* Combo (PCIe + USB) Card and PCIe-MF Card */
1263*4882a593Smuzhiyun /* 1. Run LPS WL RFOFF flow */
1264*4882a593Smuzhiyun rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1265*4882a593Smuzhiyun PWR_INTF_PCI_MSK, RTL8723_NIC_LPS_ENTER_FLOW);
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun /* 2. 0x1F[7:0] = 0 */
1268*4882a593Smuzhiyun /* turn off RF */
1269*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1270*4882a593Smuzhiyun if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) &&
1271*4882a593Smuzhiyun rtlhal->fw_ready) {
1272*4882a593Smuzhiyun rtl8723ae_firmware_selfreset(hw);
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun /* Reset MCU. Suggested by Filen. */
1276*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
1277*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN+1, (u1b_tmp & (~BIT(2))));
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun /* g. MCUFWDL 0x80[1:0]=0 */
1280*4882a593Smuzhiyun /* reset MCU ready status */
1281*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun /* HW card disable configuration. */
1284*4882a593Smuzhiyun rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1285*4882a593Smuzhiyun PWR_INTF_PCI_MSK, RTL8723_NIC_DISABLE_FLOW);
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun /* Reset MCU IO Wrapper */
1288*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1289*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1b_tmp & (~BIT(0))));
1290*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1291*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1b_tmp | BIT(0));
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun /* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
1294*4882a593Smuzhiyun /* lock ISO/CLK/Power control register */
1295*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
rtl8723e_card_disable(struct ieee80211_hw * hw)1298*4882a593Smuzhiyun void rtl8723e_card_disable(struct ieee80211_hw *hw)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1301*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1302*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1303*4882a593Smuzhiyun enum nl80211_iftype opmode;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun mac->link_state = MAC80211_NOLINK;
1306*4882a593Smuzhiyun opmode = NL80211_IFTYPE_UNSPECIFIED;
1307*4882a593Smuzhiyun _rtl8723e_set_media_status(hw, opmode);
1308*4882a593Smuzhiyun if (rtlpriv->rtlhal.driver_is_goingto_unload ||
1309*4882a593Smuzhiyun ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1310*4882a593Smuzhiyun rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1311*4882a593Smuzhiyun RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1312*4882a593Smuzhiyun _rtl8723e_poweroff_adapter(hw);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /* after power off we should do iqk again */
1315*4882a593Smuzhiyun rtlpriv->phy.iqk_initialized = false;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
rtl8723e_interrupt_recognized(struct ieee80211_hw * hw,struct rtl_int * intvec)1318*4882a593Smuzhiyun void rtl8723e_interrupt_recognized(struct ieee80211_hw *hw,
1319*4882a593Smuzhiyun struct rtl_int *intvec)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1322*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun intvec->inta = rtl_read_dword(rtlpriv, 0x3a0) & rtlpci->irq_mask[0];
1325*4882a593Smuzhiyun rtl_write_dword(rtlpriv, 0x3a0, intvec->inta);
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun
rtl8723e_set_beacon_related_registers(struct ieee80211_hw * hw)1328*4882a593Smuzhiyun void rtl8723e_set_beacon_related_registers(struct ieee80211_hw *hw)
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1332*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1333*4882a593Smuzhiyun u16 bcn_interval, atim_window;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun bcn_interval = mac->beacon_interval;
1336*4882a593Smuzhiyun atim_window = 2; /*FIX MERGE */
1337*4882a593Smuzhiyun rtl8723e_disable_interrupt(hw);
1338*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1339*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1340*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1341*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1342*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1343*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x606, 0x30);
1344*4882a593Smuzhiyun rtl8723e_enable_interrupt(hw);
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
rtl8723e_set_beacon_interval(struct ieee80211_hw * hw)1347*4882a593Smuzhiyun void rtl8723e_set_beacon_interval(struct ieee80211_hw *hw)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1350*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1351*4882a593Smuzhiyun u16 bcn_interval = mac->beacon_interval;
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BEACON, DBG_DMESG,
1354*4882a593Smuzhiyun "beacon_interval:%d\n", bcn_interval);
1355*4882a593Smuzhiyun rtl8723e_disable_interrupt(hw);
1356*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1357*4882a593Smuzhiyun rtl8723e_enable_interrupt(hw);
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun
rtl8723e_update_interrupt_mask(struct ieee80211_hw * hw,u32 add_msr,u32 rm_msr)1360*4882a593Smuzhiyun void rtl8723e_update_interrupt_mask(struct ieee80211_hw *hw,
1361*4882a593Smuzhiyun u32 add_msr, u32 rm_msr)
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1364*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD,
1367*4882a593Smuzhiyun "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun if (add_msr)
1370*4882a593Smuzhiyun rtlpci->irq_mask[0] |= add_msr;
1371*4882a593Smuzhiyun if (rm_msr)
1372*4882a593Smuzhiyun rtlpci->irq_mask[0] &= (~rm_msr);
1373*4882a593Smuzhiyun rtl8723e_disable_interrupt(hw);
1374*4882a593Smuzhiyun rtl8723e_enable_interrupt(hw);
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun
_rtl8723e_get_chnl_group(u8 chnl)1377*4882a593Smuzhiyun static u8 _rtl8723e_get_chnl_group(u8 chnl)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun u8 group;
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun if (chnl < 3)
1382*4882a593Smuzhiyun group = 0;
1383*4882a593Smuzhiyun else if (chnl < 9)
1384*4882a593Smuzhiyun group = 1;
1385*4882a593Smuzhiyun else
1386*4882a593Smuzhiyun group = 2;
1387*4882a593Smuzhiyun return group;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun
_rtl8723e_read_txpower_info_from_hwpg(struct ieee80211_hw * hw,bool autoload_fail,u8 * hwinfo)1390*4882a593Smuzhiyun static void _rtl8723e_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1391*4882a593Smuzhiyun bool autoload_fail,
1392*4882a593Smuzhiyun u8 *hwinfo)
1393*4882a593Smuzhiyun {
1394*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1395*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1396*4882a593Smuzhiyun u8 rf_path, index, tempval;
1397*4882a593Smuzhiyun u16 i;
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun for (rf_path = 0; rf_path < 1; rf_path++) {
1400*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1401*4882a593Smuzhiyun if (!autoload_fail) {
1402*4882a593Smuzhiyun rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][i] =
1403*4882a593Smuzhiyun hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
1404*4882a593Smuzhiyun rtlefuse->eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1405*4882a593Smuzhiyun hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 + i];
1406*4882a593Smuzhiyun } else {
1407*4882a593Smuzhiyun rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][i] =
1408*4882a593Smuzhiyun EEPROM_DEFAULT_TXPOWERLEVEL;
1409*4882a593Smuzhiyun rtlefuse->eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1410*4882a593Smuzhiyun EEPROM_DEFAULT_TXPOWERLEVEL;
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1416*4882a593Smuzhiyun if (!autoload_fail)
1417*4882a593Smuzhiyun tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
1418*4882a593Smuzhiyun else
1419*4882a593Smuzhiyun tempval = EEPROM_DEFAULT_HT40_2SDIFF;
1420*4882a593Smuzhiyun rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
1421*4882a593Smuzhiyun (tempval & 0xf);
1422*4882a593Smuzhiyun rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
1423*4882a593Smuzhiyun ((tempval & 0xf0) >> 4);
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun for (rf_path = 0; rf_path < 2; rf_path++)
1427*4882a593Smuzhiyun for (i = 0; i < 3; i++)
1428*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1429*4882a593Smuzhiyun "RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
1430*4882a593Smuzhiyun i, rtlefuse->eeprom_chnlarea_txpwr_cck
1431*4882a593Smuzhiyun [rf_path][i]);
1432*4882a593Smuzhiyun for (rf_path = 0; rf_path < 2; rf_path++)
1433*4882a593Smuzhiyun for (i = 0; i < 3; i++)
1434*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1435*4882a593Smuzhiyun "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
1436*4882a593Smuzhiyun rf_path, i,
1437*4882a593Smuzhiyun rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1438*4882a593Smuzhiyun [rf_path][i]);
1439*4882a593Smuzhiyun for (rf_path = 0; rf_path < 2; rf_path++)
1440*4882a593Smuzhiyun for (i = 0; i < 3; i++)
1441*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1442*4882a593Smuzhiyun "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
1443*4882a593Smuzhiyun rf_path, i,
1444*4882a593Smuzhiyun rtlefuse->eprom_chnl_txpwr_ht40_2sdf
1445*4882a593Smuzhiyun [rf_path][i]);
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun for (rf_path = 0; rf_path < 2; rf_path++) {
1448*4882a593Smuzhiyun for (i = 0; i < 14; i++) {
1449*4882a593Smuzhiyun index = _rtl8723e_get_chnl_group((u8)i);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun rtlefuse->txpwrlevel_cck[rf_path][i] =
1452*4882a593Smuzhiyun rtlefuse->eeprom_chnlarea_txpwr_cck
1453*4882a593Smuzhiyun [rf_path][index];
1454*4882a593Smuzhiyun rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1455*4882a593Smuzhiyun rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1456*4882a593Smuzhiyun [rf_path][index];
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun if ((rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1459*4882a593Smuzhiyun [rf_path][index] -
1460*4882a593Smuzhiyun rtlefuse->eprom_chnl_txpwr_ht40_2sdf
1461*4882a593Smuzhiyun [rf_path][index]) > 0) {
1462*4882a593Smuzhiyun rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
1463*4882a593Smuzhiyun rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1464*4882a593Smuzhiyun [rf_path][index] -
1465*4882a593Smuzhiyun rtlefuse->eprom_chnl_txpwr_ht40_2sdf
1466*4882a593Smuzhiyun [rf_path][index];
1467*4882a593Smuzhiyun } else {
1468*4882a593Smuzhiyun rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun for (i = 0; i < 14; i++) {
1473*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1474*4882a593Smuzhiyun "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n",
1475*4882a593Smuzhiyun rf_path, i,
1476*4882a593Smuzhiyun rtlefuse->txpwrlevel_cck[rf_path][i],
1477*4882a593Smuzhiyun rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
1478*4882a593Smuzhiyun rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1483*4882a593Smuzhiyun if (!autoload_fail) {
1484*4882a593Smuzhiyun rtlefuse->eeprom_pwrlimit_ht40[i] =
1485*4882a593Smuzhiyun hwinfo[EEPROM_TXPWR_GROUP + i];
1486*4882a593Smuzhiyun rtlefuse->eeprom_pwrlimit_ht20[i] =
1487*4882a593Smuzhiyun hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
1488*4882a593Smuzhiyun } else {
1489*4882a593Smuzhiyun rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
1490*4882a593Smuzhiyun rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun for (rf_path = 0; rf_path < 2; rf_path++) {
1495*4882a593Smuzhiyun for (i = 0; i < 14; i++) {
1496*4882a593Smuzhiyun index = _rtl8723e_get_chnl_group((u8)i);
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun if (rf_path == RF90_PATH_A) {
1499*4882a593Smuzhiyun rtlefuse->pwrgroup_ht20[rf_path][i] =
1500*4882a593Smuzhiyun (rtlefuse->eeprom_pwrlimit_ht20[index] & 0xf);
1501*4882a593Smuzhiyun rtlefuse->pwrgroup_ht40[rf_path][i] =
1502*4882a593Smuzhiyun (rtlefuse->eeprom_pwrlimit_ht40[index] & 0xf);
1503*4882a593Smuzhiyun } else if (rf_path == RF90_PATH_B) {
1504*4882a593Smuzhiyun rtlefuse->pwrgroup_ht20[rf_path][i] =
1505*4882a593Smuzhiyun ((rtlefuse->eeprom_pwrlimit_ht20[index] &
1506*4882a593Smuzhiyun 0xf0) >> 4);
1507*4882a593Smuzhiyun rtlefuse->pwrgroup_ht40[rf_path][i] =
1508*4882a593Smuzhiyun ((rtlefuse->eeprom_pwrlimit_ht40[index] &
1509*4882a593Smuzhiyun 0xf0) >> 4);
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1513*4882a593Smuzhiyun "RF-%d pwrgroup_ht20[%d] = 0x%x\n", rf_path, i,
1514*4882a593Smuzhiyun rtlefuse->pwrgroup_ht20[rf_path][i]);
1515*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1516*4882a593Smuzhiyun "RF-%d pwrgroup_ht40[%d] = 0x%x\n", rf_path, i,
1517*4882a593Smuzhiyun rtlefuse->pwrgroup_ht40[rf_path][i]);
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun for (i = 0; i < 14; i++) {
1522*4882a593Smuzhiyun index = _rtl8723e_get_chnl_group((u8)i);
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun if (!autoload_fail)
1525*4882a593Smuzhiyun tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
1526*4882a593Smuzhiyun else
1527*4882a593Smuzhiyun tempval = EEPROM_DEFAULT_HT20_DIFF;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
1530*4882a593Smuzhiyun rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
1531*4882a593Smuzhiyun ((tempval >> 4) & 0xF);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
1534*4882a593Smuzhiyun rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
1537*4882a593Smuzhiyun rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun index = _rtl8723e_get_chnl_group((u8)i);
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun if (!autoload_fail)
1542*4882a593Smuzhiyun tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
1543*4882a593Smuzhiyun else
1544*4882a593Smuzhiyun tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
1547*4882a593Smuzhiyun rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
1548*4882a593Smuzhiyun ((tempval >> 4) & 0xF);
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun rtlefuse->legacy_ht_txpowerdiff =
1552*4882a593Smuzhiyun rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun for (i = 0; i < 14; i++)
1555*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1556*4882a593Smuzhiyun "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
1557*4882a593Smuzhiyun rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
1558*4882a593Smuzhiyun for (i = 0; i < 14; i++)
1559*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1560*4882a593Smuzhiyun "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
1561*4882a593Smuzhiyun rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
1562*4882a593Smuzhiyun for (i = 0; i < 14; i++)
1563*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1564*4882a593Smuzhiyun "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
1565*4882a593Smuzhiyun rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
1566*4882a593Smuzhiyun for (i = 0; i < 14; i++)
1567*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1568*4882a593Smuzhiyun "RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
1569*4882a593Smuzhiyun rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun if (!autoload_fail)
1572*4882a593Smuzhiyun rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
1573*4882a593Smuzhiyun else
1574*4882a593Smuzhiyun rtlefuse->eeprom_regulatory = 0;
1575*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1576*4882a593Smuzhiyun "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun if (!autoload_fail)
1579*4882a593Smuzhiyun rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
1580*4882a593Smuzhiyun else
1581*4882a593Smuzhiyun rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1584*4882a593Smuzhiyun "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
1585*4882a593Smuzhiyun rtlefuse->eeprom_tssi[RF90_PATH_A],
1586*4882a593Smuzhiyun rtlefuse->eeprom_tssi[RF90_PATH_B]);
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun if (!autoload_fail)
1589*4882a593Smuzhiyun tempval = hwinfo[EEPROM_THERMAL_METER];
1590*4882a593Smuzhiyun else
1591*4882a593Smuzhiyun tempval = EEPROM_DEFAULT_THERMALMETER;
1592*4882a593Smuzhiyun rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
1595*4882a593Smuzhiyun rtlefuse->apk_thermalmeterignore = true;
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
1598*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1599*4882a593Smuzhiyun "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun
_rtl8723e_read_adapter_info(struct ieee80211_hw * hw,bool b_pseudo_test)1602*4882a593Smuzhiyun static void _rtl8723e_read_adapter_info(struct ieee80211_hw *hw,
1603*4882a593Smuzhiyun bool b_pseudo_test)
1604*4882a593Smuzhiyun {
1605*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1606*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1607*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1608*4882a593Smuzhiyun int params[] = {RTL8190_EEPROM_ID, EEPROM_VID, EEPROM_DID,
1609*4882a593Smuzhiyun EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR,
1610*4882a593Smuzhiyun EEPROM_CHANNELPLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID,
1611*4882a593Smuzhiyun COUNTRY_CODE_WORLD_WIDE_13};
1612*4882a593Smuzhiyun u8 *hwinfo;
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun if (b_pseudo_test) {
1615*4882a593Smuzhiyun /* need add */
1616*4882a593Smuzhiyun return;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL);
1619*4882a593Smuzhiyun if (!hwinfo)
1620*4882a593Smuzhiyun return;
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params))
1623*4882a593Smuzhiyun goto exit;
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun _rtl8723e_read_txpower_info_from_hwpg(hw, rtlefuse->autoload_failflag,
1626*4882a593Smuzhiyun hwinfo);
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun rtl8723e_read_bt_coexist_info_from_hwpg(hw,
1629*4882a593Smuzhiyun rtlefuse->autoload_failflag, hwinfo);
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun if (rtlhal->oem_id != RT_CID_DEFAULT)
1632*4882a593Smuzhiyun goto exit;
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun switch (rtlefuse->eeprom_oemid) {
1635*4882a593Smuzhiyun case EEPROM_CID_DEFAULT:
1636*4882a593Smuzhiyun switch (rtlefuse->eeprom_did) {
1637*4882a593Smuzhiyun case 0x8176:
1638*4882a593Smuzhiyun switch (rtlefuse->eeprom_svid) {
1639*4882a593Smuzhiyun case 0x10EC:
1640*4882a593Smuzhiyun switch (rtlefuse->eeprom_smid) {
1641*4882a593Smuzhiyun case 0x6151 ... 0x6152:
1642*4882a593Smuzhiyun case 0x6154 ... 0x6155:
1643*4882a593Smuzhiyun case 0x6177 ... 0x6180:
1644*4882a593Smuzhiyun case 0x7151 ... 0x7152:
1645*4882a593Smuzhiyun case 0x7154 ... 0x7155:
1646*4882a593Smuzhiyun case 0x7177 ... 0x7180:
1647*4882a593Smuzhiyun case 0x8151 ... 0x8152:
1648*4882a593Smuzhiyun case 0x8154 ... 0x8155:
1649*4882a593Smuzhiyun case 0x8181 ... 0x8182:
1650*4882a593Smuzhiyun case 0x8184 ... 0x8185:
1651*4882a593Smuzhiyun case 0x9151 ... 0x9152:
1652*4882a593Smuzhiyun case 0x9154 ... 0x9155:
1653*4882a593Smuzhiyun case 0x9181 ... 0x9182:
1654*4882a593Smuzhiyun case 0x9184 ... 0x9185:
1655*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_TOSHIBA;
1656*4882a593Smuzhiyun break;
1657*4882a593Smuzhiyun case 0x6191 ... 0x6193:
1658*4882a593Smuzhiyun case 0x7191 ... 0x7193:
1659*4882a593Smuzhiyun case 0x8191 ... 0x8193:
1660*4882a593Smuzhiyun case 0x9191 ... 0x9193:
1661*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_SAMSUNG;
1662*4882a593Smuzhiyun break;
1663*4882a593Smuzhiyun case 0x8197:
1664*4882a593Smuzhiyun case 0x9196:
1665*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_CLEVO;
1666*4882a593Smuzhiyun break;
1667*4882a593Smuzhiyun case 0x8203:
1668*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_PRONETS;
1669*4882a593Smuzhiyun break;
1670*4882a593Smuzhiyun case 0x8195:
1671*4882a593Smuzhiyun case 0x9195:
1672*4882a593Smuzhiyun case 0x7194:
1673*4882a593Smuzhiyun case 0x8200 ... 0x8202:
1674*4882a593Smuzhiyun case 0x9200:
1675*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_LENOVO;
1676*4882a593Smuzhiyun break;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun break;
1679*4882a593Smuzhiyun case 0x1025:
1680*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_ACER;
1681*4882a593Smuzhiyun break;
1682*4882a593Smuzhiyun case 0x1028:
1683*4882a593Smuzhiyun switch (rtlefuse->eeprom_smid) {
1684*4882a593Smuzhiyun case 0x8194:
1685*4882a593Smuzhiyun case 0x8198:
1686*4882a593Smuzhiyun case 0x9197 ... 0x9198:
1687*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_DELL;
1688*4882a593Smuzhiyun break;
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun break;
1691*4882a593Smuzhiyun case 0x103C:
1692*4882a593Smuzhiyun switch (rtlefuse->eeprom_smid) {
1693*4882a593Smuzhiyun case 0x1629:
1694*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_HP;
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun break;
1697*4882a593Smuzhiyun case 0x1A32:
1698*4882a593Smuzhiyun switch (rtlefuse->eeprom_smid) {
1699*4882a593Smuzhiyun case 0x2315:
1700*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_QMI;
1701*4882a593Smuzhiyun break;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun break;
1704*4882a593Smuzhiyun case 0x1043:
1705*4882a593Smuzhiyun switch (rtlefuse->eeprom_smid) {
1706*4882a593Smuzhiyun case 0x84B5:
1707*4882a593Smuzhiyun rtlhal->oem_id =
1708*4882a593Smuzhiyun RT_CID_819X_EDIMAX_ASUS;
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun break;
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun break;
1713*4882a593Smuzhiyun case 0x8178:
1714*4882a593Smuzhiyun switch (rtlefuse->eeprom_svid) {
1715*4882a593Smuzhiyun case 0x10ec:
1716*4882a593Smuzhiyun switch (rtlefuse->eeprom_smid) {
1717*4882a593Smuzhiyun case 0x6181 ... 0x6182:
1718*4882a593Smuzhiyun case 0x6184 ... 0x6185:
1719*4882a593Smuzhiyun case 0x7181 ... 0x7182:
1720*4882a593Smuzhiyun case 0x7184 ... 0x7185:
1721*4882a593Smuzhiyun case 0x8181 ... 0x8182:
1722*4882a593Smuzhiyun case 0x8184 ... 0x8185:
1723*4882a593Smuzhiyun case 0x9181 ... 0x9182:
1724*4882a593Smuzhiyun case 0x9184 ... 0x9185:
1725*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_TOSHIBA;
1726*4882a593Smuzhiyun break;
1727*4882a593Smuzhiyun case 0x8186:
1728*4882a593Smuzhiyun rtlhal->oem_id =
1729*4882a593Smuzhiyun RT_CID_819X_PRONETS;
1730*4882a593Smuzhiyun break;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun break;
1733*4882a593Smuzhiyun case 0x1025:
1734*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_ACER;
1735*4882a593Smuzhiyun break;
1736*4882a593Smuzhiyun case 0x1043:
1737*4882a593Smuzhiyun switch (rtlefuse->eeprom_smid) {
1738*4882a593Smuzhiyun case 0x8486:
1739*4882a593Smuzhiyun rtlhal->oem_id =
1740*4882a593Smuzhiyun RT_CID_819X_EDIMAX_ASUS;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun break;
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun break;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun break;
1747*4882a593Smuzhiyun case EEPROM_CID_TOSHIBA:
1748*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_TOSHIBA;
1749*4882a593Smuzhiyun break;
1750*4882a593Smuzhiyun case EEPROM_CID_CCX:
1751*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_CCX;
1752*4882a593Smuzhiyun break;
1753*4882a593Smuzhiyun case EEPROM_CID_QMI:
1754*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_QMI;
1755*4882a593Smuzhiyun break;
1756*4882a593Smuzhiyun case EEPROM_CID_WHQL:
1757*4882a593Smuzhiyun break;
1758*4882a593Smuzhiyun default:
1759*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_DEFAULT;
1760*4882a593Smuzhiyun break;
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun exit:
1763*4882a593Smuzhiyun kfree(hwinfo);
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun
_rtl8723e_hal_customized_behavior(struct ieee80211_hw * hw)1766*4882a593Smuzhiyun static void _rtl8723e_hal_customized_behavior(struct ieee80211_hw *hw)
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1769*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun rtlpriv->ledctl.led_opendrain = true;
1772*4882a593Smuzhiyun switch (rtlhal->oem_id) {
1773*4882a593Smuzhiyun case RT_CID_819X_HP:
1774*4882a593Smuzhiyun rtlpriv->ledctl.led_opendrain = true;
1775*4882a593Smuzhiyun break;
1776*4882a593Smuzhiyun case RT_CID_819X_LENOVO:
1777*4882a593Smuzhiyun case RT_CID_DEFAULT:
1778*4882a593Smuzhiyun case RT_CID_TOSHIBA:
1779*4882a593Smuzhiyun case RT_CID_CCX:
1780*4882a593Smuzhiyun case RT_CID_819X_ACER:
1781*4882a593Smuzhiyun case RT_CID_WHQL:
1782*4882a593Smuzhiyun default:
1783*4882a593Smuzhiyun break;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1786*4882a593Smuzhiyun "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun
rtl8723e_read_eeprom_info(struct ieee80211_hw * hw)1789*4882a593Smuzhiyun void rtl8723e_read_eeprom_info(struct ieee80211_hw *hw)
1790*4882a593Smuzhiyun {
1791*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1792*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1793*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
1794*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1795*4882a593Smuzhiyun u8 tmp_u1b;
1796*4882a593Smuzhiyun u32 value32;
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun value32 = rtl_read_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST]);
1799*4882a593Smuzhiyun value32 = (value32 & ~EFUSE_SEL_MASK) | EFUSE_SEL(EFUSE_WIFI_SEL_0);
1800*4882a593Smuzhiyun rtl_write_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST], value32);
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun rtlhal->version = _rtl8723e_read_chip_version(hw);
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun if (get_rf_type(rtlphy) == RF_1T1R)
1805*4882a593Smuzhiyun rtlpriv->dm.rfpath_rxenable[0] = true;
1806*4882a593Smuzhiyun else
1807*4882a593Smuzhiyun rtlpriv->dm.rfpath_rxenable[0] =
1808*4882a593Smuzhiyun rtlpriv->dm.rfpath_rxenable[1] = true;
1809*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
1810*4882a593Smuzhiyun rtlhal->version);
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1813*4882a593Smuzhiyun if (tmp_u1b & BIT(4)) {
1814*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
1815*4882a593Smuzhiyun rtlefuse->epromtype = EEPROM_93C46;
1816*4882a593Smuzhiyun } else {
1817*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
1818*4882a593Smuzhiyun rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun if (tmp_u1b & BIT(5)) {
1821*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1822*4882a593Smuzhiyun rtlefuse->autoload_failflag = false;
1823*4882a593Smuzhiyun _rtl8723e_read_adapter_info(hw, false);
1824*4882a593Smuzhiyun } else {
1825*4882a593Smuzhiyun rtlefuse->autoload_failflag = true;
1826*4882a593Smuzhiyun _rtl8723e_read_adapter_info(hw, false);
1827*4882a593Smuzhiyun pr_err("Autoload ERR!!\n");
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun _rtl8723e_hal_customized_behavior(hw);
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun
rtl8723e_update_hal_rate_table(struct ieee80211_hw * hw,struct ieee80211_sta * sta)1832*4882a593Smuzhiyun static void rtl8723e_update_hal_rate_table(struct ieee80211_hw *hw,
1833*4882a593Smuzhiyun struct ieee80211_sta *sta)
1834*4882a593Smuzhiyun {
1835*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1836*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
1837*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1838*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1839*4882a593Smuzhiyun u32 ratr_value;
1840*4882a593Smuzhiyun u8 ratr_index = 0;
1841*4882a593Smuzhiyun u8 b_nmode = mac->ht_enable;
1842*4882a593Smuzhiyun u16 shortgi_rate;
1843*4882a593Smuzhiyun u32 tmp_ratr_value;
1844*4882a593Smuzhiyun u8 curtxbw_40mhz = mac->bw_40;
1845*4882a593Smuzhiyun u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1846*4882a593Smuzhiyun 1 : 0;
1847*4882a593Smuzhiyun u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1848*4882a593Smuzhiyun 1 : 0;
1849*4882a593Smuzhiyun enum wireless_mode wirelessmode = mac->mode;
1850*4882a593Smuzhiyun u32 ratr_mask;
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun if (rtlhal->current_bandtype == BAND_ON_5G)
1853*4882a593Smuzhiyun ratr_value = sta->supp_rates[1] << 4;
1854*4882a593Smuzhiyun else
1855*4882a593Smuzhiyun ratr_value = sta->supp_rates[0];
1856*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_ADHOC)
1857*4882a593Smuzhiyun ratr_value = 0xfff;
1858*4882a593Smuzhiyun ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1859*4882a593Smuzhiyun sta->ht_cap.mcs.rx_mask[0] << 12);
1860*4882a593Smuzhiyun switch (wirelessmode) {
1861*4882a593Smuzhiyun case WIRELESS_MODE_B:
1862*4882a593Smuzhiyun if (ratr_value & 0x0000000c)
1863*4882a593Smuzhiyun ratr_value &= 0x0000000d;
1864*4882a593Smuzhiyun else
1865*4882a593Smuzhiyun ratr_value &= 0x0000000f;
1866*4882a593Smuzhiyun break;
1867*4882a593Smuzhiyun case WIRELESS_MODE_G:
1868*4882a593Smuzhiyun ratr_value &= 0x00000FF5;
1869*4882a593Smuzhiyun break;
1870*4882a593Smuzhiyun case WIRELESS_MODE_N_24G:
1871*4882a593Smuzhiyun case WIRELESS_MODE_N_5G:
1872*4882a593Smuzhiyun b_nmode = 1;
1873*4882a593Smuzhiyun if (get_rf_type(rtlphy) == RF_1T2R ||
1874*4882a593Smuzhiyun get_rf_type(rtlphy) == RF_1T1R)
1875*4882a593Smuzhiyun ratr_mask = 0x000ff005;
1876*4882a593Smuzhiyun else
1877*4882a593Smuzhiyun ratr_mask = 0x0f0ff005;
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun ratr_value &= ratr_mask;
1880*4882a593Smuzhiyun break;
1881*4882a593Smuzhiyun default:
1882*4882a593Smuzhiyun if (rtlphy->rf_type == RF_1T2R)
1883*4882a593Smuzhiyun ratr_value &= 0x000ff0ff;
1884*4882a593Smuzhiyun else
1885*4882a593Smuzhiyun ratr_value &= 0x0f0ff0ff;
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun break;
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun if ((rtlpriv->btcoexist.bt_coexistence) &&
1891*4882a593Smuzhiyun (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4) &&
1892*4882a593Smuzhiyun (rtlpriv->btcoexist.bt_cur_state) &&
1893*4882a593Smuzhiyun (rtlpriv->btcoexist.bt_ant_isolation) &&
1894*4882a593Smuzhiyun ((rtlpriv->btcoexist.bt_service == BT_SCO) ||
1895*4882a593Smuzhiyun (rtlpriv->btcoexist.bt_service == BT_BUSY)))
1896*4882a593Smuzhiyun ratr_value &= 0x0fffcfc0;
1897*4882a593Smuzhiyun else
1898*4882a593Smuzhiyun ratr_value &= 0x0FFFFFFF;
1899*4882a593Smuzhiyun
1900*4882a593Smuzhiyun if (b_nmode &&
1901*4882a593Smuzhiyun ((curtxbw_40mhz && curshortgi_40mhz) ||
1902*4882a593Smuzhiyun (!curtxbw_40mhz && curshortgi_20mhz))) {
1903*4882a593Smuzhiyun ratr_value |= 0x10000000;
1904*4882a593Smuzhiyun tmp_ratr_value = (ratr_value >> 12);
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
1907*4882a593Smuzhiyun if ((1 << shortgi_rate) & tmp_ratr_value)
1908*4882a593Smuzhiyun break;
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
1912*4882a593Smuzhiyun (shortgi_rate << 4) | (shortgi_rate);
1913*4882a593Smuzhiyun }
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG,
1918*4882a593Smuzhiyun "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun
rtl8723e_update_hal_rate_mask(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)1921*4882a593Smuzhiyun static void rtl8723e_update_hal_rate_mask(struct ieee80211_hw *hw,
1922*4882a593Smuzhiyun struct ieee80211_sta *sta,
1923*4882a593Smuzhiyun u8 rssi_level, bool update_bw)
1924*4882a593Smuzhiyun {
1925*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1926*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
1927*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1928*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1929*4882a593Smuzhiyun struct rtl_sta_info *sta_entry = NULL;
1930*4882a593Smuzhiyun u32 ratr_bitmap;
1931*4882a593Smuzhiyun u8 ratr_index;
1932*4882a593Smuzhiyun u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
1933*4882a593Smuzhiyun ? 1 : 0;
1934*4882a593Smuzhiyun u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1935*4882a593Smuzhiyun 1 : 0;
1936*4882a593Smuzhiyun u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1937*4882a593Smuzhiyun 1 : 0;
1938*4882a593Smuzhiyun enum wireless_mode wirelessmode = 0;
1939*4882a593Smuzhiyun bool shortgi = false;
1940*4882a593Smuzhiyun u8 rate_mask[5];
1941*4882a593Smuzhiyun u8 macid = 0;
1942*4882a593Smuzhiyun /*u8 mimo_ps = IEEE80211_SMPS_OFF;*/
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun sta_entry = (struct rtl_sta_info *)sta->drv_priv;
1945*4882a593Smuzhiyun wirelessmode = sta_entry->wireless_mode;
1946*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_STATION)
1947*4882a593Smuzhiyun curtxbw_40mhz = mac->bw_40;
1948*4882a593Smuzhiyun else if (mac->opmode == NL80211_IFTYPE_AP ||
1949*4882a593Smuzhiyun mac->opmode == NL80211_IFTYPE_ADHOC)
1950*4882a593Smuzhiyun macid = sta->aid + 1;
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun if (rtlhal->current_bandtype == BAND_ON_5G)
1953*4882a593Smuzhiyun ratr_bitmap = sta->supp_rates[1] << 4;
1954*4882a593Smuzhiyun else
1955*4882a593Smuzhiyun ratr_bitmap = sta->supp_rates[0];
1956*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_ADHOC)
1957*4882a593Smuzhiyun ratr_bitmap = 0xfff;
1958*4882a593Smuzhiyun ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1959*4882a593Smuzhiyun sta->ht_cap.mcs.rx_mask[0] << 12);
1960*4882a593Smuzhiyun switch (wirelessmode) {
1961*4882a593Smuzhiyun case WIRELESS_MODE_B:
1962*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_B;
1963*4882a593Smuzhiyun if (ratr_bitmap & 0x0000000c)
1964*4882a593Smuzhiyun ratr_bitmap &= 0x0000000d;
1965*4882a593Smuzhiyun else
1966*4882a593Smuzhiyun ratr_bitmap &= 0x0000000f;
1967*4882a593Smuzhiyun break;
1968*4882a593Smuzhiyun case WIRELESS_MODE_G:
1969*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_GB;
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun if (rssi_level == 1)
1972*4882a593Smuzhiyun ratr_bitmap &= 0x00000f00;
1973*4882a593Smuzhiyun else if (rssi_level == 2)
1974*4882a593Smuzhiyun ratr_bitmap &= 0x00000ff0;
1975*4882a593Smuzhiyun else
1976*4882a593Smuzhiyun ratr_bitmap &= 0x00000ff5;
1977*4882a593Smuzhiyun break;
1978*4882a593Smuzhiyun case WIRELESS_MODE_A:
1979*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_G;
1980*4882a593Smuzhiyun ratr_bitmap &= 0x00000ff0;
1981*4882a593Smuzhiyun break;
1982*4882a593Smuzhiyun case WIRELESS_MODE_N_24G:
1983*4882a593Smuzhiyun case WIRELESS_MODE_N_5G:
1984*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_NGB;
1985*4882a593Smuzhiyun if (rtlphy->rf_type == RF_1T2R ||
1986*4882a593Smuzhiyun rtlphy->rf_type == RF_1T1R) {
1987*4882a593Smuzhiyun if (curtxbw_40mhz) {
1988*4882a593Smuzhiyun if (rssi_level == 1)
1989*4882a593Smuzhiyun ratr_bitmap &= 0x000f0000;
1990*4882a593Smuzhiyun else if (rssi_level == 2)
1991*4882a593Smuzhiyun ratr_bitmap &= 0x000ff000;
1992*4882a593Smuzhiyun else
1993*4882a593Smuzhiyun ratr_bitmap &= 0x000ff015;
1994*4882a593Smuzhiyun } else {
1995*4882a593Smuzhiyun if (rssi_level == 1)
1996*4882a593Smuzhiyun ratr_bitmap &= 0x000f0000;
1997*4882a593Smuzhiyun else if (rssi_level == 2)
1998*4882a593Smuzhiyun ratr_bitmap &= 0x000ff000;
1999*4882a593Smuzhiyun else
2000*4882a593Smuzhiyun ratr_bitmap &= 0x000ff005;
2001*4882a593Smuzhiyun }
2002*4882a593Smuzhiyun } else {
2003*4882a593Smuzhiyun if (curtxbw_40mhz) {
2004*4882a593Smuzhiyun if (rssi_level == 1)
2005*4882a593Smuzhiyun ratr_bitmap &= 0x0f0f0000;
2006*4882a593Smuzhiyun else if (rssi_level == 2)
2007*4882a593Smuzhiyun ratr_bitmap &= 0x0f0ff000;
2008*4882a593Smuzhiyun else
2009*4882a593Smuzhiyun ratr_bitmap &= 0x0f0ff015;
2010*4882a593Smuzhiyun } else {
2011*4882a593Smuzhiyun if (rssi_level == 1)
2012*4882a593Smuzhiyun ratr_bitmap &= 0x0f0f0000;
2013*4882a593Smuzhiyun else if (rssi_level == 2)
2014*4882a593Smuzhiyun ratr_bitmap &= 0x0f0ff000;
2015*4882a593Smuzhiyun else
2016*4882a593Smuzhiyun ratr_bitmap &= 0x0f0ff005;
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun if ((curtxbw_40mhz && curshortgi_40mhz) ||
2021*4882a593Smuzhiyun (!curtxbw_40mhz && curshortgi_20mhz)) {
2022*4882a593Smuzhiyun if (macid == 0)
2023*4882a593Smuzhiyun shortgi = true;
2024*4882a593Smuzhiyun else if (macid == 1)
2025*4882a593Smuzhiyun shortgi = false;
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun break;
2028*4882a593Smuzhiyun default:
2029*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_NGB;
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun if (rtlphy->rf_type == RF_1T2R)
2032*4882a593Smuzhiyun ratr_bitmap &= 0x000ff0ff;
2033*4882a593Smuzhiyun else
2034*4882a593Smuzhiyun ratr_bitmap &= 0x0f0ff0ff;
2035*4882a593Smuzhiyun break;
2036*4882a593Smuzhiyun }
2037*4882a593Smuzhiyun sta_entry->ratr_index = ratr_index;
2038*4882a593Smuzhiyun
2039*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG,
2040*4882a593Smuzhiyun "ratr_bitmap :%x\n", ratr_bitmap);
2041*4882a593Smuzhiyun *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
2042*4882a593Smuzhiyun (ratr_index << 28);
2043*4882a593Smuzhiyun rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
2044*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG,
2045*4882a593Smuzhiyun "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x\n",
2046*4882a593Smuzhiyun ratr_index, ratr_bitmap,
2047*4882a593Smuzhiyun rate_mask[0], rate_mask[1],
2048*4882a593Smuzhiyun rate_mask[2], rate_mask[3],
2049*4882a593Smuzhiyun rate_mask[4]);
2050*4882a593Smuzhiyun rtl8723e_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
2051*4882a593Smuzhiyun }
2052*4882a593Smuzhiyun
rtl8723e_update_hal_rate_tbl(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)2053*4882a593Smuzhiyun void rtl8723e_update_hal_rate_tbl(struct ieee80211_hw *hw,
2054*4882a593Smuzhiyun struct ieee80211_sta *sta, u8 rssi_level,
2055*4882a593Smuzhiyun bool update_bw)
2056*4882a593Smuzhiyun {
2057*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun if (rtlpriv->dm.useramask)
2060*4882a593Smuzhiyun rtl8723e_update_hal_rate_mask(hw, sta, rssi_level, update_bw);
2061*4882a593Smuzhiyun else
2062*4882a593Smuzhiyun rtl8723e_update_hal_rate_table(hw, sta);
2063*4882a593Smuzhiyun }
2064*4882a593Smuzhiyun
rtl8723e_update_channel_access_setting(struct ieee80211_hw * hw)2065*4882a593Smuzhiyun void rtl8723e_update_channel_access_setting(struct ieee80211_hw *hw)
2066*4882a593Smuzhiyun {
2067*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2068*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2069*4882a593Smuzhiyun u16 sifs_timer;
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME, &mac->slot_time);
2072*4882a593Smuzhiyun if (!mac->ht_enable)
2073*4882a593Smuzhiyun sifs_timer = 0x0a0a;
2074*4882a593Smuzhiyun else
2075*4882a593Smuzhiyun sifs_timer = 0x1010;
2076*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2077*4882a593Smuzhiyun }
2078*4882a593Smuzhiyun
rtl8723e_gpio_radio_on_off_checking(struct ieee80211_hw * hw,u8 * valid)2079*4882a593Smuzhiyun bool rtl8723e_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
2080*4882a593Smuzhiyun {
2081*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2082*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2083*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
2084*4882a593Smuzhiyun enum rf_pwrstate e_rfpowerstate_toset;
2085*4882a593Smuzhiyun u8 u1tmp;
2086*4882a593Smuzhiyun bool b_actuallyset = false;
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun if (rtlpriv->rtlhal.being_init_adapter)
2089*4882a593Smuzhiyun return false;
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun if (ppsc->swrf_processing)
2092*4882a593Smuzhiyun return false;
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun spin_lock(&rtlpriv->locks.rf_ps_lock);
2095*4882a593Smuzhiyun if (ppsc->rfchange_inprogress) {
2096*4882a593Smuzhiyun spin_unlock(&rtlpriv->locks.rf_ps_lock);
2097*4882a593Smuzhiyun return false;
2098*4882a593Smuzhiyun } else {
2099*4882a593Smuzhiyun ppsc->rfchange_inprogress = true;
2100*4882a593Smuzhiyun spin_unlock(&rtlpriv->locks.rf_ps_lock);
2101*4882a593Smuzhiyun }
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
2104*4882a593Smuzhiyun rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL_2)&~(BIT(1)));
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun if (rtlphy->polarity_ctl)
2109*4882a593Smuzhiyun e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
2110*4882a593Smuzhiyun else
2111*4882a593Smuzhiyun e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun if (ppsc->hwradiooff && (e_rfpowerstate_toset == ERFON)) {
2114*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
2115*4882a593Smuzhiyun "GPIOChangeRF - HW Radio ON, RF ON\n");
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun e_rfpowerstate_toset = ERFON;
2118*4882a593Smuzhiyun ppsc->hwradiooff = false;
2119*4882a593Smuzhiyun b_actuallyset = true;
2120*4882a593Smuzhiyun } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
2121*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
2122*4882a593Smuzhiyun "GPIOChangeRF - HW Radio OFF, RF OFF\n");
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun e_rfpowerstate_toset = ERFOFF;
2125*4882a593Smuzhiyun ppsc->hwradiooff = true;
2126*4882a593Smuzhiyun b_actuallyset = true;
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun
2129*4882a593Smuzhiyun if (b_actuallyset) {
2130*4882a593Smuzhiyun spin_lock(&rtlpriv->locks.rf_ps_lock);
2131*4882a593Smuzhiyun ppsc->rfchange_inprogress = false;
2132*4882a593Smuzhiyun spin_unlock(&rtlpriv->locks.rf_ps_lock);
2133*4882a593Smuzhiyun } else {
2134*4882a593Smuzhiyun if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2135*4882a593Smuzhiyun RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun spin_lock(&rtlpriv->locks.rf_ps_lock);
2138*4882a593Smuzhiyun ppsc->rfchange_inprogress = false;
2139*4882a593Smuzhiyun spin_unlock(&rtlpriv->locks.rf_ps_lock);
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun
2142*4882a593Smuzhiyun *valid = 1;
2143*4882a593Smuzhiyun return !ppsc->hwradiooff;
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun }
2146*4882a593Smuzhiyun
rtl8723e_set_key(struct ieee80211_hw * hw,u32 key_index,u8 * p_macaddr,bool is_group,u8 enc_algo,bool is_wepkey,bool clear_all)2147*4882a593Smuzhiyun void rtl8723e_set_key(struct ieee80211_hw *hw, u32 key_index,
2148*4882a593Smuzhiyun u8 *p_macaddr, bool is_group, u8 enc_algo,
2149*4882a593Smuzhiyun bool is_wepkey, bool clear_all)
2150*4882a593Smuzhiyun {
2151*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2152*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2153*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2154*4882a593Smuzhiyun u8 *macaddr = p_macaddr;
2155*4882a593Smuzhiyun u32 entry_id = 0;
2156*4882a593Smuzhiyun bool is_pairwise = false;
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun static u8 cam_const_addr[4][6] = {
2159*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2160*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2161*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2162*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2163*4882a593Smuzhiyun };
2164*4882a593Smuzhiyun static u8 cam_const_broad[] = {
2165*4882a593Smuzhiyun 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2166*4882a593Smuzhiyun };
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun if (clear_all) {
2169*4882a593Smuzhiyun u8 idx = 0;
2170*4882a593Smuzhiyun u8 cam_offset = 0;
2171*4882a593Smuzhiyun u8 clear_number = 5;
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun for (idx = 0; idx < clear_number; idx++) {
2176*4882a593Smuzhiyun rtl_cam_mark_invalid(hw, cam_offset + idx);
2177*4882a593Smuzhiyun rtl_cam_empty_entry(hw, cam_offset + idx);
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun if (idx < 5) {
2180*4882a593Smuzhiyun memset(rtlpriv->sec.key_buf[idx], 0,
2181*4882a593Smuzhiyun MAX_KEY_LEN);
2182*4882a593Smuzhiyun rtlpriv->sec.key_len[idx] = 0;
2183*4882a593Smuzhiyun }
2184*4882a593Smuzhiyun }
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun } else {
2187*4882a593Smuzhiyun switch (enc_algo) {
2188*4882a593Smuzhiyun case WEP40_ENCRYPTION:
2189*4882a593Smuzhiyun enc_algo = CAM_WEP40;
2190*4882a593Smuzhiyun break;
2191*4882a593Smuzhiyun case WEP104_ENCRYPTION:
2192*4882a593Smuzhiyun enc_algo = CAM_WEP104;
2193*4882a593Smuzhiyun break;
2194*4882a593Smuzhiyun case TKIP_ENCRYPTION:
2195*4882a593Smuzhiyun enc_algo = CAM_TKIP;
2196*4882a593Smuzhiyun break;
2197*4882a593Smuzhiyun case AESCCMP_ENCRYPTION:
2198*4882a593Smuzhiyun enc_algo = CAM_AES;
2199*4882a593Smuzhiyun break;
2200*4882a593Smuzhiyun default:
2201*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
2202*4882a593Smuzhiyun "switch case %#x not processed\n", enc_algo);
2203*4882a593Smuzhiyun enc_algo = CAM_TKIP;
2204*4882a593Smuzhiyun break;
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2208*4882a593Smuzhiyun macaddr = cam_const_addr[key_index];
2209*4882a593Smuzhiyun entry_id = key_index;
2210*4882a593Smuzhiyun } else {
2211*4882a593Smuzhiyun if (is_group) {
2212*4882a593Smuzhiyun macaddr = cam_const_broad;
2213*4882a593Smuzhiyun entry_id = key_index;
2214*4882a593Smuzhiyun } else {
2215*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_AP) {
2216*4882a593Smuzhiyun entry_id =
2217*4882a593Smuzhiyun rtl_cam_get_free_entry(hw, p_macaddr);
2218*4882a593Smuzhiyun if (entry_id >= TOTAL_CAM_ENTRY) {
2219*4882a593Smuzhiyun pr_err("Can not find free hw security cam entry\n");
2220*4882a593Smuzhiyun return;
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun } else {
2223*4882a593Smuzhiyun entry_id = CAM_PAIRWISE_KEY_POSITION;
2224*4882a593Smuzhiyun }
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun key_index = PAIRWISE_KEYIDX;
2227*4882a593Smuzhiyun is_pairwise = true;
2228*4882a593Smuzhiyun }
2229*4882a593Smuzhiyun }
2230*4882a593Smuzhiyun
2231*4882a593Smuzhiyun if (rtlpriv->sec.key_len[key_index] == 0) {
2232*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2233*4882a593Smuzhiyun "delete one entry, entry_id is %d\n",
2234*4882a593Smuzhiyun entry_id);
2235*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_AP)
2236*4882a593Smuzhiyun rtl_cam_del_entry(hw, p_macaddr);
2237*4882a593Smuzhiyun rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2238*4882a593Smuzhiyun } else {
2239*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2240*4882a593Smuzhiyun "add one entry\n");
2241*4882a593Smuzhiyun if (is_pairwise) {
2242*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2243*4882a593Smuzhiyun "set Pairwise key\n");
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun rtl_cam_add_one_entry(hw, macaddr, key_index,
2246*4882a593Smuzhiyun entry_id, enc_algo,
2247*4882a593Smuzhiyun CAM_CONFIG_NO_USEDK,
2248*4882a593Smuzhiyun rtlpriv->sec.key_buf[key_index]);
2249*4882a593Smuzhiyun } else {
2250*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2251*4882a593Smuzhiyun "set group key\n");
2252*4882a593Smuzhiyun
2253*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2254*4882a593Smuzhiyun rtl_cam_add_one_entry(hw,
2255*4882a593Smuzhiyun rtlefuse->dev_addr,
2256*4882a593Smuzhiyun PAIRWISE_KEYIDX,
2257*4882a593Smuzhiyun CAM_PAIRWISE_KEY_POSITION,
2258*4882a593Smuzhiyun enc_algo,
2259*4882a593Smuzhiyun CAM_CONFIG_NO_USEDK,
2260*4882a593Smuzhiyun rtlpriv->sec.key_buf
2261*4882a593Smuzhiyun [entry_id]);
2262*4882a593Smuzhiyun }
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun rtl_cam_add_one_entry(hw, macaddr, key_index,
2265*4882a593Smuzhiyun entry_id, enc_algo,
2266*4882a593Smuzhiyun CAM_CONFIG_NO_USEDK,
2267*4882a593Smuzhiyun rtlpriv->sec.key_buf[entry_id]);
2268*4882a593Smuzhiyun }
2269*4882a593Smuzhiyun
2270*4882a593Smuzhiyun }
2271*4882a593Smuzhiyun }
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun
rtl8723e_bt_var_init(struct ieee80211_hw * hw)2274*4882a593Smuzhiyun static void rtl8723e_bt_var_init(struct ieee80211_hw *hw)
2275*4882a593Smuzhiyun {
2276*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun rtlpriv->btcoexist.bt_coexistence =
2279*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_coexist;
2280*4882a593Smuzhiyun rtlpriv->btcoexist.bt_ant_num =
2281*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_ant_num;
2282*4882a593Smuzhiyun rtlpriv->btcoexist.bt_coexist_type =
2283*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_type;
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun rtlpriv->btcoexist.bt_ant_isolation =
2286*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_ant_isol;
2287*4882a593Smuzhiyun
2288*4882a593Smuzhiyun rtlpriv->btcoexist.bt_radio_shared_type =
2289*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_radio_shared;
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2292*4882a593Smuzhiyun "BT Coexistence = 0x%x\n",
2293*4882a593Smuzhiyun rtlpriv->btcoexist.bt_coexistence);
2294*4882a593Smuzhiyun
2295*4882a593Smuzhiyun if (rtlpriv->btcoexist.bt_coexistence) {
2296*4882a593Smuzhiyun rtlpriv->btcoexist.bt_busy_traffic = false;
2297*4882a593Smuzhiyun rtlpriv->btcoexist.bt_traffic_mode_set = false;
2298*4882a593Smuzhiyun rtlpriv->btcoexist.bt_non_traffic_mode_set = false;
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun rtlpriv->btcoexist.cstate = 0;
2301*4882a593Smuzhiyun rtlpriv->btcoexist.previous_state = 0;
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun if (rtlpriv->btcoexist.bt_ant_num == ANT_X2) {
2304*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2305*4882a593Smuzhiyun "BlueTooth BT_Ant_Num = Antx2\n");
2306*4882a593Smuzhiyun } else if (rtlpriv->btcoexist.bt_ant_num == ANT_X1) {
2307*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2308*4882a593Smuzhiyun "BlueTooth BT_Ant_Num = Antx1\n");
2309*4882a593Smuzhiyun }
2310*4882a593Smuzhiyun switch (rtlpriv->btcoexist.bt_coexist_type) {
2311*4882a593Smuzhiyun case BT_2WIRE:
2312*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2313*4882a593Smuzhiyun "BlueTooth BT_CoexistType = BT_2Wire\n");
2314*4882a593Smuzhiyun break;
2315*4882a593Smuzhiyun case BT_ISSC_3WIRE:
2316*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2317*4882a593Smuzhiyun "BlueTooth BT_CoexistType = BT_ISSC_3Wire\n");
2318*4882a593Smuzhiyun break;
2319*4882a593Smuzhiyun case BT_ACCEL:
2320*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2321*4882a593Smuzhiyun "BlueTooth BT_CoexistType = BT_ACCEL\n");
2322*4882a593Smuzhiyun break;
2323*4882a593Smuzhiyun case BT_CSR_BC4:
2324*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2325*4882a593Smuzhiyun "BlueTooth BT_CoexistType = BT_CSR_BC4\n");
2326*4882a593Smuzhiyun break;
2327*4882a593Smuzhiyun case BT_CSR_BC8:
2328*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2329*4882a593Smuzhiyun "BlueTooth BT_CoexistType = BT_CSR_BC8\n");
2330*4882a593Smuzhiyun break;
2331*4882a593Smuzhiyun case BT_RTL8756:
2332*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2333*4882a593Smuzhiyun "BlueTooth BT_CoexistType = BT_RTL8756\n");
2334*4882a593Smuzhiyun break;
2335*4882a593Smuzhiyun default:
2336*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2337*4882a593Smuzhiyun "BlueTooth BT_CoexistType = Unknown\n");
2338*4882a593Smuzhiyun break;
2339*4882a593Smuzhiyun }
2340*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2341*4882a593Smuzhiyun "BlueTooth BT_Ant_isolation = %d\n",
2342*4882a593Smuzhiyun rtlpriv->btcoexist.bt_ant_isolation);
2343*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2344*4882a593Smuzhiyun "BT_RadioSharedType = 0x%x\n",
2345*4882a593Smuzhiyun rtlpriv->btcoexist.bt_radio_shared_type);
2346*4882a593Smuzhiyun rtlpriv->btcoexist.bt_active_zero_cnt = 0;
2347*4882a593Smuzhiyun rtlpriv->btcoexist.cur_bt_disabled = false;
2348*4882a593Smuzhiyun rtlpriv->btcoexist.pre_bt_disabled = false;
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun }
2351*4882a593Smuzhiyun
rtl8723e_read_bt_coexist_info_from_hwpg(struct ieee80211_hw * hw,bool auto_load_fail,u8 * hwinfo)2352*4882a593Smuzhiyun void rtl8723e_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2353*4882a593Smuzhiyun bool auto_load_fail, u8 *hwinfo)
2354*4882a593Smuzhiyun {
2355*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2356*4882a593Smuzhiyun u8 value;
2357*4882a593Smuzhiyun u32 tmpu_32;
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun if (!auto_load_fail) {
2360*4882a593Smuzhiyun tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
2361*4882a593Smuzhiyun if (tmpu_32 & BIT(18))
2362*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_coexist = 1;
2363*4882a593Smuzhiyun else
2364*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_coexist = 0;
2365*4882a593Smuzhiyun value = hwinfo[RF_OPTION4];
2366*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_type = BT_RTL8723A;
2367*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_ant_num = (value & 0x1);
2368*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_ant_isol = ((value & 0x10) >> 4);
2369*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_radio_shared =
2370*4882a593Smuzhiyun ((value & 0x20) >> 5);
2371*4882a593Smuzhiyun } else {
2372*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_coexist = 0;
2373*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_type = BT_RTL8723A;
2374*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_ant_num = ANT_X2;
2375*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_ant_isol = 0;
2376*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
2377*4882a593Smuzhiyun }
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun rtl8723e_bt_var_init(hw);
2380*4882a593Smuzhiyun }
2381*4882a593Smuzhiyun
rtl8723e_bt_reg_init(struct ieee80211_hw * hw)2382*4882a593Smuzhiyun void rtl8723e_bt_reg_init(struct ieee80211_hw *hw)
2383*4882a593Smuzhiyun {
2384*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2385*4882a593Smuzhiyun
2386*4882a593Smuzhiyun /* 0:Low, 1:High, 2:From Efuse. */
2387*4882a593Smuzhiyun rtlpriv->btcoexist.reg_bt_iso = 2;
2388*4882a593Smuzhiyun /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
2389*4882a593Smuzhiyun rtlpriv->btcoexist.reg_bt_sco = 3;
2390*4882a593Smuzhiyun /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
2391*4882a593Smuzhiyun rtlpriv->btcoexist.reg_bt_sco = 0;
2392*4882a593Smuzhiyun }
2393*4882a593Smuzhiyun
rtl8723e_bt_hw_init(struct ieee80211_hw * hw)2394*4882a593Smuzhiyun void rtl8723e_bt_hw_init(struct ieee80211_hw *hw)
2395*4882a593Smuzhiyun {
2396*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun if (rtlpriv->cfg->ops->get_btc_status())
2399*4882a593Smuzhiyun rtlpriv->btcoexist.btc_ops->btc_init_hw_config(rtlpriv);
2400*4882a593Smuzhiyun }
2401*4882a593Smuzhiyun
rtl8723e_suspend(struct ieee80211_hw * hw)2402*4882a593Smuzhiyun void rtl8723e_suspend(struct ieee80211_hw *hw)
2403*4882a593Smuzhiyun {
2404*4882a593Smuzhiyun }
2405*4882a593Smuzhiyun
rtl8723e_resume(struct ieee80211_hw * hw)2406*4882a593Smuzhiyun void rtl8723e_resume(struct ieee80211_hw *hw)
2407*4882a593Smuzhiyun {
2408*4882a593Smuzhiyun }
2409