xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/rtl8723ae/dm.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #ifndef	__RTL8723E_DM_H__
5*4882a593Smuzhiyun #define __RTL8723E_DM_H__
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #define HAL_DM_DIG_DISABLE			BIT(0)
8*4882a593Smuzhiyun #define HAL_DM_HIPWR_DISABLE			BIT(1)
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define OFDM_TABLE_LENGTH			37
11*4882a593Smuzhiyun #define CCK_TABLE_LENGTH			33
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define OFDM_TABLE_SIZE				37
14*4882a593Smuzhiyun #define CCK_TABLE_SIZE				33
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define BW_AUTO_SWITCH_HIGH_LOW			25
17*4882a593Smuzhiyun #define BW_AUTO_SWITCH_LOW_HIGH			30
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define DM_DIG_FA_UPPER				0x32
20*4882a593Smuzhiyun #define DM_DIG_FA_LOWER				0x20
21*4882a593Smuzhiyun #define DM_DIG_FA_TH0				0x20
22*4882a593Smuzhiyun #define DM_DIG_FA_TH1				0x100
23*4882a593Smuzhiyun #define DM_DIG_FA_TH2				0x200
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define RXPATHSELECTION_SS_TH_LOW		30
26*4882a593Smuzhiyun #define RXPATHSELECTION_DIFF_TH			18
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define DM_RATR_STA_INIT			0
29*4882a593Smuzhiyun #define DM_RATR_STA_HIGH			1
30*4882a593Smuzhiyun #define DM_RATR_STA_MIDDLE			2
31*4882a593Smuzhiyun #define DM_RATR_STA_LOW				3
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define CTS2SELF_THVAL				30
34*4882a593Smuzhiyun #define REGC38_TH				20
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define WAIOTTHVAL				25
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_NORMAL			0
39*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_LEVEL1			1
40*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_LEVEL2			2
41*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_BT1			3
42*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_BT2			4
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define DM_TYPE_BYFW				0
45*4882a593Smuzhiyun #define DM_TYPE_BYDRIVER			1
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define TX_POWER_NEAR_FIELD_THRESH_LVL2		74
48*4882a593Smuzhiyun #define TX_POWER_NEAR_FIELD_THRESH_LVL1		67
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun struct swat_t {
51*4882a593Smuzhiyun 	u8 failure_cnt;
52*4882a593Smuzhiyun 	u8 try_flag;
53*4882a593Smuzhiyun 	u8 stop_trying;
54*4882a593Smuzhiyun 	long pre_rssi;
55*4882a593Smuzhiyun 	long trying_threshold;
56*4882a593Smuzhiyun 	u8 cur_antenna;
57*4882a593Smuzhiyun 	u8 pre_antenna;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun enum tag_dynamic_init_gain_operation_type_definition {
62*4882a593Smuzhiyun 	DIG_TYPE_THRESH_HIGH = 0,
63*4882a593Smuzhiyun 	DIG_TYPE_THRESH_LOW = 1,
64*4882a593Smuzhiyun 	DIG_TYPE_BACKOFF = 2,
65*4882a593Smuzhiyun 	DIG_TYPE_RX_GAIN_MIN = 3,
66*4882a593Smuzhiyun 	DIG_TYPE_RX_GAIN_MAX = 4,
67*4882a593Smuzhiyun 	DIG_TYPE_ENABLE = 5,
68*4882a593Smuzhiyun 	DIG_TYPE_DISABLE = 6,
69*4882a593Smuzhiyun 	DIG_OP_TYPE_MAX
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun enum dm_1r_cca_e {
73*4882a593Smuzhiyun 	CCA_1R = 0,
74*4882a593Smuzhiyun 	CCA_2R = 1,
75*4882a593Smuzhiyun 	CCA_MAX = 2,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun enum dm_rf_e {
79*4882a593Smuzhiyun 	RF_SAVE = 0,
80*4882a593Smuzhiyun 	RF_NORMAL = 1,
81*4882a593Smuzhiyun 	RF_MAX = 2,
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun enum dm_sw_ant_switch_e {
85*4882a593Smuzhiyun 	ANS_ANTENNA_B = 1,
86*4882a593Smuzhiyun 	ANS_ANTENNA_A = 2,
87*4882a593Smuzhiyun 	ANS_ANTENNA_MAX = 3,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define BT_RSSI_STATE_NORMAL_POWER      BIT_OFFSET_LEN_MASK_32(0, 1)
91*4882a593Smuzhiyun #define BT_RSSI_STATE_AMDPU_OFF         BIT_OFFSET_LEN_MASK_32(1, 1)
92*4882a593Smuzhiyun #define BT_RSSI_STATE_SPECIAL_LOW       BIT_OFFSET_LEN_MASK_32(2, 1)
93*4882a593Smuzhiyun #define BT_RSSI_STATE_BG_EDCA_LOW       BIT_OFFSET_LEN_MASK_32(3, 1)
94*4882a593Smuzhiyun #define BT_RSSI_STATE_TXPOWER_LOW       BIT_OFFSET_LEN_MASK_32(4, 1)
95*4882a593Smuzhiyun #define GET_UNDECORATED_AVERAGE_RSSI(_priv)     \
96*4882a593Smuzhiyun 	( \
97*4882a593Smuzhiyun 	(((struct rtl_priv *)(_priv))->mac80211.opmode ==		\
98*4882a593Smuzhiyun 			     NL80211_IFTYPE_ADHOC) ?			\
99*4882a593Smuzhiyun 	(((struct rtl_priv *)(_priv))->dm.entry_min_undec_sm_pwdb) :	\
100*4882a593Smuzhiyun 	(((struct rtl_priv *)(_priv))->dm.undec_sm_pwdb)		\
101*4882a593Smuzhiyun 	)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun void rtl8723e_dm_init(struct ieee80211_hw *hw);
104*4882a593Smuzhiyun void rtl8723e_dm_watchdog(struct ieee80211_hw *hw);
105*4882a593Smuzhiyun void rtl8723e_dm_write_dig(struct ieee80211_hw *hw);
106*4882a593Smuzhiyun void rtl8723e_dm_check_txpower_tracking(struct ieee80211_hw *hw);
107*4882a593Smuzhiyun void rtl8723e_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw);
108*4882a593Smuzhiyun void rtl8723e_dm_rf_saving(struct ieee80211_hw *hw, u8 bforce_in_normal);
109*4882a593Smuzhiyun void rtl8723e_dm_bt_coexist(struct ieee80211_hw *hw);
110*4882a593Smuzhiyun #endif
111