1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012 Realtek Corporation.*/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../base.h"
6*4882a593Smuzhiyun #include "../pci.h"
7*4882a593Smuzhiyun #include "../core.h"
8*4882a593Smuzhiyun #include "reg.h"
9*4882a593Smuzhiyun #include "def.h"
10*4882a593Smuzhiyun #include "phy.h"
11*4882a593Smuzhiyun #include "dm.h"
12*4882a593Smuzhiyun #include "../rtl8723com/dm_common.h"
13*4882a593Smuzhiyun #include "fw.h"
14*4882a593Smuzhiyun #include "hal_btc.h"
15*4882a593Smuzhiyun
rtl8723e_dm_initial_gain_min_pwdb(struct ieee80211_hw * hw)16*4882a593Smuzhiyun static u8 rtl8723e_dm_initial_gain_min_pwdb(struct ieee80211_hw *hw)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
19*4882a593Smuzhiyun struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
20*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtlpriv);
21*4882a593Smuzhiyun long rssi_val_min = 0;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun if (mac->link_state == MAC80211_LINKED &&
24*4882a593Smuzhiyun mac->opmode == NL80211_IFTYPE_STATION &&
25*4882a593Smuzhiyun rtlpriv->link_info.bcn_rx_inperiod == 0)
26*4882a593Smuzhiyun return 0;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun if ((dm_digtable->curmultista_cstate == DIG_MULTISTA_CONNECT) &&
29*4882a593Smuzhiyun (dm_digtable->cursta_cstate == DIG_STA_CONNECT)) {
30*4882a593Smuzhiyun if (rtlpriv->dm.entry_min_undec_sm_pwdb != 0)
31*4882a593Smuzhiyun rssi_val_min =
32*4882a593Smuzhiyun (rtlpriv->dm.entry_min_undec_sm_pwdb >
33*4882a593Smuzhiyun rtlpriv->dm.undec_sm_pwdb) ?
34*4882a593Smuzhiyun rtlpriv->dm.undec_sm_pwdb :
35*4882a593Smuzhiyun rtlpriv->dm.entry_min_undec_sm_pwdb;
36*4882a593Smuzhiyun else
37*4882a593Smuzhiyun rssi_val_min = rtlpriv->dm.undec_sm_pwdb;
38*4882a593Smuzhiyun } else if (dm_digtable->cursta_cstate == DIG_STA_CONNECT ||
39*4882a593Smuzhiyun dm_digtable->cursta_cstate == DIG_STA_BEFORE_CONNECT) {
40*4882a593Smuzhiyun rssi_val_min = rtlpriv->dm.undec_sm_pwdb;
41*4882a593Smuzhiyun } else if (dm_digtable->curmultista_cstate ==
42*4882a593Smuzhiyun DIG_MULTISTA_CONNECT) {
43*4882a593Smuzhiyun rssi_val_min = rtlpriv->dm.entry_min_undec_sm_pwdb;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun return (u8) rssi_val_min;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
rtl8723e_dm_false_alarm_counter_statistics(struct ieee80211_hw * hw)49*4882a593Smuzhiyun static void rtl8723e_dm_false_alarm_counter_statistics(struct ieee80211_hw *hw)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun u32 ret_value;
52*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
53*4882a593Smuzhiyun struct false_alarm_statistics *falsealm_cnt = &(rtlpriv->falsealm_cnt);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER1, MASKDWORD);
56*4882a593Smuzhiyun falsealm_cnt->cnt_parity_fail = ((ret_value & 0xffff0000) >> 16);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER2, MASKDWORD);
59*4882a593Smuzhiyun falsealm_cnt->cnt_rate_illegal = (ret_value & 0xffff);
60*4882a593Smuzhiyun falsealm_cnt->cnt_crc8_fail = ((ret_value & 0xffff0000) >> 16);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER3, MASKDWORD);
63*4882a593Smuzhiyun falsealm_cnt->cnt_mcs_fail = (ret_value & 0xffff);
64*4882a593Smuzhiyun falsealm_cnt->cnt_ofdm_fail = falsealm_cnt->cnt_parity_fail +
65*4882a593Smuzhiyun falsealm_cnt->cnt_rate_illegal +
66*4882a593Smuzhiyun falsealm_cnt->cnt_crc8_fail + falsealm_cnt->cnt_mcs_fail;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT, BIT(14), 1);
69*4882a593Smuzhiyun ret_value = rtl_get_bbreg(hw, RCCK0_FACOUNTERLOWER, MASKBYTE0);
70*4882a593Smuzhiyun falsealm_cnt->cnt_cck_fail = ret_value;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun ret_value = rtl_get_bbreg(hw, RCCK0_FACOUNTERUPPER, MASKBYTE3);
73*4882a593Smuzhiyun falsealm_cnt->cnt_cck_fail += (ret_value & 0xff) << 8;
74*4882a593Smuzhiyun falsealm_cnt->cnt_all = (falsealm_cnt->cnt_parity_fail +
75*4882a593Smuzhiyun falsealm_cnt->cnt_rate_illegal +
76*4882a593Smuzhiyun falsealm_cnt->cnt_crc8_fail +
77*4882a593Smuzhiyun falsealm_cnt->cnt_mcs_fail +
78*4882a593Smuzhiyun falsealm_cnt->cnt_cck_fail);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun rtl_set_bbreg(hw, ROFDM1_LSTF, 0x08000000, 1);
81*4882a593Smuzhiyun rtl_set_bbreg(hw, ROFDM1_LSTF, 0x08000000, 0);
82*4882a593Smuzhiyun rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT, 0x0000c000, 0);
83*4882a593Smuzhiyun rtl_set_bbreg(hw, RCCK0_FALSEALARMREPORT, 0x0000c000, 2);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_DIG, DBG_TRACE,
86*4882a593Smuzhiyun "cnt_parity_fail = %d, cnt_rate_illegal = %d, cnt_crc8_fail = %d, cnt_mcs_fail = %d\n",
87*4882a593Smuzhiyun falsealm_cnt->cnt_parity_fail,
88*4882a593Smuzhiyun falsealm_cnt->cnt_rate_illegal,
89*4882a593Smuzhiyun falsealm_cnt->cnt_crc8_fail, falsealm_cnt->cnt_mcs_fail);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_DIG, DBG_TRACE,
92*4882a593Smuzhiyun "cnt_ofdm_fail = %x, cnt_cck_fail = %x, cnt_all = %x\n",
93*4882a593Smuzhiyun falsealm_cnt->cnt_ofdm_fail,
94*4882a593Smuzhiyun falsealm_cnt->cnt_cck_fail, falsealm_cnt->cnt_all);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
rtl92c_dm_ctrl_initgain_by_fa(struct ieee80211_hw * hw)97*4882a593Smuzhiyun static void rtl92c_dm_ctrl_initgain_by_fa(struct ieee80211_hw *hw)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
100*4882a593Smuzhiyun struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
101*4882a593Smuzhiyun u8 value_igi = dm_digtable->cur_igvalue;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH0)
104*4882a593Smuzhiyun value_igi--;
105*4882a593Smuzhiyun else if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH1)
106*4882a593Smuzhiyun value_igi += 0;
107*4882a593Smuzhiyun else if (rtlpriv->falsealm_cnt.cnt_all < DM_DIG_FA_TH2)
108*4882a593Smuzhiyun value_igi++;
109*4882a593Smuzhiyun else if (rtlpriv->falsealm_cnt.cnt_all >= DM_DIG_FA_TH2)
110*4882a593Smuzhiyun value_igi += 2;
111*4882a593Smuzhiyun if (value_igi > DM_DIG_FA_UPPER)
112*4882a593Smuzhiyun value_igi = DM_DIG_FA_UPPER;
113*4882a593Smuzhiyun else if (value_igi < DM_DIG_FA_LOWER)
114*4882a593Smuzhiyun value_igi = DM_DIG_FA_LOWER;
115*4882a593Smuzhiyun if (rtlpriv->falsealm_cnt.cnt_all > 10000)
116*4882a593Smuzhiyun value_igi = 0x32;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun dm_digtable->cur_igvalue = value_igi;
119*4882a593Smuzhiyun rtl8723e_dm_write_dig(hw);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
rtl92c_dm_ctrl_initgain_by_rssi(struct ieee80211_hw * hw)122*4882a593Smuzhiyun static void rtl92c_dm_ctrl_initgain_by_rssi(struct ieee80211_hw *hw)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
125*4882a593Smuzhiyun struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun if (rtlpriv->falsealm_cnt.cnt_all > dm_digtable->fa_highthresh) {
128*4882a593Smuzhiyun if ((dm_digtable->back_val - 2) <
129*4882a593Smuzhiyun dm_digtable->back_range_min)
130*4882a593Smuzhiyun dm_digtable->back_val =
131*4882a593Smuzhiyun dm_digtable->back_range_min;
132*4882a593Smuzhiyun else
133*4882a593Smuzhiyun dm_digtable->back_val -= 2;
134*4882a593Smuzhiyun } else if (rtlpriv->falsealm_cnt.cnt_all < dm_digtable->fa_lowthresh) {
135*4882a593Smuzhiyun if ((dm_digtable->back_val + 2) >
136*4882a593Smuzhiyun dm_digtable->back_range_max)
137*4882a593Smuzhiyun dm_digtable->back_val =
138*4882a593Smuzhiyun dm_digtable->back_range_max;
139*4882a593Smuzhiyun else
140*4882a593Smuzhiyun dm_digtable->back_val += 2;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if ((dm_digtable->rssi_val_min + 10 - dm_digtable->back_val) >
144*4882a593Smuzhiyun dm_digtable->rx_gain_max)
145*4882a593Smuzhiyun dm_digtable->cur_igvalue = dm_digtable->rx_gain_max;
146*4882a593Smuzhiyun else if ((dm_digtable->rssi_val_min + 10 -
147*4882a593Smuzhiyun dm_digtable->back_val) < dm_digtable->rx_gain_min)
148*4882a593Smuzhiyun dm_digtable->cur_igvalue = dm_digtable->rx_gain_min;
149*4882a593Smuzhiyun else
150*4882a593Smuzhiyun dm_digtable->cur_igvalue = dm_digtable->rssi_val_min + 10 -
151*4882a593Smuzhiyun dm_digtable->back_val;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_DIG, DBG_TRACE,
154*4882a593Smuzhiyun "rssi_val_min = %x back_val %x\n",
155*4882a593Smuzhiyun dm_digtable->rssi_val_min, dm_digtable->back_val);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun rtl8723e_dm_write_dig(hw);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
rtl8723e_dm_initial_gain_multi_sta(struct ieee80211_hw * hw)160*4882a593Smuzhiyun static void rtl8723e_dm_initial_gain_multi_sta(struct ieee80211_hw *hw)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun static u8 binitialized;
163*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
164*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
165*4882a593Smuzhiyun struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
166*4882a593Smuzhiyun long rssi_strength = rtlpriv->dm.entry_min_undec_sm_pwdb;
167*4882a593Smuzhiyun bool multi_sta = false;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_ADHOC)
170*4882a593Smuzhiyun multi_sta = true;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (!multi_sta || (dm_digtable->cursta_cstate != DIG_STA_DISCONNECT)) {
173*4882a593Smuzhiyun binitialized = false;
174*4882a593Smuzhiyun dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_MAX;
175*4882a593Smuzhiyun return;
176*4882a593Smuzhiyun } else if (!binitialized) {
177*4882a593Smuzhiyun binitialized = true;
178*4882a593Smuzhiyun dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_0;
179*4882a593Smuzhiyun dm_digtable->cur_igvalue = 0x20;
180*4882a593Smuzhiyun rtl8723e_dm_write_dig(hw);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (dm_digtable->curmultista_cstate == DIG_MULTISTA_CONNECT) {
184*4882a593Smuzhiyun if ((rssi_strength < dm_digtable->rssi_lowthresh) &&
185*4882a593Smuzhiyun (dm_digtable->dig_ext_port_stage != DIG_EXT_PORT_STAGE_1)) {
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (dm_digtable->dig_ext_port_stage ==
188*4882a593Smuzhiyun DIG_EXT_PORT_STAGE_2) {
189*4882a593Smuzhiyun dm_digtable->cur_igvalue = 0x20;
190*4882a593Smuzhiyun rtl8723e_dm_write_dig(hw);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_1;
194*4882a593Smuzhiyun } else if (rssi_strength > dm_digtable->rssi_highthresh) {
195*4882a593Smuzhiyun dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_2;
196*4882a593Smuzhiyun rtl92c_dm_ctrl_initgain_by_fa(hw);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun } else if (dm_digtable->dig_ext_port_stage != DIG_EXT_PORT_STAGE_0) {
199*4882a593Smuzhiyun dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_0;
200*4882a593Smuzhiyun dm_digtable->cur_igvalue = 0x20;
201*4882a593Smuzhiyun rtl8723e_dm_write_dig(hw);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_DIG, DBG_TRACE,
205*4882a593Smuzhiyun "curmultista_cstate = %x dig_ext_port_stage %x\n",
206*4882a593Smuzhiyun dm_digtable->curmultista_cstate,
207*4882a593Smuzhiyun dm_digtable->dig_ext_port_stage);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
rtl8723e_dm_initial_gain_sta(struct ieee80211_hw * hw)210*4882a593Smuzhiyun static void rtl8723e_dm_initial_gain_sta(struct ieee80211_hw *hw)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
213*4882a593Smuzhiyun struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_DIG, DBG_TRACE,
216*4882a593Smuzhiyun "presta_cstate = %x, cursta_cstate = %x\n",
217*4882a593Smuzhiyun dm_digtable->presta_cstate,
218*4882a593Smuzhiyun dm_digtable->cursta_cstate);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun if (dm_digtable->presta_cstate == dm_digtable->cursta_cstate ||
221*4882a593Smuzhiyun dm_digtable->cursta_cstate == DIG_STA_BEFORE_CONNECT ||
222*4882a593Smuzhiyun dm_digtable->cursta_cstate == DIG_STA_CONNECT) {
223*4882a593Smuzhiyun if (dm_digtable->cursta_cstate != DIG_STA_DISCONNECT) {
224*4882a593Smuzhiyun dm_digtable->rssi_val_min =
225*4882a593Smuzhiyun rtl8723e_dm_initial_gain_min_pwdb(hw);
226*4882a593Smuzhiyun rtl92c_dm_ctrl_initgain_by_rssi(hw);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun } else {
229*4882a593Smuzhiyun dm_digtable->rssi_val_min = 0;
230*4882a593Smuzhiyun dm_digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_MAX;
231*4882a593Smuzhiyun dm_digtable->back_val = DM_DIG_BACKOFF_DEFAULT;
232*4882a593Smuzhiyun dm_digtable->cur_igvalue = 0x20;
233*4882a593Smuzhiyun dm_digtable->pre_igvalue = 0;
234*4882a593Smuzhiyun rtl8723e_dm_write_dig(hw);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
rtl8723e_dm_cck_packet_detection_thresh(struct ieee80211_hw * hw)238*4882a593Smuzhiyun static void rtl8723e_dm_cck_packet_detection_thresh(struct ieee80211_hw *hw)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
241*4882a593Smuzhiyun struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (dm_digtable->cursta_cstate == DIG_STA_CONNECT) {
244*4882a593Smuzhiyun dm_digtable->rssi_val_min = rtl8723e_dm_initial_gain_min_pwdb(hw);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (dm_digtable->pre_cck_pd_state == CCK_PD_STAGE_LOWRSSI) {
247*4882a593Smuzhiyun if (dm_digtable->rssi_val_min <= 25)
248*4882a593Smuzhiyun dm_digtable->cur_cck_pd_state =
249*4882a593Smuzhiyun CCK_PD_STAGE_LOWRSSI;
250*4882a593Smuzhiyun else
251*4882a593Smuzhiyun dm_digtable->cur_cck_pd_state =
252*4882a593Smuzhiyun CCK_PD_STAGE_HIGHRSSI;
253*4882a593Smuzhiyun } else {
254*4882a593Smuzhiyun if (dm_digtable->rssi_val_min <= 20)
255*4882a593Smuzhiyun dm_digtable->cur_cck_pd_state =
256*4882a593Smuzhiyun CCK_PD_STAGE_LOWRSSI;
257*4882a593Smuzhiyun else
258*4882a593Smuzhiyun dm_digtable->cur_cck_pd_state =
259*4882a593Smuzhiyun CCK_PD_STAGE_HIGHRSSI;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun } else {
262*4882a593Smuzhiyun dm_digtable->cur_cck_pd_state = CCK_PD_STAGE_MAX;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (dm_digtable->pre_cck_pd_state != dm_digtable->cur_cck_pd_state) {
266*4882a593Smuzhiyun if (dm_digtable->cur_cck_pd_state == CCK_PD_STAGE_LOWRSSI) {
267*4882a593Smuzhiyun if (rtlpriv->falsealm_cnt.cnt_cck_fail > 800)
268*4882a593Smuzhiyun dm_digtable->cur_cck_fa_state =
269*4882a593Smuzhiyun CCK_FA_STAGE_HIGH;
270*4882a593Smuzhiyun else
271*4882a593Smuzhiyun dm_digtable->cur_cck_fa_state =
272*4882a593Smuzhiyun CCK_FA_STAGE_LOW;
273*4882a593Smuzhiyun if (dm_digtable->pre_cck_fa_state !=
274*4882a593Smuzhiyun dm_digtable->cur_cck_fa_state) {
275*4882a593Smuzhiyun if (dm_digtable->cur_cck_fa_state ==
276*4882a593Smuzhiyun CCK_FA_STAGE_LOW)
277*4882a593Smuzhiyun rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2,
278*4882a593Smuzhiyun 0x83);
279*4882a593Smuzhiyun else
280*4882a593Smuzhiyun rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2,
281*4882a593Smuzhiyun 0xcd);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun dm_digtable->pre_cck_fa_state =
284*4882a593Smuzhiyun dm_digtable->cur_cck_fa_state;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun rtl_set_bbreg(hw, RCCK0_SYSTEM, MASKBYTE1, 0x40);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun } else {
290*4882a593Smuzhiyun rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0xcd);
291*4882a593Smuzhiyun rtl_set_bbreg(hw, RCCK0_SYSTEM, MASKBYTE1, 0x47);
292*4882a593Smuzhiyun dm_digtable->pre_cck_fa_state = 0;
293*4882a593Smuzhiyun dm_digtable->cur_cck_fa_state = 0;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun dm_digtable->pre_cck_pd_state = dm_digtable->cur_cck_pd_state;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_DIG, DBG_TRACE,
300*4882a593Smuzhiyun "CCKPDStage=%x\n", dm_digtable->cur_cck_pd_state);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
rtl8723e_dm_ctrl_initgain_by_twoport(struct ieee80211_hw * hw)304*4882a593Smuzhiyun static void rtl8723e_dm_ctrl_initgain_by_twoport(struct ieee80211_hw *hw)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
307*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
308*4882a593Smuzhiyun struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (mac->act_scanning)
311*4882a593Smuzhiyun return;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (mac->link_state >= MAC80211_LINKED)
314*4882a593Smuzhiyun dm_digtable->cursta_cstate = DIG_STA_CONNECT;
315*4882a593Smuzhiyun else
316*4882a593Smuzhiyun dm_digtable->cursta_cstate = DIG_STA_DISCONNECT;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun rtl8723e_dm_initial_gain_sta(hw);
319*4882a593Smuzhiyun rtl8723e_dm_initial_gain_multi_sta(hw);
320*4882a593Smuzhiyun rtl8723e_dm_cck_packet_detection_thresh(hw);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun dm_digtable->presta_cstate = dm_digtable->cursta_cstate;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
rtl8723e_dm_dig(struct ieee80211_hw * hw)326*4882a593Smuzhiyun static void rtl8723e_dm_dig(struct ieee80211_hw *hw)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
329*4882a593Smuzhiyun struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun if (!rtlpriv->dm.dm_initialgain_enable)
332*4882a593Smuzhiyun return;
333*4882a593Smuzhiyun if (!dm_digtable->dig_enable_flag)
334*4882a593Smuzhiyun return;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun rtl8723e_dm_ctrl_initgain_by_twoport(hw);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
rtl8723e_dm_dynamic_txpower(struct ieee80211_hw * hw)340*4882a593Smuzhiyun static void rtl8723e_dm_dynamic_txpower(struct ieee80211_hw *hw)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
343*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
344*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
345*4882a593Smuzhiyun long undec_sm_pwdb;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (!rtlpriv->dm.dynamic_txpower_enable)
348*4882a593Smuzhiyun return;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if (rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE) {
351*4882a593Smuzhiyun rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
352*4882a593Smuzhiyun return;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if ((mac->link_state < MAC80211_LINKED) &&
356*4882a593Smuzhiyun (rtlpriv->dm.entry_min_undec_sm_pwdb == 0)) {
357*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_TRACE,
358*4882a593Smuzhiyun "Not connected to any\n");
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun rtlpriv->dm.last_dtp_lvl = TXHIGHPWRLEVEL_NORMAL;
363*4882a593Smuzhiyun return;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun if (mac->link_state >= MAC80211_LINKED) {
367*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_ADHOC) {
368*4882a593Smuzhiyun undec_sm_pwdb =
369*4882a593Smuzhiyun rtlpriv->dm.entry_min_undec_sm_pwdb;
370*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
371*4882a593Smuzhiyun "AP Client PWDB = 0x%lx\n",
372*4882a593Smuzhiyun undec_sm_pwdb);
373*4882a593Smuzhiyun } else {
374*4882a593Smuzhiyun undec_sm_pwdb =
375*4882a593Smuzhiyun rtlpriv->dm.undec_sm_pwdb;
376*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
377*4882a593Smuzhiyun "STA Default Port PWDB = 0x%lx\n",
378*4882a593Smuzhiyun undec_sm_pwdb);
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun } else {
381*4882a593Smuzhiyun undec_sm_pwdb =
382*4882a593Smuzhiyun rtlpriv->dm.entry_min_undec_sm_pwdb;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
385*4882a593Smuzhiyun "AP Ext Port PWDB = 0x%lx\n",
386*4882a593Smuzhiyun undec_sm_pwdb);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (undec_sm_pwdb >= TX_POWER_NEAR_FIELD_THRESH_LVL2) {
390*4882a593Smuzhiyun rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_LEVEL1;
391*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
392*4882a593Smuzhiyun "TXHIGHPWRLEVEL_LEVEL1 (TxPwr=0x0)\n");
393*4882a593Smuzhiyun } else if ((undec_sm_pwdb <
394*4882a593Smuzhiyun (TX_POWER_NEAR_FIELD_THRESH_LVL2 - 3)) &&
395*4882a593Smuzhiyun (undec_sm_pwdb >=
396*4882a593Smuzhiyun TX_POWER_NEAR_FIELD_THRESH_LVL1)) {
397*4882a593Smuzhiyun rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_LEVEL1;
398*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
399*4882a593Smuzhiyun "TXHIGHPWRLEVEL_LEVEL1 (TxPwr=0x10)\n");
400*4882a593Smuzhiyun } else if (undec_sm_pwdb <
401*4882a593Smuzhiyun (TX_POWER_NEAR_FIELD_THRESH_LVL1 - 5)) {
402*4882a593Smuzhiyun rtlpriv->dm.dynamic_txhighpower_lvl = TXHIGHPWRLEVEL_NORMAL;
403*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
404*4882a593Smuzhiyun "TXHIGHPWRLEVEL_NORMAL\n");
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun if (rtlpriv->dm.dynamic_txhighpower_lvl != rtlpriv->dm.last_dtp_lvl) {
408*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
409*4882a593Smuzhiyun "PHY_SetTxPowerLevel8192S() Channel = %d\n",
410*4882a593Smuzhiyun rtlphy->current_channel);
411*4882a593Smuzhiyun rtl8723e_phy_set_txpower_level(hw, rtlphy->current_channel);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun rtlpriv->dm.last_dtp_lvl = rtlpriv->dm.dynamic_txhighpower_lvl;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
rtl8723e_dm_write_dig(struct ieee80211_hw * hw)417*4882a593Smuzhiyun void rtl8723e_dm_write_dig(struct ieee80211_hw *hw)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
420*4882a593Smuzhiyun struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_DIG, DBG_LOUD,
423*4882a593Smuzhiyun "cur_igvalue = 0x%x, pre_igvalue = 0x%x, back_val = %d\n",
424*4882a593Smuzhiyun dm_digtable->cur_igvalue, dm_digtable->pre_igvalue,
425*4882a593Smuzhiyun dm_digtable->back_val);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (dm_digtable->pre_igvalue != dm_digtable->cur_igvalue) {
428*4882a593Smuzhiyun rtl_set_bbreg(hw, ROFDM0_XAAGCCORE1, 0x7f,
429*4882a593Smuzhiyun dm_digtable->cur_igvalue);
430*4882a593Smuzhiyun rtl_set_bbreg(hw, ROFDM0_XBAGCCORE1, 0x7f,
431*4882a593Smuzhiyun dm_digtable->cur_igvalue);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun dm_digtable->pre_igvalue = dm_digtable->cur_igvalue;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
rtl8723e_dm_pwdb_monitor(struct ieee80211_hw * hw)437*4882a593Smuzhiyun static void rtl8723e_dm_pwdb_monitor(struct ieee80211_hw *hw)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
rtl8723e_dm_check_edca_turbo(struct ieee80211_hw * hw)441*4882a593Smuzhiyun static void rtl8723e_dm_check_edca_turbo(struct ieee80211_hw *hw)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
444*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static u64 last_txok_cnt;
447*4882a593Smuzhiyun static u64 last_rxok_cnt;
448*4882a593Smuzhiyun static u32 last_bt_edca_ul;
449*4882a593Smuzhiyun static u32 last_bt_edca_dl;
450*4882a593Smuzhiyun u64 cur_txok_cnt = 0;
451*4882a593Smuzhiyun u64 cur_rxok_cnt = 0;
452*4882a593Smuzhiyun u32 edca_be_ul = 0x5ea42b;
453*4882a593Smuzhiyun u32 edca_be_dl = 0x5ea42b;
454*4882a593Smuzhiyun bool bt_change_edca = false;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun if ((last_bt_edca_ul != rtlpriv->btcoexist.bt_edca_ul) ||
457*4882a593Smuzhiyun (last_bt_edca_dl != rtlpriv->btcoexist.bt_edca_dl)) {
458*4882a593Smuzhiyun rtlpriv->dm.current_turbo_edca = false;
459*4882a593Smuzhiyun last_bt_edca_ul = rtlpriv->btcoexist.bt_edca_ul;
460*4882a593Smuzhiyun last_bt_edca_dl = rtlpriv->btcoexist.bt_edca_dl;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun if (rtlpriv->btcoexist.bt_edca_ul != 0) {
464*4882a593Smuzhiyun edca_be_ul = rtlpriv->btcoexist.bt_edca_ul;
465*4882a593Smuzhiyun bt_change_edca = true;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (rtlpriv->btcoexist.bt_edca_dl != 0) {
469*4882a593Smuzhiyun edca_be_ul = rtlpriv->btcoexist.bt_edca_dl;
470*4882a593Smuzhiyun bt_change_edca = true;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun if (mac->link_state != MAC80211_LINKED) {
474*4882a593Smuzhiyun rtlpriv->dm.current_turbo_edca = false;
475*4882a593Smuzhiyun return;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun if ((bt_change_edca) || ((!rtlpriv->dm.is_any_nonbepkts) &&
478*4882a593Smuzhiyun (!rtlpriv->dm.disable_framebursting))) {
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun cur_txok_cnt = rtlpriv->stats.txbytesunicast - last_txok_cnt;
481*4882a593Smuzhiyun cur_rxok_cnt = rtlpriv->stats.rxbytesunicast - last_rxok_cnt;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (cur_rxok_cnt > 4 * cur_txok_cnt) {
484*4882a593Smuzhiyun if (!rtlpriv->dm.is_cur_rdlstate ||
485*4882a593Smuzhiyun !rtlpriv->dm.current_turbo_edca) {
486*4882a593Smuzhiyun rtl_write_dword(rtlpriv,
487*4882a593Smuzhiyun REG_EDCA_BE_PARAM,
488*4882a593Smuzhiyun edca_be_dl);
489*4882a593Smuzhiyun rtlpriv->dm.is_cur_rdlstate = true;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun } else {
492*4882a593Smuzhiyun if (rtlpriv->dm.is_cur_rdlstate ||
493*4882a593Smuzhiyun !rtlpriv->dm.current_turbo_edca) {
494*4882a593Smuzhiyun rtl_write_dword(rtlpriv,
495*4882a593Smuzhiyun REG_EDCA_BE_PARAM,
496*4882a593Smuzhiyun edca_be_ul);
497*4882a593Smuzhiyun rtlpriv->dm.is_cur_rdlstate = false;
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun rtlpriv->dm.current_turbo_edca = true;
501*4882a593Smuzhiyun } else {
502*4882a593Smuzhiyun if (rtlpriv->dm.current_turbo_edca) {
503*4882a593Smuzhiyun u8 tmp = AC0_BE;
504*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw,
505*4882a593Smuzhiyun HW_VAR_AC_PARAM,
506*4882a593Smuzhiyun (u8 *)(&tmp));
507*4882a593Smuzhiyun rtlpriv->dm.current_turbo_edca = false;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun rtlpriv->dm.is_any_nonbepkts = false;
512*4882a593Smuzhiyun last_txok_cnt = rtlpriv->stats.txbytesunicast;
513*4882a593Smuzhiyun last_rxok_cnt = rtlpriv->stats.rxbytesunicast;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
rtl8723e_dm_initialize_txpower_tracking_thermalmeter(struct ieee80211_hw * hw)516*4882a593Smuzhiyun static void rtl8723e_dm_initialize_txpower_tracking_thermalmeter(
517*4882a593Smuzhiyun struct ieee80211_hw *hw)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun rtlpriv->dm.txpower_tracking = true;
522*4882a593Smuzhiyun rtlpriv->dm.txpower_trackinginit = false;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
525*4882a593Smuzhiyun "pMgntInfo->txpower_tracking = %d\n",
526*4882a593Smuzhiyun rtlpriv->dm.txpower_tracking);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
rtl8723e_dm_initialize_txpower_tracking(struct ieee80211_hw * hw)529*4882a593Smuzhiyun static void rtl8723e_dm_initialize_txpower_tracking(struct ieee80211_hw *hw)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun rtl8723e_dm_initialize_txpower_tracking_thermalmeter(hw);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
rtl8723e_dm_check_txpower_tracking(struct ieee80211_hw * hw)534*4882a593Smuzhiyun void rtl8723e_dm_check_txpower_tracking(struct ieee80211_hw *hw)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun return;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
rtl8723e_dm_init_rate_adaptive_mask(struct ieee80211_hw * hw)539*4882a593Smuzhiyun void rtl8723e_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
542*4882a593Smuzhiyun struct rate_adaptive *p_ra = &rtlpriv->ra;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun p_ra->ratr_state = DM_RATR_STA_INIT;
545*4882a593Smuzhiyun p_ra->pre_ratr_state = DM_RATR_STA_INIT;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (rtlpriv->dm.dm_type == DM_TYPE_BYDRIVER)
548*4882a593Smuzhiyun rtlpriv->dm.useramask = true;
549*4882a593Smuzhiyun else
550*4882a593Smuzhiyun rtlpriv->dm.useramask = false;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
rtl8723e_dm_refresh_rate_adaptive_mask(struct ieee80211_hw * hw)554*4882a593Smuzhiyun static void rtl8723e_dm_refresh_rate_adaptive_mask(struct ieee80211_hw *hw)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
557*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
558*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
559*4882a593Smuzhiyun struct rate_adaptive *p_ra = &rtlpriv->ra;
560*4882a593Smuzhiyun u32 low_rssithresh_for_ra, high_rssithresh_for_ra;
561*4882a593Smuzhiyun struct ieee80211_sta *sta = NULL;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (is_hal_stop(rtlhal)) {
564*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATE, DBG_LOUD,
565*4882a593Smuzhiyun " driver is going to unload\n");
566*4882a593Smuzhiyun return;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun if (!rtlpriv->dm.useramask) {
570*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATE, DBG_LOUD,
571*4882a593Smuzhiyun " driver does not control rate adaptive mask\n");
572*4882a593Smuzhiyun return;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun if (mac->link_state == MAC80211_LINKED &&
576*4882a593Smuzhiyun mac->opmode == NL80211_IFTYPE_STATION) {
577*4882a593Smuzhiyun switch (p_ra->pre_ratr_state) {
578*4882a593Smuzhiyun case DM_RATR_STA_HIGH:
579*4882a593Smuzhiyun high_rssithresh_for_ra = 50;
580*4882a593Smuzhiyun low_rssithresh_for_ra = 20;
581*4882a593Smuzhiyun break;
582*4882a593Smuzhiyun case DM_RATR_STA_MIDDLE:
583*4882a593Smuzhiyun high_rssithresh_for_ra = 55;
584*4882a593Smuzhiyun low_rssithresh_for_ra = 20;
585*4882a593Smuzhiyun break;
586*4882a593Smuzhiyun case DM_RATR_STA_LOW:
587*4882a593Smuzhiyun high_rssithresh_for_ra = 60;
588*4882a593Smuzhiyun low_rssithresh_for_ra = 25;
589*4882a593Smuzhiyun break;
590*4882a593Smuzhiyun default:
591*4882a593Smuzhiyun high_rssithresh_for_ra = 50;
592*4882a593Smuzhiyun low_rssithresh_for_ra = 20;
593*4882a593Smuzhiyun break;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (rtlpriv->link_info.bcn_rx_inperiod == 0)
597*4882a593Smuzhiyun switch (p_ra->pre_ratr_state) {
598*4882a593Smuzhiyun case DM_RATR_STA_HIGH:
599*4882a593Smuzhiyun default:
600*4882a593Smuzhiyun p_ra->ratr_state = DM_RATR_STA_MIDDLE;
601*4882a593Smuzhiyun break;
602*4882a593Smuzhiyun case DM_RATR_STA_MIDDLE:
603*4882a593Smuzhiyun case DM_RATR_STA_LOW:
604*4882a593Smuzhiyun p_ra->ratr_state = DM_RATR_STA_LOW;
605*4882a593Smuzhiyun break;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun else if (rtlpriv->dm.undec_sm_pwdb > high_rssithresh_for_ra)
608*4882a593Smuzhiyun p_ra->ratr_state = DM_RATR_STA_HIGH;
609*4882a593Smuzhiyun else if (rtlpriv->dm.undec_sm_pwdb > low_rssithresh_for_ra)
610*4882a593Smuzhiyun p_ra->ratr_state = DM_RATR_STA_MIDDLE;
611*4882a593Smuzhiyun else
612*4882a593Smuzhiyun p_ra->ratr_state = DM_RATR_STA_LOW;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (p_ra->pre_ratr_state != p_ra->ratr_state) {
615*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATE, DBG_LOUD,
616*4882a593Smuzhiyun "RSSI = %ld\n",
617*4882a593Smuzhiyun rtlpriv->dm.undec_sm_pwdb);
618*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATE, DBG_LOUD,
619*4882a593Smuzhiyun "RSSI_LEVEL = %d\n", p_ra->ratr_state);
620*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATE, DBG_LOUD,
621*4882a593Smuzhiyun "PreState = %d, CurState = %d\n",
622*4882a593Smuzhiyun p_ra->pre_ratr_state, p_ra->ratr_state);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun rcu_read_lock();
625*4882a593Smuzhiyun sta = rtl_find_sta(hw, mac->bssid);
626*4882a593Smuzhiyun if (sta)
627*4882a593Smuzhiyun rtlpriv->cfg->ops->update_rate_tbl(hw, sta,
628*4882a593Smuzhiyun p_ra->ratr_state,
629*4882a593Smuzhiyun true);
630*4882a593Smuzhiyun rcu_read_unlock();
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun p_ra->pre_ratr_state = p_ra->ratr_state;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
rtl8723e_dm_rf_saving(struct ieee80211_hw * hw,u8 bforce_in_normal)637*4882a593Smuzhiyun void rtl8723e_dm_rf_saving(struct ieee80211_hw *hw, u8 bforce_in_normal)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
640*4882a593Smuzhiyun struct ps_t *dm_pstable = &rtlpriv->dm_pstable;
641*4882a593Smuzhiyun static u8 initialize;
642*4882a593Smuzhiyun static u32 reg_874, reg_c70, reg_85c, reg_a74;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun if (initialize == 0) {
645*4882a593Smuzhiyun reg_874 = (rtl_get_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
646*4882a593Smuzhiyun MASKDWORD) & 0x1CC000) >> 14;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun reg_c70 = (rtl_get_bbreg(hw, ROFDM0_AGCPARAMETER1,
649*4882a593Smuzhiyun MASKDWORD) & BIT(3)) >> 3;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun reg_85c = (rtl_get_bbreg(hw, RFPGA0_XCD_SWITCHCONTROL,
652*4882a593Smuzhiyun MASKDWORD) & 0xFF000000) >> 24;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun reg_a74 = (rtl_get_bbreg(hw, 0xa74, MASKDWORD) & 0xF000) >> 12;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun initialize = 1;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun if (!bforce_in_normal) {
660*4882a593Smuzhiyun if (dm_pstable->rssi_val_min != 0) {
661*4882a593Smuzhiyun if (dm_pstable->pre_rfstate == RF_NORMAL) {
662*4882a593Smuzhiyun if (dm_pstable->rssi_val_min >= 30)
663*4882a593Smuzhiyun dm_pstable->cur_rfstate = RF_SAVE;
664*4882a593Smuzhiyun else
665*4882a593Smuzhiyun dm_pstable->cur_rfstate = RF_NORMAL;
666*4882a593Smuzhiyun } else {
667*4882a593Smuzhiyun if (dm_pstable->rssi_val_min <= 25)
668*4882a593Smuzhiyun dm_pstable->cur_rfstate = RF_NORMAL;
669*4882a593Smuzhiyun else
670*4882a593Smuzhiyun dm_pstable->cur_rfstate = RF_SAVE;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun } else {
673*4882a593Smuzhiyun dm_pstable->cur_rfstate = RF_MAX;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun } else {
676*4882a593Smuzhiyun dm_pstable->cur_rfstate = RF_NORMAL;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun if (dm_pstable->pre_rfstate != dm_pstable->cur_rfstate) {
680*4882a593Smuzhiyun if (dm_pstable->cur_rfstate == RF_SAVE) {
681*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
682*4882a593Smuzhiyun BIT(5), 0x1);
683*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
684*4882a593Smuzhiyun 0x1C0000, 0x2);
685*4882a593Smuzhiyun rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, BIT(3), 0);
686*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_XCD_SWITCHCONTROL,
687*4882a593Smuzhiyun 0xFF000000, 0x63);
688*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
689*4882a593Smuzhiyun 0xC000, 0x2);
690*4882a593Smuzhiyun rtl_set_bbreg(hw, 0xa74, 0xF000, 0x3);
691*4882a593Smuzhiyun rtl_set_bbreg(hw, 0x818, BIT(28), 0x0);
692*4882a593Smuzhiyun rtl_set_bbreg(hw, 0x818, BIT(28), 0x1);
693*4882a593Smuzhiyun } else {
694*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
695*4882a593Smuzhiyun 0x1CC000, reg_874);
696*4882a593Smuzhiyun rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, BIT(3),
697*4882a593Smuzhiyun reg_c70);
698*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_XCD_SWITCHCONTROL, 0xFF000000,
699*4882a593Smuzhiyun reg_85c);
700*4882a593Smuzhiyun rtl_set_bbreg(hw, 0xa74, 0xF000, reg_a74);
701*4882a593Smuzhiyun rtl_set_bbreg(hw, 0x818, BIT(28), 0x0);
702*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW,
703*4882a593Smuzhiyun BIT(5), 0x0);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun dm_pstable->pre_rfstate = dm_pstable->cur_rfstate;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
rtl8723e_dm_dynamic_bb_powersaving(struct ieee80211_hw * hw)710*4882a593Smuzhiyun static void rtl8723e_dm_dynamic_bb_powersaving(struct ieee80211_hw *hw)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
713*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
714*4882a593Smuzhiyun struct ps_t *dm_pstable = &rtlpriv->dm_pstable;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun if (((mac->link_state == MAC80211_NOLINK)) &&
717*4882a593Smuzhiyun (rtlpriv->dm.entry_min_undec_sm_pwdb == 0)) {
718*4882a593Smuzhiyun dm_pstable->rssi_val_min = 0;
719*4882a593Smuzhiyun rtl_dbg(rtlpriv, DBG_LOUD, DBG_LOUD,
720*4882a593Smuzhiyun "Not connected to any\n");
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun if (mac->link_state == MAC80211_LINKED) {
724*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_ADHOC) {
725*4882a593Smuzhiyun dm_pstable->rssi_val_min =
726*4882a593Smuzhiyun rtlpriv->dm.entry_min_undec_sm_pwdb;
727*4882a593Smuzhiyun rtl_dbg(rtlpriv, DBG_LOUD, DBG_LOUD,
728*4882a593Smuzhiyun "AP Client PWDB = 0x%lx\n",
729*4882a593Smuzhiyun dm_pstable->rssi_val_min);
730*4882a593Smuzhiyun } else {
731*4882a593Smuzhiyun dm_pstable->rssi_val_min =
732*4882a593Smuzhiyun rtlpriv->dm.undec_sm_pwdb;
733*4882a593Smuzhiyun rtl_dbg(rtlpriv, DBG_LOUD, DBG_LOUD,
734*4882a593Smuzhiyun "STA Default Port PWDB = 0x%lx\n",
735*4882a593Smuzhiyun dm_pstable->rssi_val_min);
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun } else {
738*4882a593Smuzhiyun dm_pstable->rssi_val_min =
739*4882a593Smuzhiyun rtlpriv->dm.entry_min_undec_sm_pwdb;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun rtl_dbg(rtlpriv, DBG_LOUD, DBG_LOUD,
742*4882a593Smuzhiyun "AP Ext Port PWDB = 0x%lx\n",
743*4882a593Smuzhiyun dm_pstable->rssi_val_min);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun rtl8723e_dm_rf_saving(hw, false);
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
rtl8723e_dm_init(struct ieee80211_hw * hw)749*4882a593Smuzhiyun void rtl8723e_dm_init(struct ieee80211_hw *hw)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun rtlpriv->dm.dm_type = DM_TYPE_BYDRIVER;
754*4882a593Smuzhiyun rtl_dm_diginit(hw, 0x20);
755*4882a593Smuzhiyun rtl8723_dm_init_dynamic_txpower(hw);
756*4882a593Smuzhiyun rtl8723_dm_init_edca_turbo(hw);
757*4882a593Smuzhiyun rtl8723e_dm_init_rate_adaptive_mask(hw);
758*4882a593Smuzhiyun rtl8723e_dm_initialize_txpower_tracking(hw);
759*4882a593Smuzhiyun rtl8723_dm_init_dynamic_bb_powersaving(hw);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
rtl8723e_dm_watchdog(struct ieee80211_hw * hw)762*4882a593Smuzhiyun void rtl8723e_dm_watchdog(struct ieee80211_hw *hw)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
765*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
766*4882a593Smuzhiyun bool fw_current_inpsmode = false;
767*4882a593Smuzhiyun bool fw_ps_awake = true;
768*4882a593Smuzhiyun rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
769*4882a593Smuzhiyun (u8 *)(&fw_current_inpsmode));
770*4882a593Smuzhiyun rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_FWLPS_RF_ON,
771*4882a593Smuzhiyun (u8 *)(&fw_ps_awake));
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun if (ppsc->p2p_ps_info.p2p_ps_mode)
774*4882a593Smuzhiyun fw_ps_awake = false;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun spin_lock(&rtlpriv->locks.rf_ps_lock);
777*4882a593Smuzhiyun if ((ppsc->rfpwr_state == ERFON) &&
778*4882a593Smuzhiyun ((!fw_current_inpsmode) && fw_ps_awake) &&
779*4882a593Smuzhiyun (!ppsc->rfchange_inprogress)) {
780*4882a593Smuzhiyun rtl8723e_dm_pwdb_monitor(hw);
781*4882a593Smuzhiyun rtl8723e_dm_dig(hw);
782*4882a593Smuzhiyun rtl8723e_dm_false_alarm_counter_statistics(hw);
783*4882a593Smuzhiyun rtl8723e_dm_dynamic_bb_powersaving(hw);
784*4882a593Smuzhiyun rtl8723e_dm_dynamic_txpower(hw);
785*4882a593Smuzhiyun rtl8723e_dm_check_txpower_tracking(hw);
786*4882a593Smuzhiyun rtl8723e_dm_refresh_rate_adaptive_mask(hw);
787*4882a593Smuzhiyun rtl8723e_dm_bt_coexist(hw);
788*4882a593Smuzhiyun rtl8723e_dm_check_edca_turbo(hw);
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun spin_unlock(&rtlpriv->locks.rf_ps_lock);
791*4882a593Smuzhiyun if (rtlpriv->btcoexist.init_set)
792*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x76e, 0xc);
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
rtl8723e_dm_init_bt_coexist(struct ieee80211_hw * hw)795*4882a593Smuzhiyun static void rtl8723e_dm_init_bt_coexist(struct ieee80211_hw *hw)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun rtlpriv->btcoexist.bt_rfreg_origin_1e
800*4882a593Smuzhiyun = rtl_get_rfreg(hw, (enum radio_path)0, RF_RCK1, 0xfffff);
801*4882a593Smuzhiyun rtlpriv->btcoexist.bt_rfreg_origin_1f
802*4882a593Smuzhiyun = rtl_get_rfreg(hw, (enum radio_path)0, RF_RCK2, 0xf0);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun rtlpriv->btcoexist.cstate = 0;
805*4882a593Smuzhiyun rtlpriv->btcoexist.previous_state = 0;
806*4882a593Smuzhiyun rtlpriv->btcoexist.cstate_h = 0;
807*4882a593Smuzhiyun rtlpriv->btcoexist.previous_state_h = 0;
808*4882a593Smuzhiyun rtlpriv->btcoexist.lps_counter = 0;
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* Enable counter statistics */
811*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x76e, 0x4);
812*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x778, 0x3);
813*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x40, 0x20);
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun rtlpriv->btcoexist.init_set = true;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
rtl8723e_dm_bt_coexist(struct ieee80211_hw * hw)818*4882a593Smuzhiyun void rtl8723e_dm_bt_coexist(struct ieee80211_hw *hw)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
821*4882a593Smuzhiyun u8 tmp_byte = 0;
822*4882a593Smuzhiyun if (!rtlpriv->btcoexist.bt_coexistence) {
823*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_LOUD,
824*4882a593Smuzhiyun "[DM]{BT], BT not exist!!\n");
825*4882a593Smuzhiyun return;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if (!rtlpriv->btcoexist.init_set) {
829*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_LOUD,
830*4882a593Smuzhiyun "[DM][BT], %s\n", __func__);
831*4882a593Smuzhiyun rtl8723e_dm_init_bt_coexist(hw);
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun tmp_byte = rtl_read_byte(rtlpriv, 0x40);
835*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_LOUD,
836*4882a593Smuzhiyun "[DM][BT], 0x40 is 0x%x\n", tmp_byte);
837*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BT_COEXIST, DBG_DMESG,
838*4882a593Smuzhiyun "[DM][BT], bt_dm_coexist start\n");
839*4882a593Smuzhiyun rtl8723e_dm_bt_coexist_8723(hw);
840*4882a593Smuzhiyun }
841