1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012 Realtek Corporation.*/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../core.h"
6*4882a593Smuzhiyun #include "../base.h"
7*4882a593Smuzhiyun #include "../pci.h"
8*4882a593Smuzhiyun #include "reg.h"
9*4882a593Smuzhiyun #include "def.h"
10*4882a593Smuzhiyun #include "phy.h"
11*4882a593Smuzhiyun #include "dm.h"
12*4882a593Smuzhiyun #include "fw.h"
13*4882a593Smuzhiyun #include "hw.h"
14*4882a593Smuzhiyun #include "trx.h"
15*4882a593Smuzhiyun #include "led.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun
rtl92s_init_aspm_vars(struct ieee80211_hw * hw)19*4882a593Smuzhiyun static void rtl92s_init_aspm_vars(struct ieee80211_hw *hw)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
22*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /*close ASPM for AMD defaultly */
25*4882a593Smuzhiyun rtlpci->const_amdpci_aspm = 0;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* ASPM PS mode.
28*4882a593Smuzhiyun * 0 - Disable ASPM,
29*4882a593Smuzhiyun * 1 - Enable ASPM without Clock Req,
30*4882a593Smuzhiyun * 2 - Enable ASPM with Clock Req,
31*4882a593Smuzhiyun * 3 - Alwyas Enable ASPM with Clock Req,
32*4882a593Smuzhiyun * 4 - Always Enable ASPM without Clock Req.
33*4882a593Smuzhiyun * set defult to RTL8192CE:3 RTL8192E:2
34*4882a593Smuzhiyun * */
35*4882a593Smuzhiyun rtlpci->const_pci_aspm = 2;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /*Setting for PCI-E device */
38*4882a593Smuzhiyun rtlpci->const_devicepci_aspm_setting = 0x03;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*Setting for PCI-E bridge */
41*4882a593Smuzhiyun rtlpci->const_hostpci_aspm_setting = 0x02;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* In Hw/Sw Radio Off situation.
44*4882a593Smuzhiyun * 0 - Default,
45*4882a593Smuzhiyun * 1 - From ASPM setting without low Mac Pwr,
46*4882a593Smuzhiyun * 2 - From ASPM setting with low Mac Pwr,
47*4882a593Smuzhiyun * 3 - Bus D3
48*4882a593Smuzhiyun * set default to RTL8192CE:0 RTL8192SE:2
49*4882a593Smuzhiyun */
50*4882a593Smuzhiyun rtlpci->const_hwsw_rfoff_d3 = 2;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* This setting works for those device with
53*4882a593Smuzhiyun * backdoor ASPM setting such as EPHY setting.
54*4882a593Smuzhiyun * 0 - Not support ASPM,
55*4882a593Smuzhiyun * 1 - Support ASPM,
56*4882a593Smuzhiyun * 2 - According to chipset.
57*4882a593Smuzhiyun */
58*4882a593Smuzhiyun rtlpci->const_support_pciaspm = rtlpriv->cfg->mod_params->aspm_support;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
rtl92se_fw_cb(const struct firmware * firmware,void * context)61*4882a593Smuzhiyun static void rtl92se_fw_cb(const struct firmware *firmware, void *context)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun struct ieee80211_hw *hw = context;
64*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
65*4882a593Smuzhiyun struct rt_firmware *pfirmware = NULL;
66*4882a593Smuzhiyun char *fw_name = "rtlwifi/rtl8192sefw.bin";
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
69*4882a593Smuzhiyun "Firmware callback routine entered!\n");
70*4882a593Smuzhiyun complete(&rtlpriv->firmware_loading_complete);
71*4882a593Smuzhiyun if (!firmware) {
72*4882a593Smuzhiyun pr_err("Firmware %s not available\n", fw_name);
73*4882a593Smuzhiyun rtlpriv->max_fw_size = 0;
74*4882a593Smuzhiyun return;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun if (firmware->size > rtlpriv->max_fw_size) {
77*4882a593Smuzhiyun pr_err("Firmware is too big!\n");
78*4882a593Smuzhiyun rtlpriv->max_fw_size = 0;
79*4882a593Smuzhiyun release_firmware(firmware);
80*4882a593Smuzhiyun return;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun pfirmware = (struct rt_firmware *)rtlpriv->rtlhal.pfirmware;
83*4882a593Smuzhiyun memcpy(pfirmware->sz_fw_tmpbuffer, firmware->data, firmware->size);
84*4882a593Smuzhiyun pfirmware->sz_fw_tmpbufferlen = firmware->size;
85*4882a593Smuzhiyun release_firmware(firmware);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
rtl92s_init_sw_vars(struct ieee80211_hw * hw)88*4882a593Smuzhiyun static int rtl92s_init_sw_vars(struct ieee80211_hw *hw)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
91*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
92*4882a593Smuzhiyun int err = 0;
93*4882a593Smuzhiyun u16 earlyrxthreshold = 7;
94*4882a593Smuzhiyun char *fw_name = "rtlwifi/rtl8192sefw.bin";
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun rtlpriv->dm.dm_initialgain_enable = true;
97*4882a593Smuzhiyun rtlpriv->dm.dm_flag = 0;
98*4882a593Smuzhiyun rtlpriv->dm.disable_framebursting = false;
99*4882a593Smuzhiyun rtlpriv->dm.thermalvalue = 0;
100*4882a593Smuzhiyun rtlpriv->dm.useramask = true;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* compatible 5G band 91se just 2.4G band & smsp */
103*4882a593Smuzhiyun rtlpriv->rtlhal.current_bandtype = BAND_ON_2_4G;
104*4882a593Smuzhiyun rtlpriv->rtlhal.bandset = BAND_ON_2_4G;
105*4882a593Smuzhiyun rtlpriv->rtlhal.macphymode = SINGLEMAC_SINGLEPHY;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun rtlpci->transmit_config = 0;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun rtlpci->receive_config =
110*4882a593Smuzhiyun RCR_APPFCS |
111*4882a593Smuzhiyun RCR_APWRMGT |
112*4882a593Smuzhiyun /*RCR_ADD3 |*/
113*4882a593Smuzhiyun RCR_AMF |
114*4882a593Smuzhiyun RCR_ADF |
115*4882a593Smuzhiyun RCR_APP_MIC |
116*4882a593Smuzhiyun RCR_APP_ICV |
117*4882a593Smuzhiyun RCR_AICV |
118*4882a593Smuzhiyun /* Accept ICV error, CRC32 Error */
119*4882a593Smuzhiyun RCR_ACRC32 |
120*4882a593Smuzhiyun RCR_AB |
121*4882a593Smuzhiyun /* Accept Broadcast, Multicast */
122*4882a593Smuzhiyun RCR_AM |
123*4882a593Smuzhiyun /* Accept Physical match */
124*4882a593Smuzhiyun RCR_APM |
125*4882a593Smuzhiyun /* Accept Destination Address packets */
126*4882a593Smuzhiyun /*RCR_AAP |*/
127*4882a593Smuzhiyun RCR_APP_PHYST_STAFF |
128*4882a593Smuzhiyun /* Accept PHY status */
129*4882a593Smuzhiyun RCR_APP_PHYST_RXFF |
130*4882a593Smuzhiyun (earlyrxthreshold << RCR_FIFO_OFFSET);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun rtlpci->irq_mask[0] = (u32)
133*4882a593Smuzhiyun (IMR_ROK |
134*4882a593Smuzhiyun IMR_VODOK |
135*4882a593Smuzhiyun IMR_VIDOK |
136*4882a593Smuzhiyun IMR_BEDOK |
137*4882a593Smuzhiyun IMR_BKDOK |
138*4882a593Smuzhiyun IMR_HCCADOK |
139*4882a593Smuzhiyun IMR_MGNTDOK |
140*4882a593Smuzhiyun IMR_COMDOK |
141*4882a593Smuzhiyun IMR_HIGHDOK |
142*4882a593Smuzhiyun IMR_BDOK |
143*4882a593Smuzhiyun IMR_RXCMDOK |
144*4882a593Smuzhiyun /*IMR_TIMEOUT0 |*/
145*4882a593Smuzhiyun IMR_RDU |
146*4882a593Smuzhiyun IMR_RXFOVW |
147*4882a593Smuzhiyun IMR_BCNINT
148*4882a593Smuzhiyun /*| IMR_TXFOVW*/
149*4882a593Smuzhiyun /*| IMR_TBDOK |
150*4882a593Smuzhiyun IMR_TBDER*/);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun rtlpci->irq_mask[1] = (u32) 0;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun rtlpci->shortretry_limit = 0x30;
155*4882a593Smuzhiyun rtlpci->longretry_limit = 0x30;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun rtlpci->first_init = true;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* for LPS & IPS */
160*4882a593Smuzhiyun rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
161*4882a593Smuzhiyun rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
162*4882a593Smuzhiyun rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
163*4882a593Smuzhiyun if (!rtlpriv->psc.inactiveps)
164*4882a593Smuzhiyun pr_info("Power Save off (module option)\n");
165*4882a593Smuzhiyun if (!rtlpriv->psc.fwctrl_lps)
166*4882a593Smuzhiyun pr_info("FW Power Save off (module option)\n");
167*4882a593Smuzhiyun rtlpriv->psc.reg_fwctrl_lps = 3;
168*4882a593Smuzhiyun rtlpriv->psc.reg_max_lps_awakeintvl = 5;
169*4882a593Smuzhiyun /* for ASPM, you can close aspm through
170*4882a593Smuzhiyun * set const_support_pciaspm = 0 */
171*4882a593Smuzhiyun rtl92s_init_aspm_vars(hw);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (rtlpriv->psc.reg_fwctrl_lps == 1)
174*4882a593Smuzhiyun rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
175*4882a593Smuzhiyun else if (rtlpriv->psc.reg_fwctrl_lps == 2)
176*4882a593Smuzhiyun rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
177*4882a593Smuzhiyun else if (rtlpriv->psc.reg_fwctrl_lps == 3)
178*4882a593Smuzhiyun rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* for firmware buf */
181*4882a593Smuzhiyun rtlpriv->rtlhal.pfirmware = vzalloc(sizeof(struct rt_firmware));
182*4882a593Smuzhiyun if (!rtlpriv->rtlhal.pfirmware)
183*4882a593Smuzhiyun return 1;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun rtlpriv->max_fw_size = RTL8190_MAX_FIRMWARE_CODE_SIZE*2 +
186*4882a593Smuzhiyun sizeof(struct fw_hdr);
187*4882a593Smuzhiyun pr_info("Driver for Realtek RTL8192SE/RTL8191SE\n"
188*4882a593Smuzhiyun "Loading firmware %s\n", fw_name);
189*4882a593Smuzhiyun /* request fw */
190*4882a593Smuzhiyun err = request_firmware_nowait(THIS_MODULE, 1, fw_name,
191*4882a593Smuzhiyun rtlpriv->io.dev, GFP_KERNEL, hw,
192*4882a593Smuzhiyun rtl92se_fw_cb);
193*4882a593Smuzhiyun if (err) {
194*4882a593Smuzhiyun pr_err("Failed to request firmware!\n");
195*4882a593Smuzhiyun vfree(rtlpriv->rtlhal.pfirmware);
196*4882a593Smuzhiyun rtlpriv->rtlhal.pfirmware = NULL;
197*4882a593Smuzhiyun return 1;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return err;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
rtl92s_deinit_sw_vars(struct ieee80211_hw * hw)203*4882a593Smuzhiyun static void rtl92s_deinit_sw_vars(struct ieee80211_hw *hw)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun if (rtlpriv->rtlhal.pfirmware) {
208*4882a593Smuzhiyun vfree(rtlpriv->rtlhal.pfirmware);
209*4882a593Smuzhiyun rtlpriv->rtlhal.pfirmware = NULL;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
rtl92se_is_tx_desc_closed(struct ieee80211_hw * hw,u8 hw_queue,u16 index)213*4882a593Smuzhiyun static bool rtl92se_is_tx_desc_closed(struct ieee80211_hw *hw, u8 hw_queue,
214*4882a593Smuzhiyun u16 index)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
217*4882a593Smuzhiyun struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
218*4882a593Smuzhiyun u8 *entry = (u8 *)(&ring->desc[ring->idx]);
219*4882a593Smuzhiyun u8 own = (u8)rtl92se_get_desc(hw, entry, true, HW_DESC_OWN);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (own)
222*4882a593Smuzhiyun return false;
223*4882a593Smuzhiyun return true;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static struct rtl_hal_ops rtl8192se_hal_ops = {
227*4882a593Smuzhiyun .init_sw_vars = rtl92s_init_sw_vars,
228*4882a593Smuzhiyun .deinit_sw_vars = rtl92s_deinit_sw_vars,
229*4882a593Smuzhiyun .read_eeprom_info = rtl92se_read_eeprom_info,
230*4882a593Smuzhiyun .interrupt_recognized = rtl92se_interrupt_recognized,
231*4882a593Smuzhiyun .hw_init = rtl92se_hw_init,
232*4882a593Smuzhiyun .hw_disable = rtl92se_card_disable,
233*4882a593Smuzhiyun .hw_suspend = rtl92se_suspend,
234*4882a593Smuzhiyun .hw_resume = rtl92se_resume,
235*4882a593Smuzhiyun .enable_interrupt = rtl92se_enable_interrupt,
236*4882a593Smuzhiyun .disable_interrupt = rtl92se_disable_interrupt,
237*4882a593Smuzhiyun .set_network_type = rtl92se_set_network_type,
238*4882a593Smuzhiyun .set_chk_bssid = rtl92se_set_check_bssid,
239*4882a593Smuzhiyun .set_qos = rtl92se_set_qos,
240*4882a593Smuzhiyun .set_bcn_reg = rtl92se_set_beacon_related_registers,
241*4882a593Smuzhiyun .set_bcn_intv = rtl92se_set_beacon_interval,
242*4882a593Smuzhiyun .update_interrupt_mask = rtl92se_update_interrupt_mask,
243*4882a593Smuzhiyun .get_hw_reg = rtl92se_get_hw_reg,
244*4882a593Smuzhiyun .set_hw_reg = rtl92se_set_hw_reg,
245*4882a593Smuzhiyun .update_rate_tbl = rtl92se_update_hal_rate_tbl,
246*4882a593Smuzhiyun .fill_tx_desc = rtl92se_tx_fill_desc,
247*4882a593Smuzhiyun .fill_tx_cmddesc = rtl92se_tx_fill_cmddesc,
248*4882a593Smuzhiyun .query_rx_desc = rtl92se_rx_query_desc,
249*4882a593Smuzhiyun .set_channel_access = rtl92se_update_channel_access_setting,
250*4882a593Smuzhiyun .radio_onoff_checking = rtl92se_gpio_radio_on_off_checking,
251*4882a593Smuzhiyun .set_bw_mode = rtl92s_phy_set_bw_mode,
252*4882a593Smuzhiyun .switch_channel = rtl92s_phy_sw_chnl,
253*4882a593Smuzhiyun .dm_watchdog = rtl92s_dm_watchdog,
254*4882a593Smuzhiyun .scan_operation_backup = rtl92s_phy_scan_operation_backup,
255*4882a593Smuzhiyun .set_rf_power_state = rtl92s_phy_set_rf_power_state,
256*4882a593Smuzhiyun .led_control = rtl92se_led_control,
257*4882a593Smuzhiyun .set_desc = rtl92se_set_desc,
258*4882a593Smuzhiyun .get_desc = rtl92se_get_desc,
259*4882a593Smuzhiyun .is_tx_desc_closed = rtl92se_is_tx_desc_closed,
260*4882a593Smuzhiyun .tx_polling = rtl92se_tx_polling,
261*4882a593Smuzhiyun .enable_hw_sec = rtl92se_enable_hw_security_config,
262*4882a593Smuzhiyun .set_key = rtl92se_set_key,
263*4882a593Smuzhiyun .init_sw_leds = rtl92se_init_sw_leds,
264*4882a593Smuzhiyun .get_bbreg = rtl92s_phy_query_bb_reg,
265*4882a593Smuzhiyun .set_bbreg = rtl92s_phy_set_bb_reg,
266*4882a593Smuzhiyun .get_rfreg = rtl92s_phy_query_rf_reg,
267*4882a593Smuzhiyun .set_rfreg = rtl92s_phy_set_rf_reg,
268*4882a593Smuzhiyun .get_btc_status = rtl_btc_status_false,
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun static struct rtl_mod_params rtl92se_mod_params = {
272*4882a593Smuzhiyun .sw_crypto = false,
273*4882a593Smuzhiyun .inactiveps = true,
274*4882a593Smuzhiyun .swctrl_lps = true,
275*4882a593Smuzhiyun .fwctrl_lps = false,
276*4882a593Smuzhiyun .aspm_support = 2,
277*4882a593Smuzhiyun .debug_level = 0,
278*4882a593Smuzhiyun .debug_mask = 0,
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Because memory R/W bursting will cause system hang/crash
282*4882a593Smuzhiyun * for 92se, so we don't read back after every write action */
283*4882a593Smuzhiyun static const struct rtl_hal_cfg rtl92se_hal_cfg = {
284*4882a593Smuzhiyun .bar_id = 1,
285*4882a593Smuzhiyun .write_readback = false,
286*4882a593Smuzhiyun .name = "rtl92s_pci",
287*4882a593Smuzhiyun .ops = &rtl8192se_hal_ops,
288*4882a593Smuzhiyun .mod_params = &rtl92se_mod_params,
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun .maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
291*4882a593Smuzhiyun .maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
292*4882a593Smuzhiyun .maps[SYS_CLK] = SYS_CLKR,
293*4882a593Smuzhiyun .maps[MAC_RCR_AM] = RCR_AM,
294*4882a593Smuzhiyun .maps[MAC_RCR_AB] = RCR_AB,
295*4882a593Smuzhiyun .maps[MAC_RCR_ACRC32] = RCR_ACRC32,
296*4882a593Smuzhiyun .maps[MAC_RCR_ACF] = RCR_ACF,
297*4882a593Smuzhiyun .maps[MAC_RCR_AAP] = RCR_AAP,
298*4882a593Smuzhiyun .maps[MAC_HIMR] = INTA_MASK,
299*4882a593Smuzhiyun .maps[MAC_HIMRE] = INTA_MASK + 4,
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun .maps[EFUSE_TEST] = REG_EFUSE_TEST,
302*4882a593Smuzhiyun .maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
303*4882a593Smuzhiyun .maps[EFUSE_CLK] = REG_EFUSE_CLK,
304*4882a593Smuzhiyun .maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
305*4882a593Smuzhiyun .maps[EFUSE_PWC_EV12V] = 0, /* nouse for 8192se */
306*4882a593Smuzhiyun .maps[EFUSE_FEN_ELDR] = 0, /* nouse for 8192se */
307*4882a593Smuzhiyun .maps[EFUSE_LOADER_CLK_EN] = 0,/* nouse for 8192se */
308*4882a593Smuzhiyun .maps[EFUSE_ANA8M] = EFUSE_ANA8M,
309*4882a593Smuzhiyun .maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE_92S,
310*4882a593Smuzhiyun .maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
311*4882a593Smuzhiyun .maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
312*4882a593Smuzhiyun .maps[EFUSE_OOB_PROTECT_BYTES_LEN] = EFUSE_OOB_PROTECT_BYTES,
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun .maps[RWCAM] = REG_RWCAM,
315*4882a593Smuzhiyun .maps[WCAMI] = REG_WCAMI,
316*4882a593Smuzhiyun .maps[RCAMO] = REG_RCAMO,
317*4882a593Smuzhiyun .maps[CAMDBG] = REG_CAMDBG,
318*4882a593Smuzhiyun .maps[SECR] = REG_SECR,
319*4882a593Smuzhiyun .maps[SEC_CAM_NONE] = CAM_NONE,
320*4882a593Smuzhiyun .maps[SEC_CAM_WEP40] = CAM_WEP40,
321*4882a593Smuzhiyun .maps[SEC_CAM_TKIP] = CAM_TKIP,
322*4882a593Smuzhiyun .maps[SEC_CAM_AES] = CAM_AES,
323*4882a593Smuzhiyun .maps[SEC_CAM_WEP104] = CAM_WEP104,
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun .maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
326*4882a593Smuzhiyun .maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
327*4882a593Smuzhiyun .maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
328*4882a593Smuzhiyun .maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
329*4882a593Smuzhiyun .maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
330*4882a593Smuzhiyun .maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
331*4882a593Smuzhiyun .maps[RTL_IMR_BCNDOK8] = IMR_BCNDOK8,
332*4882a593Smuzhiyun .maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
333*4882a593Smuzhiyun .maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
334*4882a593Smuzhiyun .maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
335*4882a593Smuzhiyun .maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
336*4882a593Smuzhiyun .maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
337*4882a593Smuzhiyun .maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
338*4882a593Smuzhiyun .maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
339*4882a593Smuzhiyun .maps[RTL_IMR_TIMEOUT2] = IMR_TIMEOUT2,
340*4882a593Smuzhiyun .maps[RTL_IMR_TIMEOUT1] = IMR_TIMEOUT1,
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun .maps[RTL_IMR_TXFOVW] = IMR_TXFOVW,
343*4882a593Smuzhiyun .maps[RTL_IMR_PSTIMEOUT] = IMR_PSTIMEOUT,
344*4882a593Smuzhiyun .maps[RTL_IMR_BCNINT] = IMR_BCNINT,
345*4882a593Smuzhiyun .maps[RTL_IMR_RXFOVW] = IMR_RXFOVW,
346*4882a593Smuzhiyun .maps[RTL_IMR_RDU] = IMR_RDU,
347*4882a593Smuzhiyun .maps[RTL_IMR_ATIMEND] = IMR_ATIMEND,
348*4882a593Smuzhiyun .maps[RTL_IMR_BDOK] = IMR_BDOK,
349*4882a593Smuzhiyun .maps[RTL_IMR_MGNTDOK] = IMR_MGNTDOK,
350*4882a593Smuzhiyun .maps[RTL_IMR_TBDER] = IMR_TBDER,
351*4882a593Smuzhiyun .maps[RTL_IMR_HIGHDOK] = IMR_HIGHDOK,
352*4882a593Smuzhiyun .maps[RTL_IMR_COMDOK] = IMR_COMDOK,
353*4882a593Smuzhiyun .maps[RTL_IMR_TBDOK] = IMR_TBDOK,
354*4882a593Smuzhiyun .maps[RTL_IMR_BKDOK] = IMR_BKDOK,
355*4882a593Smuzhiyun .maps[RTL_IMR_BEDOK] = IMR_BEDOK,
356*4882a593Smuzhiyun .maps[RTL_IMR_VIDOK] = IMR_VIDOK,
357*4882a593Smuzhiyun .maps[RTL_IMR_VODOK] = IMR_VODOK,
358*4882a593Smuzhiyun .maps[RTL_IMR_ROK] = IMR_ROK,
359*4882a593Smuzhiyun .maps[RTL_IBSS_INT_MASKS] = (IMR_BCNINT | IMR_TBDOK | IMR_TBDER),
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun .maps[RTL_RC_CCK_RATE1M] = DESC_RATE1M,
362*4882a593Smuzhiyun .maps[RTL_RC_CCK_RATE2M] = DESC_RATE2M,
363*4882a593Smuzhiyun .maps[RTL_RC_CCK_RATE5_5M] = DESC_RATE5_5M,
364*4882a593Smuzhiyun .maps[RTL_RC_CCK_RATE11M] = DESC_RATE11M,
365*4882a593Smuzhiyun .maps[RTL_RC_OFDM_RATE6M] = DESC_RATE6M,
366*4882a593Smuzhiyun .maps[RTL_RC_OFDM_RATE9M] = DESC_RATE9M,
367*4882a593Smuzhiyun .maps[RTL_RC_OFDM_RATE12M] = DESC_RATE12M,
368*4882a593Smuzhiyun .maps[RTL_RC_OFDM_RATE18M] = DESC_RATE18M,
369*4882a593Smuzhiyun .maps[RTL_RC_OFDM_RATE24M] = DESC_RATE24M,
370*4882a593Smuzhiyun .maps[RTL_RC_OFDM_RATE36M] = DESC_RATE36M,
371*4882a593Smuzhiyun .maps[RTL_RC_OFDM_RATE48M] = DESC_RATE48M,
372*4882a593Smuzhiyun .maps[RTL_RC_OFDM_RATE54M] = DESC_RATE54M,
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun .maps[RTL_RC_HT_RATEMCS7] = DESC_RATEMCS7,
375*4882a593Smuzhiyun .maps[RTL_RC_HT_RATEMCS15] = DESC_RATEMCS15,
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun static const struct pci_device_id rtl92se_pci_ids[] = {
379*4882a593Smuzhiyun {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8192, rtl92se_hal_cfg)},
380*4882a593Smuzhiyun {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8171, rtl92se_hal_cfg)},
381*4882a593Smuzhiyun {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8172, rtl92se_hal_cfg)},
382*4882a593Smuzhiyun {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8173, rtl92se_hal_cfg)},
383*4882a593Smuzhiyun {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8174, rtl92se_hal_cfg)},
384*4882a593Smuzhiyun {},
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, rtl92se_pci_ids);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
390*4882a593Smuzhiyun MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
391*4882a593Smuzhiyun MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
392*4882a593Smuzhiyun MODULE_LICENSE("GPL");
393*4882a593Smuzhiyun MODULE_DESCRIPTION("Realtek 8192S/8191S 802.11n PCI wireless");
394*4882a593Smuzhiyun MODULE_FIRMWARE("rtlwifi/rtl8192sefw.bin");
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun module_param_named(swenc, rtl92se_mod_params.sw_crypto, bool, 0444);
397*4882a593Smuzhiyun module_param_named(debug_level, rtl92se_mod_params.debug_level, int, 0644);
398*4882a593Smuzhiyun module_param_named(debug_mask, rtl92se_mod_params.debug_mask, ullong, 0644);
399*4882a593Smuzhiyun module_param_named(ips, rtl92se_mod_params.inactiveps, bool, 0444);
400*4882a593Smuzhiyun module_param_named(swlps, rtl92se_mod_params.swctrl_lps, bool, 0444);
401*4882a593Smuzhiyun module_param_named(fwlps, rtl92se_mod_params.fwctrl_lps, bool, 0444);
402*4882a593Smuzhiyun module_param_named(aspm, rtl92se_mod_params.aspm_support, int, 0444);
403*4882a593Smuzhiyun MODULE_PARM_DESC(swenc, "Set to 1 for software crypto (default 0)\n");
404*4882a593Smuzhiyun MODULE_PARM_DESC(ips, "Set to 0 to not use link power save (default 1)\n");
405*4882a593Smuzhiyun MODULE_PARM_DESC(swlps, "Set to 1 to use SW control power save (default 1)\n");
406*4882a593Smuzhiyun MODULE_PARM_DESC(fwlps, "Set to 1 to use FW control power save (default 0)\n");
407*4882a593Smuzhiyun MODULE_PARM_DESC(aspm, "Set to 1 to enable ASPM (default 1)\n");
408*4882a593Smuzhiyun MODULE_PARM_DESC(debug_level, "Set debug level (0-5) (default 0)");
409*4882a593Smuzhiyun MODULE_PARM_DESC(debug_mask, "Set debug mask (default 0)");
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(rtlwifi_pm_ops, rtl_pci_suspend, rtl_pci_resume);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun static struct pci_driver rtl92se_driver = {
414*4882a593Smuzhiyun .name = KBUILD_MODNAME,
415*4882a593Smuzhiyun .id_table = rtl92se_pci_ids,
416*4882a593Smuzhiyun .probe = rtl_pci_probe,
417*4882a593Smuzhiyun .remove = rtl_pci_disconnect,
418*4882a593Smuzhiyun .driver.pm = &rtlwifi_pm_ops,
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun module_pci_driver(rtl92se_driver);
422