1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012 Realtek Corporation.*/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "reg.h"
6*4882a593Smuzhiyun #include "def.h"
7*4882a593Smuzhiyun #include "phy.h"
8*4882a593Smuzhiyun #include "rf.h"
9*4882a593Smuzhiyun #include "dm.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun
_rtl92s_get_powerbase(struct ieee80211_hw * hw,u8 * p_pwrlevel,u8 chnl,u32 * ofdmbase,u32 * mcsbase,u8 * p_final_pwridx)12*4882a593Smuzhiyun static void _rtl92s_get_powerbase(struct ieee80211_hw *hw, u8 *p_pwrlevel,
13*4882a593Smuzhiyun u8 chnl, u32 *ofdmbase, u32 *mcsbase,
14*4882a593Smuzhiyun u8 *p_final_pwridx)
15*4882a593Smuzhiyun {
16*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
17*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
18*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
19*4882a593Smuzhiyun u32 pwrbase0, pwrbase1;
20*4882a593Smuzhiyun u8 legacy_pwrdiff = 0, ht20_pwrdiff = 0;
21*4882a593Smuzhiyun u8 i, pwrlevel[4];
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun for (i = 0; i < 2; i++)
24*4882a593Smuzhiyun pwrlevel[i] = p_pwrlevel[i];
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* We only care about the path A for legacy. */
27*4882a593Smuzhiyun if (rtlefuse->eeprom_version < 2) {
28*4882a593Smuzhiyun pwrbase0 = pwrlevel[0] + (rtlefuse->legacy_ht_txpowerdiff & 0xf);
29*4882a593Smuzhiyun } else {
30*4882a593Smuzhiyun legacy_pwrdiff = rtlefuse->txpwr_legacyhtdiff
31*4882a593Smuzhiyun [RF90_PATH_A][chnl - 1];
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* For legacy OFDM, tx pwr always > HT OFDM pwr.
34*4882a593Smuzhiyun * We do not care Path B
35*4882a593Smuzhiyun * legacy OFDM pwr diff. NO BB register
36*4882a593Smuzhiyun * to notify HW. */
37*4882a593Smuzhiyun pwrbase0 = pwrlevel[0] + legacy_pwrdiff;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun pwrbase0 = (pwrbase0 << 24) | (pwrbase0 << 16) | (pwrbase0 << 8) |
41*4882a593Smuzhiyun pwrbase0;
42*4882a593Smuzhiyun *ofdmbase = pwrbase0;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* MCS rates */
45*4882a593Smuzhiyun if (rtlefuse->eeprom_version >= 2) {
46*4882a593Smuzhiyun /* Check HT20 to HT40 diff */
47*4882a593Smuzhiyun if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20) {
48*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
49*4882a593Smuzhiyun /* rf-A, rf-B */
50*4882a593Smuzhiyun /* HT 20<->40 pwr diff */
51*4882a593Smuzhiyun ht20_pwrdiff = rtlefuse->txpwr_ht20diff
52*4882a593Smuzhiyun [i][chnl - 1];
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun if (ht20_pwrdiff < 8) /* 0~+7 */
55*4882a593Smuzhiyun pwrlevel[i] += ht20_pwrdiff;
56*4882a593Smuzhiyun else /* index8-15=-8~-1 */
57*4882a593Smuzhiyun pwrlevel[i] -= (16 - ht20_pwrdiff);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* use index of rf-A */
63*4882a593Smuzhiyun pwrbase1 = pwrlevel[0];
64*4882a593Smuzhiyun pwrbase1 = (pwrbase1 << 24) | (pwrbase1 << 16) | (pwrbase1 << 8) |
65*4882a593Smuzhiyun pwrbase1;
66*4882a593Smuzhiyun *mcsbase = pwrbase1;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* The following is for Antenna
69*4882a593Smuzhiyun * diff from Ant-B to Ant-A */
70*4882a593Smuzhiyun p_final_pwridx[0] = pwrlevel[0];
71*4882a593Smuzhiyun p_final_pwridx[1] = pwrlevel[1];
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun switch (rtlefuse->eeprom_regulatory) {
74*4882a593Smuzhiyun case 3:
75*4882a593Smuzhiyun /* The following is for calculation
76*4882a593Smuzhiyun * of the power diff for Ant-B to Ant-A. */
77*4882a593Smuzhiyun if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
78*4882a593Smuzhiyun p_final_pwridx[0] += rtlefuse->pwrgroup_ht40
79*4882a593Smuzhiyun [RF90_PATH_A][
80*4882a593Smuzhiyun chnl - 1];
81*4882a593Smuzhiyun p_final_pwridx[1] += rtlefuse->pwrgroup_ht40
82*4882a593Smuzhiyun [RF90_PATH_B][
83*4882a593Smuzhiyun chnl - 1];
84*4882a593Smuzhiyun } else {
85*4882a593Smuzhiyun p_final_pwridx[0] += rtlefuse->pwrgroup_ht20
86*4882a593Smuzhiyun [RF90_PATH_A][
87*4882a593Smuzhiyun chnl - 1];
88*4882a593Smuzhiyun p_final_pwridx[1] += rtlefuse->pwrgroup_ht20
89*4882a593Smuzhiyun [RF90_PATH_B][
90*4882a593Smuzhiyun chnl - 1];
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun break;
93*4882a593Smuzhiyun default:
94*4882a593Smuzhiyun break;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
98*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
99*4882a593Smuzhiyun "40MHz finalpwr_idx (A / B) = 0x%x / 0x%x\n",
100*4882a593Smuzhiyun p_final_pwridx[0], p_final_pwridx[1]);
101*4882a593Smuzhiyun } else {
102*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
103*4882a593Smuzhiyun "20MHz finalpwr_idx (A / B) = 0x%x / 0x%x\n",
104*4882a593Smuzhiyun p_final_pwridx[0], p_final_pwridx[1]);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
_rtl92s_set_antennadiff(struct ieee80211_hw * hw,u8 * p_final_pwridx)108*4882a593Smuzhiyun static void _rtl92s_set_antennadiff(struct ieee80211_hw *hw,
109*4882a593Smuzhiyun u8 *p_final_pwridx)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
112*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
113*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
114*4882a593Smuzhiyun s8 ant_pwr_diff = 0;
115*4882a593Smuzhiyun u32 u4reg_val = 0;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if (rtlphy->rf_type == RF_2T2R) {
118*4882a593Smuzhiyun ant_pwr_diff = p_final_pwridx[1] - p_final_pwridx[0];
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* range is from 7~-8,
121*4882a593Smuzhiyun * index = 0x0~0xf */
122*4882a593Smuzhiyun if (ant_pwr_diff > 7)
123*4882a593Smuzhiyun ant_pwr_diff = 7;
124*4882a593Smuzhiyun if (ant_pwr_diff < -8)
125*4882a593Smuzhiyun ant_pwr_diff = -8;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
128*4882a593Smuzhiyun "Antenna Diff from RF-B to RF-A = %d (0x%x)\n",
129*4882a593Smuzhiyun ant_pwr_diff, ant_pwr_diff & 0xf);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun ant_pwr_diff &= 0xf;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* Antenna TX power difference */
135*4882a593Smuzhiyun rtlefuse->antenna_txpwdiff[2] = 0;/* RF-D, don't care */
136*4882a593Smuzhiyun rtlefuse->antenna_txpwdiff[1] = 0;/* RF-C, don't care */
137*4882a593Smuzhiyun rtlefuse->antenna_txpwdiff[0] = (u8)(ant_pwr_diff); /* RF-B */
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun u4reg_val = rtlefuse->antenna_txpwdiff[2] << 8 |
140*4882a593Smuzhiyun rtlefuse->antenna_txpwdiff[1] << 4 |
141*4882a593Smuzhiyun rtlefuse->antenna_txpwdiff[0];
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_TXGAINSTAGE, (BXBTXAGC | BXCTXAGC | BXDTXAGC),
144*4882a593Smuzhiyun u4reg_val);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD, "Write BCD-Diff(0x%x) = 0x%x\n",
147*4882a593Smuzhiyun RFPGA0_TXGAINSTAGE, u4reg_val);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
_rtl92s_get_txpower_writeval_byregulatory(struct ieee80211_hw * hw,u8 chnl,u8 index,u32 pwrbase0,u32 pwrbase1,u32 * p_outwrite_val)150*4882a593Smuzhiyun static void _rtl92s_get_txpower_writeval_byregulatory(struct ieee80211_hw *hw,
151*4882a593Smuzhiyun u8 chnl, u8 index,
152*4882a593Smuzhiyun u32 pwrbase0,
153*4882a593Smuzhiyun u32 pwrbase1,
154*4882a593Smuzhiyun u32 *p_outwrite_val)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
157*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
158*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
159*4882a593Smuzhiyun u8 i, chnlgroup, pwrdiff_limit[4];
160*4882a593Smuzhiyun u32 writeval, customer_limit;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* Index 0 & 1= legacy OFDM, 2-5=HT_MCS rate */
163*4882a593Smuzhiyun switch (rtlefuse->eeprom_regulatory) {
164*4882a593Smuzhiyun case 0:
165*4882a593Smuzhiyun /* Realtek better performance increase power diff
166*4882a593Smuzhiyun * defined by Realtek for large power */
167*4882a593Smuzhiyun chnlgroup = 0;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun writeval = rtlphy->mcs_offset[chnlgroup][index] +
170*4882a593Smuzhiyun ((index < 2) ? pwrbase0 : pwrbase1);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
173*4882a593Smuzhiyun "RTK better performance, writeval = 0x%x\n", writeval);
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun case 1:
176*4882a593Smuzhiyun /* Realtek regulatory increase power diff defined
177*4882a593Smuzhiyun * by Realtek for regulatory */
178*4882a593Smuzhiyun if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
179*4882a593Smuzhiyun writeval = ((index < 2) ? pwrbase0 : pwrbase1);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
182*4882a593Smuzhiyun "Realtek regulatory, 40MHz, writeval = 0x%x\n",
183*4882a593Smuzhiyun writeval);
184*4882a593Smuzhiyun } else {
185*4882a593Smuzhiyun chnlgroup = 0;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (rtlphy->pwrgroup_cnt >= 3) {
188*4882a593Smuzhiyun if (chnl <= 3)
189*4882a593Smuzhiyun chnlgroup = 0;
190*4882a593Smuzhiyun else if (chnl >= 4 && chnl <= 8)
191*4882a593Smuzhiyun chnlgroup = 1;
192*4882a593Smuzhiyun else if (chnl > 8)
193*4882a593Smuzhiyun chnlgroup = 2;
194*4882a593Smuzhiyun if (rtlphy->pwrgroup_cnt == 4)
195*4882a593Smuzhiyun chnlgroup++;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun writeval = rtlphy->mcs_offset[chnlgroup][index]
199*4882a593Smuzhiyun + ((index < 2) ?
200*4882a593Smuzhiyun pwrbase0 : pwrbase1);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
203*4882a593Smuzhiyun "Realtek regulatory, 20MHz, writeval = 0x%x\n",
204*4882a593Smuzhiyun writeval);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun break;
207*4882a593Smuzhiyun case 2:
208*4882a593Smuzhiyun /* Better regulatory don't increase any power diff */
209*4882a593Smuzhiyun writeval = ((index < 2) ? pwrbase0 : pwrbase1);
210*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
211*4882a593Smuzhiyun "Better regulatory, writeval = 0x%x\n", writeval);
212*4882a593Smuzhiyun break;
213*4882a593Smuzhiyun case 3:
214*4882a593Smuzhiyun /* Customer defined power diff. increase power diff
215*4882a593Smuzhiyun defined by customer. */
216*4882a593Smuzhiyun chnlgroup = 0;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
219*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
220*4882a593Smuzhiyun "customer's limit, 40MHz = 0x%x\n",
221*4882a593Smuzhiyun rtlefuse->pwrgroup_ht40
222*4882a593Smuzhiyun [RF90_PATH_A][chnl - 1]);
223*4882a593Smuzhiyun } else {
224*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
225*4882a593Smuzhiyun "customer's limit, 20MHz = 0x%x\n",
226*4882a593Smuzhiyun rtlefuse->pwrgroup_ht20
227*4882a593Smuzhiyun [RF90_PATH_A][chnl - 1]);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
231*4882a593Smuzhiyun pwrdiff_limit[i] = (u8)((rtlphy->mcs_offset
232*4882a593Smuzhiyun [chnlgroup][index] & (0x7f << (i * 8)))
233*4882a593Smuzhiyun >> (i * 8));
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun if (rtlphy->current_chan_bw ==
236*4882a593Smuzhiyun HT_CHANNEL_WIDTH_20_40) {
237*4882a593Smuzhiyun if (pwrdiff_limit[i] >
238*4882a593Smuzhiyun rtlefuse->pwrgroup_ht40
239*4882a593Smuzhiyun [RF90_PATH_A][chnl - 1]) {
240*4882a593Smuzhiyun pwrdiff_limit[i] =
241*4882a593Smuzhiyun rtlefuse->pwrgroup_ht40
242*4882a593Smuzhiyun [RF90_PATH_A][chnl - 1];
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun } else {
245*4882a593Smuzhiyun if (pwrdiff_limit[i] >
246*4882a593Smuzhiyun rtlefuse->pwrgroup_ht20
247*4882a593Smuzhiyun [RF90_PATH_A][chnl - 1]) {
248*4882a593Smuzhiyun pwrdiff_limit[i] =
249*4882a593Smuzhiyun rtlefuse->pwrgroup_ht20
250*4882a593Smuzhiyun [RF90_PATH_A][chnl - 1];
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun customer_limit = (pwrdiff_limit[3] << 24) |
256*4882a593Smuzhiyun (pwrdiff_limit[2] << 16) |
257*4882a593Smuzhiyun (pwrdiff_limit[1] << 8) |
258*4882a593Smuzhiyun (pwrdiff_limit[0]);
259*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
260*4882a593Smuzhiyun "Customer's limit = 0x%x\n", customer_limit);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun writeval = customer_limit + ((index < 2) ?
263*4882a593Smuzhiyun pwrbase0 : pwrbase1);
264*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
265*4882a593Smuzhiyun "Customer, writeval = 0x%x\n", writeval);
266*4882a593Smuzhiyun break;
267*4882a593Smuzhiyun default:
268*4882a593Smuzhiyun chnlgroup = 0;
269*4882a593Smuzhiyun writeval = rtlphy->mcs_offset[chnlgroup][index] +
270*4882a593Smuzhiyun ((index < 2) ? pwrbase0 : pwrbase1);
271*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
272*4882a593Smuzhiyun "RTK better performance, writeval = 0x%x\n", writeval);
273*4882a593Smuzhiyun break;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (rtlpriv->dm.dynamic_txhighpower_lvl == TX_HIGH_PWR_LEVEL_LEVEL1)
277*4882a593Smuzhiyun writeval = 0x10101010;
278*4882a593Smuzhiyun else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
279*4882a593Smuzhiyun TX_HIGH_PWR_LEVEL_LEVEL2)
280*4882a593Smuzhiyun writeval = 0x0;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun *p_outwrite_val = writeval;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
_rtl92s_write_ofdm_powerreg(struct ieee80211_hw * hw,u8 index,u32 val)286*4882a593Smuzhiyun static void _rtl92s_write_ofdm_powerreg(struct ieee80211_hw *hw,
287*4882a593Smuzhiyun u8 index, u32 val)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
290*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
291*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
292*4882a593Smuzhiyun u16 regoffset[6] = {0xe00, 0xe04, 0xe10, 0xe14, 0xe18, 0xe1c};
293*4882a593Smuzhiyun u8 i, rfa_pwr[4];
294*4882a593Smuzhiyun u8 rfa_lower_bound = 0, rfa_upper_bound = 0, rf_pwr_diff = 0;
295*4882a593Smuzhiyun u32 writeval = val;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* If path A and Path B coexist, we must limit Path A tx power.
298*4882a593Smuzhiyun * Protect Path B pwr over or under flow. We need to calculate
299*4882a593Smuzhiyun * upper and lower bound of path A tx power. */
300*4882a593Smuzhiyun if (rtlphy->rf_type == RF_2T2R) {
301*4882a593Smuzhiyun rf_pwr_diff = rtlefuse->antenna_txpwdiff[0];
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* Diff=-8~-1 */
304*4882a593Smuzhiyun if (rf_pwr_diff >= 8) {
305*4882a593Smuzhiyun /* Prevent underflow!! */
306*4882a593Smuzhiyun rfa_lower_bound = 0x10 - rf_pwr_diff;
307*4882a593Smuzhiyun /* if (rf_pwr_diff >= 0) Diff = 0-7 */
308*4882a593Smuzhiyun } else {
309*4882a593Smuzhiyun rfa_upper_bound = RF6052_MAX_TX_PWR - rf_pwr_diff;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
314*4882a593Smuzhiyun rfa_pwr[i] = (u8)((writeval & (0x7f << (i * 8))) >> (i * 8));
315*4882a593Smuzhiyun if (rfa_pwr[i] > RF6052_MAX_TX_PWR)
316*4882a593Smuzhiyun rfa_pwr[i] = RF6052_MAX_TX_PWR;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* If path A and Path B coexist, we must limit Path A tx power.
319*4882a593Smuzhiyun * Protect Path B pwr over or under flow. We need to calculate
320*4882a593Smuzhiyun * upper and lower bound of path A tx power. */
321*4882a593Smuzhiyun if (rtlphy->rf_type == RF_2T2R) {
322*4882a593Smuzhiyun /* Diff=-8~-1 */
323*4882a593Smuzhiyun if (rf_pwr_diff >= 8) {
324*4882a593Smuzhiyun /* Prevent underflow!! */
325*4882a593Smuzhiyun if (rfa_pwr[i] < rfa_lower_bound)
326*4882a593Smuzhiyun rfa_pwr[i] = rfa_lower_bound;
327*4882a593Smuzhiyun /* Diff = 0-7 */
328*4882a593Smuzhiyun } else if (rf_pwr_diff >= 1) {
329*4882a593Smuzhiyun /* Prevent overflow */
330*4882a593Smuzhiyun if (rfa_pwr[i] > rfa_upper_bound)
331*4882a593Smuzhiyun rfa_pwr[i] = rfa_upper_bound;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun writeval = (rfa_pwr[3] << 24) | (rfa_pwr[2] << 16) | (rfa_pwr[1] << 8) |
338*4882a593Smuzhiyun rfa_pwr[0];
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun rtl_set_bbreg(hw, regoffset[index], 0x7f7f7f7f, writeval);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
rtl92s_phy_rf6052_set_ofdmtxpower(struct ieee80211_hw * hw,u8 * p_pwrlevel,u8 chnl)343*4882a593Smuzhiyun void rtl92s_phy_rf6052_set_ofdmtxpower(struct ieee80211_hw *hw,
344*4882a593Smuzhiyun u8 *p_pwrlevel, u8 chnl)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun u32 writeval, pwrbase0, pwrbase1;
347*4882a593Smuzhiyun u8 index = 0;
348*4882a593Smuzhiyun u8 finalpwr_idx[4];
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun _rtl92s_get_powerbase(hw, p_pwrlevel, chnl, &pwrbase0, &pwrbase1,
351*4882a593Smuzhiyun &finalpwr_idx[0]);
352*4882a593Smuzhiyun _rtl92s_set_antennadiff(hw, &finalpwr_idx[0]);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun for (index = 0; index < 6; index++) {
355*4882a593Smuzhiyun _rtl92s_get_txpower_writeval_byregulatory(hw, chnl, index,
356*4882a593Smuzhiyun pwrbase0, pwrbase1, &writeval);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun _rtl92s_write_ofdm_powerreg(hw, index, writeval);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
rtl92s_phy_rf6052_set_ccktxpower(struct ieee80211_hw * hw,u8 pwrlevel)362*4882a593Smuzhiyun void rtl92s_phy_rf6052_set_ccktxpower(struct ieee80211_hw *hw, u8 pwrlevel)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
365*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
366*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
367*4882a593Smuzhiyun u32 txagc = 0;
368*4882a593Smuzhiyun bool dont_inc_cck_or_turboscanoff = false;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (((rtlefuse->eeprom_version >= 2) &&
371*4882a593Smuzhiyun (rtlefuse->txpwr_safetyflag == 1)) ||
372*4882a593Smuzhiyun ((rtlefuse->eeprom_version >= 2) &&
373*4882a593Smuzhiyun (rtlefuse->eeprom_regulatory != 0)))
374*4882a593Smuzhiyun dont_inc_cck_or_turboscanoff = true;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (mac->act_scanning) {
377*4882a593Smuzhiyun txagc = 0x3f;
378*4882a593Smuzhiyun if (dont_inc_cck_or_turboscanoff)
379*4882a593Smuzhiyun txagc = pwrlevel;
380*4882a593Smuzhiyun } else {
381*4882a593Smuzhiyun txagc = pwrlevel;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun if (rtlpriv->dm.dynamic_txhighpower_lvl ==
384*4882a593Smuzhiyun TX_HIGH_PWR_LEVEL_LEVEL1)
385*4882a593Smuzhiyun txagc = 0x10;
386*4882a593Smuzhiyun else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
387*4882a593Smuzhiyun TX_HIGH_PWR_LEVEL_LEVEL2)
388*4882a593Smuzhiyun txagc = 0x0;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (txagc > RF6052_MAX_TX_PWR)
392*4882a593Smuzhiyun txagc = RF6052_MAX_TX_PWR;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun rtl_set_bbreg(hw, RTXAGC_CCK_MCS32, BTX_AGCRATECCK, txagc);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
rtl92s_phy_rf6052_config(struct ieee80211_hw * hw)398*4882a593Smuzhiyun bool rtl92s_phy_rf6052_config(struct ieee80211_hw *hw)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
401*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
402*4882a593Smuzhiyun u32 u4reg_val = 0;
403*4882a593Smuzhiyun u8 rfpath;
404*4882a593Smuzhiyun bool rtstatus = true;
405*4882a593Smuzhiyun struct bb_reg_def *pphyreg;
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* Initialize RF */
408*4882a593Smuzhiyun for (rfpath = 0; rfpath < rtlphy->num_total_rfpath; rfpath++) {
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun pphyreg = &rtlphy->phyreg_def[rfpath];
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* Store original RFENV control type */
413*4882a593Smuzhiyun switch (rfpath) {
414*4882a593Smuzhiyun case RF90_PATH_A:
415*4882a593Smuzhiyun case RF90_PATH_C:
416*4882a593Smuzhiyun u4reg_val = rtl92s_phy_query_bb_reg(hw,
417*4882a593Smuzhiyun pphyreg->rfintfs,
418*4882a593Smuzhiyun BRFSI_RFENV);
419*4882a593Smuzhiyun break;
420*4882a593Smuzhiyun case RF90_PATH_B:
421*4882a593Smuzhiyun case RF90_PATH_D:
422*4882a593Smuzhiyun u4reg_val = rtl92s_phy_query_bb_reg(hw,
423*4882a593Smuzhiyun pphyreg->rfintfs,
424*4882a593Smuzhiyun BRFSI_RFENV << 16);
425*4882a593Smuzhiyun break;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* Set RF_ENV enable */
429*4882a593Smuzhiyun rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfe,
430*4882a593Smuzhiyun BRFSI_RFENV << 16, 0x1);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* Set RF_ENV output high */
433*4882a593Smuzhiyun rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfo, BRFSI_RFENV, 0x1);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* Set bit number of Address and Data for RF register */
436*4882a593Smuzhiyun rtl92s_phy_set_bb_reg(hw, pphyreg->rfhssi_para2,
437*4882a593Smuzhiyun B3WIRE_ADDRESSLENGTH, 0x0);
438*4882a593Smuzhiyun rtl92s_phy_set_bb_reg(hw, pphyreg->rfhssi_para2,
439*4882a593Smuzhiyun B3WIRE_DATALENGTH, 0x0);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun /* Initialize RF fom connfiguration file */
442*4882a593Smuzhiyun switch (rfpath) {
443*4882a593Smuzhiyun case RF90_PATH_A:
444*4882a593Smuzhiyun rtstatus = rtl92s_phy_config_rf(hw,
445*4882a593Smuzhiyun (enum radio_path)rfpath);
446*4882a593Smuzhiyun break;
447*4882a593Smuzhiyun case RF90_PATH_B:
448*4882a593Smuzhiyun rtstatus = rtl92s_phy_config_rf(hw,
449*4882a593Smuzhiyun (enum radio_path)rfpath);
450*4882a593Smuzhiyun break;
451*4882a593Smuzhiyun case RF90_PATH_C:
452*4882a593Smuzhiyun break;
453*4882a593Smuzhiyun case RF90_PATH_D:
454*4882a593Smuzhiyun break;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* Restore RFENV control type */
458*4882a593Smuzhiyun switch (rfpath) {
459*4882a593Smuzhiyun case RF90_PATH_A:
460*4882a593Smuzhiyun case RF90_PATH_C:
461*4882a593Smuzhiyun rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfs, BRFSI_RFENV,
462*4882a593Smuzhiyun u4reg_val);
463*4882a593Smuzhiyun break;
464*4882a593Smuzhiyun case RF90_PATH_B:
465*4882a593Smuzhiyun case RF90_PATH_D:
466*4882a593Smuzhiyun rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfs,
467*4882a593Smuzhiyun BRFSI_RFENV << 16,
468*4882a593Smuzhiyun u4reg_val);
469*4882a593Smuzhiyun break;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (!rtstatus) {
473*4882a593Smuzhiyun pr_err("Radio[%d] Fail!!\n", rfpath);
474*4882a593Smuzhiyun goto fail;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return rtstatus;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun fail:
482*4882a593Smuzhiyun return rtstatus;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
rtl92s_phy_rf6052_set_bandwidth(struct ieee80211_hw * hw,u8 bandwidth)485*4882a593Smuzhiyun void rtl92s_phy_rf6052_set_bandwidth(struct ieee80211_hw *hw, u8 bandwidth)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
488*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun switch (bandwidth) {
491*4882a593Smuzhiyun case HT_CHANNEL_WIDTH_20:
492*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
493*4882a593Smuzhiyun 0xfffff3ff) | 0x0400);
494*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
495*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0]);
496*4882a593Smuzhiyun break;
497*4882a593Smuzhiyun case HT_CHANNEL_WIDTH_20_40:
498*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
499*4882a593Smuzhiyun 0xfffff3ff));
500*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
501*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0]);
502*4882a593Smuzhiyun break;
503*4882a593Smuzhiyun default:
504*4882a593Smuzhiyun pr_err("unknown bandwidth: %#X\n", bandwidth);
505*4882a593Smuzhiyun break;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun }
508