xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/rtl8192se/phy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../pci.h"
6*4882a593Smuzhiyun #include "../ps.h"
7*4882a593Smuzhiyun #include "../core.h"
8*4882a593Smuzhiyun #include "reg.h"
9*4882a593Smuzhiyun #include "def.h"
10*4882a593Smuzhiyun #include "phy.h"
11*4882a593Smuzhiyun #include "rf.h"
12*4882a593Smuzhiyun #include "dm.h"
13*4882a593Smuzhiyun #include "fw.h"
14*4882a593Smuzhiyun #include "hw.h"
15*4882a593Smuzhiyun #include "table.h"
16*4882a593Smuzhiyun 
_rtl92s_phy_calculate_bit_shift(u32 bitmask)17*4882a593Smuzhiyun static u32 _rtl92s_phy_calculate_bit_shift(u32 bitmask)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun 	u32 i = ffs(bitmask);
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun 	return i ? i - 1 : 32;
22*4882a593Smuzhiyun }
23*4882a593Smuzhiyun 
rtl92s_phy_query_bb_reg(struct ieee80211_hw * hw,u32 regaddr,u32 bitmask)24*4882a593Smuzhiyun u32 rtl92s_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
27*4882a593Smuzhiyun 	u32 returnvalue = 0, originalvalue, bitshift;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE, "regaddr(%#x), bitmask(%#x)\n",
30*4882a593Smuzhiyun 		regaddr, bitmask);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	originalvalue = rtl_read_dword(rtlpriv, regaddr);
33*4882a593Smuzhiyun 	bitshift = _rtl92s_phy_calculate_bit_shift(bitmask);
34*4882a593Smuzhiyun 	returnvalue = (originalvalue & bitmask) >> bitshift;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE, "BBR MASK=0x%x Addr[0x%x]=0x%x\n",
37*4882a593Smuzhiyun 		bitmask, regaddr, originalvalue);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	return returnvalue;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
rtl92s_phy_set_bb_reg(struct ieee80211_hw * hw,u32 regaddr,u32 bitmask,u32 data)43*4882a593Smuzhiyun void rtl92s_phy_set_bb_reg(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
44*4882a593Smuzhiyun 			   u32 data)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
47*4882a593Smuzhiyun 	u32 originalvalue, bitshift;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
50*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x)\n",
51*4882a593Smuzhiyun 		regaddr, bitmask, data);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	if (bitmask != MASKDWORD) {
54*4882a593Smuzhiyun 		originalvalue = rtl_read_dword(rtlpriv, regaddr);
55*4882a593Smuzhiyun 		bitshift = _rtl92s_phy_calculate_bit_shift(bitmask);
56*4882a593Smuzhiyun 		data = ((originalvalue & (~bitmask)) | (data << bitshift));
57*4882a593Smuzhiyun 	}
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, regaddr, data);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
62*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x)\n",
63*4882a593Smuzhiyun 		regaddr, bitmask, data);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
_rtl92s_phy_rf_serial_read(struct ieee80211_hw * hw,enum radio_path rfpath,u32 offset)67*4882a593Smuzhiyun static u32 _rtl92s_phy_rf_serial_read(struct ieee80211_hw *hw,
68*4882a593Smuzhiyun 				      enum radio_path rfpath, u32 offset)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
72*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
73*4882a593Smuzhiyun 	struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
74*4882a593Smuzhiyun 	u32 newoffset;
75*4882a593Smuzhiyun 	u32 tmplong, tmplong2;
76*4882a593Smuzhiyun 	u8 rfpi_enable = 0;
77*4882a593Smuzhiyun 	u32 retvalue = 0;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	offset &= 0x3f;
80*4882a593Smuzhiyun 	newoffset = offset;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	tmplong = rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	if (rfpath == RF90_PATH_A)
85*4882a593Smuzhiyun 		tmplong2 = tmplong;
86*4882a593Smuzhiyun 	else
87*4882a593Smuzhiyun 		tmplong2 = rtl_get_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	tmplong2 = (tmplong2 & (~BLSSI_READADDRESS)) | (newoffset << 23) |
90*4882a593Smuzhiyun 			BLSSI_READEDGE;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
93*4882a593Smuzhiyun 		      tmplong & (~BLSSI_READEDGE));
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	mdelay(1);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	rtl_set_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD, tmplong2);
98*4882a593Smuzhiyun 	mdelay(1);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD, tmplong |
101*4882a593Smuzhiyun 		      BLSSI_READEDGE);
102*4882a593Smuzhiyun 	mdelay(1);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	if (rfpath == RF90_PATH_A)
105*4882a593Smuzhiyun 		rfpi_enable = (u8)rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER1,
106*4882a593Smuzhiyun 						BIT(8));
107*4882a593Smuzhiyun 	else if (rfpath == RF90_PATH_B)
108*4882a593Smuzhiyun 		rfpi_enable = (u8)rtl_get_bbreg(hw, RFPGA0_XB_HSSIPARAMETER1,
109*4882a593Smuzhiyun 						BIT(8));
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	if (rfpi_enable)
112*4882a593Smuzhiyun 		retvalue = rtl_get_bbreg(hw, pphyreg->rf_rbpi,
113*4882a593Smuzhiyun 					 BLSSI_READBACK_DATA);
114*4882a593Smuzhiyun 	else
115*4882a593Smuzhiyun 		retvalue = rtl_get_bbreg(hw, pphyreg->rf_rb,
116*4882a593Smuzhiyun 					 BLSSI_READBACK_DATA);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	retvalue = rtl_get_bbreg(hw, pphyreg->rf_rb,
119*4882a593Smuzhiyun 				 BLSSI_READBACK_DATA);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE, "RFR-%d Addr[0x%x]=0x%x\n",
122*4882a593Smuzhiyun 		rfpath, pphyreg->rf_rb, retvalue);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	return retvalue;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
_rtl92s_phy_rf_serial_write(struct ieee80211_hw * hw,enum radio_path rfpath,u32 offset,u32 data)128*4882a593Smuzhiyun static void _rtl92s_phy_rf_serial_write(struct ieee80211_hw *hw,
129*4882a593Smuzhiyun 					enum radio_path rfpath, u32 offset,
130*4882a593Smuzhiyun 					u32 data)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
133*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
134*4882a593Smuzhiyun 	struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
135*4882a593Smuzhiyun 	u32 data_and_addr = 0;
136*4882a593Smuzhiyun 	u32 newoffset;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	offset &= 0x3f;
139*4882a593Smuzhiyun 	newoffset = offset;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	data_and_addr = ((newoffset << 20) | (data & 0x000fffff)) & 0x0fffffff;
142*4882a593Smuzhiyun 	rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE, "RFW-%d Addr[0x%x]=0x%x\n",
145*4882a593Smuzhiyun 		rfpath, pphyreg->rf3wire_offset, data_and_addr);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 
rtl92s_phy_query_rf_reg(struct ieee80211_hw * hw,enum radio_path rfpath,u32 regaddr,u32 bitmask)149*4882a593Smuzhiyun u32 rtl92s_phy_query_rf_reg(struct ieee80211_hw *hw, enum radio_path rfpath,
150*4882a593Smuzhiyun 			    u32 regaddr, u32 bitmask)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
153*4882a593Smuzhiyun 	u32 original_value, readback_value, bitshift;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
156*4882a593Smuzhiyun 		"regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
157*4882a593Smuzhiyun 		 regaddr, rfpath, bitmask);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	spin_lock(&rtlpriv->locks.rf_lock);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	original_value = _rtl92s_phy_rf_serial_read(hw, rfpath, regaddr);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	bitshift = _rtl92s_phy_calculate_bit_shift(bitmask);
164*4882a593Smuzhiyun 	readback_value = (original_value & bitmask) >> bitshift;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	spin_unlock(&rtlpriv->locks.rf_lock);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
169*4882a593Smuzhiyun 		"regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
170*4882a593Smuzhiyun 		regaddr, rfpath, bitmask, original_value);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	return readback_value;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
rtl92s_phy_set_rf_reg(struct ieee80211_hw * hw,enum radio_path rfpath,u32 regaddr,u32 bitmask,u32 data)175*4882a593Smuzhiyun void rtl92s_phy_set_rf_reg(struct ieee80211_hw *hw, enum radio_path rfpath,
176*4882a593Smuzhiyun 			   u32 regaddr, u32 bitmask, u32 data)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
179*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
180*4882a593Smuzhiyun 	u32 original_value, bitshift;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	if (!((rtlphy->rf_pathmap >> rfpath) & 0x1))
183*4882a593Smuzhiyun 		return;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
186*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
187*4882a593Smuzhiyun 		regaddr, bitmask, data, rfpath);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	spin_lock(&rtlpriv->locks.rf_lock);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (bitmask != RFREG_OFFSET_MASK) {
192*4882a593Smuzhiyun 		original_value = _rtl92s_phy_rf_serial_read(hw, rfpath,
193*4882a593Smuzhiyun 							    regaddr);
194*4882a593Smuzhiyun 		bitshift = _rtl92s_phy_calculate_bit_shift(bitmask);
195*4882a593Smuzhiyun 		data = ((original_value & (~bitmask)) | (data << bitshift));
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	_rtl92s_phy_rf_serial_write(hw, rfpath, regaddr, data);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	spin_unlock(&rtlpriv->locks.rf_lock);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
203*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
204*4882a593Smuzhiyun 		regaddr, bitmask, data, rfpath);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
rtl92s_phy_scan_operation_backup(struct ieee80211_hw * hw,u8 operation)208*4882a593Smuzhiyun void rtl92s_phy_scan_operation_backup(struct ieee80211_hw *hw,
209*4882a593Smuzhiyun 				      u8 operation)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (!is_hal_stop(rtlhal)) {
214*4882a593Smuzhiyun 		switch (operation) {
215*4882a593Smuzhiyun 		case SCAN_OPT_BACKUP:
216*4882a593Smuzhiyun 			rtl92s_phy_set_fw_cmd(hw, FW_CMD_PAUSE_DM_BY_SCAN);
217*4882a593Smuzhiyun 			break;
218*4882a593Smuzhiyun 		case SCAN_OPT_RESTORE:
219*4882a593Smuzhiyun 			rtl92s_phy_set_fw_cmd(hw, FW_CMD_RESUME_DM_BY_SCAN);
220*4882a593Smuzhiyun 			break;
221*4882a593Smuzhiyun 		default:
222*4882a593Smuzhiyun 			pr_err("Unknown operation\n");
223*4882a593Smuzhiyun 			break;
224*4882a593Smuzhiyun 		}
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
rtl92s_phy_set_bw_mode(struct ieee80211_hw * hw,enum nl80211_channel_type ch_type)228*4882a593Smuzhiyun void rtl92s_phy_set_bw_mode(struct ieee80211_hw *hw,
229*4882a593Smuzhiyun 			    enum nl80211_channel_type ch_type)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
232*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
233*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
234*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
235*4882a593Smuzhiyun 	u8 reg_bw_opmode;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE, "Switch to %s bandwidth\n",
238*4882a593Smuzhiyun 		rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
239*4882a593Smuzhiyun 		"20MHz" : "40MHz");
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	if (rtlphy->set_bwmode_inprogress)
242*4882a593Smuzhiyun 		return;
243*4882a593Smuzhiyun 	if (is_hal_stop(rtlhal))
244*4882a593Smuzhiyun 		return;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	rtlphy->set_bwmode_inprogress = true;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	reg_bw_opmode = rtl_read_byte(rtlpriv, BW_OPMODE);
249*4882a593Smuzhiyun 	/* dummy read */
250*4882a593Smuzhiyun 	rtl_read_byte(rtlpriv, RRSR + 2);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	switch (rtlphy->current_chan_bw) {
253*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20:
254*4882a593Smuzhiyun 		reg_bw_opmode |= BW_OPMODE_20MHZ;
255*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, BW_OPMODE, reg_bw_opmode);
256*4882a593Smuzhiyun 		break;
257*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20_40:
258*4882a593Smuzhiyun 		reg_bw_opmode &= ~BW_OPMODE_20MHZ;
259*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, BW_OPMODE, reg_bw_opmode);
260*4882a593Smuzhiyun 		break;
261*4882a593Smuzhiyun 	default:
262*4882a593Smuzhiyun 		pr_err("unknown bandwidth: %#X\n",
263*4882a593Smuzhiyun 		       rtlphy->current_chan_bw);
264*4882a593Smuzhiyun 		break;
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	switch (rtlphy->current_chan_bw) {
268*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20:
269*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x0);
270*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x0);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 		if (rtlhal->version >= VERSION_8192S_BCUT)
273*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, RFPGA0_ANALOGPARAMETER2, 0x58);
274*4882a593Smuzhiyun 		break;
275*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20_40:
276*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x1);
277*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x1);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RCCK0_SYSTEM, BCCK_SIDEBAND,
280*4882a593Smuzhiyun 				(mac->cur_40_prime_sc >> 1));
281*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM1_LSTF, 0xC00, mac->cur_40_prime_sc);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 		if (rtlhal->version >= VERSION_8192S_BCUT)
284*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, RFPGA0_ANALOGPARAMETER2, 0x18);
285*4882a593Smuzhiyun 		break;
286*4882a593Smuzhiyun 	default:
287*4882a593Smuzhiyun 		pr_err("unknown bandwidth: %#X\n",
288*4882a593Smuzhiyun 		       rtlphy->current_chan_bw);
289*4882a593Smuzhiyun 		break;
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	rtl92s_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
293*4882a593Smuzhiyun 	rtlphy->set_bwmode_inprogress = false;
294*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE, "<==\n");
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
_rtl92s_phy_set_sw_chnl_cmdarray(struct swchnlcmd * cmdtable,u32 cmdtableidx,u32 cmdtablesz,enum swchnlcmd_id cmdid,u32 para1,u32 para2,u32 msdelay)297*4882a593Smuzhiyun static bool _rtl92s_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
298*4882a593Smuzhiyun 		u32 cmdtableidx, u32 cmdtablesz, enum swchnlcmd_id cmdid,
299*4882a593Smuzhiyun 		u32 para1, u32 para2, u32 msdelay)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	struct swchnlcmd *pcmd;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	if (cmdtable == NULL) {
304*4882a593Smuzhiyun 		WARN_ONCE(true, "rtl8192se: cmdtable cannot be NULL\n");
305*4882a593Smuzhiyun 		return false;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (cmdtableidx >= cmdtablesz)
309*4882a593Smuzhiyun 		return false;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	pcmd = cmdtable + cmdtableidx;
312*4882a593Smuzhiyun 	pcmd->cmdid = cmdid;
313*4882a593Smuzhiyun 	pcmd->para1 = para1;
314*4882a593Smuzhiyun 	pcmd->para2 = para2;
315*4882a593Smuzhiyun 	pcmd->msdelay = msdelay;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return true;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
_rtl92s_phy_sw_chnl_step_by_step(struct ieee80211_hw * hw,u8 channel,u8 * stage,u8 * step,u32 * delay)320*4882a593Smuzhiyun static bool _rtl92s_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
321*4882a593Smuzhiyun 	     u8 channel, u8 *stage, u8 *step, u32 *delay)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
324*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
325*4882a593Smuzhiyun 	struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
326*4882a593Smuzhiyun 	u32 precommoncmdcnt;
327*4882a593Smuzhiyun 	struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
328*4882a593Smuzhiyun 	u32 postcommoncmdcnt;
329*4882a593Smuzhiyun 	struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
330*4882a593Smuzhiyun 	u32 rfdependcmdcnt;
331*4882a593Smuzhiyun 	struct swchnlcmd *currentcmd = NULL;
332*4882a593Smuzhiyun 	u8 rfpath;
333*4882a593Smuzhiyun 	u8 num_total_rfpath = rtlphy->num_total_rfpath;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	precommoncmdcnt = 0;
336*4882a593Smuzhiyun 	_rtl92s_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
337*4882a593Smuzhiyun 			MAX_PRECMD_CNT, CMDID_SET_TXPOWEROWER_LEVEL, 0, 0, 0);
338*4882a593Smuzhiyun 	_rtl92s_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
339*4882a593Smuzhiyun 			MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	postcommoncmdcnt = 0;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	_rtl92s_phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
344*4882a593Smuzhiyun 			MAX_POSTCMD_CNT, CMDID_END, 0, 0, 0);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	rfdependcmdcnt = 0;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	WARN_ONCE((channel < 1 || channel > 14),
349*4882a593Smuzhiyun 		  "rtl8192se: invalid channel for Zebra: %d\n", channel);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	_rtl92s_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
352*4882a593Smuzhiyun 					 MAX_RFDEPENDCMD_CNT, CMDID_RF_WRITEREG,
353*4882a593Smuzhiyun 					 RF_CHNLBW, channel, 10);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	_rtl92s_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
356*4882a593Smuzhiyun 			MAX_RFDEPENDCMD_CNT, CMDID_END, 0, 0, 0);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	do {
359*4882a593Smuzhiyun 		switch (*stage) {
360*4882a593Smuzhiyun 		case 0:
361*4882a593Smuzhiyun 			currentcmd = &precommoncmd[*step];
362*4882a593Smuzhiyun 			break;
363*4882a593Smuzhiyun 		case 1:
364*4882a593Smuzhiyun 			currentcmd = &rfdependcmd[*step];
365*4882a593Smuzhiyun 			break;
366*4882a593Smuzhiyun 		case 2:
367*4882a593Smuzhiyun 			currentcmd = &postcommoncmd[*step];
368*4882a593Smuzhiyun 			break;
369*4882a593Smuzhiyun 		default:
370*4882a593Smuzhiyun 			return true;
371*4882a593Smuzhiyun 		}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 		if (currentcmd->cmdid == CMDID_END) {
374*4882a593Smuzhiyun 			if ((*stage) == 2) {
375*4882a593Smuzhiyun 				return true;
376*4882a593Smuzhiyun 			} else {
377*4882a593Smuzhiyun 				(*stage)++;
378*4882a593Smuzhiyun 				(*step) = 0;
379*4882a593Smuzhiyun 				continue;
380*4882a593Smuzhiyun 			}
381*4882a593Smuzhiyun 		}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 		switch (currentcmd->cmdid) {
384*4882a593Smuzhiyun 		case CMDID_SET_TXPOWEROWER_LEVEL:
385*4882a593Smuzhiyun 			rtl92s_phy_set_txpower(hw, channel);
386*4882a593Smuzhiyun 			break;
387*4882a593Smuzhiyun 		case CMDID_WRITEPORT_ULONG:
388*4882a593Smuzhiyun 			rtl_write_dword(rtlpriv, currentcmd->para1,
389*4882a593Smuzhiyun 					currentcmd->para2);
390*4882a593Smuzhiyun 			break;
391*4882a593Smuzhiyun 		case CMDID_WRITEPORT_USHORT:
392*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, currentcmd->para1,
393*4882a593Smuzhiyun 				       (u16)currentcmd->para2);
394*4882a593Smuzhiyun 			break;
395*4882a593Smuzhiyun 		case CMDID_WRITEPORT_UCHAR:
396*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, currentcmd->para1,
397*4882a593Smuzhiyun 				       (u8)currentcmd->para2);
398*4882a593Smuzhiyun 			break;
399*4882a593Smuzhiyun 		case CMDID_RF_WRITEREG:
400*4882a593Smuzhiyun 			for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
401*4882a593Smuzhiyun 				rtlphy->rfreg_chnlval[rfpath] =
402*4882a593Smuzhiyun 					 ((rtlphy->rfreg_chnlval[rfpath] &
403*4882a593Smuzhiyun 					 0xfffffc00) | currentcmd->para2);
404*4882a593Smuzhiyun 				rtl_set_rfreg(hw, (enum radio_path)rfpath,
405*4882a593Smuzhiyun 					      currentcmd->para1,
406*4882a593Smuzhiyun 					      RFREG_OFFSET_MASK,
407*4882a593Smuzhiyun 					      rtlphy->rfreg_chnlval[rfpath]);
408*4882a593Smuzhiyun 			}
409*4882a593Smuzhiyun 			break;
410*4882a593Smuzhiyun 		default:
411*4882a593Smuzhiyun 			pr_err("switch case %#x not processed\n",
412*4882a593Smuzhiyun 			       currentcmd->cmdid);
413*4882a593Smuzhiyun 			break;
414*4882a593Smuzhiyun 		}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 		break;
417*4882a593Smuzhiyun 	} while (true);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	(*delay) = currentcmd->msdelay;
420*4882a593Smuzhiyun 	(*step)++;
421*4882a593Smuzhiyun 	return false;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
rtl92s_phy_sw_chnl(struct ieee80211_hw * hw)424*4882a593Smuzhiyun u8 rtl92s_phy_sw_chnl(struct ieee80211_hw *hw)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
427*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
428*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
429*4882a593Smuzhiyun 	u32 delay;
430*4882a593Smuzhiyun 	bool ret;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE, "switch to channel%d\n",
433*4882a593Smuzhiyun 		rtlphy->current_channel);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	if (rtlphy->sw_chnl_inprogress)
436*4882a593Smuzhiyun 		return 0;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	if (rtlphy->set_bwmode_inprogress)
439*4882a593Smuzhiyun 		return 0;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	if (is_hal_stop(rtlhal))
442*4882a593Smuzhiyun 		return 0;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	rtlphy->sw_chnl_inprogress = true;
445*4882a593Smuzhiyun 	rtlphy->sw_chnl_stage = 0;
446*4882a593Smuzhiyun 	rtlphy->sw_chnl_step = 0;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	do {
449*4882a593Smuzhiyun 		if (!rtlphy->sw_chnl_inprogress)
450*4882a593Smuzhiyun 			break;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 		ret = _rtl92s_phy_sw_chnl_step_by_step(hw,
453*4882a593Smuzhiyun 				 rtlphy->current_channel,
454*4882a593Smuzhiyun 				 &rtlphy->sw_chnl_stage,
455*4882a593Smuzhiyun 				 &rtlphy->sw_chnl_step, &delay);
456*4882a593Smuzhiyun 		if (!ret) {
457*4882a593Smuzhiyun 			if (delay > 0)
458*4882a593Smuzhiyun 				mdelay(delay);
459*4882a593Smuzhiyun 			else
460*4882a593Smuzhiyun 				continue;
461*4882a593Smuzhiyun 		} else {
462*4882a593Smuzhiyun 			rtlphy->sw_chnl_inprogress = false;
463*4882a593Smuzhiyun 		}
464*4882a593Smuzhiyun 		break;
465*4882a593Smuzhiyun 	} while (true);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	rtlphy->sw_chnl_inprogress = false;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE, "<==\n");
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return 1;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
_rtl92se_phy_set_rf_sleep(struct ieee80211_hw * hw)474*4882a593Smuzhiyun static void _rtl92se_phy_set_rf_sleep(struct ieee80211_hw *hw)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
477*4882a593Smuzhiyun 	u8 u1btmp;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	u1btmp = rtl_read_byte(rtlpriv, LDOV12D_CTRL);
480*4882a593Smuzhiyun 	u1btmp |= BIT(0);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, LDOV12D_CTRL, u1btmp);
483*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, SPS1_CTRL, 0x0);
484*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, TXPAUSE, 0xFF);
485*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, 0x57FC);
486*4882a593Smuzhiyun 	udelay(100);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, 0x77FC);
489*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, PHY_CCA, 0x0);
490*4882a593Smuzhiyun 	udelay(10);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, 0x37FC);
493*4882a593Smuzhiyun 	udelay(10);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, 0x77FC);
496*4882a593Smuzhiyun 	udelay(10);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, 0x57FC);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* we should chnge GPIO to input mode
501*4882a593Smuzhiyun 	 * this will drop away current about 25mA*/
502*4882a593Smuzhiyun 	rtl8192se_gpiobit3_cfg_inputmode(hw);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
rtl92s_phy_set_rf_power_state(struct ieee80211_hw * hw,enum rf_pwrstate rfpwr_state)505*4882a593Smuzhiyun bool rtl92s_phy_set_rf_power_state(struct ieee80211_hw *hw,
506*4882a593Smuzhiyun 				   enum rf_pwrstate rfpwr_state)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
509*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
510*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
511*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
512*4882a593Smuzhiyun 	bool bresult = true;
513*4882a593Smuzhiyun 	u8 i, queue_id;
514*4882a593Smuzhiyun 	struct rtl8192_tx_ring *ring = NULL;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	if (rfpwr_state == ppsc->rfpwr_state)
517*4882a593Smuzhiyun 		return false;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	switch (rfpwr_state) {
520*4882a593Smuzhiyun 	case ERFON:{
521*4882a593Smuzhiyun 			if ((ppsc->rfpwr_state == ERFOFF) &&
522*4882a593Smuzhiyun 			    RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 				bool rtstatus;
525*4882a593Smuzhiyun 				u32 initializecount = 0;
526*4882a593Smuzhiyun 				do {
527*4882a593Smuzhiyun 					initializecount++;
528*4882a593Smuzhiyun 					rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
529*4882a593Smuzhiyun 						"IPS Set eRf nic enable\n");
530*4882a593Smuzhiyun 					rtstatus = rtl_ps_enable_nic(hw);
531*4882a593Smuzhiyun 				} while (!rtstatus && (initializecount < 10));
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 				RT_CLEAR_PS_LEVEL(ppsc,
534*4882a593Smuzhiyun 						  RT_RF_OFF_LEVL_HALT_NIC);
535*4882a593Smuzhiyun 			} else {
536*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
537*4882a593Smuzhiyun 					"awake, slept:%d ms state_inap:%x\n",
538*4882a593Smuzhiyun 					jiffies_to_msecs(jiffies -
539*4882a593Smuzhiyun 					ppsc->last_sleep_jiffies),
540*4882a593Smuzhiyun 					rtlpriv->psc.state_inap);
541*4882a593Smuzhiyun 				ppsc->last_awake_jiffies = jiffies;
542*4882a593Smuzhiyun 				rtl_write_word(rtlpriv, CMDR, 0x37FC);
543*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, TXPAUSE, 0x00);
544*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, PHY_CCA, 0x3);
545*4882a593Smuzhiyun 			}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 			if (mac->link_state == MAC80211_LINKED)
548*4882a593Smuzhiyun 				rtlpriv->cfg->ops->led_control(hw,
549*4882a593Smuzhiyun 							 LED_CTL_LINK);
550*4882a593Smuzhiyun 			else
551*4882a593Smuzhiyun 				rtlpriv->cfg->ops->led_control(hw,
552*4882a593Smuzhiyun 							 LED_CTL_NO_LINK);
553*4882a593Smuzhiyun 			break;
554*4882a593Smuzhiyun 		}
555*4882a593Smuzhiyun 	case ERFOFF:{
556*4882a593Smuzhiyun 			if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
557*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
558*4882a593Smuzhiyun 					"IPS Set eRf nic disable\n");
559*4882a593Smuzhiyun 				rtl_ps_disable_nic(hw);
560*4882a593Smuzhiyun 				RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
561*4882a593Smuzhiyun 			} else {
562*4882a593Smuzhiyun 				if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
563*4882a593Smuzhiyun 					rtlpriv->cfg->ops->led_control(hw,
564*4882a593Smuzhiyun 							 LED_CTL_NO_LINK);
565*4882a593Smuzhiyun 				else
566*4882a593Smuzhiyun 					rtlpriv->cfg->ops->led_control(hw,
567*4882a593Smuzhiyun 							 LED_CTL_POWER_OFF);
568*4882a593Smuzhiyun 			}
569*4882a593Smuzhiyun 			break;
570*4882a593Smuzhiyun 		}
571*4882a593Smuzhiyun 	case ERFSLEEP:
572*4882a593Smuzhiyun 			if (ppsc->rfpwr_state == ERFOFF)
573*4882a593Smuzhiyun 				return false;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 			for (queue_id = 0, i = 0;
576*4882a593Smuzhiyun 			     queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
577*4882a593Smuzhiyun 				ring = &pcipriv->dev.tx_ring[queue_id];
578*4882a593Smuzhiyun 				if (skb_queue_len(&ring->queue) == 0 ||
579*4882a593Smuzhiyun 					queue_id == BEACON_QUEUE) {
580*4882a593Smuzhiyun 					queue_id++;
581*4882a593Smuzhiyun 					continue;
582*4882a593Smuzhiyun 				} else {
583*4882a593Smuzhiyun 					rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
584*4882a593Smuzhiyun 						"eRf Off/Sleep: %d times TcbBusyQueue[%d] = %d before doze!\n",
585*4882a593Smuzhiyun 						i + 1, queue_id,
586*4882a593Smuzhiyun 						skb_queue_len(&ring->queue));
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 					udelay(10);
589*4882a593Smuzhiyun 					i++;
590*4882a593Smuzhiyun 				}
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 				if (i >= MAX_DOZE_WAITING_TIMES_9x) {
593*4882a593Smuzhiyun 					rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
594*4882a593Smuzhiyun 						"ERFOFF: %d times TcbBusyQueue[%d] = %d !\n",
595*4882a593Smuzhiyun 						MAX_DOZE_WAITING_TIMES_9x,
596*4882a593Smuzhiyun 						queue_id,
597*4882a593Smuzhiyun 						skb_queue_len(&ring->queue));
598*4882a593Smuzhiyun 					break;
599*4882a593Smuzhiyun 				}
600*4882a593Smuzhiyun 			}
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
603*4882a593Smuzhiyun 				"Set ERFSLEEP awaked:%d ms\n",
604*4882a593Smuzhiyun 				jiffies_to_msecs(jiffies -
605*4882a593Smuzhiyun 						 ppsc->last_awake_jiffies));
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
608*4882a593Smuzhiyun 				"sleep awaked:%d ms state_inap:%x\n",
609*4882a593Smuzhiyun 				jiffies_to_msecs(jiffies -
610*4882a593Smuzhiyun 						 ppsc->last_awake_jiffies),
611*4882a593Smuzhiyun 				 rtlpriv->psc.state_inap);
612*4882a593Smuzhiyun 			ppsc->last_sleep_jiffies = jiffies;
613*4882a593Smuzhiyun 			_rtl92se_phy_set_rf_sleep(hw);
614*4882a593Smuzhiyun 			break;
615*4882a593Smuzhiyun 	default:
616*4882a593Smuzhiyun 		pr_err("switch case %#x not processed\n",
617*4882a593Smuzhiyun 		       rfpwr_state);
618*4882a593Smuzhiyun 		bresult = false;
619*4882a593Smuzhiyun 		break;
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	if (bresult)
623*4882a593Smuzhiyun 		ppsc->rfpwr_state = rfpwr_state;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	return bresult;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
_rtl92s_phy_config_rfpa_bias_current(struct ieee80211_hw * hw,enum radio_path rfpath)628*4882a593Smuzhiyun static bool _rtl92s_phy_config_rfpa_bias_current(struct ieee80211_hw *hw,
629*4882a593Smuzhiyun 						 enum radio_path rfpath)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
632*4882a593Smuzhiyun 	bool rtstatus = true;
633*4882a593Smuzhiyun 	u32 tmpval = 0;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	/* If inferiority IC, we have to increase the PA bias current */
636*4882a593Smuzhiyun 	if (rtlhal->ic_class != IC_INFERIORITY_A) {
637*4882a593Smuzhiyun 		tmpval = rtl92s_phy_query_rf_reg(hw, rfpath, RF_IPA, 0xf);
638*4882a593Smuzhiyun 		rtl92s_phy_set_rf_reg(hw, rfpath, RF_IPA, 0xf, tmpval + 1);
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	return rtstatus;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
_rtl92s_store_pwrindex_diffrate_offset(struct ieee80211_hw * hw,u32 reg_addr,u32 bitmask,u32 data)644*4882a593Smuzhiyun static void _rtl92s_store_pwrindex_diffrate_offset(struct ieee80211_hw *hw,
645*4882a593Smuzhiyun 		u32 reg_addr, u32 bitmask, u32 data)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
648*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
649*4882a593Smuzhiyun 	int index;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	if (reg_addr == RTXAGC_RATE18_06)
652*4882a593Smuzhiyun 		index = 0;
653*4882a593Smuzhiyun 	else if (reg_addr == RTXAGC_RATE54_24)
654*4882a593Smuzhiyun 		index = 1;
655*4882a593Smuzhiyun 	else if (reg_addr == RTXAGC_CCK_MCS32)
656*4882a593Smuzhiyun 		index = 6;
657*4882a593Smuzhiyun 	else if (reg_addr == RTXAGC_MCS03_MCS00)
658*4882a593Smuzhiyun 		index = 2;
659*4882a593Smuzhiyun 	else if (reg_addr == RTXAGC_MCS07_MCS04)
660*4882a593Smuzhiyun 		index = 3;
661*4882a593Smuzhiyun 	else if (reg_addr == RTXAGC_MCS11_MCS08)
662*4882a593Smuzhiyun 		index = 4;
663*4882a593Smuzhiyun 	else if (reg_addr == RTXAGC_MCS15_MCS12)
664*4882a593Smuzhiyun 		index = 5;
665*4882a593Smuzhiyun 	else
666*4882a593Smuzhiyun 		return;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][index] = data;
669*4882a593Smuzhiyun 	if (index == 5)
670*4882a593Smuzhiyun 		rtlphy->pwrgroup_cnt++;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
_rtl92s_phy_init_register_definition(struct ieee80211_hw * hw)673*4882a593Smuzhiyun static void _rtl92s_phy_init_register_definition(struct ieee80211_hw *hw)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
676*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	/*RF Interface Sowrtware Control */
679*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
680*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
681*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfintfs = RFPGA0_XCD_RFINTERFACESW;
682*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfintfs = RFPGA0_XCD_RFINTERFACESW;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	/* RF Interface Readback Value */
685*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfintfi = RFPGA0_XAB_RFINTERFACERB;
686*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfintfi = RFPGA0_XAB_RFINTERFACERB;
687*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfintfi = RFPGA0_XCD_RFINTERFACERB;
688*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfintfi = RFPGA0_XCD_RFINTERFACERB;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	/* RF Interface Output (and Enable) */
691*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
692*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
693*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfintfo = RFPGA0_XC_RFINTERFACEOE;
694*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfintfo = RFPGA0_XD_RFINTERFACEOE;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	/* RF Interface (Output and)  Enable */
697*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
698*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
699*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfintfe = RFPGA0_XC_RFINTERFACEOE;
700*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfintfe = RFPGA0_XD_RFINTERFACEOE;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	/* Addr of LSSI. Wirte RF register by driver */
703*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset =
704*4882a593Smuzhiyun 						 RFPGA0_XA_LSSIPARAMETER;
705*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset =
706*4882a593Smuzhiyun 						 RFPGA0_XB_LSSIPARAMETER;
707*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rf3wire_offset =
708*4882a593Smuzhiyun 						 RFPGA0_XC_LSSIPARAMETER;
709*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rf3wire_offset =
710*4882a593Smuzhiyun 						 RFPGA0_XD_LSSIPARAMETER;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	/* RF parameter */
713*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rflssi_select = RFPGA0_XAB_RFPARAMETER;
714*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rflssi_select = RFPGA0_XAB_RFPARAMETER;
715*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rflssi_select = RFPGA0_XCD_RFPARAMETER;
716*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rflssi_select = RFPGA0_XCD_RFPARAMETER;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	/* Tx AGC Gain Stage (same for all path. Should we remove this?) */
719*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rftxgain_stage = RFPGA0_TXGAINSTAGE;
720*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rftxgain_stage = RFPGA0_TXGAINSTAGE;
721*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rftxgain_stage = RFPGA0_TXGAINSTAGE;
722*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rftxgain_stage = RFPGA0_TXGAINSTAGE;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	/* Tranceiver A~D HSSI Parameter-1 */
725*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para1 = RFPGA0_XA_HSSIPARAMETER1;
726*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para1 = RFPGA0_XB_HSSIPARAMETER1;
727*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfhssi_para1 = RFPGA0_XC_HSSIPARAMETER1;
728*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfhssi_para1 = RFPGA0_XD_HSSIPARAMETER1;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	/* Tranceiver A~D HSSI Parameter-2 */
731*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RFPGA0_XA_HSSIPARAMETER2;
732*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RFPGA0_XB_HSSIPARAMETER2;
733*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfhssi_para2 = RFPGA0_XC_HSSIPARAMETER2;
734*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfhssi_para2 = RFPGA0_XD_HSSIPARAMETER2;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	/* RF switch Control */
737*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfsw_ctrl = RFPGA0_XAB_SWITCHCONTROL;
738*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfsw_ctrl = RFPGA0_XAB_SWITCHCONTROL;
739*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfsw_ctrl = RFPGA0_XCD_SWITCHCONTROL;
740*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfsw_ctrl = RFPGA0_XCD_SWITCHCONTROL;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	/* AGC control 1  */
743*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfagc_control1 = ROFDM0_XAAGCCORE1;
744*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfagc_control1 = ROFDM0_XBAGCCORE1;
745*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfagc_control1 = ROFDM0_XCAGCCORE1;
746*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfagc_control1 = ROFDM0_XDAGCCORE1;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	/* AGC control 2  */
749*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfagc_control2 = ROFDM0_XAAGCCORE2;
750*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfagc_control2 = ROFDM0_XBAGCCORE2;
751*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfagc_control2 = ROFDM0_XCAGCCORE2;
752*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfagc_control2 = ROFDM0_XDAGCCORE2;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	/* RX AFE control 1  */
755*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfrxiq_imbal = ROFDM0_XARXIQIMBALANCE;
756*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfrxiq_imbal = ROFDM0_XBRXIQIMBALANCE;
757*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfrxiq_imbal = ROFDM0_XCRXIQIMBALANCE;
758*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfrxiq_imbal = ROFDM0_XDRXIQIMBALANCE;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	/* RX AFE control 1   */
761*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfrx_afe = ROFDM0_XARXAFE;
762*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfrx_afe = ROFDM0_XBRXAFE;
763*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfrx_afe = ROFDM0_XCRXAFE;
764*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfrx_afe = ROFDM0_XDRXAFE;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	/* Tx AFE control 1  */
767*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rftxiq_imbal = ROFDM0_XATXIQIMBALANCE;
768*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rftxiq_imbal = ROFDM0_XBTXIQIMBALANCE;
769*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rftxiq_imbal = ROFDM0_XCTXIQIMBALANCE;
770*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rftxiq_imbal = ROFDM0_XDTXIQIMBALANCE;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	/* Tx AFE control 2  */
773*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rftx_afe = ROFDM0_XATXAFE;
774*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rftx_afe = ROFDM0_XBTXAFE;
775*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rftx_afe = ROFDM0_XCTXAFE;
776*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rftx_afe = ROFDM0_XDTXAFE;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	/* Tranceiver LSSI Readback */
779*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rf_rb = RFPGA0_XA_LSSIREADBACK;
780*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rf_rb = RFPGA0_XB_LSSIREADBACK;
781*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rf_rb = RFPGA0_XC_LSSIREADBACK;
782*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rf_rb = RFPGA0_XD_LSSIREADBACK;
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/* Tranceiver LSSI Readback PI mode  */
785*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rf_rbpi = TRANSCEIVERA_HSPI_READBACK;
786*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rf_rbpi = TRANSCEIVERB_HSPI_READBACK;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 
_rtl92s_phy_config_bb(struct ieee80211_hw * hw,u8 configtype)790*4882a593Smuzhiyun static bool _rtl92s_phy_config_bb(struct ieee80211_hw *hw, u8 configtype)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	int i;
793*4882a593Smuzhiyun 	u32 *phy_reg_table;
794*4882a593Smuzhiyun 	u32 *agc_table;
795*4882a593Smuzhiyun 	u16 phy_reg_len, agc_len;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	agc_len = AGCTAB_ARRAYLENGTH;
798*4882a593Smuzhiyun 	agc_table = rtl8192seagctab_array;
799*4882a593Smuzhiyun 	/* Default RF_type: 2T2R */
800*4882a593Smuzhiyun 	phy_reg_len = PHY_REG_2T2RARRAYLENGTH;
801*4882a593Smuzhiyun 	phy_reg_table = rtl8192sephy_reg_2t2rarray;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	if (configtype == BASEBAND_CONFIG_PHY_REG) {
804*4882a593Smuzhiyun 		for (i = 0; i < phy_reg_len; i = i + 2) {
805*4882a593Smuzhiyun 			rtl_addr_delay(phy_reg_table[i]);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 			/* Add delay for ECS T20 & LG malow platform, */
808*4882a593Smuzhiyun 			udelay(1);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 			rtl92s_phy_set_bb_reg(hw, phy_reg_table[i], MASKDWORD,
811*4882a593Smuzhiyun 					phy_reg_table[i + 1]);
812*4882a593Smuzhiyun 		}
813*4882a593Smuzhiyun 	} else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
814*4882a593Smuzhiyun 		for (i = 0; i < agc_len; i = i + 2) {
815*4882a593Smuzhiyun 			rtl92s_phy_set_bb_reg(hw, agc_table[i], MASKDWORD,
816*4882a593Smuzhiyun 					agc_table[i + 1]);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 			/* Add delay for ECS T20 & LG malow platform */
819*4882a593Smuzhiyun 			udelay(1);
820*4882a593Smuzhiyun 		}
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	return true;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun 
_rtl92s_phy_set_bb_to_diff_rf(struct ieee80211_hw * hw,u8 configtype)826*4882a593Smuzhiyun static bool _rtl92s_phy_set_bb_to_diff_rf(struct ieee80211_hw *hw,
827*4882a593Smuzhiyun 					  u8 configtype)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
830*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
831*4882a593Smuzhiyun 	u32 *phy_regarray2xtxr_table;
832*4882a593Smuzhiyun 	u16 phy_regarray2xtxr_len;
833*4882a593Smuzhiyun 	int i;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	if (rtlphy->rf_type == RF_1T1R) {
836*4882a593Smuzhiyun 		phy_regarray2xtxr_table = rtl8192sephy_changeto_1t1rarray;
837*4882a593Smuzhiyun 		phy_regarray2xtxr_len = PHY_CHANGETO_1T1RARRAYLENGTH;
838*4882a593Smuzhiyun 	} else if (rtlphy->rf_type == RF_1T2R) {
839*4882a593Smuzhiyun 		phy_regarray2xtxr_table = rtl8192sephy_changeto_1t2rarray;
840*4882a593Smuzhiyun 		phy_regarray2xtxr_len = PHY_CHANGETO_1T2RARRAYLENGTH;
841*4882a593Smuzhiyun 	} else {
842*4882a593Smuzhiyun 		return false;
843*4882a593Smuzhiyun 	}
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	if (configtype == BASEBAND_CONFIG_PHY_REG) {
846*4882a593Smuzhiyun 		for (i = 0; i < phy_regarray2xtxr_len; i = i + 3) {
847*4882a593Smuzhiyun 			rtl_addr_delay(phy_regarray2xtxr_table[i]);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 			rtl92s_phy_set_bb_reg(hw, phy_regarray2xtxr_table[i],
850*4882a593Smuzhiyun 				phy_regarray2xtxr_table[i + 1],
851*4882a593Smuzhiyun 				phy_regarray2xtxr_table[i + 2]);
852*4882a593Smuzhiyun 		}
853*4882a593Smuzhiyun 	}
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	return true;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun 
_rtl92s_phy_config_bb_with_pg(struct ieee80211_hw * hw,u8 configtype)858*4882a593Smuzhiyun static bool _rtl92s_phy_config_bb_with_pg(struct ieee80211_hw *hw,
859*4882a593Smuzhiyun 					  u8 configtype)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	int i;
862*4882a593Smuzhiyun 	u32 *phy_table_pg;
863*4882a593Smuzhiyun 	u16 phy_pg_len;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	phy_pg_len = PHY_REG_ARRAY_PGLENGTH;
866*4882a593Smuzhiyun 	phy_table_pg = rtl8192sephy_reg_array_pg;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	if (configtype == BASEBAND_CONFIG_PHY_REG) {
869*4882a593Smuzhiyun 		for (i = 0; i < phy_pg_len; i = i + 3) {
870*4882a593Smuzhiyun 			rtl_addr_delay(phy_table_pg[i]);
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 			_rtl92s_store_pwrindex_diffrate_offset(hw,
873*4882a593Smuzhiyun 					phy_table_pg[i],
874*4882a593Smuzhiyun 					phy_table_pg[i + 1],
875*4882a593Smuzhiyun 					phy_table_pg[i + 2]);
876*4882a593Smuzhiyun 			rtl92s_phy_set_bb_reg(hw, phy_table_pg[i],
877*4882a593Smuzhiyun 					phy_table_pg[i + 1],
878*4882a593Smuzhiyun 					phy_table_pg[i + 2]);
879*4882a593Smuzhiyun 		}
880*4882a593Smuzhiyun 	}
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	return true;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
_rtl92s_phy_bb_config_parafile(struct ieee80211_hw * hw)885*4882a593Smuzhiyun static bool _rtl92s_phy_bb_config_parafile(struct ieee80211_hw *hw)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
888*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
889*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
890*4882a593Smuzhiyun 	bool rtstatus = true;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	/* 1. Read PHY_REG.TXT BB INIT!! */
893*4882a593Smuzhiyun 	/* We will separate as 1T1R/1T2R/1T2R_GREEN/2T2R */
894*4882a593Smuzhiyun 	if (rtlphy->rf_type == RF_1T2R || rtlphy->rf_type == RF_2T2R ||
895*4882a593Smuzhiyun 	    rtlphy->rf_type == RF_1T1R || rtlphy->rf_type == RF_2T2R_GREEN) {
896*4882a593Smuzhiyun 		rtstatus = _rtl92s_phy_config_bb(hw, BASEBAND_CONFIG_PHY_REG);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 		if (rtlphy->rf_type != RF_2T2R &&
899*4882a593Smuzhiyun 		    rtlphy->rf_type != RF_2T2R_GREEN)
900*4882a593Smuzhiyun 			/* so we should reconfig BB reg with the right
901*4882a593Smuzhiyun 			 * PHY parameters. */
902*4882a593Smuzhiyun 			rtstatus = _rtl92s_phy_set_bb_to_diff_rf(hw,
903*4882a593Smuzhiyun 						BASEBAND_CONFIG_PHY_REG);
904*4882a593Smuzhiyun 	} else {
905*4882a593Smuzhiyun 		rtstatus = false;
906*4882a593Smuzhiyun 	}
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	if (!rtstatus) {
909*4882a593Smuzhiyun 		pr_err("Write BB Reg Fail!!\n");
910*4882a593Smuzhiyun 		goto phy_bb8190_config_parafile_fail;
911*4882a593Smuzhiyun 	}
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	/* 2. If EEPROM or EFUSE autoload OK, We must config by
914*4882a593Smuzhiyun 	 *    PHY_REG_PG.txt */
915*4882a593Smuzhiyun 	if (rtlefuse->autoload_failflag == false) {
916*4882a593Smuzhiyun 		rtlphy->pwrgroup_cnt = 0;
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 		rtstatus = _rtl92s_phy_config_bb_with_pg(hw,
919*4882a593Smuzhiyun 						 BASEBAND_CONFIG_PHY_REG);
920*4882a593Smuzhiyun 	}
921*4882a593Smuzhiyun 	if (!rtstatus) {
922*4882a593Smuzhiyun 		pr_err("_rtl92s_phy_bb_config_parafile(): BB_PG Reg Fail!!\n");
923*4882a593Smuzhiyun 		goto phy_bb8190_config_parafile_fail;
924*4882a593Smuzhiyun 	}
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	/* 3. BB AGC table Initialization */
927*4882a593Smuzhiyun 	rtstatus = _rtl92s_phy_config_bb(hw, BASEBAND_CONFIG_AGC_TAB);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	if (!rtstatus) {
930*4882a593Smuzhiyun 		pr_err("%s(): AGC Table Fail\n", __func__);
931*4882a593Smuzhiyun 		goto phy_bb8190_config_parafile_fail;
932*4882a593Smuzhiyun 	}
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	/* Check if the CCK HighPower is turned ON. */
935*4882a593Smuzhiyun 	/* This is used to calculate PWDB. */
936*4882a593Smuzhiyun 	rtlphy->cck_high_power = (bool)(rtl92s_phy_query_bb_reg(hw,
937*4882a593Smuzhiyun 			RFPGA0_XA_HSSIPARAMETER2, 0x200));
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun phy_bb8190_config_parafile_fail:
940*4882a593Smuzhiyun 	return rtstatus;
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
rtl92s_phy_config_rf(struct ieee80211_hw * hw,enum radio_path rfpath)943*4882a593Smuzhiyun u8 rtl92s_phy_config_rf(struct ieee80211_hw *hw, enum radio_path rfpath)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
946*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
947*4882a593Smuzhiyun 	int i;
948*4882a593Smuzhiyun 	bool rtstatus = true;
949*4882a593Smuzhiyun 	u32 *radio_a_table;
950*4882a593Smuzhiyun 	u32 *radio_b_table;
951*4882a593Smuzhiyun 	u16 radio_a_tblen, radio_b_tblen;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	radio_a_tblen = RADIOA_1T_ARRAYLENGTH;
954*4882a593Smuzhiyun 	radio_a_table = rtl8192seradioa_1t_array;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	/* Using Green mode array table for RF_2T2R_GREEN */
957*4882a593Smuzhiyun 	if (rtlphy->rf_type == RF_2T2R_GREEN) {
958*4882a593Smuzhiyun 		radio_b_table = rtl8192seradiob_gm_array;
959*4882a593Smuzhiyun 		radio_b_tblen = RADIOB_GM_ARRAYLENGTH;
960*4882a593Smuzhiyun 	} else {
961*4882a593Smuzhiyun 		radio_b_table = rtl8192seradiob_array;
962*4882a593Smuzhiyun 		radio_b_tblen = RADIOB_ARRAYLENGTH;
963*4882a593Smuzhiyun 	}
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
966*4882a593Smuzhiyun 	rtstatus = true;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	switch (rfpath) {
969*4882a593Smuzhiyun 	case RF90_PATH_A:
970*4882a593Smuzhiyun 		for (i = 0; i < radio_a_tblen; i = i + 2) {
971*4882a593Smuzhiyun 			rtl_rfreg_delay(hw, rfpath, radio_a_table[i],
972*4882a593Smuzhiyun 					MASK20BITS, radio_a_table[i + 1]);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 		}
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 		/* PA Bias current for inferiority IC */
977*4882a593Smuzhiyun 		_rtl92s_phy_config_rfpa_bias_current(hw, rfpath);
978*4882a593Smuzhiyun 		break;
979*4882a593Smuzhiyun 	case RF90_PATH_B:
980*4882a593Smuzhiyun 		for (i = 0; i < radio_b_tblen; i = i + 2) {
981*4882a593Smuzhiyun 			rtl_rfreg_delay(hw, rfpath, radio_b_table[i],
982*4882a593Smuzhiyun 					MASK20BITS, radio_b_table[i + 1]);
983*4882a593Smuzhiyun 		}
984*4882a593Smuzhiyun 		break;
985*4882a593Smuzhiyun 	case RF90_PATH_C:
986*4882a593Smuzhiyun 		;
987*4882a593Smuzhiyun 		break;
988*4882a593Smuzhiyun 	case RF90_PATH_D:
989*4882a593Smuzhiyun 		;
990*4882a593Smuzhiyun 		break;
991*4882a593Smuzhiyun 	default:
992*4882a593Smuzhiyun 		break;
993*4882a593Smuzhiyun 	}
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	return rtstatus;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 
rtl92s_phy_mac_config(struct ieee80211_hw * hw)999*4882a593Smuzhiyun bool rtl92s_phy_mac_config(struct ieee80211_hw *hw)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1002*4882a593Smuzhiyun 	u32 i;
1003*4882a593Smuzhiyun 	u32 arraylength;
1004*4882a593Smuzhiyun 	u32 *ptrarray;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	arraylength = MAC_2T_ARRAYLENGTH;
1007*4882a593Smuzhiyun 	ptrarray = rtl8192semac_2t_array;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	for (i = 0; i < arraylength; i = i + 2)
1010*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, ptrarray[i], (u8)ptrarray[i + 1]);
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	return true;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 
rtl92s_phy_bb_config(struct ieee80211_hw * hw)1016*4882a593Smuzhiyun bool rtl92s_phy_bb_config(struct ieee80211_hw *hw)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1019*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
1020*4882a593Smuzhiyun 	bool rtstatus = true;
1021*4882a593Smuzhiyun 	u8 pathmap, index, rf_num = 0;
1022*4882a593Smuzhiyun 	u8 path1, path2;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	_rtl92s_phy_init_register_definition(hw);
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	/* Config BB and AGC */
1027*4882a593Smuzhiyun 	rtstatus = _rtl92s_phy_bb_config_parafile(hw);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	/* Check BB/RF confiuration setting. */
1031*4882a593Smuzhiyun 	/* We only need to configure RF which is turned on. */
1032*4882a593Smuzhiyun 	path1 = (u8)(rtl92s_phy_query_bb_reg(hw, RFPGA0_TXINFO, 0xf));
1033*4882a593Smuzhiyun 	mdelay(10);
1034*4882a593Smuzhiyun 	path2 = (u8)(rtl92s_phy_query_bb_reg(hw, ROFDM0_TRXPATHENABLE, 0xf));
1035*4882a593Smuzhiyun 	pathmap = path1 | path2;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	rtlphy->rf_pathmap = pathmap;
1038*4882a593Smuzhiyun 	for (index = 0; index < 4; index++) {
1039*4882a593Smuzhiyun 		if ((pathmap >> index) & 0x1)
1040*4882a593Smuzhiyun 			rf_num++;
1041*4882a593Smuzhiyun 	}
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	if ((rtlphy->rf_type == RF_1T1R && rf_num != 1) ||
1044*4882a593Smuzhiyun 	    (rtlphy->rf_type == RF_1T2R && rf_num != 2) ||
1045*4882a593Smuzhiyun 	    (rtlphy->rf_type == RF_2T2R && rf_num != 2) ||
1046*4882a593Smuzhiyun 	    (rtlphy->rf_type == RF_2T2R_GREEN && rf_num != 2)) {
1047*4882a593Smuzhiyun 		pr_err("RF_Type(%x) does not match RF_Num(%x)!!\n",
1048*4882a593Smuzhiyun 		       rtlphy->rf_type, rf_num);
1049*4882a593Smuzhiyun 		pr_err("path1 0x%x, path2 0x%x, pathmap 0x%x\n",
1050*4882a593Smuzhiyun 		       path1, path2, pathmap);
1051*4882a593Smuzhiyun 	}
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	return rtstatus;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun 
rtl92s_phy_rf_config(struct ieee80211_hw * hw)1056*4882a593Smuzhiyun bool rtl92s_phy_rf_config(struct ieee80211_hw *hw)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1059*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	/* Initialize general global value */
1062*4882a593Smuzhiyun 	if (rtlphy->rf_type == RF_1T1R)
1063*4882a593Smuzhiyun 		rtlphy->num_total_rfpath = 1;
1064*4882a593Smuzhiyun 	else
1065*4882a593Smuzhiyun 		rtlphy->num_total_rfpath = 2;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	/* Config BB and RF */
1068*4882a593Smuzhiyun 	return rtl92s_phy_rf6052_config(hw);
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun 
rtl92s_phy_get_hw_reg_originalvalue(struct ieee80211_hw * hw)1071*4882a593Smuzhiyun void rtl92s_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1074*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	/* read rx initial gain */
1077*4882a593Smuzhiyun 	rtlphy->default_initialgain[0] = rtl_get_bbreg(hw,
1078*4882a593Smuzhiyun 			ROFDM0_XAAGCCORE1, MASKBYTE0);
1079*4882a593Smuzhiyun 	rtlphy->default_initialgain[1] = rtl_get_bbreg(hw,
1080*4882a593Smuzhiyun 			ROFDM0_XBAGCCORE1, MASKBYTE0);
1081*4882a593Smuzhiyun 	rtlphy->default_initialgain[2] = rtl_get_bbreg(hw,
1082*4882a593Smuzhiyun 			ROFDM0_XCAGCCORE1, MASKBYTE0);
1083*4882a593Smuzhiyun 	rtlphy->default_initialgain[3] = rtl_get_bbreg(hw,
1084*4882a593Smuzhiyun 			ROFDM0_XDAGCCORE1, MASKBYTE0);
1085*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1086*4882a593Smuzhiyun 		"Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x)\n",
1087*4882a593Smuzhiyun 		rtlphy->default_initialgain[0],
1088*4882a593Smuzhiyun 		rtlphy->default_initialgain[1],
1089*4882a593Smuzhiyun 		rtlphy->default_initialgain[2],
1090*4882a593Smuzhiyun 		rtlphy->default_initialgain[3]);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	/* read framesync */
1093*4882a593Smuzhiyun 	rtlphy->framesync = rtl_get_bbreg(hw, ROFDM0_RXDETECTOR3, MASKBYTE0);
1094*4882a593Smuzhiyun 	rtlphy->framesync_c34 = rtl_get_bbreg(hw, ROFDM0_RXDETECTOR2,
1095*4882a593Smuzhiyun 					      MASKDWORD);
1096*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1097*4882a593Smuzhiyun 		"Default framesync (0x%x) = 0x%x\n",
1098*4882a593Smuzhiyun 		ROFDM0_RXDETECTOR3, rtlphy->framesync);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun 
_rtl92s_phy_get_txpower_index(struct ieee80211_hw * hw,u8 channel,u8 * cckpowerlevel,u8 * ofdmpowerlevel)1102*4882a593Smuzhiyun static void _rtl92s_phy_get_txpower_index(struct ieee80211_hw *hw, u8 channel,
1103*4882a593Smuzhiyun 					  u8 *cckpowerlevel, u8 *ofdmpowerlevel)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1106*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
1107*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1108*4882a593Smuzhiyun 	u8 index = (channel - 1);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	/* 1. CCK */
1111*4882a593Smuzhiyun 	/* RF-A */
1112*4882a593Smuzhiyun 	cckpowerlevel[0] = rtlefuse->txpwrlevel_cck[0][index];
1113*4882a593Smuzhiyun 	/* RF-B */
1114*4882a593Smuzhiyun 	cckpowerlevel[1] = rtlefuse->txpwrlevel_cck[1][index];
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	/* 2. OFDM for 1T or 2T */
1117*4882a593Smuzhiyun 	if (rtlphy->rf_type == RF_1T2R || rtlphy->rf_type == RF_1T1R) {
1118*4882a593Smuzhiyun 		/* Read HT 40 OFDM TX power */
1119*4882a593Smuzhiyun 		ofdmpowerlevel[0] = rtlefuse->txpwrlevel_ht40_1s[0][index];
1120*4882a593Smuzhiyun 		ofdmpowerlevel[1] = rtlefuse->txpwrlevel_ht40_1s[1][index];
1121*4882a593Smuzhiyun 	} else if (rtlphy->rf_type == RF_2T2R) {
1122*4882a593Smuzhiyun 		/* Read HT 40 OFDM TX power */
1123*4882a593Smuzhiyun 		ofdmpowerlevel[0] = rtlefuse->txpwrlevel_ht40_2s[0][index];
1124*4882a593Smuzhiyun 		ofdmpowerlevel[1] = rtlefuse->txpwrlevel_ht40_2s[1][index];
1125*4882a593Smuzhiyun 	} else {
1126*4882a593Smuzhiyun 		ofdmpowerlevel[0] = 0;
1127*4882a593Smuzhiyun 		ofdmpowerlevel[1] = 0;
1128*4882a593Smuzhiyun 	}
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun 
_rtl92s_phy_ccxpower_indexcheck(struct ieee80211_hw * hw,u8 channel,u8 * cckpowerlevel,u8 * ofdmpowerlevel)1131*4882a593Smuzhiyun static void _rtl92s_phy_ccxpower_indexcheck(struct ieee80211_hw *hw,
1132*4882a593Smuzhiyun 		u8 channel, u8 *cckpowerlevel, u8 *ofdmpowerlevel)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1135*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	rtlphy->cur_cck_txpwridx = cckpowerlevel[0];
1138*4882a593Smuzhiyun 	rtlphy->cur_ofdm24g_txpwridx = ofdmpowerlevel[0];
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun 
rtl92s_phy_set_txpower(struct ieee80211_hw * hw,u8 channel)1141*4882a593Smuzhiyun void rtl92s_phy_set_txpower(struct ieee80211_hw *hw, u8	channel)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1144*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1145*4882a593Smuzhiyun 	/* [0]:RF-A, [1]:RF-B */
1146*4882a593Smuzhiyun 	u8 cckpowerlevel[2], ofdmpowerlevel[2];
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	if (!rtlefuse->txpwr_fromeprom)
1149*4882a593Smuzhiyun 		return;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	/* Mainly we use RF-A Tx Power to write the Tx Power registers,
1152*4882a593Smuzhiyun 	 * but the RF-B Tx Power must be calculated by the antenna diff.
1153*4882a593Smuzhiyun 	 * So we have to rewrite Antenna gain offset register here.
1154*4882a593Smuzhiyun 	 * Please refer to BB register 0x80c
1155*4882a593Smuzhiyun 	 * 1. For CCK.
1156*4882a593Smuzhiyun 	 * 2. For OFDM 1T or 2T */
1157*4882a593Smuzhiyun 	_rtl92s_phy_get_txpower_index(hw, channel, &cckpowerlevel[0],
1158*4882a593Smuzhiyun 			&ofdmpowerlevel[0]);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
1161*4882a593Smuzhiyun 		"Channel-%d, cckPowerLevel (A / B) = 0x%x / 0x%x, ofdmPowerLevel (A / B) = 0x%x / 0x%x\n",
1162*4882a593Smuzhiyun 		channel, cckpowerlevel[0], cckpowerlevel[1],
1163*4882a593Smuzhiyun 		ofdmpowerlevel[0], ofdmpowerlevel[1]);
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	_rtl92s_phy_ccxpower_indexcheck(hw, channel, &cckpowerlevel[0],
1166*4882a593Smuzhiyun 			&ofdmpowerlevel[0]);
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	rtl92s_phy_rf6052_set_ccktxpower(hw, cckpowerlevel[0]);
1169*4882a593Smuzhiyun 	rtl92s_phy_rf6052_set_ofdmtxpower(hw, &ofdmpowerlevel[0], channel);
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun 
rtl92s_phy_chk_fwcmd_iodone(struct ieee80211_hw * hw)1173*4882a593Smuzhiyun void rtl92s_phy_chk_fwcmd_iodone(struct ieee80211_hw *hw)
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1176*4882a593Smuzhiyun 	u16 pollingcnt = 10000;
1177*4882a593Smuzhiyun 	u32 tmpvalue;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	/* Make sure that CMD IO has be accepted by FW. */
1180*4882a593Smuzhiyun 	do {
1181*4882a593Smuzhiyun 		udelay(10);
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 		tmpvalue = rtl_read_dword(rtlpriv, WFM5);
1184*4882a593Smuzhiyun 		if (tmpvalue == 0)
1185*4882a593Smuzhiyun 			break;
1186*4882a593Smuzhiyun 	} while (--pollingcnt);
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	if (pollingcnt == 0)
1189*4882a593Smuzhiyun 		pr_err("Set FW Cmd fail!!\n");
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 
_rtl92s_phy_set_fwcmd_io(struct ieee80211_hw * hw)1193*4882a593Smuzhiyun static void _rtl92s_phy_set_fwcmd_io(struct ieee80211_hw *hw)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1196*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1197*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
1198*4882a593Smuzhiyun 	u32 input, current_aid = 0;
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	if (is_hal_stop(rtlhal))
1201*4882a593Smuzhiyun 		return;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	if (hal_get_firmwareversion(rtlpriv) < 0x34)
1204*4882a593Smuzhiyun 		goto skip;
1205*4882a593Smuzhiyun 	/* We re-map RA related CMD IO to combinational ones */
1206*4882a593Smuzhiyun 	/* if FW version is v.52 or later. */
1207*4882a593Smuzhiyun 	switch (rtlhal->current_fwcmd_io) {
1208*4882a593Smuzhiyun 	case FW_CMD_RA_REFRESH_N:
1209*4882a593Smuzhiyun 		rtlhal->current_fwcmd_io = FW_CMD_RA_REFRESH_N_COMB;
1210*4882a593Smuzhiyun 		break;
1211*4882a593Smuzhiyun 	case FW_CMD_RA_REFRESH_BG:
1212*4882a593Smuzhiyun 		rtlhal->current_fwcmd_io = FW_CMD_RA_REFRESH_BG_COMB;
1213*4882a593Smuzhiyun 		break;
1214*4882a593Smuzhiyun 	default:
1215*4882a593Smuzhiyun 		break;
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun skip:
1219*4882a593Smuzhiyun 	switch (rtlhal->current_fwcmd_io) {
1220*4882a593Smuzhiyun 	case FW_CMD_RA_RESET:
1221*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_RA_RESET\n");
1222*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, FW_RA_RESET);
1223*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1224*4882a593Smuzhiyun 		break;
1225*4882a593Smuzhiyun 	case FW_CMD_RA_ACTIVE:
1226*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_RA_ACTIVE\n");
1227*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, FW_RA_ACTIVE);
1228*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1229*4882a593Smuzhiyun 		break;
1230*4882a593Smuzhiyun 	case FW_CMD_RA_REFRESH_N:
1231*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_RA_REFRESH_N\n");
1232*4882a593Smuzhiyun 		input = FW_RA_REFRESH;
1233*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, input);
1234*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1235*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, FW_RA_ENABLE_RSSI_MASK);
1236*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1237*4882a593Smuzhiyun 		break;
1238*4882a593Smuzhiyun 	case FW_CMD_RA_REFRESH_BG:
1239*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CMD, DBG_DMESG,
1240*4882a593Smuzhiyun 			"FW_CMD_RA_REFRESH_BG\n");
1241*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, FW_RA_REFRESH);
1242*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1243*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, FW_RA_DISABLE_RSSI_MASK);
1244*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1245*4882a593Smuzhiyun 		break;
1246*4882a593Smuzhiyun 	case FW_CMD_RA_REFRESH_N_COMB:
1247*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CMD, DBG_DMESG,
1248*4882a593Smuzhiyun 			"FW_CMD_RA_REFRESH_N_COMB\n");
1249*4882a593Smuzhiyun 		input = FW_RA_IOT_N_COMB;
1250*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, input);
1251*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1252*4882a593Smuzhiyun 		break;
1253*4882a593Smuzhiyun 	case FW_CMD_RA_REFRESH_BG_COMB:
1254*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CMD, DBG_DMESG,
1255*4882a593Smuzhiyun 			"FW_CMD_RA_REFRESH_BG_COMB\n");
1256*4882a593Smuzhiyun 		input = FW_RA_IOT_BG_COMB;
1257*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, input);
1258*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1259*4882a593Smuzhiyun 		break;
1260*4882a593Smuzhiyun 	case FW_CMD_IQK_ENABLE:
1261*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_IQK_ENABLE\n");
1262*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, FW_IQK_ENABLE);
1263*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1264*4882a593Smuzhiyun 		break;
1265*4882a593Smuzhiyun 	case FW_CMD_PAUSE_DM_BY_SCAN:
1266*4882a593Smuzhiyun 		/* Lower initial gain */
1267*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0, 0x17);
1268*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0, 0x17);
1269*4882a593Smuzhiyun 		/* CCA threshold */
1270*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0x40);
1271*4882a593Smuzhiyun 		break;
1272*4882a593Smuzhiyun 	case FW_CMD_RESUME_DM_BY_SCAN:
1273*4882a593Smuzhiyun 		/* CCA threshold */
1274*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0xcd);
1275*4882a593Smuzhiyun 		rtl92s_phy_set_txpower(hw, rtlphy->current_channel);
1276*4882a593Smuzhiyun 		break;
1277*4882a593Smuzhiyun 	case FW_CMD_HIGH_PWR_DISABLE:
1278*4882a593Smuzhiyun 		if (rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE)
1279*4882a593Smuzhiyun 			break;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 		/* Lower initial gain */
1282*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0, 0x17);
1283*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0, 0x17);
1284*4882a593Smuzhiyun 		/* CCA threshold */
1285*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0x40);
1286*4882a593Smuzhiyun 		break;
1287*4882a593Smuzhiyun 	case FW_CMD_HIGH_PWR_ENABLE:
1288*4882a593Smuzhiyun 		if ((rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE) ||
1289*4882a593Smuzhiyun 			rtlpriv->dm.dynamic_txpower_enable)
1290*4882a593Smuzhiyun 			break;
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 		/* CCA threshold */
1293*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RCCK0_CCA, MASKBYTE2, 0xcd);
1294*4882a593Smuzhiyun 		break;
1295*4882a593Smuzhiyun 	case FW_CMD_LPS_ENTER:
1296*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_LPS_ENTER\n");
1297*4882a593Smuzhiyun 		current_aid = rtlpriv->mac80211.assoc_id;
1298*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, (FW_LPS_ENTER |
1299*4882a593Smuzhiyun 				((current_aid | 0xc000) << 8)));
1300*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1301*4882a593Smuzhiyun 		/* FW set TXOP disable here, so disable EDCA
1302*4882a593Smuzhiyun 		 * turbo mode until driver leave LPS */
1303*4882a593Smuzhiyun 		break;
1304*4882a593Smuzhiyun 	case FW_CMD_LPS_LEAVE:
1305*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_LPS_LEAVE\n");
1306*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, FW_LPS_LEAVE);
1307*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1308*4882a593Smuzhiyun 		break;
1309*4882a593Smuzhiyun 	case FW_CMD_ADD_A2_ENTRY:
1310*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CMD, DBG_DMESG, "FW_CMD_ADD_A2_ENTRY\n");
1311*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, FW_ADD_A2_ENTRY);
1312*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1313*4882a593Smuzhiyun 		break;
1314*4882a593Smuzhiyun 	case FW_CMD_CTRL_DM_BY_DRIVER:
1315*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CMD, DBG_LOUD,
1316*4882a593Smuzhiyun 			"FW_CMD_CTRL_DM_BY_DRIVER\n");
1317*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, FW_CTRL_DM_BY_DRIVER);
1318*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1319*4882a593Smuzhiyun 		break;
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	default:
1322*4882a593Smuzhiyun 		break;
1323*4882a593Smuzhiyun 	}
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	rtl92s_phy_chk_fwcmd_iodone(hw);
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	/* Clear FW CMD operation flag. */
1328*4882a593Smuzhiyun 	rtlhal->set_fwcmd_inprogress = false;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
rtl92s_phy_set_fw_cmd(struct ieee80211_hw * hw,enum fwcmd_iotype fw_cmdio)1331*4882a593Smuzhiyun bool rtl92s_phy_set_fw_cmd(struct ieee80211_hw *hw, enum fwcmd_iotype fw_cmdio)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1334*4882a593Smuzhiyun 	struct dig_t *digtable = &rtlpriv->dm_digtable;
1335*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1336*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1337*4882a593Smuzhiyun 	u32	fw_param = FW_CMD_IO_PARA_QUERY(rtlpriv);
1338*4882a593Smuzhiyun 	u16	fw_cmdmap = FW_CMD_IO_QUERY(rtlpriv);
1339*4882a593Smuzhiyun 	bool postprocessing = false;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_CMD, DBG_LOUD,
1342*4882a593Smuzhiyun 		"Set FW Cmd(%#x), set_fwcmd_inprogress(%d)\n",
1343*4882a593Smuzhiyun 		fw_cmdio, rtlhal->set_fwcmd_inprogress);
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	do {
1346*4882a593Smuzhiyun 		/* We re-map to combined FW CMD ones if firmware version */
1347*4882a593Smuzhiyun 		/* is v.53 or later. */
1348*4882a593Smuzhiyun 		if (hal_get_firmwareversion(rtlpriv) >= 0x35) {
1349*4882a593Smuzhiyun 			switch (fw_cmdio) {
1350*4882a593Smuzhiyun 			case FW_CMD_RA_REFRESH_N:
1351*4882a593Smuzhiyun 				fw_cmdio = FW_CMD_RA_REFRESH_N_COMB;
1352*4882a593Smuzhiyun 				break;
1353*4882a593Smuzhiyun 			case FW_CMD_RA_REFRESH_BG:
1354*4882a593Smuzhiyun 				fw_cmdio = FW_CMD_RA_REFRESH_BG_COMB;
1355*4882a593Smuzhiyun 				break;
1356*4882a593Smuzhiyun 			default:
1357*4882a593Smuzhiyun 				break;
1358*4882a593Smuzhiyun 			}
1359*4882a593Smuzhiyun 		} else {
1360*4882a593Smuzhiyun 			if ((fw_cmdio == FW_CMD_IQK_ENABLE) ||
1361*4882a593Smuzhiyun 			    (fw_cmdio == FW_CMD_RA_REFRESH_N) ||
1362*4882a593Smuzhiyun 			    (fw_cmdio == FW_CMD_RA_REFRESH_BG)) {
1363*4882a593Smuzhiyun 				postprocessing = true;
1364*4882a593Smuzhiyun 				break;
1365*4882a593Smuzhiyun 			}
1366*4882a593Smuzhiyun 		}
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 		/* If firmware version is v.62 or later,
1369*4882a593Smuzhiyun 		 * use FW_CMD_IO_SET for FW_CMD_CTRL_DM_BY_DRIVER */
1370*4882a593Smuzhiyun 		if (hal_get_firmwareversion(rtlpriv) >= 0x3E) {
1371*4882a593Smuzhiyun 			if (fw_cmdio == FW_CMD_CTRL_DM_BY_DRIVER)
1372*4882a593Smuzhiyun 				fw_cmdio = FW_CMD_CTRL_DM_BY_DRIVER_NEW;
1373*4882a593Smuzhiyun 		}
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 		/* We shall revise all FW Cmd IO into Reg0x364
1377*4882a593Smuzhiyun 		 * DM map table in the future. */
1378*4882a593Smuzhiyun 		switch (fw_cmdio) {
1379*4882a593Smuzhiyun 		case FW_CMD_RA_INIT:
1380*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_CMD, DBG_LOUD, "RA init!!\n");
1381*4882a593Smuzhiyun 			fw_cmdmap |= FW_RA_INIT_CTL;
1382*4882a593Smuzhiyun 			FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1383*4882a593Smuzhiyun 			/* Clear control flag to sync with FW. */
1384*4882a593Smuzhiyun 			FW_CMD_IO_CLR(rtlpriv, FW_RA_INIT_CTL);
1385*4882a593Smuzhiyun 			break;
1386*4882a593Smuzhiyun 		case FW_CMD_DIG_DISABLE:
1387*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_CMD, DBG_LOUD,
1388*4882a593Smuzhiyun 				"Set DIG disable!!\n");
1389*4882a593Smuzhiyun 			fw_cmdmap &= ~FW_DIG_ENABLE_CTL;
1390*4882a593Smuzhiyun 			FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1391*4882a593Smuzhiyun 			break;
1392*4882a593Smuzhiyun 		case FW_CMD_DIG_ENABLE:
1393*4882a593Smuzhiyun 		case FW_CMD_DIG_RESUME:
1394*4882a593Smuzhiyun 			if (!(rtlpriv->dm.dm_flag & HAL_DM_DIG_DISABLE)) {
1395*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_CMD, DBG_LOUD,
1396*4882a593Smuzhiyun 					"Set DIG enable or resume!!\n");
1397*4882a593Smuzhiyun 				fw_cmdmap |= (FW_DIG_ENABLE_CTL | FW_SS_CTL);
1398*4882a593Smuzhiyun 				FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1399*4882a593Smuzhiyun 			}
1400*4882a593Smuzhiyun 			break;
1401*4882a593Smuzhiyun 		case FW_CMD_DIG_HALT:
1402*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_CMD, DBG_LOUD,
1403*4882a593Smuzhiyun 				"Set DIG halt!!\n");
1404*4882a593Smuzhiyun 			fw_cmdmap &= ~(FW_DIG_ENABLE_CTL | FW_SS_CTL);
1405*4882a593Smuzhiyun 			FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1406*4882a593Smuzhiyun 			break;
1407*4882a593Smuzhiyun 		case FW_CMD_TXPWR_TRACK_THERMAL: {
1408*4882a593Smuzhiyun 			u8	thermalval = 0;
1409*4882a593Smuzhiyun 			fw_cmdmap |= FW_PWR_TRK_CTL;
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 			/* Clear FW parameter in terms of thermal parts. */
1412*4882a593Smuzhiyun 			fw_param &= FW_PWR_TRK_PARAM_CLR;
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 			thermalval = rtlpriv->dm.thermalvalue;
1415*4882a593Smuzhiyun 			fw_param |= ((thermalval << 24) |
1416*4882a593Smuzhiyun 				     (rtlefuse->thermalmeter[0] << 16));
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_CMD, DBG_LOUD,
1419*4882a593Smuzhiyun 				"Set TxPwr tracking!! FwCmdMap(%#x), FwParam(%#x)\n",
1420*4882a593Smuzhiyun 				fw_cmdmap, fw_param);
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 			FW_CMD_PARA_SET(rtlpriv, fw_param);
1423*4882a593Smuzhiyun 			FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 			/* Clear control flag to sync with FW. */
1426*4882a593Smuzhiyun 			FW_CMD_IO_CLR(rtlpriv, FW_PWR_TRK_CTL);
1427*4882a593Smuzhiyun 			}
1428*4882a593Smuzhiyun 			break;
1429*4882a593Smuzhiyun 		/* The following FW CMDs are only compatible to
1430*4882a593Smuzhiyun 		 * v.53 or later. */
1431*4882a593Smuzhiyun 		case FW_CMD_RA_REFRESH_N_COMB:
1432*4882a593Smuzhiyun 			fw_cmdmap |= FW_RA_N_CTL;
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 			/* Clear RA BG mode control. */
1435*4882a593Smuzhiyun 			fw_cmdmap &= ~(FW_RA_BG_CTL | FW_RA_INIT_CTL);
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 			/* Clear FW parameter in terms of RA parts. */
1438*4882a593Smuzhiyun 			fw_param &= FW_RA_PARAM_CLR;
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_CMD, DBG_LOUD,
1441*4882a593Smuzhiyun 				"[FW CMD] [New Version] Set RA/IOT Comb in n mode!! FwCmdMap(%#x), FwParam(%#x)\n",
1442*4882a593Smuzhiyun 				fw_cmdmap, fw_param);
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 			FW_CMD_PARA_SET(rtlpriv, fw_param);
1445*4882a593Smuzhiyun 			FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 			/* Clear control flag to sync with FW. */
1448*4882a593Smuzhiyun 			FW_CMD_IO_CLR(rtlpriv, FW_RA_N_CTL);
1449*4882a593Smuzhiyun 			break;
1450*4882a593Smuzhiyun 		case FW_CMD_RA_REFRESH_BG_COMB:
1451*4882a593Smuzhiyun 			fw_cmdmap |= FW_RA_BG_CTL;
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 			/* Clear RA n-mode control. */
1454*4882a593Smuzhiyun 			fw_cmdmap &= ~(FW_RA_N_CTL | FW_RA_INIT_CTL);
1455*4882a593Smuzhiyun 			/* Clear FW parameter in terms of RA parts. */
1456*4882a593Smuzhiyun 			fw_param &= FW_RA_PARAM_CLR;
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 			FW_CMD_PARA_SET(rtlpriv, fw_param);
1459*4882a593Smuzhiyun 			FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 			/* Clear control flag to sync with FW. */
1462*4882a593Smuzhiyun 			FW_CMD_IO_CLR(rtlpriv, FW_RA_BG_CTL);
1463*4882a593Smuzhiyun 			break;
1464*4882a593Smuzhiyun 		case FW_CMD_IQK_ENABLE:
1465*4882a593Smuzhiyun 			fw_cmdmap |= FW_IQK_CTL;
1466*4882a593Smuzhiyun 			FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1467*4882a593Smuzhiyun 			/* Clear control flag to sync with FW. */
1468*4882a593Smuzhiyun 			FW_CMD_IO_CLR(rtlpriv, FW_IQK_CTL);
1469*4882a593Smuzhiyun 			break;
1470*4882a593Smuzhiyun 		/* The following FW CMD is compatible to v.62 or later.  */
1471*4882a593Smuzhiyun 		case FW_CMD_CTRL_DM_BY_DRIVER_NEW:
1472*4882a593Smuzhiyun 			fw_cmdmap |= FW_DRIVER_CTRL_DM_CTL;
1473*4882a593Smuzhiyun 			FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1474*4882a593Smuzhiyun 			break;
1475*4882a593Smuzhiyun 		/*  The followed FW Cmds needs post-processing later. */
1476*4882a593Smuzhiyun 		case FW_CMD_RESUME_DM_BY_SCAN:
1477*4882a593Smuzhiyun 			fw_cmdmap |= (FW_DIG_ENABLE_CTL |
1478*4882a593Smuzhiyun 				      FW_HIGH_PWR_ENABLE_CTL |
1479*4882a593Smuzhiyun 				      FW_SS_CTL);
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 			if (rtlpriv->dm.dm_flag & HAL_DM_DIG_DISABLE ||
1482*4882a593Smuzhiyun 				!digtable->dig_enable_flag)
1483*4882a593Smuzhiyun 				fw_cmdmap &= ~FW_DIG_ENABLE_CTL;
1484*4882a593Smuzhiyun 
1485*4882a593Smuzhiyun 			if ((rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE) ||
1486*4882a593Smuzhiyun 			    rtlpriv->dm.dynamic_txpower_enable)
1487*4882a593Smuzhiyun 				fw_cmdmap &= ~FW_HIGH_PWR_ENABLE_CTL;
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 			if ((digtable->dig_ext_port_stage ==
1490*4882a593Smuzhiyun 			    DIG_EXT_PORT_STAGE_0) ||
1491*4882a593Smuzhiyun 			    (digtable->dig_ext_port_stage ==
1492*4882a593Smuzhiyun 			    DIG_EXT_PORT_STAGE_1))
1493*4882a593Smuzhiyun 				fw_cmdmap &= ~FW_DIG_ENABLE_CTL;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 			FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1496*4882a593Smuzhiyun 			postprocessing = true;
1497*4882a593Smuzhiyun 			break;
1498*4882a593Smuzhiyun 		case FW_CMD_PAUSE_DM_BY_SCAN:
1499*4882a593Smuzhiyun 			fw_cmdmap &= ~(FW_DIG_ENABLE_CTL |
1500*4882a593Smuzhiyun 				       FW_HIGH_PWR_ENABLE_CTL |
1501*4882a593Smuzhiyun 				       FW_SS_CTL);
1502*4882a593Smuzhiyun 			FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1503*4882a593Smuzhiyun 			postprocessing = true;
1504*4882a593Smuzhiyun 			break;
1505*4882a593Smuzhiyun 		case FW_CMD_HIGH_PWR_DISABLE:
1506*4882a593Smuzhiyun 			fw_cmdmap &= ~FW_HIGH_PWR_ENABLE_CTL;
1507*4882a593Smuzhiyun 			FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1508*4882a593Smuzhiyun 			postprocessing = true;
1509*4882a593Smuzhiyun 			break;
1510*4882a593Smuzhiyun 		case FW_CMD_HIGH_PWR_ENABLE:
1511*4882a593Smuzhiyun 			if (!(rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE) &&
1512*4882a593Smuzhiyun 			    !rtlpriv->dm.dynamic_txpower_enable) {
1513*4882a593Smuzhiyun 				fw_cmdmap |= (FW_HIGH_PWR_ENABLE_CTL |
1514*4882a593Smuzhiyun 					      FW_SS_CTL);
1515*4882a593Smuzhiyun 				FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1516*4882a593Smuzhiyun 				postprocessing = true;
1517*4882a593Smuzhiyun 			}
1518*4882a593Smuzhiyun 			break;
1519*4882a593Smuzhiyun 		case FW_CMD_DIG_MODE_FA:
1520*4882a593Smuzhiyun 			fw_cmdmap |= FW_FA_CTL;
1521*4882a593Smuzhiyun 			FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1522*4882a593Smuzhiyun 			break;
1523*4882a593Smuzhiyun 		case FW_CMD_DIG_MODE_SS:
1524*4882a593Smuzhiyun 			fw_cmdmap &= ~FW_FA_CTL;
1525*4882a593Smuzhiyun 			FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1526*4882a593Smuzhiyun 			break;
1527*4882a593Smuzhiyun 		case FW_CMD_PAPE_CONTROL:
1528*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_CMD, DBG_LOUD,
1529*4882a593Smuzhiyun 				"[FW CMD] Set PAPE Control\n");
1530*4882a593Smuzhiyun 			fw_cmdmap &= ~FW_PAPE_CTL_BY_SW_HW;
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 			FW_CMD_IO_SET(rtlpriv, fw_cmdmap);
1533*4882a593Smuzhiyun 			break;
1534*4882a593Smuzhiyun 		default:
1535*4882a593Smuzhiyun 			/* Pass to original FW CMD processing callback
1536*4882a593Smuzhiyun 			 * routine. */
1537*4882a593Smuzhiyun 			postprocessing = true;
1538*4882a593Smuzhiyun 			break;
1539*4882a593Smuzhiyun 		}
1540*4882a593Smuzhiyun 	} while (false);
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	/* We shall post processing these FW CMD if
1543*4882a593Smuzhiyun 	 * variable postprocessing is set.
1544*4882a593Smuzhiyun 	 */
1545*4882a593Smuzhiyun 	if (postprocessing && !rtlhal->set_fwcmd_inprogress) {
1546*4882a593Smuzhiyun 		rtlhal->set_fwcmd_inprogress = true;
1547*4882a593Smuzhiyun 		/* Update current FW Cmd for callback use. */
1548*4882a593Smuzhiyun 		rtlhal->current_fwcmd_io = fw_cmdio;
1549*4882a593Smuzhiyun 	} else {
1550*4882a593Smuzhiyun 		return false;
1551*4882a593Smuzhiyun 	}
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	_rtl92s_phy_set_fwcmd_io(hw);
1554*4882a593Smuzhiyun 	return true;
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun 
_rtl92s_phy_check_ephy_switchready(struct ieee80211_hw * hw)1557*4882a593Smuzhiyun static	void _rtl92s_phy_check_ephy_switchready(struct ieee80211_hw *hw)
1558*4882a593Smuzhiyun {
1559*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1560*4882a593Smuzhiyun 	u32	delay = 100;
1561*4882a593Smuzhiyun 	u8	regu1;
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	regu1 = rtl_read_byte(rtlpriv, 0x554);
1564*4882a593Smuzhiyun 	while ((regu1 & BIT(5)) && (delay > 0)) {
1565*4882a593Smuzhiyun 		regu1 = rtl_read_byte(rtlpriv, 0x554);
1566*4882a593Smuzhiyun 		delay--;
1567*4882a593Smuzhiyun 		/* We delay only 50us to prevent
1568*4882a593Smuzhiyun 		 * being scheduled out. */
1569*4882a593Smuzhiyun 		udelay(50);
1570*4882a593Smuzhiyun 	}
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun 
rtl92s_phy_switch_ephy_parameter(struct ieee80211_hw * hw)1573*4882a593Smuzhiyun void rtl92s_phy_switch_ephy_parameter(struct ieee80211_hw *hw)
1574*4882a593Smuzhiyun {
1575*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1576*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun 	/* The way to be capable to switch clock request
1579*4882a593Smuzhiyun 	 * when the PG setting does not support clock request.
1580*4882a593Smuzhiyun 	 * This is the backdoor solution to switch clock
1581*4882a593Smuzhiyun 	 * request before ASPM or D3. */
1582*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, 0x540, 0x73c11);
1583*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, 0x548, 0x2407c);
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	/* Switch EPHY parameter!!!! */
1586*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, 0x550, 0x1000);
1587*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x554, 0x20);
1588*4882a593Smuzhiyun 	_rtl92s_phy_check_ephy_switchready(hw);
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, 0x550, 0xa0eb);
1591*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x554, 0x3e);
1592*4882a593Smuzhiyun 	_rtl92s_phy_check_ephy_switchready(hw);
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, 0x550, 0xff80);
1595*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x554, 0x39);
1596*4882a593Smuzhiyun 	_rtl92s_phy_check_ephy_switchready(hw);
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	/* Delay L1 enter time */
1599*4882a593Smuzhiyun 	if (ppsc->support_aspm && !ppsc->support_backdoor)
1600*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0x560, 0x40);
1601*4882a593Smuzhiyun 	else
1602*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0x560, 0x00);
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun 
rtl92s_phy_set_beacon_hwreg(struct ieee80211_hw * hw,u16 beaconinterval)1606*4882a593Smuzhiyun void rtl92s_phy_set_beacon_hwreg(struct ieee80211_hw *hw, u16 beaconinterval)
1607*4882a593Smuzhiyun {
1608*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1609*4882a593Smuzhiyun 	u32 new_bcn_num = 0;
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	if (hal_get_firmwareversion(rtlpriv) >= 0x33) {
1612*4882a593Smuzhiyun 		/* Fw v.51 and later. */
1613*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, 0xF1000000 |
1614*4882a593Smuzhiyun 				(beaconinterval << 8));
1615*4882a593Smuzhiyun 	} else {
1616*4882a593Smuzhiyun 		new_bcn_num = beaconinterval * 32 - 64;
1617*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM3 + 4, new_bcn_num);
1618*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM3, 0xB026007C);
1619*4882a593Smuzhiyun 	}
1620*4882a593Smuzhiyun }
1621