xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/rtl8192se/hw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../efuse.h"
6*4882a593Smuzhiyun #include "../base.h"
7*4882a593Smuzhiyun #include "../regd.h"
8*4882a593Smuzhiyun #include "../cam.h"
9*4882a593Smuzhiyun #include "../ps.h"
10*4882a593Smuzhiyun #include "../pci.h"
11*4882a593Smuzhiyun #include "reg.h"
12*4882a593Smuzhiyun #include "def.h"
13*4882a593Smuzhiyun #include "phy.h"
14*4882a593Smuzhiyun #include "dm.h"
15*4882a593Smuzhiyun #include "fw.h"
16*4882a593Smuzhiyun #include "led.h"
17*4882a593Smuzhiyun #include "hw.h"
18*4882a593Smuzhiyun 
rtl92se_get_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)19*4882a593Smuzhiyun void rtl92se_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
22*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
23*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 	switch (variable) {
26*4882a593Smuzhiyun 	case HW_VAR_RCR: {
27*4882a593Smuzhiyun 			*((u32 *) (val)) = rtlpci->receive_config;
28*4882a593Smuzhiyun 			break;
29*4882a593Smuzhiyun 		}
30*4882a593Smuzhiyun 	case HW_VAR_RF_STATE: {
31*4882a593Smuzhiyun 			*((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
32*4882a593Smuzhiyun 			break;
33*4882a593Smuzhiyun 		}
34*4882a593Smuzhiyun 	case HW_VAR_FW_PSMODE_STATUS: {
35*4882a593Smuzhiyun 			*((bool *) (val)) = ppsc->fw_current_inpsmode;
36*4882a593Smuzhiyun 			break;
37*4882a593Smuzhiyun 		}
38*4882a593Smuzhiyun 	case HW_VAR_CORRECT_TSF: {
39*4882a593Smuzhiyun 			u64 tsf;
40*4882a593Smuzhiyun 			u32 *ptsf_low = (u32 *)&tsf;
41*4882a593Smuzhiyun 			u32 *ptsf_high = ((u32 *)&tsf) + 1;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 			*ptsf_high = rtl_read_dword(rtlpriv, (TSFR + 4));
44*4882a593Smuzhiyun 			*ptsf_low = rtl_read_dword(rtlpriv, TSFR);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 			*((u64 *) (val)) = tsf;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 			break;
49*4882a593Smuzhiyun 		}
50*4882a593Smuzhiyun 	case HW_VAR_MRC: {
51*4882a593Smuzhiyun 			*((bool *)(val)) = rtlpriv->dm.current_mrc_switch;
52*4882a593Smuzhiyun 			break;
53*4882a593Smuzhiyun 		}
54*4882a593Smuzhiyun 	case HAL_DEF_WOWLAN:
55*4882a593Smuzhiyun 		break;
56*4882a593Smuzhiyun 	default:
57*4882a593Smuzhiyun 		pr_err("switch case %#x not processed\n", variable);
58*4882a593Smuzhiyun 		break;
59*4882a593Smuzhiyun 	}
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
rtl92se_set_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)62*4882a593Smuzhiyun void rtl92se_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
65*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
66*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
67*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
68*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
69*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	switch (variable) {
72*4882a593Smuzhiyun 	case HW_VAR_ETHER_ADDR:{
73*4882a593Smuzhiyun 			rtl_write_dword(rtlpriv, IDR0, ((u32 *)(val))[0]);
74*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, IDR4, ((u16 *)(val + 4))[0]);
75*4882a593Smuzhiyun 			break;
76*4882a593Smuzhiyun 		}
77*4882a593Smuzhiyun 	case HW_VAR_BASIC_RATE:{
78*4882a593Smuzhiyun 			u16 rate_cfg = ((u16 *) val)[0];
79*4882a593Smuzhiyun 			u8 rate_index = 0;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 			if (rtlhal->version == VERSION_8192S_ACUT)
82*4882a593Smuzhiyun 				rate_cfg = rate_cfg & 0x150;
83*4882a593Smuzhiyun 			else
84*4882a593Smuzhiyun 				rate_cfg = rate_cfg & 0x15f;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 			rate_cfg |= 0x01;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, RRSR, rate_cfg & 0xff);
89*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, RRSR + 1,
90*4882a593Smuzhiyun 				       (rate_cfg >> 8) & 0xff);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 			while (rate_cfg > 0x1) {
93*4882a593Smuzhiyun 				rate_cfg = (rate_cfg >> 1);
94*4882a593Smuzhiyun 				rate_index++;
95*4882a593Smuzhiyun 			}
96*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, INIRTSMCS_SEL, rate_index);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 			break;
99*4882a593Smuzhiyun 		}
100*4882a593Smuzhiyun 	case HW_VAR_BSSID:{
101*4882a593Smuzhiyun 			rtl_write_dword(rtlpriv, BSSIDR, ((u32 *)(val))[0]);
102*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, BSSIDR + 4,
103*4882a593Smuzhiyun 				       ((u16 *)(val + 4))[0]);
104*4882a593Smuzhiyun 			break;
105*4882a593Smuzhiyun 		}
106*4882a593Smuzhiyun 	case HW_VAR_SIFS:{
107*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, SIFS_OFDM, val[0]);
108*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, SIFS_OFDM + 1, val[1]);
109*4882a593Smuzhiyun 			break;
110*4882a593Smuzhiyun 		}
111*4882a593Smuzhiyun 	case HW_VAR_SLOT_TIME:{
112*4882a593Smuzhiyun 			u8 e_aci;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
115*4882a593Smuzhiyun 				"HW_VAR_SLOT_TIME %x\n", val[0]);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, SLOT_TIME, val[0]);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 			for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
120*4882a593Smuzhiyun 				rtlpriv->cfg->ops->set_hw_reg(hw,
121*4882a593Smuzhiyun 						HW_VAR_AC_PARAM,
122*4882a593Smuzhiyun 						(&e_aci));
123*4882a593Smuzhiyun 			}
124*4882a593Smuzhiyun 			break;
125*4882a593Smuzhiyun 		}
126*4882a593Smuzhiyun 	case HW_VAR_ACK_PREAMBLE:{
127*4882a593Smuzhiyun 			u8 reg_tmp;
128*4882a593Smuzhiyun 			u8 short_preamble = (bool) (*val);
129*4882a593Smuzhiyun 			reg_tmp = (mac->cur_40_prime_sc) << 5;
130*4882a593Smuzhiyun 			if (short_preamble)
131*4882a593Smuzhiyun 				reg_tmp |= 0x80;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, RRSR + 2, reg_tmp);
134*4882a593Smuzhiyun 			break;
135*4882a593Smuzhiyun 		}
136*4882a593Smuzhiyun 	case HW_VAR_AMPDU_MIN_SPACE:{
137*4882a593Smuzhiyun 			u8 min_spacing_to_set;
138*4882a593Smuzhiyun 			u8 sec_min_space;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 			min_spacing_to_set = *val;
141*4882a593Smuzhiyun 			if (min_spacing_to_set <= 7) {
142*4882a593Smuzhiyun 				if (rtlpriv->sec.pairwise_enc_algorithm ==
143*4882a593Smuzhiyun 				    NO_ENCRYPTION)
144*4882a593Smuzhiyun 					sec_min_space = 0;
145*4882a593Smuzhiyun 				else
146*4882a593Smuzhiyun 					sec_min_space = 1;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 				if (min_spacing_to_set < sec_min_space)
149*4882a593Smuzhiyun 					min_spacing_to_set = sec_min_space;
150*4882a593Smuzhiyun 				if (min_spacing_to_set > 5)
151*4882a593Smuzhiyun 					min_spacing_to_set = 5;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 				mac->min_space_cfg =
154*4882a593Smuzhiyun 						((mac->min_space_cfg & 0xf8) |
155*4882a593Smuzhiyun 						min_spacing_to_set);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 				*val = min_spacing_to_set;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
160*4882a593Smuzhiyun 					"Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
161*4882a593Smuzhiyun 					mac->min_space_cfg);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, AMPDU_MIN_SPACE,
164*4882a593Smuzhiyun 					       mac->min_space_cfg);
165*4882a593Smuzhiyun 			}
166*4882a593Smuzhiyun 			break;
167*4882a593Smuzhiyun 		}
168*4882a593Smuzhiyun 	case HW_VAR_SHORTGI_DENSITY:{
169*4882a593Smuzhiyun 			u8 density_to_set;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 			density_to_set = *val;
172*4882a593Smuzhiyun 			mac->min_space_cfg = rtlpriv->rtlhal.minspace_cfg;
173*4882a593Smuzhiyun 			mac->min_space_cfg |= (density_to_set << 3);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
176*4882a593Smuzhiyun 				"Set HW_VAR_SHORTGI_DENSITY: %#x\n",
177*4882a593Smuzhiyun 				mac->min_space_cfg);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, AMPDU_MIN_SPACE,
180*4882a593Smuzhiyun 				       mac->min_space_cfg);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 			break;
183*4882a593Smuzhiyun 		}
184*4882a593Smuzhiyun 	case HW_VAR_AMPDU_FACTOR:{
185*4882a593Smuzhiyun 			u8 factor_toset;
186*4882a593Smuzhiyun 			u8 regtoset;
187*4882a593Smuzhiyun 			u8 factorlevel[18] = {
188*4882a593Smuzhiyun 				2, 4, 4, 7, 7, 13, 13,
189*4882a593Smuzhiyun 				13, 2, 7, 7, 13, 13,
190*4882a593Smuzhiyun 				15, 15, 15, 15, 0};
191*4882a593Smuzhiyun 			u8 index = 0;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 			factor_toset = *val;
194*4882a593Smuzhiyun 			if (factor_toset <= 3) {
195*4882a593Smuzhiyun 				factor_toset = (1 << (factor_toset + 2));
196*4882a593Smuzhiyun 				if (factor_toset > 0xf)
197*4882a593Smuzhiyun 					factor_toset = 0xf;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 				for (index = 0; index < 17; index++) {
200*4882a593Smuzhiyun 					if (factorlevel[index] > factor_toset)
201*4882a593Smuzhiyun 						factorlevel[index] =
202*4882a593Smuzhiyun 								 factor_toset;
203*4882a593Smuzhiyun 				}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 				for (index = 0; index < 8; index++) {
206*4882a593Smuzhiyun 					regtoset = ((factorlevel[index * 2]) |
207*4882a593Smuzhiyun 						    (factorlevel[index *
208*4882a593Smuzhiyun 						    2 + 1] << 4));
209*4882a593Smuzhiyun 					rtl_write_byte(rtlpriv,
210*4882a593Smuzhiyun 						       AGGLEN_LMT_L + index,
211*4882a593Smuzhiyun 						       regtoset);
212*4882a593Smuzhiyun 				}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 				regtoset = ((factorlevel[16]) |
215*4882a593Smuzhiyun 					    (factorlevel[17] << 4));
216*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, AGGLEN_LMT_H, regtoset);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
219*4882a593Smuzhiyun 					"Set HW_VAR_AMPDU_FACTOR: %#x\n",
220*4882a593Smuzhiyun 					factor_toset);
221*4882a593Smuzhiyun 			}
222*4882a593Smuzhiyun 			break;
223*4882a593Smuzhiyun 		}
224*4882a593Smuzhiyun 	case HW_VAR_AC_PARAM:{
225*4882a593Smuzhiyun 			u8 e_aci = *val;
226*4882a593Smuzhiyun 			rtl92s_dm_init_edca_turbo(hw);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 			if (rtlpci->acm_method != EACMWAY2_SW)
229*4882a593Smuzhiyun 				rtlpriv->cfg->ops->set_hw_reg(hw,
230*4882a593Smuzhiyun 						 HW_VAR_ACM_CTRL,
231*4882a593Smuzhiyun 						 &e_aci);
232*4882a593Smuzhiyun 			break;
233*4882a593Smuzhiyun 		}
234*4882a593Smuzhiyun 	case HW_VAR_ACM_CTRL:{
235*4882a593Smuzhiyun 			u8 e_aci = *val;
236*4882a593Smuzhiyun 			union aci_aifsn *p_aci_aifsn = (union aci_aifsn *)(&(
237*4882a593Smuzhiyun 							mac->ac[0].aifs));
238*4882a593Smuzhiyun 			u8 acm = p_aci_aifsn->f.acm;
239*4882a593Smuzhiyun 			u8 acm_ctrl = rtl_read_byte(rtlpriv, ACMHWCTRL);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 			acm_ctrl = acm_ctrl | ((rtlpci->acm_method == 2) ?
242*4882a593Smuzhiyun 				   0x0 : 0x1);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 			if (acm) {
245*4882a593Smuzhiyun 				switch (e_aci) {
246*4882a593Smuzhiyun 				case AC0_BE:
247*4882a593Smuzhiyun 					acm_ctrl |= ACMHW_BEQEN;
248*4882a593Smuzhiyun 					break;
249*4882a593Smuzhiyun 				case AC2_VI:
250*4882a593Smuzhiyun 					acm_ctrl |= ACMHW_VIQEN;
251*4882a593Smuzhiyun 					break;
252*4882a593Smuzhiyun 				case AC3_VO:
253*4882a593Smuzhiyun 					acm_ctrl |= ACMHW_VOQEN;
254*4882a593Smuzhiyun 					break;
255*4882a593Smuzhiyun 				default:
256*4882a593Smuzhiyun 					rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
257*4882a593Smuzhiyun 						"HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
258*4882a593Smuzhiyun 						acm);
259*4882a593Smuzhiyun 					break;
260*4882a593Smuzhiyun 				}
261*4882a593Smuzhiyun 			} else {
262*4882a593Smuzhiyun 				switch (e_aci) {
263*4882a593Smuzhiyun 				case AC0_BE:
264*4882a593Smuzhiyun 					acm_ctrl &= (~ACMHW_BEQEN);
265*4882a593Smuzhiyun 					break;
266*4882a593Smuzhiyun 				case AC2_VI:
267*4882a593Smuzhiyun 					acm_ctrl &= (~ACMHW_VIQEN);
268*4882a593Smuzhiyun 					break;
269*4882a593Smuzhiyun 				case AC3_VO:
270*4882a593Smuzhiyun 					acm_ctrl &= (~ACMHW_VOQEN);
271*4882a593Smuzhiyun 					break;
272*4882a593Smuzhiyun 				default:
273*4882a593Smuzhiyun 					pr_err("switch case %#x not processed\n",
274*4882a593Smuzhiyun 					       e_aci);
275*4882a593Smuzhiyun 					break;
276*4882a593Smuzhiyun 				}
277*4882a593Smuzhiyun 			}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_QOS, DBG_TRACE,
280*4882a593Smuzhiyun 				"HW_VAR_ACM_CTRL Write 0x%X\n", acm_ctrl);
281*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, ACMHWCTRL, acm_ctrl);
282*4882a593Smuzhiyun 			break;
283*4882a593Smuzhiyun 		}
284*4882a593Smuzhiyun 	case HW_VAR_RCR:{
285*4882a593Smuzhiyun 			rtl_write_dword(rtlpriv, RCR, ((u32 *) (val))[0]);
286*4882a593Smuzhiyun 			rtlpci->receive_config = ((u32 *) (val))[0];
287*4882a593Smuzhiyun 			break;
288*4882a593Smuzhiyun 		}
289*4882a593Smuzhiyun 	case HW_VAR_RETRY_LIMIT:{
290*4882a593Smuzhiyun 			u8 retry_limit = val[0];
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, RETRY_LIMIT,
293*4882a593Smuzhiyun 				       retry_limit << RETRY_LIMIT_SHORT_SHIFT |
294*4882a593Smuzhiyun 				       retry_limit << RETRY_LIMIT_LONG_SHIFT);
295*4882a593Smuzhiyun 			break;
296*4882a593Smuzhiyun 		}
297*4882a593Smuzhiyun 	case HW_VAR_DUAL_TSF_RST: {
298*4882a593Smuzhiyun 			break;
299*4882a593Smuzhiyun 		}
300*4882a593Smuzhiyun 	case HW_VAR_EFUSE_BYTES: {
301*4882a593Smuzhiyun 			rtlefuse->efuse_usedbytes = *((u16 *) val);
302*4882a593Smuzhiyun 			break;
303*4882a593Smuzhiyun 		}
304*4882a593Smuzhiyun 	case HW_VAR_EFUSE_USAGE: {
305*4882a593Smuzhiyun 			rtlefuse->efuse_usedpercentage = *val;
306*4882a593Smuzhiyun 			break;
307*4882a593Smuzhiyun 		}
308*4882a593Smuzhiyun 	case HW_VAR_IO_CMD: {
309*4882a593Smuzhiyun 			break;
310*4882a593Smuzhiyun 		}
311*4882a593Smuzhiyun 	case HW_VAR_WPA_CONFIG: {
312*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_SECR, *val);
313*4882a593Smuzhiyun 			break;
314*4882a593Smuzhiyun 		}
315*4882a593Smuzhiyun 	case HW_VAR_SET_RPWM:{
316*4882a593Smuzhiyun 			break;
317*4882a593Smuzhiyun 		}
318*4882a593Smuzhiyun 	case HW_VAR_H2C_FW_PWRMODE:{
319*4882a593Smuzhiyun 			break;
320*4882a593Smuzhiyun 		}
321*4882a593Smuzhiyun 	case HW_VAR_FW_PSMODE_STATUS: {
322*4882a593Smuzhiyun 			ppsc->fw_current_inpsmode = *((bool *) val);
323*4882a593Smuzhiyun 			break;
324*4882a593Smuzhiyun 		}
325*4882a593Smuzhiyun 	case HW_VAR_H2C_FW_JOINBSSRPT:{
326*4882a593Smuzhiyun 			break;
327*4882a593Smuzhiyun 		}
328*4882a593Smuzhiyun 	case HW_VAR_AID:{
329*4882a593Smuzhiyun 			break;
330*4882a593Smuzhiyun 		}
331*4882a593Smuzhiyun 	case HW_VAR_CORRECT_TSF:{
332*4882a593Smuzhiyun 			break;
333*4882a593Smuzhiyun 		}
334*4882a593Smuzhiyun 	case HW_VAR_MRC: {
335*4882a593Smuzhiyun 			bool bmrc_toset = *((bool *)val);
336*4882a593Smuzhiyun 			u8 u1bdata = 0;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 			if (bmrc_toset) {
339*4882a593Smuzhiyun 				rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE,
340*4882a593Smuzhiyun 					      MASKBYTE0, 0x33);
341*4882a593Smuzhiyun 				u1bdata = (u8)rtl_get_bbreg(hw,
342*4882a593Smuzhiyun 						ROFDM1_TRXPATHENABLE,
343*4882a593Smuzhiyun 						MASKBYTE0);
344*4882a593Smuzhiyun 				rtl_set_bbreg(hw, ROFDM1_TRXPATHENABLE,
345*4882a593Smuzhiyun 					      MASKBYTE0,
346*4882a593Smuzhiyun 					      ((u1bdata & 0xf0) | 0x03));
347*4882a593Smuzhiyun 				u1bdata = (u8)rtl_get_bbreg(hw,
348*4882a593Smuzhiyun 						ROFDM0_TRXPATHENABLE,
349*4882a593Smuzhiyun 						MASKBYTE1);
350*4882a593Smuzhiyun 				rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE,
351*4882a593Smuzhiyun 					      MASKBYTE1,
352*4882a593Smuzhiyun 					      (u1bdata | 0x04));
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 				/* Update current settings. */
355*4882a593Smuzhiyun 				rtlpriv->dm.current_mrc_switch = bmrc_toset;
356*4882a593Smuzhiyun 			} else {
357*4882a593Smuzhiyun 				rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE,
358*4882a593Smuzhiyun 					      MASKBYTE0, 0x13);
359*4882a593Smuzhiyun 				u1bdata = (u8)rtl_get_bbreg(hw,
360*4882a593Smuzhiyun 						 ROFDM1_TRXPATHENABLE,
361*4882a593Smuzhiyun 						 MASKBYTE0);
362*4882a593Smuzhiyun 				rtl_set_bbreg(hw, ROFDM1_TRXPATHENABLE,
363*4882a593Smuzhiyun 					      MASKBYTE0,
364*4882a593Smuzhiyun 					      ((u1bdata & 0xf0) | 0x01));
365*4882a593Smuzhiyun 				u1bdata = (u8)rtl_get_bbreg(hw,
366*4882a593Smuzhiyun 						ROFDM0_TRXPATHENABLE,
367*4882a593Smuzhiyun 						MASKBYTE1);
368*4882a593Smuzhiyun 				rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE,
369*4882a593Smuzhiyun 					      MASKBYTE1, (u1bdata & 0xfb));
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 				/* Update current settings. */
372*4882a593Smuzhiyun 				rtlpriv->dm.current_mrc_switch = bmrc_toset;
373*4882a593Smuzhiyun 			}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 			break;
376*4882a593Smuzhiyun 		}
377*4882a593Smuzhiyun 	case HW_VAR_FW_LPS_ACTION: {
378*4882a593Smuzhiyun 		bool enter_fwlps = *((bool *)val);
379*4882a593Smuzhiyun 		u8 rpwm_val, fw_pwrmode;
380*4882a593Smuzhiyun 		bool fw_current_inps;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 		if (enter_fwlps) {
383*4882a593Smuzhiyun 			rpwm_val = 0x02;	/* RF off */
384*4882a593Smuzhiyun 			fw_current_inps = true;
385*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw,
386*4882a593Smuzhiyun 					HW_VAR_FW_PSMODE_STATUS,
387*4882a593Smuzhiyun 					(u8 *)(&fw_current_inps));
388*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw,
389*4882a593Smuzhiyun 					HW_VAR_H2C_FW_PWRMODE,
390*4882a593Smuzhiyun 					&ppsc->fwctrl_psmode);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
393*4882a593Smuzhiyun 						      &rpwm_val);
394*4882a593Smuzhiyun 		} else {
395*4882a593Smuzhiyun 			rpwm_val = 0x0C;	/* RF on */
396*4882a593Smuzhiyun 			fw_pwrmode = FW_PS_ACTIVE_MODE;
397*4882a593Smuzhiyun 			fw_current_inps = false;
398*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
399*4882a593Smuzhiyun 						      &rpwm_val);
400*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
401*4882a593Smuzhiyun 						      &fw_pwrmode);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw,
404*4882a593Smuzhiyun 					HW_VAR_FW_PSMODE_STATUS,
405*4882a593Smuzhiyun 					(u8 *)(&fw_current_inps));
406*4882a593Smuzhiyun 		}
407*4882a593Smuzhiyun 		break; }
408*4882a593Smuzhiyun 	default:
409*4882a593Smuzhiyun 		pr_err("switch case %#x not processed\n", variable);
410*4882a593Smuzhiyun 		break;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
rtl92se_enable_hw_security_config(struct ieee80211_hw * hw)415*4882a593Smuzhiyun void rtl92se_enable_hw_security_config(struct ieee80211_hw *hw)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
418*4882a593Smuzhiyun 	u8 sec_reg_value = 0x0;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
421*4882a593Smuzhiyun 		"PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
422*4882a593Smuzhiyun 		rtlpriv->sec.pairwise_enc_algorithm,
423*4882a593Smuzhiyun 		rtlpriv->sec.group_enc_algorithm);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
426*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
427*4882a593Smuzhiyun 			"not open hw encryption\n");
428*4882a593Smuzhiyun 		return;
429*4882a593Smuzhiyun 	}
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	sec_reg_value = SCR_TXENCENABLE | SCR_RXENCENABLE;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	if (rtlpriv->sec.use_defaultkey) {
434*4882a593Smuzhiyun 		sec_reg_value |= SCR_TXUSEDK;
435*4882a593Smuzhiyun 		sec_reg_value |= SCR_RXUSEDK;
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SEC, DBG_LOUD, "The SECR-value %x\n",
439*4882a593Smuzhiyun 		sec_reg_value);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
_rtl92se_halset_sysclk(struct ieee80211_hw * hw,u8 data)445*4882a593Smuzhiyun static u8 _rtl92se_halset_sysclk(struct ieee80211_hw *hw, u8 data)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
448*4882a593Smuzhiyun 	u8 waitcount = 100;
449*4882a593Smuzhiyun 	bool bresult = false;
450*4882a593Smuzhiyun 	u8 tmpvalue;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, SYS_CLKR + 1, data);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	/* Wait the MAC synchronized. */
455*4882a593Smuzhiyun 	udelay(400);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/* Check if it is set ready. */
458*4882a593Smuzhiyun 	tmpvalue = rtl_read_byte(rtlpriv, SYS_CLKR + 1);
459*4882a593Smuzhiyun 	bresult = ((tmpvalue & BIT(7)) == (data & BIT(7)));
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	if ((data & (BIT(6) | BIT(7))) == false) {
462*4882a593Smuzhiyun 		waitcount = 100;
463*4882a593Smuzhiyun 		tmpvalue = 0;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 		while (1) {
466*4882a593Smuzhiyun 			waitcount--;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 			tmpvalue = rtl_read_byte(rtlpriv, SYS_CLKR + 1);
469*4882a593Smuzhiyun 			if ((tmpvalue & BIT(6)))
470*4882a593Smuzhiyun 				break;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 			pr_err("wait for BIT(6) return value %x\n", tmpvalue);
473*4882a593Smuzhiyun 			if (waitcount == 0)
474*4882a593Smuzhiyun 				break;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 			udelay(10);
477*4882a593Smuzhiyun 		}
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 		if (waitcount == 0)
480*4882a593Smuzhiyun 			bresult = false;
481*4882a593Smuzhiyun 		else
482*4882a593Smuzhiyun 			bresult = true;
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	return bresult;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
rtl8192se_gpiobit3_cfg_inputmode(struct ieee80211_hw * hw)488*4882a593Smuzhiyun void rtl8192se_gpiobit3_cfg_inputmode(struct ieee80211_hw *hw)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
491*4882a593Smuzhiyun 	u8 u1tmp;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	/* The following config GPIO function */
494*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, MAC_PINMUX_CFG, (GPIOMUX_EN | GPIOSEL_GPIO));
495*4882a593Smuzhiyun 	u1tmp = rtl_read_byte(rtlpriv, GPIO_IO_SEL);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	/* config GPIO3 to input */
498*4882a593Smuzhiyun 	u1tmp &= HAL_8192S_HW_GPIO_OFF_MASK;
499*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, GPIO_IO_SEL, u1tmp);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
_rtl92se_rf_onoff_detect(struct ieee80211_hw * hw)503*4882a593Smuzhiyun static u8 _rtl92se_rf_onoff_detect(struct ieee80211_hw *hw)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
506*4882a593Smuzhiyun 	u8 u1tmp;
507*4882a593Smuzhiyun 	u8 retval = ERFON;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	/* The following config GPIO function */
510*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, MAC_PINMUX_CFG, (GPIOMUX_EN | GPIOSEL_GPIO));
511*4882a593Smuzhiyun 	u1tmp = rtl_read_byte(rtlpriv, GPIO_IO_SEL);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	/* config GPIO3 to input */
514*4882a593Smuzhiyun 	u1tmp &= HAL_8192S_HW_GPIO_OFF_MASK;
515*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, GPIO_IO_SEL, u1tmp);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	/* On some of the platform, driver cannot read correct
518*4882a593Smuzhiyun 	 * value without delay between Write_GPIO_SEL and Read_GPIO_IN */
519*4882a593Smuzhiyun 	mdelay(10);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* check GPIO3 */
522*4882a593Smuzhiyun 	u1tmp = rtl_read_byte(rtlpriv, GPIO_IN_SE);
523*4882a593Smuzhiyun 	retval = (u1tmp & HAL_8192S_HW_GPIO_OFF_BIT) ? ERFON : ERFOFF;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	return retval;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
_rtl92se_macconfig_before_fwdownload(struct ieee80211_hw * hw)528*4882a593Smuzhiyun static void _rtl92se_macconfig_before_fwdownload(struct ieee80211_hw *hw)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
531*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
532*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	u8 i;
535*4882a593Smuzhiyun 	u8 tmpu1b;
536*4882a593Smuzhiyun 	u16 tmpu2b;
537*4882a593Smuzhiyun 	u8 pollingcnt = 20;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	if (rtlpci->first_init) {
540*4882a593Smuzhiyun 		/* Reset PCIE Digital */
541*4882a593Smuzhiyun 		tmpu1b = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
542*4882a593Smuzhiyun 		tmpu1b &= 0xFE;
543*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmpu1b);
544*4882a593Smuzhiyun 		udelay(1);
545*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmpu1b | BIT(0));
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	/* Switch to SW IO control */
549*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, (SYS_CLKR + 1));
550*4882a593Smuzhiyun 	if (tmpu1b & BIT(7)) {
551*4882a593Smuzhiyun 		tmpu1b &= ~(BIT(6) | BIT(7));
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 		/* Set failed, return to prevent hang. */
554*4882a593Smuzhiyun 		if (!_rtl92se_halset_sysclk(hw, tmpu1b))
555*4882a593Smuzhiyun 			return;
556*4882a593Smuzhiyun 	}
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_PLL_CTRL, 0x0);
559*4882a593Smuzhiyun 	udelay(50);
560*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, LDOA15_CTRL, 0x34);
561*4882a593Smuzhiyun 	udelay(50);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	/* Clear FW RPWM for FW control LPS.*/
564*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, RPWM, 0x0);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	/* Reset MAC-IO and CPU and Core Digital BIT(10)/11/15 */
567*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
568*4882a593Smuzhiyun 	tmpu1b &= 0x73;
569*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmpu1b);
570*4882a593Smuzhiyun 	/* wait for BIT 10/11/15 to pull high automatically!! */
571*4882a593Smuzhiyun 	mdelay(1);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, CMDR, 0);
574*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, TCR, 0);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/* Data sheet not define 0x562!!! Copy from WMAC!!!!! */
577*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, 0x562);
578*4882a593Smuzhiyun 	tmpu1b |= 0x08;
579*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x562, tmpu1b);
580*4882a593Smuzhiyun 	tmpu1b &= ~(BIT(3));
581*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x562, tmpu1b);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	/* Enable AFE clock source */
584*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, AFE_XTAL_CTRL);
585*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_XTAL_CTRL, (tmpu1b | 0x01));
586*4882a593Smuzhiyun 	/* Delay 1.5ms */
587*4882a593Smuzhiyun 	mdelay(2);
588*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, AFE_XTAL_CTRL + 1);
589*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_XTAL_CTRL + 1, (tmpu1b & 0xfb));
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* Enable AFE Macro Block's Bandgap */
592*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, AFE_MISC);
593*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_MISC, (tmpu1b | BIT(0)));
594*4882a593Smuzhiyun 	mdelay(1);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	/* Enable AFE Mbias */
597*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, AFE_MISC);
598*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_MISC, (tmpu1b | 0x02));
599*4882a593Smuzhiyun 	mdelay(1);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	/* Enable LDOA15 block	*/
602*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, LDOA15_CTRL);
603*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, LDOA15_CTRL, (tmpu1b | BIT(0)));
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	/* Set Digital Vdd to Retention isolation Path. */
606*4882a593Smuzhiyun 	tmpu2b = rtl_read_word(rtlpriv, REG_SYS_ISO_CTRL);
607*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_SYS_ISO_CTRL, (tmpu2b | BIT(11)));
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	/* For warm reboot NIC disappera bug. */
610*4882a593Smuzhiyun 	tmpu2b = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
611*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (tmpu2b | BIT(13)));
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x68);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	/* Enable AFE PLL Macro Block */
616*4882a593Smuzhiyun 	/* We need to delay 100u before enabling PLL. */
617*4882a593Smuzhiyun 	udelay(200);
618*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, AFE_PLL_CTRL);
619*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_PLL_CTRL, (tmpu1b | BIT(0) | BIT(4)));
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	/* for divider reset  */
622*4882a593Smuzhiyun 	udelay(100);
623*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_PLL_CTRL, (tmpu1b | BIT(0) |
624*4882a593Smuzhiyun 		       BIT(4) | BIT(6)));
625*4882a593Smuzhiyun 	udelay(10);
626*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_PLL_CTRL, (tmpu1b | BIT(0) | BIT(4)));
627*4882a593Smuzhiyun 	udelay(10);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	/* Enable MAC 80MHZ clock  */
630*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, AFE_PLL_CTRL + 1);
631*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_PLL_CTRL + 1, (tmpu1b | BIT(0)));
632*4882a593Smuzhiyun 	mdelay(1);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/* Release isolation AFE PLL & MD */
635*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, 0xA6);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/* Enable MAC clock */
638*4882a593Smuzhiyun 	tmpu2b = rtl_read_word(rtlpriv, SYS_CLKR);
639*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, SYS_CLKR, (tmpu2b | BIT(12) | BIT(11)));
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	/* Enable Core digital and enable IOREG R/W */
642*4882a593Smuzhiyun 	tmpu2b = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
643*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (tmpu2b | BIT(11)));
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
646*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmpu1b & ~(BIT(7)));
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	/* enable REG_EN */
649*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (tmpu2b | BIT(11) | BIT(15)));
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	/* Switch the control path. */
652*4882a593Smuzhiyun 	tmpu2b = rtl_read_word(rtlpriv, SYS_CLKR);
653*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, SYS_CLKR, (tmpu2b & (~BIT(2))));
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, (SYS_CLKR + 1));
656*4882a593Smuzhiyun 	tmpu1b = ((tmpu1b | BIT(7)) & (~BIT(6)));
657*4882a593Smuzhiyun 	if (!_rtl92se_halset_sysclk(hw, tmpu1b))
658*4882a593Smuzhiyun 		return; /* Set failed, return to prevent hang. */
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, 0x07FC);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	/* MH We must enable the section of code to prevent load IMEM fail. */
663*4882a593Smuzhiyun 	/* Load MAC register from WMAc temporarily We simulate macreg. */
664*4882a593Smuzhiyun 	/* txt HW will provide MAC txt later  */
665*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x6, 0x30);
666*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x49, 0xf0);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x4b, 0x81);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0xb5, 0x21);
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0xdc, 0xff);
673*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0xdd, 0xff);
674*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0xde, 0xff);
675*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0xdf, 0xff);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x11a, 0x00);
678*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x11b, 0x00);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	for (i = 0; i < 32; i++)
681*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, INIMCS_SEL + i, 0x1b);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x236, 0xff);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x503, 0x22);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	if (ppsc->support_aspm && !ppsc->support_backdoor)
688*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0x560, 0x40);
689*4882a593Smuzhiyun 	else
690*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0x560, 0x00);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, DBG_PORT, 0x91);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	/* Set RX Desc Address */
695*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, RDQDA, rtlpci->rx_ring[RX_MPDU_QUEUE].dma);
696*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, RCDA, rtlpci->rx_ring[RX_CMD_QUEUE].dma);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	/* Set TX Desc Address */
699*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, TBKDA, rtlpci->tx_ring[BK_QUEUE].dma);
700*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, TBEDA, rtlpci->tx_ring[BE_QUEUE].dma);
701*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, TVIDA, rtlpci->tx_ring[VI_QUEUE].dma);
702*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, TVODA, rtlpci->tx_ring[VO_QUEUE].dma);
703*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, TBDA, rtlpci->tx_ring[BEACON_QUEUE].dma);
704*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, TCDA, rtlpci->tx_ring[TXCMD_QUEUE].dma);
705*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, TMDA, rtlpci->tx_ring[MGNT_QUEUE].dma);
706*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, THPDA, rtlpci->tx_ring[HIGH_QUEUE].dma);
707*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, HDA, rtlpci->tx_ring[HCCA_QUEUE].dma);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, 0x37FC);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	/* To make sure that TxDMA can ready to download FW. */
712*4882a593Smuzhiyun 	/* We should reset TxDMA if IMEM RPT was not ready. */
713*4882a593Smuzhiyun 	do {
714*4882a593Smuzhiyun 		tmpu1b = rtl_read_byte(rtlpriv, TCR);
715*4882a593Smuzhiyun 		if ((tmpu1b & TXDMA_INIT_VALUE) == TXDMA_INIT_VALUE)
716*4882a593Smuzhiyun 			break;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 		udelay(5);
719*4882a593Smuzhiyun 	} while (pollingcnt--);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	if (pollingcnt <= 0) {
722*4882a593Smuzhiyun 		pr_err("Polling TXDMA_INIT_VALUE timeout!! Current TCR(%#x)\n",
723*4882a593Smuzhiyun 		       tmpu1b);
724*4882a593Smuzhiyun 		tmpu1b = rtl_read_byte(rtlpriv, CMDR);
725*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, CMDR, tmpu1b & (~TXDMA_EN));
726*4882a593Smuzhiyun 		udelay(2);
727*4882a593Smuzhiyun 		/* Reset TxDMA */
728*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, CMDR, tmpu1b | TXDMA_EN);
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	/* After MACIO reset,we must refresh LED state. */
732*4882a593Smuzhiyun 	if ((ppsc->rfoff_reason == RF_CHANGE_BY_IPS) ||
733*4882a593Smuzhiyun 	   (ppsc->rfoff_reason == 0)) {
734*4882a593Smuzhiyun 		struct rtl_led *pled0 = &rtlpriv->ledctl.sw_led0;
735*4882a593Smuzhiyun 		enum rf_pwrstate rfpwr_state_toset;
736*4882a593Smuzhiyun 		rfpwr_state_toset = _rtl92se_rf_onoff_detect(hw);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 		if (rfpwr_state_toset == ERFON)
739*4882a593Smuzhiyun 			rtl92se_sw_led_on(hw, pled0);
740*4882a593Smuzhiyun 	}
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun 
_rtl92se_macconfig_after_fwdownload(struct ieee80211_hw * hw)743*4882a593Smuzhiyun static void _rtl92se_macconfig_after_fwdownload(struct ieee80211_hw *hw)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
746*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
747*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
748*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
749*4882a593Smuzhiyun 	u8 i;
750*4882a593Smuzhiyun 	u16 tmpu2b;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	/* 1. System Configure Register (Offset: 0x0000 - 0x003F) */
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	/* 2. Command Control Register (Offset: 0x0040 - 0x004F) */
755*4882a593Smuzhiyun 	/* Turn on 0x40 Command register */
756*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, (BBRSTN | BB_GLB_RSTN |
757*4882a593Smuzhiyun 			SCHEDULE_EN | MACRXEN | MACTXEN | DDMA_EN | FW2HW_EN |
758*4882a593Smuzhiyun 			RXDMA_EN | TXDMA_EN | HCI_RXDMA_EN | HCI_TXDMA_EN));
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	/* Set TCR TX DMA pre 2 FULL enable bit	*/
761*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, TCR, rtl_read_dword(rtlpriv, TCR) |
762*4882a593Smuzhiyun 			TXDMAPRE2FULL);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	/* Set RCR	*/
765*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, RCR, rtlpci->receive_config);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	/* 3. MACID Setting Register (Offset: 0x0050 - 0x007F) */
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	/* 4. Timing Control Register  (Offset: 0x0080 - 0x009F) */
770*4882a593Smuzhiyun 	/* Set CCK/OFDM SIFS */
771*4882a593Smuzhiyun 	/* CCK SIFS shall always be 10us. */
772*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, SIFS_CCK, 0x0a0a);
773*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, SIFS_OFDM, 0x1010);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	/* Set AckTimeout */
776*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, ACK_TIMEOUT, 0x40);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	/* Beacon related */
779*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, BCN_INTERVAL, 100);
780*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, ATIMWND, 2);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	/* 5. FIFO Control Register (Offset: 0x00A0 - 0x015F) */
783*4882a593Smuzhiyun 	/* 5.1 Initialize Number of Reserved Pages in Firmware Queue */
784*4882a593Smuzhiyun 	/* Firmware allocate now, associate with FW internal setting.!!! */
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	/* 5.2 Setting TX/RX page size 0/1/2/3/4=64/128/256/512/1024 */
787*4882a593Smuzhiyun 	/* 5.3 Set driver info, we only accept PHY status now. */
788*4882a593Smuzhiyun 	/* 5.4 Set RXDMA arbitration to control RXDMA/MAC/FW R/W for RXFIFO  */
789*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, RXDMA, rtl_read_byte(rtlpriv, RXDMA) | BIT(6));
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	/* 6. Adaptive Control Register  (Offset: 0x0160 - 0x01CF) */
792*4882a593Smuzhiyun 	/* Set RRSR to all legacy rate and HT rate
793*4882a593Smuzhiyun 	 * CCK rate is supported by default.
794*4882a593Smuzhiyun 	 * CCK rate will be filtered out only when associated
795*4882a593Smuzhiyun 	 * AP does not support it.
796*4882a593Smuzhiyun 	 * Only enable ACK rate to OFDM 24M
797*4882a593Smuzhiyun 	 * Disable RRSR for CCK rate in A-Cut	*/
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	if (rtlhal->version == VERSION_8192S_ACUT)
800*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, RRSR, 0xf0);
801*4882a593Smuzhiyun 	else if (rtlhal->version == VERSION_8192S_BCUT)
802*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, RRSR, 0xff);
803*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, RRSR + 1, 0x01);
804*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, RRSR + 2, 0x00);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	/* A-Cut IC do not support CCK rate. We forbid ARFR to */
807*4882a593Smuzhiyun 	/* fallback to CCK rate */
808*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
809*4882a593Smuzhiyun 		/*Disable RRSR for CCK rate in A-Cut */
810*4882a593Smuzhiyun 		if (rtlhal->version == VERSION_8192S_ACUT)
811*4882a593Smuzhiyun 			rtl_write_dword(rtlpriv, ARFR0 + i * 4, 0x1f0ff0f0);
812*4882a593Smuzhiyun 	}
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	/* Different rate use different AMPDU size */
815*4882a593Smuzhiyun 	/* MCS32/ MCS15_SG use max AMPDU size 15*2=30K */
816*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AGGLEN_LMT_H, 0x0f);
817*4882a593Smuzhiyun 	/* MCS0/1/2/3 use max AMPDU size 4*2=8K */
818*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, AGGLEN_LMT_L, 0x7442);
819*4882a593Smuzhiyun 	/* MCS4/5 use max AMPDU size 8*2=16K 6/7 use 10*2=20K */
820*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, AGGLEN_LMT_L + 2, 0xddd7);
821*4882a593Smuzhiyun 	/* MCS8/9 use max AMPDU size 8*2=16K 10/11 use 10*2=20K */
822*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, AGGLEN_LMT_L + 4, 0xd772);
823*4882a593Smuzhiyun 	/* MCS12/13/14/15 use max AMPDU size 15*2=30K */
824*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, AGGLEN_LMT_L + 6, 0xfffd);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	/* Set Data / Response auto rate fallack retry count */
827*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, DARFRC, 0x04010000);
828*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, DARFRC + 4, 0x09070605);
829*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, RARFRC, 0x04010000);
830*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, RARFRC + 4, 0x09070605);
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	/* 7. EDCA Setting Register (Offset: 0x01D0 - 0x01FF) */
833*4882a593Smuzhiyun 	/* Set all rate to support SG */
834*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, SG_RATE, 0xFFFF);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	/* 8. WMAC, BA, and CCX related Register (Offset: 0x0200 - 0x023F) */
837*4882a593Smuzhiyun 	/* Set NAV protection length */
838*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, NAV_PROT_LEN, 0x0080);
839*4882a593Smuzhiyun 	/* CF-END Threshold */
840*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, CFEND_TH, 0xFF);
841*4882a593Smuzhiyun 	/* Set AMPDU minimum space */
842*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AMPDU_MIN_SPACE, 0x07);
843*4882a593Smuzhiyun 	/* Set TXOP stall control for several queue/HI/BCN/MGT/ */
844*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, TXOP_STALL_CTRL, 0x00);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	/* 9. Security Control Register (Offset: 0x0240 - 0x025F) */
847*4882a593Smuzhiyun 	/* 10. Power Save Control Register (Offset: 0x0260 - 0x02DF) */
848*4882a593Smuzhiyun 	/* 11. General Purpose Register (Offset: 0x02E0 - 0x02FF) */
849*4882a593Smuzhiyun 	/* 12. Host Interrupt Status Register (Offset: 0x0300 - 0x030F) */
850*4882a593Smuzhiyun 	/* 13. Test mode and Debug Control Register (Offset: 0x0310 - 0x034F) */
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	/* 14. Set driver info, we only accept PHY status now. */
853*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, RXDRVINFO_SZ, 4);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* 15. For EEPROM R/W Workaround */
856*4882a593Smuzhiyun 	/* 16. For EFUSE to share REG_SYS_FUNC_EN with EEPROM!!! */
857*4882a593Smuzhiyun 	tmpu2b = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN);
858*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, tmpu2b | BIT(13));
859*4882a593Smuzhiyun 	tmpu2b = rtl_read_byte(rtlpriv, REG_SYS_ISO_CTRL);
860*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, tmpu2b & (~BIT(8)));
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	/* 17. For EFUSE */
863*4882a593Smuzhiyun 	/* We may R/W EFUSE in EEPROM mode */
864*4882a593Smuzhiyun 	if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
865*4882a593Smuzhiyun 		u8	tempval;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 		tempval = rtl_read_byte(rtlpriv, REG_SYS_ISO_CTRL + 1);
868*4882a593Smuzhiyun 		tempval &= 0xFE;
869*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, tempval);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 		/* Change Program timing */
872*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_EFUSE_CTRL + 3, 0x72);
873*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "EFUSE CONFIG OK\n");
874*4882a593Smuzhiyun 	}
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "OK\n");
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
_rtl92se_hw_configure(struct ieee80211_hw * hw)880*4882a593Smuzhiyun static void _rtl92se_hw_configure(struct ieee80211_hw *hw)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
883*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
884*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
885*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	u8 reg_bw_opmode = 0;
888*4882a593Smuzhiyun 	u32 reg_rrsr = 0;
889*4882a593Smuzhiyun 	u8 regtmp = 0;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	reg_bw_opmode = BW_OPMODE_20MHZ;
892*4882a593Smuzhiyun 	reg_rrsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	regtmp = rtl_read_byte(rtlpriv, INIRTSMCS_SEL);
895*4882a593Smuzhiyun 	reg_rrsr = ((reg_rrsr & 0x000fffff) << 8) | regtmp;
896*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, INIRTSMCS_SEL, reg_rrsr);
897*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, BW_OPMODE, reg_bw_opmode);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	/* Set Retry Limit here */
900*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RETRY_LIMIT,
901*4882a593Smuzhiyun 			(u8 *)(&rtlpci->shortretry_limit));
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, MLT, 0x8f);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	/* For Min Spacing configuration. */
906*4882a593Smuzhiyun 	switch (rtlphy->rf_type) {
907*4882a593Smuzhiyun 	case RF_1T2R:
908*4882a593Smuzhiyun 	case RF_1T1R:
909*4882a593Smuzhiyun 		rtlhal->minspace_cfg = (MAX_MSS_DENSITY_1T << 3);
910*4882a593Smuzhiyun 		break;
911*4882a593Smuzhiyun 	case RF_2T2R:
912*4882a593Smuzhiyun 	case RF_2T2R_GREEN:
913*4882a593Smuzhiyun 		rtlhal->minspace_cfg = (MAX_MSS_DENSITY_2T << 3);
914*4882a593Smuzhiyun 		break;
915*4882a593Smuzhiyun 	}
916*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AMPDU_MIN_SPACE, rtlhal->minspace_cfg);
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
rtl92se_hw_init(struct ieee80211_hw * hw)919*4882a593Smuzhiyun int rtl92se_hw_init(struct ieee80211_hw *hw)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
922*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
923*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
924*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
925*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
926*4882a593Smuzhiyun 	u8 tmp_byte = 0;
927*4882a593Smuzhiyun 	unsigned long flags;
928*4882a593Smuzhiyun 	bool rtstatus = true;
929*4882a593Smuzhiyun 	u8 tmp_u1b;
930*4882a593Smuzhiyun 	int err = false;
931*4882a593Smuzhiyun 	u8 i;
932*4882a593Smuzhiyun 	int wdcapra_add[] = {
933*4882a593Smuzhiyun 		EDCAPARA_BE, EDCAPARA_BK,
934*4882a593Smuzhiyun 		EDCAPARA_VI, EDCAPARA_VO};
935*4882a593Smuzhiyun 	u8 secr_value = 0x0;
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	rtlpci->being_init_adapter = true;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	/* As this function can take a very long time (up to 350 ms)
940*4882a593Smuzhiyun 	 * and can be called with irqs disabled, reenable the irqs
941*4882a593Smuzhiyun 	 * to let the other devices continue being serviced.
942*4882a593Smuzhiyun 	 *
943*4882a593Smuzhiyun 	 * It is safe doing so since our own interrupts will only be enabled
944*4882a593Smuzhiyun 	 * in a subsequent step.
945*4882a593Smuzhiyun 	 */
946*4882a593Smuzhiyun 	local_save_flags(flags);
947*4882a593Smuzhiyun 	local_irq_enable();
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	rtlpriv->intf_ops->disable_aspm(hw);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	/* 1. MAC Initialize */
952*4882a593Smuzhiyun 	/* Before FW download, we have to set some MAC register */
953*4882a593Smuzhiyun 	_rtl92se_macconfig_before_fwdownload(hw);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	rtlhal->version = (enum version_8192s)((rtl_read_dword(rtlpriv,
956*4882a593Smuzhiyun 			PMC_FSM) >> 16) & 0xF);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	rtl8192se_gpiobit3_cfg_inputmode(hw);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	/* 2. download firmware */
961*4882a593Smuzhiyun 	rtstatus = rtl92s_download_fw(hw);
962*4882a593Smuzhiyun 	if (!rtstatus) {
963*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
964*4882a593Smuzhiyun 			"Failed to download FW. Init HW without FW now... Please copy FW into /lib/firmware/rtlwifi\n");
965*4882a593Smuzhiyun 		err = 1;
966*4882a593Smuzhiyun 		goto exit;
967*4882a593Smuzhiyun 	}
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	/* After FW download, we have to reset MAC register */
970*4882a593Smuzhiyun 	_rtl92se_macconfig_after_fwdownload(hw);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	/*Retrieve default FW Cmd IO map. */
973*4882a593Smuzhiyun 	rtlhal->fwcmd_iomap =	rtl_read_word(rtlpriv, LBUS_MON_ADDR);
974*4882a593Smuzhiyun 	rtlhal->fwcmd_ioparam = rtl_read_dword(rtlpriv, LBUS_ADDR_MASK);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	/* 3. Initialize MAC/PHY Config by MACPHY_reg.txt */
977*4882a593Smuzhiyun 	if (!rtl92s_phy_mac_config(hw)) {
978*4882a593Smuzhiyun 		pr_err("MAC Config failed\n");
979*4882a593Smuzhiyun 		err = rtstatus;
980*4882a593Smuzhiyun 		goto exit;
981*4882a593Smuzhiyun 	}
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	/* because last function modify RCR, so we update
984*4882a593Smuzhiyun 	 * rcr var here, or TP will unstable for receive_config
985*4882a593Smuzhiyun 	 * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
986*4882a593Smuzhiyun 	 * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
987*4882a593Smuzhiyun 	 */
988*4882a593Smuzhiyun 	rtlpci->receive_config = rtl_read_dword(rtlpriv, RCR);
989*4882a593Smuzhiyun 	rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
990*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, RCR, rtlpci->receive_config);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	/* Make sure BB/RF write OK. We should prevent enter IPS. radio off. */
993*4882a593Smuzhiyun 	/* We must set flag avoid BB/RF config period later!! */
994*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, CMDR, 0x37FC);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	/* 4. Initialize BB After MAC Config PHY_reg.txt, AGC_Tab.txt */
997*4882a593Smuzhiyun 	if (!rtl92s_phy_bb_config(hw)) {
998*4882a593Smuzhiyun 		pr_err("BB Config failed\n");
999*4882a593Smuzhiyun 		err = rtstatus;
1000*4882a593Smuzhiyun 		goto exit;
1001*4882a593Smuzhiyun 	}
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	/* 5. Initiailze RF RAIO_A.txt RF RAIO_B.txt */
1004*4882a593Smuzhiyun 	/* Before initalizing RF. We can not use FW to do RF-R/W. */
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	/* Before RF-R/W we must execute the IO from Scott's suggestion. */
1009*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_XTAL_CTRL + 1, 0xDB);
1010*4882a593Smuzhiyun 	if (rtlhal->version == VERSION_8192S_ACUT)
1011*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, SPS1_CTRL + 3, 0x07);
1012*4882a593Smuzhiyun 	else
1013*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, RF_CTRL, 0x07);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	if (!rtl92s_phy_rf_config(hw)) {
1016*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "RF Config failed\n");
1017*4882a593Smuzhiyun 		err = rtstatus;
1018*4882a593Smuzhiyun 		goto exit;
1019*4882a593Smuzhiyun 	}
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	/* After read predefined TXT, we must set BB/MAC/RF
1022*4882a593Smuzhiyun 	 * register as our requirement */
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	rtlphy->rfreg_chnlval[0] = rtl92s_phy_query_rf_reg(hw,
1025*4882a593Smuzhiyun 							   (enum radio_path)0,
1026*4882a593Smuzhiyun 							   RF_CHNLBW,
1027*4882a593Smuzhiyun 							   RFREG_OFFSET_MASK);
1028*4882a593Smuzhiyun 	rtlphy->rfreg_chnlval[1] = rtl92s_phy_query_rf_reg(hw,
1029*4882a593Smuzhiyun 							   (enum radio_path)1,
1030*4882a593Smuzhiyun 							   RF_CHNLBW,
1031*4882a593Smuzhiyun 							   RFREG_OFFSET_MASK);
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	/*---- Set CCK and OFDM Block "ON"----*/
1034*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
1035*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	/*3 Set Hardware(Do nothing now) */
1038*4882a593Smuzhiyun 	_rtl92se_hw_configure(hw);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	/* Read EEPROM TX power index and PHY_REG_PG.txt to capture correct */
1041*4882a593Smuzhiyun 	/* TX power index for different rate set. */
1042*4882a593Smuzhiyun 	/* Get original hw reg values */
1043*4882a593Smuzhiyun 	rtl92s_phy_get_hw_reg_originalvalue(hw);
1044*4882a593Smuzhiyun 	/* Write correct tx power index */
1045*4882a593Smuzhiyun 	rtl92s_phy_set_txpower(hw, rtlphy->current_channel);
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	/* We must set MAC address after firmware download. */
1048*4882a593Smuzhiyun 	for (i = 0; i < 6; i++)
1049*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, MACIDR0 + i, rtlefuse->dev_addr[i]);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	/* EEPROM R/W workaround */
1052*4882a593Smuzhiyun 	tmp_u1b = rtl_read_byte(rtlpriv, MAC_PINMUX_CFG);
1053*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, MAC_PINMUX_CFG, tmp_u1b & (~BIT(3)));
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x4d, 0x0);
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	if (hal_get_firmwareversion(rtlpriv) >= 0x49) {
1058*4882a593Smuzhiyun 		tmp_byte = rtl_read_byte(rtlpriv, FW_RSVD_PG_CRTL) & (~BIT(4));
1059*4882a593Smuzhiyun 		tmp_byte = tmp_byte | BIT(5);
1060*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, FW_RSVD_PG_CRTL, tmp_byte);
1061*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, TXDESC_MSK, 0xFFFFCFFF);
1062*4882a593Smuzhiyun 	}
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	/* We enable high power and RA related mechanism after NIC
1065*4882a593Smuzhiyun 	 * initialized. */
1066*4882a593Smuzhiyun 	if (hal_get_firmwareversion(rtlpriv) >= 0x35) {
1067*4882a593Smuzhiyun 		/* Fw v.53 and later. */
1068*4882a593Smuzhiyun 		rtl92s_phy_set_fw_cmd(hw, FW_CMD_RA_INIT);
1069*4882a593Smuzhiyun 	} else if (hal_get_firmwareversion(rtlpriv) == 0x34) {
1070*4882a593Smuzhiyun 		/* Fw v.52. */
1071*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, FW_RA_INIT);
1072*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1073*4882a593Smuzhiyun 	} else {
1074*4882a593Smuzhiyun 		/* Compatible earlier FW version. */
1075*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, FW_RA_RESET);
1076*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1077*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, FW_RA_ACTIVE);
1078*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1079*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, WFM5, FW_RA_REFRESH);
1080*4882a593Smuzhiyun 		rtl92s_phy_chk_fwcmd_iodone(hw);
1081*4882a593Smuzhiyun 	}
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	/* Add to prevent ASPM bug. */
1084*4882a593Smuzhiyun 	/* Always enable hst and NIC clock request. */
1085*4882a593Smuzhiyun 	rtl92s_phy_switch_ephy_parameter(hw);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	/* Security related
1088*4882a593Smuzhiyun 	 * 1. Clear all H/W keys.
1089*4882a593Smuzhiyun 	 * 2. Enable H/W encryption/decryption. */
1090*4882a593Smuzhiyun 	rtl_cam_reset_all_entry(hw);
1091*4882a593Smuzhiyun 	secr_value |= SCR_TXENCENABLE;
1092*4882a593Smuzhiyun 	secr_value |= SCR_RXENCENABLE;
1093*4882a593Smuzhiyun 	secr_value |= SCR_NOSKMC;
1094*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SECR, secr_value);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
1097*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, wdcapra_add[i], 0x5e4322);
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	if (rtlphy->rf_type == RF_1T2R) {
1100*4882a593Smuzhiyun 		bool mrc2set = true;
1101*4882a593Smuzhiyun 		/* Turn on B-Path */
1102*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_MRC, (u8 *)&mrc2set);
1103*4882a593Smuzhiyun 	}
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_ON);
1106*4882a593Smuzhiyun 	rtl92s_dm_init(hw);
1107*4882a593Smuzhiyun exit:
1108*4882a593Smuzhiyun 	local_irq_restore(flags);
1109*4882a593Smuzhiyun 	rtlpci->being_init_adapter = false;
1110*4882a593Smuzhiyun 	return err;
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun 
rtl92se_set_mac_addr(struct rtl_io * io,const u8 * addr)1113*4882a593Smuzhiyun void rtl92se_set_mac_addr(struct rtl_io *io, const u8 *addr)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun 	/* This is a stub. */
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun 
rtl92se_set_check_bssid(struct ieee80211_hw * hw,bool check_bssid)1118*4882a593Smuzhiyun void rtl92se_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1121*4882a593Smuzhiyun 	u32 reg_rcr;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	if (rtlpriv->psc.rfpwr_state != ERFON)
1124*4882a593Smuzhiyun 		return;
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	if (check_bssid) {
1129*4882a593Smuzhiyun 		reg_rcr |= (RCR_CBSSID);
1130*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1131*4882a593Smuzhiyun 	} else if (!check_bssid) {
1132*4882a593Smuzhiyun 		reg_rcr &= (~RCR_CBSSID);
1133*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1134*4882a593Smuzhiyun 	}
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
_rtl92se_set_media_status(struct ieee80211_hw * hw,enum nl80211_iftype type)1138*4882a593Smuzhiyun static int _rtl92se_set_media_status(struct ieee80211_hw *hw,
1139*4882a593Smuzhiyun 				     enum nl80211_iftype type)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1142*4882a593Smuzhiyun 	u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
1143*4882a593Smuzhiyun 	u32 temp;
1144*4882a593Smuzhiyun 	bt_msr &= ~MSR_LINK_MASK;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	switch (type) {
1147*4882a593Smuzhiyun 	case NL80211_IFTYPE_UNSPECIFIED:
1148*4882a593Smuzhiyun 		bt_msr |= (MSR_LINK_NONE << MSR_LINK_SHIFT);
1149*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1150*4882a593Smuzhiyun 			"Set Network type to NO LINK!\n");
1151*4882a593Smuzhiyun 		break;
1152*4882a593Smuzhiyun 	case NL80211_IFTYPE_ADHOC:
1153*4882a593Smuzhiyun 		bt_msr |= (MSR_LINK_ADHOC << MSR_LINK_SHIFT);
1154*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1155*4882a593Smuzhiyun 			"Set Network type to Ad Hoc!\n");
1156*4882a593Smuzhiyun 		break;
1157*4882a593Smuzhiyun 	case NL80211_IFTYPE_STATION:
1158*4882a593Smuzhiyun 		bt_msr |= (MSR_LINK_MANAGED << MSR_LINK_SHIFT);
1159*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1160*4882a593Smuzhiyun 			"Set Network type to STA!\n");
1161*4882a593Smuzhiyun 		break;
1162*4882a593Smuzhiyun 	case NL80211_IFTYPE_AP:
1163*4882a593Smuzhiyun 		bt_msr |= (MSR_LINK_MASTER << MSR_LINK_SHIFT);
1164*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1165*4882a593Smuzhiyun 			"Set Network type to AP!\n");
1166*4882a593Smuzhiyun 		break;
1167*4882a593Smuzhiyun 	default:
1168*4882a593Smuzhiyun 		pr_err("Network type %d not supported!\n", type);
1169*4882a593Smuzhiyun 		return 1;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	}
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	if (type != NL80211_IFTYPE_AP &&
1174*4882a593Smuzhiyun 	    rtlpriv->mac80211.link_state < MAC80211_LINKED)
1175*4882a593Smuzhiyun 		bt_msr = rtl_read_byte(rtlpriv, MSR) & ~MSR_LINK_MASK;
1176*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, MSR, bt_msr);
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	temp = rtl_read_dword(rtlpriv, TCR);
1179*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, TCR, temp & (~BIT(8)));
1180*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, TCR, temp | BIT(8));
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	return 0;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun /* HW_VAR_MEDIA_STATUS & HW_VAR_CECHK_BSSID */
rtl92se_set_network_type(struct ieee80211_hw * hw,enum nl80211_iftype type)1187*4882a593Smuzhiyun int rtl92se_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	if (_rtl92se_set_media_status(hw, type))
1192*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1195*4882a593Smuzhiyun 		if (type != NL80211_IFTYPE_AP)
1196*4882a593Smuzhiyun 			rtl92se_set_check_bssid(hw, true);
1197*4882a593Smuzhiyun 	} else {
1198*4882a593Smuzhiyun 		rtl92se_set_check_bssid(hw, false);
1199*4882a593Smuzhiyun 	}
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	return 0;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
rtl92se_set_qos(struct ieee80211_hw * hw,int aci)1205*4882a593Smuzhiyun void rtl92se_set_qos(struct ieee80211_hw *hw, int aci)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1208*4882a593Smuzhiyun 	rtl92s_dm_init_edca_turbo(hw);
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	switch (aci) {
1211*4882a593Smuzhiyun 	case AC1_BK:
1212*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, EDCAPARA_BK, 0xa44f);
1213*4882a593Smuzhiyun 		break;
1214*4882a593Smuzhiyun 	case AC0_BE:
1215*4882a593Smuzhiyun 		/* rtl_write_dword(rtlpriv, EDCAPARA_BE, u4b_ac_param); */
1216*4882a593Smuzhiyun 		break;
1217*4882a593Smuzhiyun 	case AC2_VI:
1218*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, EDCAPARA_VI, 0x5e4322);
1219*4882a593Smuzhiyun 		break;
1220*4882a593Smuzhiyun 	case AC3_VO:
1221*4882a593Smuzhiyun 		rtl_write_dword(rtlpriv, EDCAPARA_VO, 0x2f3222);
1222*4882a593Smuzhiyun 		break;
1223*4882a593Smuzhiyun 	default:
1224*4882a593Smuzhiyun 		WARN_ONCE(true, "rtl8192se: invalid aci: %d !\n", aci);
1225*4882a593Smuzhiyun 		break;
1226*4882a593Smuzhiyun 	}
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun 
rtl92se_enable_interrupt(struct ieee80211_hw * hw)1229*4882a593Smuzhiyun void rtl92se_enable_interrupt(struct ieee80211_hw *hw)
1230*4882a593Smuzhiyun {
1231*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1232*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, INTA_MASK, rtlpci->irq_mask[0]);
1235*4882a593Smuzhiyun 	/* Support Bit 32-37(Assign as Bit 0-5) interrupt setting now */
1236*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, INTA_MASK + 4, rtlpci->irq_mask[1] & 0x3F);
1237*4882a593Smuzhiyun 	rtlpci->irq_enabled = true;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun 
rtl92se_disable_interrupt(struct ieee80211_hw * hw)1240*4882a593Smuzhiyun void rtl92se_disable_interrupt(struct ieee80211_hw *hw)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv;
1243*4882a593Smuzhiyun 	struct rtl_pci *rtlpci;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	rtlpriv = rtl_priv(hw);
1246*4882a593Smuzhiyun 	/* if firmware not available, no interrupts */
1247*4882a593Smuzhiyun 	if (!rtlpriv || !rtlpriv->max_fw_size)
1248*4882a593Smuzhiyun 		return;
1249*4882a593Smuzhiyun 	rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1250*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, INTA_MASK, 0);
1251*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, INTA_MASK + 4, 0);
1252*4882a593Smuzhiyun 	rtlpci->irq_enabled = false;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun 
_rtl92s_set_sysclk(struct ieee80211_hw * hw,u8 data)1255*4882a593Smuzhiyun static u8 _rtl92s_set_sysclk(struct ieee80211_hw *hw, u8 data)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1258*4882a593Smuzhiyun 	u8 waitcnt = 100;
1259*4882a593Smuzhiyun 	bool result = false;
1260*4882a593Smuzhiyun 	u8 tmp;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, SYS_CLKR + 1, data);
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	/* Wait the MAC synchronized. */
1265*4882a593Smuzhiyun 	udelay(400);
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	/* Check if it is set ready. */
1268*4882a593Smuzhiyun 	tmp = rtl_read_byte(rtlpriv, SYS_CLKR + 1);
1269*4882a593Smuzhiyun 	result = ((tmp & BIT(7)) == (data & BIT(7)));
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	if ((data & (BIT(6) | BIT(7))) == false) {
1272*4882a593Smuzhiyun 		waitcnt = 100;
1273*4882a593Smuzhiyun 		tmp = 0;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 		while (1) {
1276*4882a593Smuzhiyun 			waitcnt--;
1277*4882a593Smuzhiyun 			tmp = rtl_read_byte(rtlpriv, SYS_CLKR + 1);
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 			if ((tmp & BIT(6)))
1280*4882a593Smuzhiyun 				break;
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 			pr_err("wait for BIT(6) return value %x\n", tmp);
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 			if (waitcnt == 0)
1285*4882a593Smuzhiyun 				break;
1286*4882a593Smuzhiyun 			udelay(10);
1287*4882a593Smuzhiyun 		}
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 		if (waitcnt == 0)
1290*4882a593Smuzhiyun 			result = false;
1291*4882a593Smuzhiyun 		else
1292*4882a593Smuzhiyun 			result = true;
1293*4882a593Smuzhiyun 	}
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	return result;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun 
_rtl92s_phy_set_rfhalt(struct ieee80211_hw * hw)1298*4882a593Smuzhiyun static void _rtl92s_phy_set_rfhalt(struct ieee80211_hw *hw)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1301*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1302*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1303*4882a593Smuzhiyun 	u8 u1btmp;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	if (rtlhal->driver_going2unload)
1306*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0x560, 0x0);
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	/* Power save for BB/RF */
1309*4882a593Smuzhiyun 	u1btmp = rtl_read_byte(rtlpriv, LDOV12D_CTRL);
1310*4882a593Smuzhiyun 	u1btmp |= BIT(0);
1311*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, LDOV12D_CTRL, u1btmp);
1312*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, SPS1_CTRL, 0x0);
1313*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, TXPAUSE, 0xFF);
1314*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, 0x57FC);
1315*4882a593Smuzhiyun 	udelay(100);
1316*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, 0x77FC);
1317*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, PHY_CCA, 0x0);
1318*4882a593Smuzhiyun 	udelay(10);
1319*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, 0x37FC);
1320*4882a593Smuzhiyun 	udelay(10);
1321*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, 0x77FC);
1322*4882a593Smuzhiyun 	udelay(10);
1323*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, 0x57FC);
1324*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, 0x0000);
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	if (rtlhal->driver_going2unload) {
1327*4882a593Smuzhiyun 		u1btmp = rtl_read_byte(rtlpriv, (REG_SYS_FUNC_EN + 1));
1328*4882a593Smuzhiyun 		u1btmp &= ~(BIT(0));
1329*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, u1btmp);
1330*4882a593Smuzhiyun 	}
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	u1btmp = rtl_read_byte(rtlpriv, (SYS_CLKR + 1));
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	/* Add description. After switch control path. register
1335*4882a593Smuzhiyun 	 * after page1 will be invisible. We can not do any IO
1336*4882a593Smuzhiyun 	 * for register>0x40. After resume&MACIO reset, we need
1337*4882a593Smuzhiyun 	 * to remember previous reg content. */
1338*4882a593Smuzhiyun 	if (u1btmp & BIT(7)) {
1339*4882a593Smuzhiyun 		u1btmp &= ~(BIT(6) | BIT(7));
1340*4882a593Smuzhiyun 		if (!_rtl92s_set_sysclk(hw, u1btmp)) {
1341*4882a593Smuzhiyun 			pr_err("Switch ctrl path fail\n");
1342*4882a593Smuzhiyun 			return;
1343*4882a593Smuzhiyun 		}
1344*4882a593Smuzhiyun 	}
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	/* Power save for MAC */
1347*4882a593Smuzhiyun 	if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS  &&
1348*4882a593Smuzhiyun 		!rtlhal->driver_going2unload) {
1349*4882a593Smuzhiyun 		/* enable LED function */
1350*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0x03, 0xF9);
1351*4882a593Smuzhiyun 	/* SW/HW radio off or halt adapter!! For example S3/S4 */
1352*4882a593Smuzhiyun 	} else {
1353*4882a593Smuzhiyun 		/* LED function disable. Power range is about 8mA now. */
1354*4882a593Smuzhiyun 		/* if write 0xF1 disconnect_pci power
1355*4882a593Smuzhiyun 		 *	 ifconfig wlan0 down power are both high 35:70 */
1356*4882a593Smuzhiyun 		/* if write oxF9 disconnect_pci power
1357*4882a593Smuzhiyun 		 * ifconfig wlan0 down power are both low  12:45*/
1358*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0x03, 0xF9);
1359*4882a593Smuzhiyun 	}
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, SYS_CLKR + 1, 0x70);
1362*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_PLL_CTRL + 1, 0x68);
1363*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv,  AFE_PLL_CTRL, 0x00);
1364*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, LDOA15_CTRL, 0x34);
1365*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_XTAL_CTRL, 0x0E);
1366*4882a593Smuzhiyun 	RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun 
_rtl92se_gen_refreshledstate(struct ieee80211_hw * hw)1370*4882a593Smuzhiyun static void _rtl92se_gen_refreshledstate(struct ieee80211_hw *hw)
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1373*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1374*4882a593Smuzhiyun 	struct rtl_led *pled0 = &rtlpriv->ledctl.sw_led0;
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	if (rtlpci->up_first_time == 1)
1377*4882a593Smuzhiyun 		return;
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	if (rtlpriv->psc.rfoff_reason == RF_CHANGE_BY_IPS)
1380*4882a593Smuzhiyun 		rtl92se_sw_led_on(hw, pled0);
1381*4882a593Smuzhiyun 	else
1382*4882a593Smuzhiyun 		rtl92se_sw_led_off(hw, pled0);
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 
_rtl92se_power_domain_init(struct ieee80211_hw * hw)1386*4882a593Smuzhiyun static void _rtl92se_power_domain_init(struct ieee80211_hw *hw)
1387*4882a593Smuzhiyun {
1388*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1389*4882a593Smuzhiyun 	u16 tmpu2b;
1390*4882a593Smuzhiyun 	u8 tmpu1b;
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	rtlpriv->psc.pwrdomain_protect = true;
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, (SYS_CLKR + 1));
1395*4882a593Smuzhiyun 	if (tmpu1b & BIT(7)) {
1396*4882a593Smuzhiyun 		tmpu1b &= ~(BIT(6) | BIT(7));
1397*4882a593Smuzhiyun 		if (!_rtl92s_set_sysclk(hw, tmpu1b)) {
1398*4882a593Smuzhiyun 			rtlpriv->psc.pwrdomain_protect = false;
1399*4882a593Smuzhiyun 			return;
1400*4882a593Smuzhiyun 		}
1401*4882a593Smuzhiyun 	}
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_PLL_CTRL, 0x0);
1404*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, LDOA15_CTRL, 0x34);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	/* Reset MAC-IO and CPU and Core Digital BIT10/11/15 */
1407*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	/* If IPS we need to turn LED on. So we not
1410*4882a593Smuzhiyun 	 * not disable BIT 3/7 of reg3. */
1411*4882a593Smuzhiyun 	if (rtlpriv->psc.rfoff_reason & (RF_CHANGE_BY_IPS | RF_CHANGE_BY_HW))
1412*4882a593Smuzhiyun 		tmpu1b &= 0xFB;
1413*4882a593Smuzhiyun 	else
1414*4882a593Smuzhiyun 		tmpu1b &= 0x73;
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmpu1b);
1417*4882a593Smuzhiyun 	/* wait for BIT 10/11/15 to pull high automatically!! */
1418*4882a593Smuzhiyun 	mdelay(1);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, CMDR, 0);
1421*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, TCR, 0);
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	/* Data sheet not define 0x562!!! Copy from WMAC!!!!! */
1424*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, 0x562);
1425*4882a593Smuzhiyun 	tmpu1b |= 0x08;
1426*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x562, tmpu1b);
1427*4882a593Smuzhiyun 	tmpu1b &= ~(BIT(3));
1428*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x562, tmpu1b);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	/* Enable AFE clock source */
1431*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, AFE_XTAL_CTRL);
1432*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_XTAL_CTRL, (tmpu1b | 0x01));
1433*4882a593Smuzhiyun 	/* Delay 1.5ms */
1434*4882a593Smuzhiyun 	udelay(1500);
1435*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, AFE_XTAL_CTRL + 1);
1436*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_XTAL_CTRL + 1, (tmpu1b & 0xfb));
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	/* Enable AFE Macro Block's Bandgap */
1439*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, AFE_MISC);
1440*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_MISC, (tmpu1b | BIT(0)));
1441*4882a593Smuzhiyun 	mdelay(1);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	/* Enable AFE Mbias */
1444*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, AFE_MISC);
1445*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_MISC, (tmpu1b | 0x02));
1446*4882a593Smuzhiyun 	mdelay(1);
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	/* Enable LDOA15 block */
1449*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, LDOA15_CTRL);
1450*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, LDOA15_CTRL, (tmpu1b | BIT(0)));
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	/* Set Digital Vdd to Retention isolation Path. */
1453*4882a593Smuzhiyun 	tmpu2b = rtl_read_word(rtlpriv, REG_SYS_ISO_CTRL);
1454*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_SYS_ISO_CTRL, (tmpu2b | BIT(11)));
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	/* For warm reboot NIC disappera bug. */
1458*4882a593Smuzhiyun 	tmpu2b = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
1459*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (tmpu2b | BIT(13)));
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x68);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/* Enable AFE PLL Macro Block */
1464*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, AFE_PLL_CTRL);
1465*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_PLL_CTRL, (tmpu1b | BIT(0) | BIT(4)));
1466*4882a593Smuzhiyun 	/* Enable MAC 80MHZ clock */
1467*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, AFE_PLL_CTRL + 1);
1468*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, AFE_PLL_CTRL + 1, (tmpu1b | BIT(0)));
1469*4882a593Smuzhiyun 	mdelay(1);
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	/* Release isolation AFE PLL & MD */
1472*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, 0xA6);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	/* Enable MAC clock */
1475*4882a593Smuzhiyun 	tmpu2b = rtl_read_word(rtlpriv, SYS_CLKR);
1476*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, SYS_CLKR, (tmpu2b | BIT(12) | BIT(11)));
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	/* Enable Core digital and enable IOREG R/W */
1479*4882a593Smuzhiyun 	tmpu2b = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
1480*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (tmpu2b | BIT(11)));
1481*4882a593Smuzhiyun 	/* enable REG_EN */
1482*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (tmpu2b | BIT(11) | BIT(15)));
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	/* Switch the control path. */
1485*4882a593Smuzhiyun 	tmpu2b = rtl_read_word(rtlpriv, SYS_CLKR);
1486*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, SYS_CLKR, (tmpu2b & (~BIT(2))));
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	tmpu1b = rtl_read_byte(rtlpriv, (SYS_CLKR + 1));
1489*4882a593Smuzhiyun 	tmpu1b = ((tmpu1b | BIT(7)) & (~BIT(6)));
1490*4882a593Smuzhiyun 	if (!_rtl92s_set_sysclk(hw, tmpu1b)) {
1491*4882a593Smuzhiyun 		rtlpriv->psc.pwrdomain_protect = false;
1492*4882a593Smuzhiyun 		return;
1493*4882a593Smuzhiyun 	}
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, CMDR, 0x37FC);
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	/* After MACIO reset,we must refresh LED state. */
1498*4882a593Smuzhiyun 	_rtl92se_gen_refreshledstate(hw);
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	rtlpriv->psc.pwrdomain_protect = false;
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun 
rtl92se_card_disable(struct ieee80211_hw * hw)1503*4882a593Smuzhiyun void rtl92se_card_disable(struct ieee80211_hw *hw)
1504*4882a593Smuzhiyun {
1505*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1506*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1507*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1508*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1509*4882a593Smuzhiyun 	enum nl80211_iftype opmode;
1510*4882a593Smuzhiyun 	u8 wait = 30;
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	rtlpriv->intf_ops->enable_aspm(hw);
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	if (rtlpci->driver_is_goingto_unload ||
1515*4882a593Smuzhiyun 		ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1516*4882a593Smuzhiyun 		rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	/* we should chnge GPIO to input mode
1519*4882a593Smuzhiyun 	 * this will drop away current about 25mA*/
1520*4882a593Smuzhiyun 	rtl8192se_gpiobit3_cfg_inputmode(hw);
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	/* this is very important for ips power save */
1523*4882a593Smuzhiyun 	while (wait-- >= 10 && rtlpriv->psc.pwrdomain_protect) {
1524*4882a593Smuzhiyun 		if (rtlpriv->psc.pwrdomain_protect)
1525*4882a593Smuzhiyun 			mdelay(20);
1526*4882a593Smuzhiyun 		else
1527*4882a593Smuzhiyun 			break;
1528*4882a593Smuzhiyun 	}
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	mac->link_state = MAC80211_NOLINK;
1531*4882a593Smuzhiyun 	opmode = NL80211_IFTYPE_UNSPECIFIED;
1532*4882a593Smuzhiyun 	_rtl92se_set_media_status(hw, opmode);
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	_rtl92s_phy_set_rfhalt(hw);
1535*4882a593Smuzhiyun 	udelay(100);
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun 
rtl92se_interrupt_recognized(struct ieee80211_hw * hw,struct rtl_int * intvec)1538*4882a593Smuzhiyun void rtl92se_interrupt_recognized(struct ieee80211_hw *hw,
1539*4882a593Smuzhiyun 				  struct rtl_int *intvec)
1540*4882a593Smuzhiyun {
1541*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1542*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	intvec->inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
1545*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, ISR, intvec->inta);
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	intvec->intb = rtl_read_dword(rtlpriv, ISR + 4) & rtlpci->irq_mask[1];
1548*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, ISR + 4, intvec->intb);
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun 
rtl92se_set_beacon_related_registers(struct ieee80211_hw * hw)1551*4882a593Smuzhiyun void rtl92se_set_beacon_related_registers(struct ieee80211_hw *hw)
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1554*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1555*4882a593Smuzhiyun 	u16 bcntime_cfg = 0;
1556*4882a593Smuzhiyun 	u16 bcn_cw = 6, bcn_ifs = 0xf;
1557*4882a593Smuzhiyun 	u16 atim_window = 2;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	/* ATIM Window (in unit of TU). */
1560*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, ATIMWND, atim_window);
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	/* Beacon interval (in unit of TU). */
1563*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, BCN_INTERVAL, mac->beacon_interval);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	/* DrvErlyInt (in unit of TU). (Time to send
1566*4882a593Smuzhiyun 	 * interrupt to notify driver to change
1567*4882a593Smuzhiyun 	 * beacon content) */
1568*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, BCN_DRV_EARLY_INT, 10 << 4);
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	/* BcnDMATIM(in unit of us). Indicates the
1571*4882a593Smuzhiyun 	 * time before TBTT to perform beacon queue DMA  */
1572*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, BCN_DMATIME, 256);
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	/* Force beacon frame transmission even
1575*4882a593Smuzhiyun 	 * after receiving beacon frame from
1576*4882a593Smuzhiyun 	 * other ad hoc STA */
1577*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, BCN_ERR_THRESH, 100);
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	/* Beacon Time Configuration */
1580*4882a593Smuzhiyun 	if (mac->opmode == NL80211_IFTYPE_ADHOC)
1581*4882a593Smuzhiyun 		bcntime_cfg |= (bcn_cw << BCN_TCFG_CW_SHIFT);
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	/* TODO: bcn_ifs may required to be changed on ASIC */
1584*4882a593Smuzhiyun 	bcntime_cfg |= bcn_ifs << BCN_TCFG_IFS;
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	/*for beacon changed */
1587*4882a593Smuzhiyun 	rtl92s_phy_set_beacon_hwreg(hw, mac->beacon_interval);
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun 
rtl92se_set_beacon_interval(struct ieee80211_hw * hw)1590*4882a593Smuzhiyun void rtl92se_set_beacon_interval(struct ieee80211_hw *hw)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1593*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1594*4882a593Smuzhiyun 	u16 bcn_interval = mac->beacon_interval;
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	/* Beacon interval (in unit of TU). */
1597*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, BCN_INTERVAL, bcn_interval);
1598*4882a593Smuzhiyun 	/* 2008.10.24 added by tynli for beacon changed. */
1599*4882a593Smuzhiyun 	rtl92s_phy_set_beacon_hwreg(hw, bcn_interval);
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun 
rtl92se_update_interrupt_mask(struct ieee80211_hw * hw,u32 add_msr,u32 rm_msr)1602*4882a593Smuzhiyun void rtl92se_update_interrupt_mask(struct ieee80211_hw *hw,
1603*4882a593Smuzhiyun 		u32 add_msr, u32 rm_msr)
1604*4882a593Smuzhiyun {
1605*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1606*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD, "add_msr:%x, rm_msr:%x\n",
1609*4882a593Smuzhiyun 		add_msr, rm_msr);
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	if (add_msr)
1612*4882a593Smuzhiyun 		rtlpci->irq_mask[0] |= add_msr;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	if (rm_msr)
1615*4882a593Smuzhiyun 		rtlpci->irq_mask[0] &= (~rm_msr);
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	rtl92se_disable_interrupt(hw);
1618*4882a593Smuzhiyun 	rtl92se_enable_interrupt(hw);
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun 
_rtl8192se_get_ic_inferiority(struct ieee80211_hw * hw)1621*4882a593Smuzhiyun static void _rtl8192se_get_ic_inferiority(struct ieee80211_hw *hw)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1624*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1625*4882a593Smuzhiyun 	u8 efuse_id;
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	rtlhal->ic_class = IC_INFERIORITY_A;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	/* Only retrieving while using EFUSE. */
1630*4882a593Smuzhiyun 	if ((rtlefuse->epromtype == EEPROM_BOOT_EFUSE) &&
1631*4882a593Smuzhiyun 		!rtlefuse->autoload_failflag) {
1632*4882a593Smuzhiyun 		efuse_id = efuse_read_1byte(hw, EFUSE_IC_ID_OFFSET);
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 		if (efuse_id == 0xfe)
1635*4882a593Smuzhiyun 			rtlhal->ic_class = IC_INFERIORITY_B;
1636*4882a593Smuzhiyun 	}
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun 
_rtl92se_read_adapter_info(struct ieee80211_hw * hw)1639*4882a593Smuzhiyun static void _rtl92se_read_adapter_info(struct ieee80211_hw *hw)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1642*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1643*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
1644*4882a593Smuzhiyun 	struct device *dev = &rtl_pcipriv(hw)->dev.pdev->dev;
1645*4882a593Smuzhiyun 	u16 i, usvalue;
1646*4882a593Smuzhiyun 	u16	eeprom_id;
1647*4882a593Smuzhiyun 	u8 tempval;
1648*4882a593Smuzhiyun 	u8 hwinfo[HWSET_MAX_SIZE_92S];
1649*4882a593Smuzhiyun 	u8 rf_path, index;
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	switch (rtlefuse->epromtype) {
1652*4882a593Smuzhiyun 	case EEPROM_BOOT_EFUSE:
1653*4882a593Smuzhiyun 		rtl_efuse_shadow_map_update(hw);
1654*4882a593Smuzhiyun 		break;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	case EEPROM_93C46:
1657*4882a593Smuzhiyun 		pr_err("RTL819X Not boot from eeprom, check it !!\n");
1658*4882a593Smuzhiyun 		return;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	default:
1661*4882a593Smuzhiyun 		dev_warn(dev, "no efuse data\n");
1662*4882a593Smuzhiyun 		return;
1663*4882a593Smuzhiyun 	}
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
1666*4882a593Smuzhiyun 	       HWSET_MAX_SIZE_92S);
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, "MAP",
1669*4882a593Smuzhiyun 		      hwinfo, HWSET_MAX_SIZE_92S);
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	eeprom_id = *((u16 *)&hwinfo[0]);
1672*4882a593Smuzhiyun 	if (eeprom_id != RTL8190_EEPROM_ID) {
1673*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1674*4882a593Smuzhiyun 			"EEPROM ID(%#x) is invalid!!\n", eeprom_id);
1675*4882a593Smuzhiyun 		rtlefuse->autoload_failflag = true;
1676*4882a593Smuzhiyun 	} else {
1677*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1678*4882a593Smuzhiyun 		rtlefuse->autoload_failflag = false;
1679*4882a593Smuzhiyun 	}
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	if (rtlefuse->autoload_failflag)
1682*4882a593Smuzhiyun 		return;
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 	_rtl8192se_get_ic_inferiority(hw);
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	/* Read IC Version && Channel Plan */
1687*4882a593Smuzhiyun 	/* VID, DID	 SE	0xA-D */
1688*4882a593Smuzhiyun 	rtlefuse->eeprom_vid = *(u16 *)&hwinfo[EEPROM_VID];
1689*4882a593Smuzhiyun 	rtlefuse->eeprom_did = *(u16 *)&hwinfo[EEPROM_DID];
1690*4882a593Smuzhiyun 	rtlefuse->eeprom_svid = *(u16 *)&hwinfo[EEPROM_SVID];
1691*4882a593Smuzhiyun 	rtlefuse->eeprom_smid = *(u16 *)&hwinfo[EEPROM_SMID];
1692*4882a593Smuzhiyun 	rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1695*4882a593Smuzhiyun 		"EEPROMId = 0x%4x\n", eeprom_id);
1696*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1697*4882a593Smuzhiyun 		"EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
1698*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1699*4882a593Smuzhiyun 		"EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
1700*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1701*4882a593Smuzhiyun 		"EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
1702*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1703*4882a593Smuzhiyun 		"EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	for (i = 0; i < 6; i += 2) {
1706*4882a593Smuzhiyun 		usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
1707*4882a593Smuzhiyun 		*((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
1708*4882a593Smuzhiyun 	}
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	for (i = 0; i < 6; i++)
1711*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, MACIDR0 + i, rtlefuse->dev_addr[i]);
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "%pM\n", rtlefuse->dev_addr);
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	/* Get Tx Power Level by Channel */
1716*4882a593Smuzhiyun 	/* Read Tx power of Channel 1 ~ 14 from EEPROM. */
1717*4882a593Smuzhiyun 	/* 92S suupport RF A & B */
1718*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++) {
1719*4882a593Smuzhiyun 		for (i = 0; i < 3; i++) {
1720*4882a593Smuzhiyun 			/* Read CCK RF A & B Tx power  */
1721*4882a593Smuzhiyun 			rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][i] =
1722*4882a593Smuzhiyun 			hwinfo[EEPROM_TXPOWERBASE + rf_path * 3 + i];
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 			/* Read OFDM RF A & B Tx power for 1T */
1725*4882a593Smuzhiyun 			rtlefuse->eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1726*4882a593Smuzhiyun 			hwinfo[EEPROM_TXPOWERBASE + 6 + rf_path * 3 + i];
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 			/* Read OFDM RF A & B Tx power for 2T */
1729*4882a593Smuzhiyun 			rtlefuse->eprom_chnl_txpwr_ht40_2sdf[rf_path][i]
1730*4882a593Smuzhiyun 				 = hwinfo[EEPROM_TXPOWERBASE + 12 +
1731*4882a593Smuzhiyun 				   rf_path * 3 + i];
1732*4882a593Smuzhiyun 		}
1733*4882a593Smuzhiyun 	}
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++)
1736*4882a593Smuzhiyun 		for (i = 0; i < 3; i++)
1737*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1738*4882a593Smuzhiyun 				"RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
1739*4882a593Smuzhiyun 				rf_path, i,
1740*4882a593Smuzhiyun 				rtlefuse->eeprom_chnlarea_txpwr_cck
1741*4882a593Smuzhiyun 				[rf_path][i]);
1742*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++)
1743*4882a593Smuzhiyun 		for (i = 0; i < 3; i++)
1744*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1745*4882a593Smuzhiyun 				"RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
1746*4882a593Smuzhiyun 				rf_path, i,
1747*4882a593Smuzhiyun 				rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1748*4882a593Smuzhiyun 				[rf_path][i]);
1749*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++)
1750*4882a593Smuzhiyun 		for (i = 0; i < 3; i++)
1751*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1752*4882a593Smuzhiyun 				"RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
1753*4882a593Smuzhiyun 				rf_path, i,
1754*4882a593Smuzhiyun 				rtlefuse->eprom_chnl_txpwr_ht40_2sdf
1755*4882a593Smuzhiyun 				[rf_path][i]);
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++) {
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 		/* Assign dedicated channel tx power */
1760*4882a593Smuzhiyun 		for (i = 0; i < 14; i++)	{
1761*4882a593Smuzhiyun 			/* channel 1~3 use the same Tx Power Level. */
1762*4882a593Smuzhiyun 			if (i < 3)
1763*4882a593Smuzhiyun 				index = 0;
1764*4882a593Smuzhiyun 			/* Channel 4-8 */
1765*4882a593Smuzhiyun 			else if (i < 8)
1766*4882a593Smuzhiyun 				index = 1;
1767*4882a593Smuzhiyun 			/* Channel 9-14 */
1768*4882a593Smuzhiyun 			else
1769*4882a593Smuzhiyun 				index = 2;
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 			/* Record A & B CCK /OFDM - 1T/2T Channel area
1772*4882a593Smuzhiyun 			 * tx power */
1773*4882a593Smuzhiyun 			rtlefuse->txpwrlevel_cck[rf_path][i]  =
1774*4882a593Smuzhiyun 				rtlefuse->eeprom_chnlarea_txpwr_cck
1775*4882a593Smuzhiyun 							[rf_path][index];
1776*4882a593Smuzhiyun 			rtlefuse->txpwrlevel_ht40_1s[rf_path][i]  =
1777*4882a593Smuzhiyun 				rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1778*4882a593Smuzhiyun 							[rf_path][index];
1779*4882a593Smuzhiyun 			rtlefuse->txpwrlevel_ht40_2s[rf_path][i]  =
1780*4882a593Smuzhiyun 				rtlefuse->eprom_chnl_txpwr_ht40_2sdf
1781*4882a593Smuzhiyun 							[rf_path][index];
1782*4882a593Smuzhiyun 		}
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 		for (i = 0; i < 14; i++) {
1785*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1786*4882a593Smuzhiyun 				"RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n",
1787*4882a593Smuzhiyun 				rf_path, i,
1788*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_cck[rf_path][i],
1789*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
1790*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
1791*4882a593Smuzhiyun 		}
1792*4882a593Smuzhiyun 	}
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++) {
1795*4882a593Smuzhiyun 		for (i = 0; i < 3; i++) {
1796*4882a593Smuzhiyun 			/* Read Power diff limit. */
1797*4882a593Smuzhiyun 			rtlefuse->eeprom_pwrgroup[rf_path][i] =
1798*4882a593Smuzhiyun 				hwinfo[EEPROM_TXPWRGROUP + rf_path * 3 + i];
1799*4882a593Smuzhiyun 		}
1800*4882a593Smuzhiyun 	}
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++) {
1803*4882a593Smuzhiyun 		/* Fill Pwr group */
1804*4882a593Smuzhiyun 		for (i = 0; i < 14; i++) {
1805*4882a593Smuzhiyun 			/* Chanel 1-3 */
1806*4882a593Smuzhiyun 			if (i < 3)
1807*4882a593Smuzhiyun 				index = 0;
1808*4882a593Smuzhiyun 			/* Channel 4-8 */
1809*4882a593Smuzhiyun 			else if (i < 8)
1810*4882a593Smuzhiyun 				index = 1;
1811*4882a593Smuzhiyun 			/* Channel 9-13 */
1812*4882a593Smuzhiyun 			else
1813*4882a593Smuzhiyun 				index = 2;
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 			rtlefuse->pwrgroup_ht20[rf_path][i] =
1816*4882a593Smuzhiyun 				(rtlefuse->eeprom_pwrgroup[rf_path][index] &
1817*4882a593Smuzhiyun 				0xf);
1818*4882a593Smuzhiyun 			rtlefuse->pwrgroup_ht40[rf_path][i] =
1819*4882a593Smuzhiyun 				((rtlefuse->eeprom_pwrgroup[rf_path][index] &
1820*4882a593Smuzhiyun 				0xf0) >> 4);
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1823*4882a593Smuzhiyun 				"RF-%d pwrgroup_ht20[%d] = 0x%x\n",
1824*4882a593Smuzhiyun 				rf_path, i,
1825*4882a593Smuzhiyun 				rtlefuse->pwrgroup_ht20[rf_path][i]);
1826*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1827*4882a593Smuzhiyun 				"RF-%d pwrgroup_ht40[%d] = 0x%x\n",
1828*4882a593Smuzhiyun 				rf_path, i,
1829*4882a593Smuzhiyun 				rtlefuse->pwrgroup_ht40[rf_path][i]);
1830*4882a593Smuzhiyun 			}
1831*4882a593Smuzhiyun 	}
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	for (i = 0; i < 14; i++) {
1834*4882a593Smuzhiyun 		/* Read tx power difference between HT OFDM 20/40 MHZ */
1835*4882a593Smuzhiyun 		/* channel 1-3 */
1836*4882a593Smuzhiyun 		if (i < 3)
1837*4882a593Smuzhiyun 			index = 0;
1838*4882a593Smuzhiyun 		/* Channel 4-8 */
1839*4882a593Smuzhiyun 		else if (i < 8)
1840*4882a593Smuzhiyun 			index = 1;
1841*4882a593Smuzhiyun 		/* Channel 9-14 */
1842*4882a593Smuzhiyun 		else
1843*4882a593Smuzhiyun 			index = 2;
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 		tempval = hwinfo[EEPROM_TX_PWR_HT20_DIFF + index] & 0xff;
1846*4882a593Smuzhiyun 		rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
1847*4882a593Smuzhiyun 		rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
1848*4882a593Smuzhiyun 						 ((tempval >> 4) & 0xF);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 		/* Read OFDM<->HT tx power diff */
1851*4882a593Smuzhiyun 		/* Channel 1-3 */
1852*4882a593Smuzhiyun 		if (i < 3)
1853*4882a593Smuzhiyun 			index = 0;
1854*4882a593Smuzhiyun 		/* Channel 4-8 */
1855*4882a593Smuzhiyun 		else if (i < 8)
1856*4882a593Smuzhiyun 			index = 0x11;
1857*4882a593Smuzhiyun 		/* Channel 9-14 */
1858*4882a593Smuzhiyun 		else
1859*4882a593Smuzhiyun 			index = 1;
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 		tempval = hwinfo[EEPROM_TX_PWR_OFDM_DIFF + index] & 0xff;
1862*4882a593Smuzhiyun 		rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] =
1863*4882a593Smuzhiyun 				 (tempval & 0xF);
1864*4882a593Smuzhiyun 		rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
1865*4882a593Smuzhiyun 				 ((tempval >> 4) & 0xF);
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 		tempval = hwinfo[TX_PWR_SAFETY_CHK];
1868*4882a593Smuzhiyun 		rtlefuse->txpwr_safetyflag = (tempval & 0x01);
1869*4882a593Smuzhiyun 	}
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 	rtlefuse->eeprom_regulatory = 0;
1872*4882a593Smuzhiyun 	if (rtlefuse->eeprom_version >= 2) {
1873*4882a593Smuzhiyun 		/* BIT(0)~2 */
1874*4882a593Smuzhiyun 		if (rtlefuse->eeprom_version >= 4)
1875*4882a593Smuzhiyun 			rtlefuse->eeprom_regulatory =
1876*4882a593Smuzhiyun 				 (hwinfo[EEPROM_REGULATORY] & 0x7);
1877*4882a593Smuzhiyun 		else /* BIT(0) */
1878*4882a593Smuzhiyun 			rtlefuse->eeprom_regulatory =
1879*4882a593Smuzhiyun 				 (hwinfo[EEPROM_REGULATORY] & 0x1);
1880*4882a593Smuzhiyun 	}
1881*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1882*4882a593Smuzhiyun 		"eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 	for (i = 0; i < 14; i++)
1885*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1886*4882a593Smuzhiyun 			"RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
1887*4882a593Smuzhiyun 			i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
1888*4882a593Smuzhiyun 	for (i = 0; i < 14; i++)
1889*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1890*4882a593Smuzhiyun 			"RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
1891*4882a593Smuzhiyun 			i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
1892*4882a593Smuzhiyun 	for (i = 0; i < 14; i++)
1893*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1894*4882a593Smuzhiyun 			"RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
1895*4882a593Smuzhiyun 			i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
1896*4882a593Smuzhiyun 	for (i = 0; i < 14; i++)
1897*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1898*4882a593Smuzhiyun 			"RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
1899*4882a593Smuzhiyun 			i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1902*4882a593Smuzhiyun 		"TxPwrSafetyFlag = %d\n", rtlefuse->txpwr_safetyflag);
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	/* Read RF-indication and Tx Power gain
1905*4882a593Smuzhiyun 	 * index diff of legacy to HT OFDM rate. */
1906*4882a593Smuzhiyun 	tempval = hwinfo[EEPROM_RFIND_POWERDIFF] & 0xff;
1907*4882a593Smuzhiyun 	rtlefuse->eeprom_txpowerdiff = tempval;
1908*4882a593Smuzhiyun 	rtlefuse->legacy_ht_txpowerdiff =
1909*4882a593Smuzhiyun 		rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][0];
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1912*4882a593Smuzhiyun 		"TxPowerDiff = %#x\n", rtlefuse->eeprom_txpowerdiff);
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	/* Get TSSI value for each path. */
1915*4882a593Smuzhiyun 	usvalue = *(u16 *)&hwinfo[EEPROM_TSSI_A];
1916*4882a593Smuzhiyun 	rtlefuse->eeprom_tssi[RF90_PATH_A] = (u8)((usvalue & 0xff00) >> 8);
1917*4882a593Smuzhiyun 	usvalue = hwinfo[EEPROM_TSSI_B];
1918*4882a593Smuzhiyun 	rtlefuse->eeprom_tssi[RF90_PATH_B] = (u8)(usvalue & 0xff);
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FINIT, INIT_TXPOWER, "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
1921*4882a593Smuzhiyun 		rtlefuse->eeprom_tssi[RF90_PATH_A],
1922*4882a593Smuzhiyun 		rtlefuse->eeprom_tssi[RF90_PATH_B]);
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	/* Read antenna tx power offset of B/C/D to A  from EEPROM */
1925*4882a593Smuzhiyun 	/* and read ThermalMeter from EEPROM */
1926*4882a593Smuzhiyun 	tempval = hwinfo[EEPROM_THERMALMETER];
1927*4882a593Smuzhiyun 	rtlefuse->eeprom_thermalmeter = tempval;
1928*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1929*4882a593Smuzhiyun 		"thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun 	/* ThermalMeter, BIT(0)~3 for RFIC1, BIT(4)~7 for RFIC2 */
1932*4882a593Smuzhiyun 	rtlefuse->thermalmeter[0] = (rtlefuse->eeprom_thermalmeter & 0x1f);
1933*4882a593Smuzhiyun 	rtlefuse->tssi_13dbm = rtlefuse->eeprom_thermalmeter * 100;
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	/* Read CrystalCap from EEPROM */
1936*4882a593Smuzhiyun 	tempval = hwinfo[EEPROM_CRYSTALCAP] >> 4;
1937*4882a593Smuzhiyun 	rtlefuse->eeprom_crystalcap = tempval;
1938*4882a593Smuzhiyun 	/* CrystalCap, BIT(12)~15 */
1939*4882a593Smuzhiyun 	rtlefuse->crystalcap = rtlefuse->eeprom_crystalcap;
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	/* Read IC Version && Channel Plan */
1942*4882a593Smuzhiyun 	/* Version ID, Channel plan */
1943*4882a593Smuzhiyun 	rtlefuse->eeprom_channelplan = hwinfo[EEPROM_CHANNELPLAN];
1944*4882a593Smuzhiyun 	rtlefuse->txpwr_fromeprom = true;
1945*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1946*4882a593Smuzhiyun 		"EEPROM ChannelPlan = 0x%4x\n", rtlefuse->eeprom_channelplan);
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	/* Read Customer ID or Board Type!!! */
1949*4882a593Smuzhiyun 	tempval = hwinfo[EEPROM_BOARDTYPE];
1950*4882a593Smuzhiyun 	/* Change RF type definition */
1951*4882a593Smuzhiyun 	if (tempval == 0)
1952*4882a593Smuzhiyun 		rtlphy->rf_type = RF_2T2R;
1953*4882a593Smuzhiyun 	else if (tempval == 1)
1954*4882a593Smuzhiyun 		rtlphy->rf_type = RF_1T2R;
1955*4882a593Smuzhiyun 	else if (tempval == 2)
1956*4882a593Smuzhiyun 		rtlphy->rf_type = RF_1T2R;
1957*4882a593Smuzhiyun 	else if (tempval == 3)
1958*4882a593Smuzhiyun 		rtlphy->rf_type = RF_1T1R;
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	/* 1T2R but 1SS (1x1 receive combining) */
1961*4882a593Smuzhiyun 	rtlefuse->b1x1_recvcombine = false;
1962*4882a593Smuzhiyun 	if (rtlphy->rf_type == RF_1T2R) {
1963*4882a593Smuzhiyun 		tempval = rtl_read_byte(rtlpriv, 0x07);
1964*4882a593Smuzhiyun 		if (!(tempval & BIT(0))) {
1965*4882a593Smuzhiyun 			rtlefuse->b1x1_recvcombine = true;
1966*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1967*4882a593Smuzhiyun 				"RF_TYPE=1T2R but only 1SS\n");
1968*4882a593Smuzhiyun 		}
1969*4882a593Smuzhiyun 	}
1970*4882a593Smuzhiyun 	rtlefuse->b1ss_support = rtlefuse->b1x1_recvcombine;
1971*4882a593Smuzhiyun 	rtlefuse->eeprom_oemid = *&hwinfo[EEPROM_CUSTOMID];
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "EEPROM Customer ID: 0x%2x\n",
1974*4882a593Smuzhiyun 		rtlefuse->eeprom_oemid);
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	/* set channel paln to world wide 13 */
1977*4882a593Smuzhiyun 	rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun 
rtl92se_read_eeprom_info(struct ieee80211_hw * hw)1980*4882a593Smuzhiyun void rtl92se_read_eeprom_info(struct ieee80211_hw *hw)
1981*4882a593Smuzhiyun {
1982*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1983*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1984*4882a593Smuzhiyun 	u8 tmp_u1b = 0;
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	tmp_u1b = rtl_read_byte(rtlpriv, EPROM_CMD);
1987*4882a593Smuzhiyun 
1988*4882a593Smuzhiyun 	if (tmp_u1b & BIT(4)) {
1989*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
1990*4882a593Smuzhiyun 		rtlefuse->epromtype = EEPROM_93C46;
1991*4882a593Smuzhiyun 	} else {
1992*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
1993*4882a593Smuzhiyun 		rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1994*4882a593Smuzhiyun 	}
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 	if (tmp_u1b & BIT(5)) {
1997*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1998*4882a593Smuzhiyun 		rtlefuse->autoload_failflag = false;
1999*4882a593Smuzhiyun 		_rtl92se_read_adapter_info(hw);
2000*4882a593Smuzhiyun 	} else {
2001*4882a593Smuzhiyun 		pr_err("Autoload ERR!!\n");
2002*4882a593Smuzhiyun 		rtlefuse->autoload_failflag = true;
2003*4882a593Smuzhiyun 	}
2004*4882a593Smuzhiyun }
2005*4882a593Smuzhiyun 
rtl92se_update_hal_rate_table(struct ieee80211_hw * hw,struct ieee80211_sta * sta)2006*4882a593Smuzhiyun static void rtl92se_update_hal_rate_table(struct ieee80211_hw *hw,
2007*4882a593Smuzhiyun 					  struct ieee80211_sta *sta)
2008*4882a593Smuzhiyun {
2009*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2010*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
2011*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2012*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
2013*4882a593Smuzhiyun 	u32 ratr_value;
2014*4882a593Smuzhiyun 	u8 ratr_index = 0;
2015*4882a593Smuzhiyun 	u8 nmode = mac->ht_enable;
2016*4882a593Smuzhiyun 	u8 mimo_ps = IEEE80211_SMPS_OFF;
2017*4882a593Smuzhiyun 	u16 shortgi_rate = 0;
2018*4882a593Smuzhiyun 	u32 tmp_ratr_value = 0;
2019*4882a593Smuzhiyun 	u8 curtxbw_40mhz = mac->bw_40;
2020*4882a593Smuzhiyun 	u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
2021*4882a593Smuzhiyun 				1 : 0;
2022*4882a593Smuzhiyun 	u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
2023*4882a593Smuzhiyun 				1 : 0;
2024*4882a593Smuzhiyun 	enum wireless_mode wirelessmode = mac->mode;
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	if (rtlhal->current_bandtype == BAND_ON_5G)
2027*4882a593Smuzhiyun 		ratr_value = sta->supp_rates[1] << 4;
2028*4882a593Smuzhiyun 	else
2029*4882a593Smuzhiyun 		ratr_value = sta->supp_rates[0];
2030*4882a593Smuzhiyun 	if (mac->opmode == NL80211_IFTYPE_ADHOC)
2031*4882a593Smuzhiyun 		ratr_value = 0xfff;
2032*4882a593Smuzhiyun 	ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
2033*4882a593Smuzhiyun 			sta->ht_cap.mcs.rx_mask[0] << 12);
2034*4882a593Smuzhiyun 	switch (wirelessmode) {
2035*4882a593Smuzhiyun 	case WIRELESS_MODE_B:
2036*4882a593Smuzhiyun 		ratr_value &= 0x0000000D;
2037*4882a593Smuzhiyun 		break;
2038*4882a593Smuzhiyun 	case WIRELESS_MODE_G:
2039*4882a593Smuzhiyun 		ratr_value &= 0x00000FF5;
2040*4882a593Smuzhiyun 		break;
2041*4882a593Smuzhiyun 	case WIRELESS_MODE_N_24G:
2042*4882a593Smuzhiyun 	case WIRELESS_MODE_N_5G:
2043*4882a593Smuzhiyun 		nmode = 1;
2044*4882a593Smuzhiyun 		if (mimo_ps == IEEE80211_SMPS_STATIC) {
2045*4882a593Smuzhiyun 			ratr_value &= 0x0007F005;
2046*4882a593Smuzhiyun 		} else {
2047*4882a593Smuzhiyun 			u32 ratr_mask;
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 			if (get_rf_type(rtlphy) == RF_1T2R ||
2050*4882a593Smuzhiyun 			    get_rf_type(rtlphy) == RF_1T1R) {
2051*4882a593Smuzhiyun 				if (curtxbw_40mhz)
2052*4882a593Smuzhiyun 					ratr_mask = 0x000ff015;
2053*4882a593Smuzhiyun 				else
2054*4882a593Smuzhiyun 					ratr_mask = 0x000ff005;
2055*4882a593Smuzhiyun 			} else {
2056*4882a593Smuzhiyun 				if (curtxbw_40mhz)
2057*4882a593Smuzhiyun 					ratr_mask = 0x0f0ff015;
2058*4882a593Smuzhiyun 				else
2059*4882a593Smuzhiyun 					ratr_mask = 0x0f0ff005;
2060*4882a593Smuzhiyun 			}
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 			ratr_value &= ratr_mask;
2063*4882a593Smuzhiyun 		}
2064*4882a593Smuzhiyun 		break;
2065*4882a593Smuzhiyun 	default:
2066*4882a593Smuzhiyun 		if (rtlphy->rf_type == RF_1T2R)
2067*4882a593Smuzhiyun 			ratr_value &= 0x000ff0ff;
2068*4882a593Smuzhiyun 		else
2069*4882a593Smuzhiyun 			ratr_value &= 0x0f0ff0ff;
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 		break;
2072*4882a593Smuzhiyun 	}
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	if (rtlpriv->rtlhal.version >= VERSION_8192S_BCUT)
2075*4882a593Smuzhiyun 		ratr_value &= 0x0FFFFFFF;
2076*4882a593Smuzhiyun 	else if (rtlpriv->rtlhal.version == VERSION_8192S_ACUT)
2077*4882a593Smuzhiyun 		ratr_value &= 0x0FFFFFF0;
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun 	if (nmode && ((curtxbw_40mhz &&
2080*4882a593Smuzhiyun 			 curshortgi_40mhz) || (!curtxbw_40mhz &&
2081*4882a593Smuzhiyun 						 curshortgi_20mhz))) {
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 		ratr_value |= 0x10000000;
2084*4882a593Smuzhiyun 		tmp_ratr_value = (ratr_value >> 12);
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 		for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
2087*4882a593Smuzhiyun 			if ((1 << shortgi_rate) & tmp_ratr_value)
2088*4882a593Smuzhiyun 				break;
2089*4882a593Smuzhiyun 		}
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun 		shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
2092*4882a593Smuzhiyun 		    (shortgi_rate << 4) | (shortgi_rate);
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, SG_RATE, shortgi_rate);
2095*4882a593Smuzhiyun 	}
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, ARFR0 + ratr_index * 4, ratr_value);
2098*4882a593Smuzhiyun 	if (ratr_value & 0xfffff000)
2099*4882a593Smuzhiyun 		rtl92s_phy_set_fw_cmd(hw, FW_CMD_RA_REFRESH_N);
2100*4882a593Smuzhiyun 	else
2101*4882a593Smuzhiyun 		rtl92s_phy_set_fw_cmd(hw, FW_CMD_RA_REFRESH_BG);
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
2104*4882a593Smuzhiyun 		rtl_read_dword(rtlpriv, ARFR0));
2105*4882a593Smuzhiyun }
2106*4882a593Smuzhiyun 
rtl92se_update_hal_rate_mask(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)2107*4882a593Smuzhiyun static void rtl92se_update_hal_rate_mask(struct ieee80211_hw *hw,
2108*4882a593Smuzhiyun 					 struct ieee80211_sta *sta,
2109*4882a593Smuzhiyun 					 u8 rssi_level, bool update_bw)
2110*4882a593Smuzhiyun {
2111*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2112*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
2113*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2114*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
2115*4882a593Smuzhiyun 	struct rtl_sta_info *sta_entry = NULL;
2116*4882a593Smuzhiyun 	u32 ratr_bitmap;
2117*4882a593Smuzhiyun 	u8 ratr_index = 0;
2118*4882a593Smuzhiyun 	u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
2119*4882a593Smuzhiyun 	u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
2120*4882a593Smuzhiyun 				1 : 0;
2121*4882a593Smuzhiyun 	u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
2122*4882a593Smuzhiyun 				1 : 0;
2123*4882a593Smuzhiyun 	enum wireless_mode wirelessmode = 0;
2124*4882a593Smuzhiyun 	bool shortgi = false;
2125*4882a593Smuzhiyun 	u32 ratr_value = 0;
2126*4882a593Smuzhiyun 	u8 shortgi_rate = 0;
2127*4882a593Smuzhiyun 	u32 mask = 0;
2128*4882a593Smuzhiyun 	u32 band = 0;
2129*4882a593Smuzhiyun 	bool bmulticast = false;
2130*4882a593Smuzhiyun 	u8 macid = 0;
2131*4882a593Smuzhiyun 	u8 mimo_ps = IEEE80211_SMPS_OFF;
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 	sta_entry = (struct rtl_sta_info *) sta->drv_priv;
2134*4882a593Smuzhiyun 	wirelessmode = sta_entry->wireless_mode;
2135*4882a593Smuzhiyun 	if (mac->opmode == NL80211_IFTYPE_STATION)
2136*4882a593Smuzhiyun 		curtxbw_40mhz = mac->bw_40;
2137*4882a593Smuzhiyun 	else if (mac->opmode == NL80211_IFTYPE_AP ||
2138*4882a593Smuzhiyun 		mac->opmode == NL80211_IFTYPE_ADHOC)
2139*4882a593Smuzhiyun 		macid = sta->aid + 1;
2140*4882a593Smuzhiyun 
2141*4882a593Smuzhiyun 	if (rtlhal->current_bandtype == BAND_ON_5G)
2142*4882a593Smuzhiyun 		ratr_bitmap = sta->supp_rates[1] << 4;
2143*4882a593Smuzhiyun 	else
2144*4882a593Smuzhiyun 		ratr_bitmap = sta->supp_rates[0];
2145*4882a593Smuzhiyun 	if (mac->opmode == NL80211_IFTYPE_ADHOC)
2146*4882a593Smuzhiyun 		ratr_bitmap = 0xfff;
2147*4882a593Smuzhiyun 	ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
2148*4882a593Smuzhiyun 			sta->ht_cap.mcs.rx_mask[0] << 12);
2149*4882a593Smuzhiyun 	switch (wirelessmode) {
2150*4882a593Smuzhiyun 	case WIRELESS_MODE_B:
2151*4882a593Smuzhiyun 		band |= WIRELESS_11B;
2152*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_B;
2153*4882a593Smuzhiyun 		if (ratr_bitmap & 0x0000000c)
2154*4882a593Smuzhiyun 			ratr_bitmap &= 0x0000000d;
2155*4882a593Smuzhiyun 		else
2156*4882a593Smuzhiyun 			ratr_bitmap &= 0x0000000f;
2157*4882a593Smuzhiyun 		break;
2158*4882a593Smuzhiyun 	case WIRELESS_MODE_G:
2159*4882a593Smuzhiyun 		band |= (WIRELESS_11G | WIRELESS_11B);
2160*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_GB;
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 		if (rssi_level == 1)
2163*4882a593Smuzhiyun 			ratr_bitmap &= 0x00000f00;
2164*4882a593Smuzhiyun 		else if (rssi_level == 2)
2165*4882a593Smuzhiyun 			ratr_bitmap &= 0x00000ff0;
2166*4882a593Smuzhiyun 		else
2167*4882a593Smuzhiyun 			ratr_bitmap &= 0x00000ff5;
2168*4882a593Smuzhiyun 		break;
2169*4882a593Smuzhiyun 	case WIRELESS_MODE_A:
2170*4882a593Smuzhiyun 		band |= WIRELESS_11A;
2171*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_A;
2172*4882a593Smuzhiyun 		ratr_bitmap &= 0x00000ff0;
2173*4882a593Smuzhiyun 		break;
2174*4882a593Smuzhiyun 	case WIRELESS_MODE_N_24G:
2175*4882a593Smuzhiyun 	case WIRELESS_MODE_N_5G:
2176*4882a593Smuzhiyun 		band |= (WIRELESS_11N | WIRELESS_11G | WIRELESS_11B);
2177*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_NGB;
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun 		if (mimo_ps == IEEE80211_SMPS_STATIC) {
2180*4882a593Smuzhiyun 			if (rssi_level == 1)
2181*4882a593Smuzhiyun 				ratr_bitmap &= 0x00070000;
2182*4882a593Smuzhiyun 			else if (rssi_level == 2)
2183*4882a593Smuzhiyun 				ratr_bitmap &= 0x0007f000;
2184*4882a593Smuzhiyun 			else
2185*4882a593Smuzhiyun 				ratr_bitmap &= 0x0007f005;
2186*4882a593Smuzhiyun 		} else {
2187*4882a593Smuzhiyun 			if (rtlphy->rf_type == RF_1T2R ||
2188*4882a593Smuzhiyun 				rtlphy->rf_type == RF_1T1R) {
2189*4882a593Smuzhiyun 				if (rssi_level == 1) {
2190*4882a593Smuzhiyun 						ratr_bitmap &= 0x000f0000;
2191*4882a593Smuzhiyun 				} else if (rssi_level == 3) {
2192*4882a593Smuzhiyun 					ratr_bitmap &= 0x000fc000;
2193*4882a593Smuzhiyun 				} else if (rssi_level == 5) {
2194*4882a593Smuzhiyun 						ratr_bitmap &= 0x000ff000;
2195*4882a593Smuzhiyun 				} else {
2196*4882a593Smuzhiyun 					if (curtxbw_40mhz)
2197*4882a593Smuzhiyun 						ratr_bitmap &= 0x000ff015;
2198*4882a593Smuzhiyun 					else
2199*4882a593Smuzhiyun 						ratr_bitmap &= 0x000ff005;
2200*4882a593Smuzhiyun 				}
2201*4882a593Smuzhiyun 			} else {
2202*4882a593Smuzhiyun 				if (rssi_level == 1) {
2203*4882a593Smuzhiyun 					ratr_bitmap &= 0x0f8f0000;
2204*4882a593Smuzhiyun 				} else if (rssi_level == 3) {
2205*4882a593Smuzhiyun 					ratr_bitmap &= 0x0f8fc000;
2206*4882a593Smuzhiyun 				} else if (rssi_level == 5) {
2207*4882a593Smuzhiyun 					ratr_bitmap &= 0x0f8ff000;
2208*4882a593Smuzhiyun 				} else {
2209*4882a593Smuzhiyun 					if (curtxbw_40mhz)
2210*4882a593Smuzhiyun 						ratr_bitmap &= 0x0f8ff015;
2211*4882a593Smuzhiyun 					else
2212*4882a593Smuzhiyun 						ratr_bitmap &= 0x0f8ff005;
2213*4882a593Smuzhiyun 				}
2214*4882a593Smuzhiyun 			}
2215*4882a593Smuzhiyun 		}
2216*4882a593Smuzhiyun 
2217*4882a593Smuzhiyun 		if ((curtxbw_40mhz && curshortgi_40mhz) ||
2218*4882a593Smuzhiyun 		    (!curtxbw_40mhz && curshortgi_20mhz)) {
2219*4882a593Smuzhiyun 			if (macid == 0)
2220*4882a593Smuzhiyun 				shortgi = true;
2221*4882a593Smuzhiyun 			else if (macid == 1)
2222*4882a593Smuzhiyun 				shortgi = false;
2223*4882a593Smuzhiyun 		}
2224*4882a593Smuzhiyun 		break;
2225*4882a593Smuzhiyun 	default:
2226*4882a593Smuzhiyun 		band |= (WIRELESS_11N | WIRELESS_11G | WIRELESS_11B);
2227*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_NGB;
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 		if (rtlphy->rf_type == RF_1T2R)
2230*4882a593Smuzhiyun 			ratr_bitmap &= 0x000ff0ff;
2231*4882a593Smuzhiyun 		else
2232*4882a593Smuzhiyun 			ratr_bitmap &= 0x0f8ff0ff;
2233*4882a593Smuzhiyun 		break;
2234*4882a593Smuzhiyun 	}
2235*4882a593Smuzhiyun 	sta_entry->ratr_index = ratr_index;
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun 	if (rtlpriv->rtlhal.version >= VERSION_8192S_BCUT)
2238*4882a593Smuzhiyun 		ratr_bitmap &= 0x0FFFFFFF;
2239*4882a593Smuzhiyun 	else if (rtlpriv->rtlhal.version == VERSION_8192S_ACUT)
2240*4882a593Smuzhiyun 		ratr_bitmap &= 0x0FFFFFF0;
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 	if (shortgi) {
2243*4882a593Smuzhiyun 		ratr_bitmap |= 0x10000000;
2244*4882a593Smuzhiyun 		/* Get MAX MCS available. */
2245*4882a593Smuzhiyun 		ratr_value = (ratr_bitmap >> 12);
2246*4882a593Smuzhiyun 		for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
2247*4882a593Smuzhiyun 			if ((1 << shortgi_rate) & ratr_value)
2248*4882a593Smuzhiyun 				break;
2249*4882a593Smuzhiyun 		}
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 		shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
2252*4882a593Smuzhiyun 			(shortgi_rate << 4) | (shortgi_rate);
2253*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, SG_RATE, shortgi_rate);
2254*4882a593Smuzhiyun 	}
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun 	mask |= (bmulticast ? 1 : 0) << 9 | (macid & 0x1f) << 4 | (band & 0xf);
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RATR, DBG_TRACE, "mask = %x, bitmap = %x\n",
2259*4882a593Smuzhiyun 		mask, ratr_bitmap);
2260*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, 0x2c4, ratr_bitmap);
2261*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, WFM5, (FW_RA_UPDATE_MASK | (mask << 8)));
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun 	if (macid != 0)
2264*4882a593Smuzhiyun 		sta_entry->ratr_index = ratr_index;
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun 
rtl92se_update_hal_rate_tbl(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)2267*4882a593Smuzhiyun void rtl92se_update_hal_rate_tbl(struct ieee80211_hw *hw,
2268*4882a593Smuzhiyun 		struct ieee80211_sta *sta, u8 rssi_level, bool update_bw)
2269*4882a593Smuzhiyun {
2270*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2271*4882a593Smuzhiyun 
2272*4882a593Smuzhiyun 	if (rtlpriv->dm.useramask)
2273*4882a593Smuzhiyun 		rtl92se_update_hal_rate_mask(hw, sta, rssi_level, update_bw);
2274*4882a593Smuzhiyun 	else
2275*4882a593Smuzhiyun 		rtl92se_update_hal_rate_table(hw, sta);
2276*4882a593Smuzhiyun }
2277*4882a593Smuzhiyun 
rtl92se_update_channel_access_setting(struct ieee80211_hw * hw)2278*4882a593Smuzhiyun void rtl92se_update_channel_access_setting(struct ieee80211_hw *hw)
2279*4882a593Smuzhiyun {
2280*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2281*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2282*4882a593Smuzhiyun 	u16 sifs_timer;
2283*4882a593Smuzhiyun 
2284*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
2285*4882a593Smuzhiyun 				      &mac->slot_time);
2286*4882a593Smuzhiyun 	sifs_timer = 0x0e0e;
2287*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2288*4882a593Smuzhiyun 
2289*4882a593Smuzhiyun }
2290*4882a593Smuzhiyun 
2291*4882a593Smuzhiyun /* this ifunction is for RFKILL, it's different with windows,
2292*4882a593Smuzhiyun  * because UI will disable wireless when GPIO Radio Off.
2293*4882a593Smuzhiyun  * And here we not check or Disable/Enable ASPM like windows*/
rtl92se_gpio_radio_on_off_checking(struct ieee80211_hw * hw,u8 * valid)2294*4882a593Smuzhiyun bool rtl92se_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
2295*4882a593Smuzhiyun {
2296*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2297*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2298*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2299*4882a593Smuzhiyun 	enum rf_pwrstate rfpwr_toset /*, cur_rfstate */;
2300*4882a593Smuzhiyun 	unsigned long flag = 0;
2301*4882a593Smuzhiyun 	bool actuallyset = false;
2302*4882a593Smuzhiyun 	bool turnonbypowerdomain = false;
2303*4882a593Smuzhiyun 
2304*4882a593Smuzhiyun 	/* just 8191se can check gpio before firstup, 92c/92d have fixed it */
2305*4882a593Smuzhiyun 	if ((rtlpci->up_first_time == 1) || (rtlpci->being_init_adapter))
2306*4882a593Smuzhiyun 		return false;
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun 	if (ppsc->swrf_processing)
2309*4882a593Smuzhiyun 		return false;
2310*4882a593Smuzhiyun 
2311*4882a593Smuzhiyun 	spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2312*4882a593Smuzhiyun 	if (ppsc->rfchange_inprogress) {
2313*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2314*4882a593Smuzhiyun 		return false;
2315*4882a593Smuzhiyun 	} else {
2316*4882a593Smuzhiyun 		ppsc->rfchange_inprogress = true;
2317*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2318*4882a593Smuzhiyun 	}
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun 	/* cur_rfstate = ppsc->rfpwr_state;*/
2321*4882a593Smuzhiyun 
2322*4882a593Smuzhiyun 	/* because after _rtl92s_phy_set_rfhalt, all power
2323*4882a593Smuzhiyun 	 * closed, so we must open some power for GPIO check,
2324*4882a593Smuzhiyun 	 * or we will always check GPIO RFOFF here,
2325*4882a593Smuzhiyun 	 * And we should close power after GPIO check */
2326*4882a593Smuzhiyun 	if (RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
2327*4882a593Smuzhiyun 		_rtl92se_power_domain_init(hw);
2328*4882a593Smuzhiyun 		turnonbypowerdomain = true;
2329*4882a593Smuzhiyun 	}
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 	rfpwr_toset = _rtl92se_rf_onoff_detect(hw);
2332*4882a593Smuzhiyun 
2333*4882a593Smuzhiyun 	if ((ppsc->hwradiooff) && (rfpwr_toset == ERFON)) {
2334*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
2335*4882a593Smuzhiyun 			"RFKILL-HW Radio ON, RF ON\n");
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 		rfpwr_toset = ERFON;
2338*4882a593Smuzhiyun 		ppsc->hwradiooff = false;
2339*4882a593Smuzhiyun 		actuallyset = true;
2340*4882a593Smuzhiyun 	} else if ((!ppsc->hwradiooff) && (rfpwr_toset == ERFOFF)) {
2341*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_RF,
2342*4882a593Smuzhiyun 			DBG_DMESG, "RFKILL-HW Radio OFF, RF OFF\n");
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun 		rfpwr_toset = ERFOFF;
2345*4882a593Smuzhiyun 		ppsc->hwradiooff = true;
2346*4882a593Smuzhiyun 		actuallyset = true;
2347*4882a593Smuzhiyun 	}
2348*4882a593Smuzhiyun 
2349*4882a593Smuzhiyun 	if (actuallyset) {
2350*4882a593Smuzhiyun 		spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2351*4882a593Smuzhiyun 		ppsc->rfchange_inprogress = false;
2352*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2353*4882a593Smuzhiyun 
2354*4882a593Smuzhiyun 	/* this not include ifconfig wlan0 down case */
2355*4882a593Smuzhiyun 	/* } else if (rfpwr_toset == ERFOFF || cur_rfstate == ERFOFF) { */
2356*4882a593Smuzhiyun 	} else {
2357*4882a593Smuzhiyun 		/* because power_domain_init may be happen when
2358*4882a593Smuzhiyun 		 * _rtl92s_phy_set_rfhalt, this will open some powers
2359*4882a593Smuzhiyun 		 * and cause current increasing about 40 mA for ips,
2360*4882a593Smuzhiyun 		 * rfoff and ifconfig down, so we set
2361*4882a593Smuzhiyun 		 * _rtl92s_phy_set_rfhalt again here */
2362*4882a593Smuzhiyun 		if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC &&
2363*4882a593Smuzhiyun 			turnonbypowerdomain) {
2364*4882a593Smuzhiyun 			_rtl92s_phy_set_rfhalt(hw);
2365*4882a593Smuzhiyun 			RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2366*4882a593Smuzhiyun 		}
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 		spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2369*4882a593Smuzhiyun 		ppsc->rfchange_inprogress = false;
2370*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2371*4882a593Smuzhiyun 	}
2372*4882a593Smuzhiyun 
2373*4882a593Smuzhiyun 	*valid = 1;
2374*4882a593Smuzhiyun 	return !ppsc->hwradiooff;
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun }
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun /* Is_wepkey just used for WEP used as group & pairwise key
2379*4882a593Smuzhiyun  * if pairwise is AES ang group is WEP Is_wepkey == false.*/
rtl92se_set_key(struct ieee80211_hw * hw,u32 key_index,u8 * p_macaddr,bool is_group,u8 enc_algo,bool is_wepkey,bool clear_all)2380*4882a593Smuzhiyun void rtl92se_set_key(struct ieee80211_hw *hw, u32 key_index, u8 *p_macaddr,
2381*4882a593Smuzhiyun 	bool is_group, u8 enc_algo, bool is_wepkey, bool clear_all)
2382*4882a593Smuzhiyun {
2383*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2384*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2385*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2386*4882a593Smuzhiyun 	u8 *macaddr = p_macaddr;
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun 	u32 entry_id = 0;
2389*4882a593Smuzhiyun 	bool is_pairwise = false;
2390*4882a593Smuzhiyun 
2391*4882a593Smuzhiyun 	static u8 cam_const_addr[4][6] = {
2392*4882a593Smuzhiyun 		{0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2393*4882a593Smuzhiyun 		{0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2394*4882a593Smuzhiyun 		{0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2395*4882a593Smuzhiyun 		{0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2396*4882a593Smuzhiyun 	};
2397*4882a593Smuzhiyun 	static u8 cam_const_broad[] = {
2398*4882a593Smuzhiyun 		0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2399*4882a593Smuzhiyun 	};
2400*4882a593Smuzhiyun 
2401*4882a593Smuzhiyun 	if (clear_all) {
2402*4882a593Smuzhiyun 		u8 idx = 0;
2403*4882a593Smuzhiyun 		u8 cam_offset = 0;
2404*4882a593Smuzhiyun 		u8 clear_number = 5;
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
2407*4882a593Smuzhiyun 
2408*4882a593Smuzhiyun 		for (idx = 0; idx < clear_number; idx++) {
2409*4882a593Smuzhiyun 			rtl_cam_mark_invalid(hw, cam_offset + idx);
2410*4882a593Smuzhiyun 			rtl_cam_empty_entry(hw, cam_offset + idx);
2411*4882a593Smuzhiyun 
2412*4882a593Smuzhiyun 			if (idx < 5) {
2413*4882a593Smuzhiyun 				memset(rtlpriv->sec.key_buf[idx], 0,
2414*4882a593Smuzhiyun 				       MAX_KEY_LEN);
2415*4882a593Smuzhiyun 				rtlpriv->sec.key_len[idx] = 0;
2416*4882a593Smuzhiyun 			}
2417*4882a593Smuzhiyun 		}
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun 	} else {
2420*4882a593Smuzhiyun 		switch (enc_algo) {
2421*4882a593Smuzhiyun 		case WEP40_ENCRYPTION:
2422*4882a593Smuzhiyun 			enc_algo = CAM_WEP40;
2423*4882a593Smuzhiyun 			break;
2424*4882a593Smuzhiyun 		case WEP104_ENCRYPTION:
2425*4882a593Smuzhiyun 			enc_algo = CAM_WEP104;
2426*4882a593Smuzhiyun 			break;
2427*4882a593Smuzhiyun 		case TKIP_ENCRYPTION:
2428*4882a593Smuzhiyun 			enc_algo = CAM_TKIP;
2429*4882a593Smuzhiyun 			break;
2430*4882a593Smuzhiyun 		case AESCCMP_ENCRYPTION:
2431*4882a593Smuzhiyun 			enc_algo = CAM_AES;
2432*4882a593Smuzhiyun 			break;
2433*4882a593Smuzhiyun 		default:
2434*4882a593Smuzhiyun 			pr_err("switch case %#x not processed\n",
2435*4882a593Smuzhiyun 			       enc_algo);
2436*4882a593Smuzhiyun 			enc_algo = CAM_TKIP;
2437*4882a593Smuzhiyun 			break;
2438*4882a593Smuzhiyun 		}
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 		if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2441*4882a593Smuzhiyun 			macaddr = cam_const_addr[key_index];
2442*4882a593Smuzhiyun 			entry_id = key_index;
2443*4882a593Smuzhiyun 		} else {
2444*4882a593Smuzhiyun 			if (is_group) {
2445*4882a593Smuzhiyun 				macaddr = cam_const_broad;
2446*4882a593Smuzhiyun 				entry_id = key_index;
2447*4882a593Smuzhiyun 			} else {
2448*4882a593Smuzhiyun 				if (mac->opmode == NL80211_IFTYPE_AP) {
2449*4882a593Smuzhiyun 					entry_id = rtl_cam_get_free_entry(hw,
2450*4882a593Smuzhiyun 								 p_macaddr);
2451*4882a593Smuzhiyun 					if (entry_id >=  TOTAL_CAM_ENTRY) {
2452*4882a593Smuzhiyun 						pr_err("Can not find free hw security cam entry\n");
2453*4882a593Smuzhiyun 						return;
2454*4882a593Smuzhiyun 					}
2455*4882a593Smuzhiyun 				} else {
2456*4882a593Smuzhiyun 					entry_id = CAM_PAIRWISE_KEY_POSITION;
2457*4882a593Smuzhiyun 				}
2458*4882a593Smuzhiyun 
2459*4882a593Smuzhiyun 				key_index = PAIRWISE_KEYIDX;
2460*4882a593Smuzhiyun 				is_pairwise = true;
2461*4882a593Smuzhiyun 			}
2462*4882a593Smuzhiyun 		}
2463*4882a593Smuzhiyun 
2464*4882a593Smuzhiyun 		if (rtlpriv->sec.key_len[key_index] == 0) {
2465*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2466*4882a593Smuzhiyun 				"delete one entry, entry_id is %d\n",
2467*4882a593Smuzhiyun 				entry_id);
2468*4882a593Smuzhiyun 			if (mac->opmode == NL80211_IFTYPE_AP)
2469*4882a593Smuzhiyun 				rtl_cam_del_entry(hw, p_macaddr);
2470*4882a593Smuzhiyun 			rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2471*4882a593Smuzhiyun 		} else {
2472*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2473*4882a593Smuzhiyun 				"add one entry\n");
2474*4882a593Smuzhiyun 			if (is_pairwise) {
2475*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2476*4882a593Smuzhiyun 					"set Pairwise key\n");
2477*4882a593Smuzhiyun 
2478*4882a593Smuzhiyun 				rtl_cam_add_one_entry(hw, macaddr, key_index,
2479*4882a593Smuzhiyun 					entry_id, enc_algo,
2480*4882a593Smuzhiyun 					CAM_CONFIG_NO_USEDK,
2481*4882a593Smuzhiyun 					rtlpriv->sec.key_buf[key_index]);
2482*4882a593Smuzhiyun 			} else {
2483*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2484*4882a593Smuzhiyun 					"set group key\n");
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun 				if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2487*4882a593Smuzhiyun 					rtl_cam_add_one_entry(hw,
2488*4882a593Smuzhiyun 						rtlefuse->dev_addr,
2489*4882a593Smuzhiyun 						PAIRWISE_KEYIDX,
2490*4882a593Smuzhiyun 						CAM_PAIRWISE_KEY_POSITION,
2491*4882a593Smuzhiyun 						enc_algo, CAM_CONFIG_NO_USEDK,
2492*4882a593Smuzhiyun 						rtlpriv->sec.key_buf[entry_id]);
2493*4882a593Smuzhiyun 				}
2494*4882a593Smuzhiyun 
2495*4882a593Smuzhiyun 				rtl_cam_add_one_entry(hw, macaddr, key_index,
2496*4882a593Smuzhiyun 					      entry_id, enc_algo,
2497*4882a593Smuzhiyun 					      CAM_CONFIG_NO_USEDK,
2498*4882a593Smuzhiyun 					      rtlpriv->sec.key_buf[entry_id]);
2499*4882a593Smuzhiyun 			}
2500*4882a593Smuzhiyun 
2501*4882a593Smuzhiyun 		}
2502*4882a593Smuzhiyun 	}
2503*4882a593Smuzhiyun }
2504*4882a593Smuzhiyun 
rtl92se_suspend(struct ieee80211_hw * hw)2505*4882a593Smuzhiyun void rtl92se_suspend(struct ieee80211_hw *hw)
2506*4882a593Smuzhiyun {
2507*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 	rtlpci->up_first_time = true;
2510*4882a593Smuzhiyun }
2511*4882a593Smuzhiyun 
rtl92se_resume(struct ieee80211_hw * hw)2512*4882a593Smuzhiyun void rtl92se_resume(struct ieee80211_hw *hw)
2513*4882a593Smuzhiyun {
2514*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2515*4882a593Smuzhiyun 	u32 val;
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 	pci_read_config_dword(rtlpci->pdev, 0x40, &val);
2518*4882a593Smuzhiyun 	if ((val & 0x0000ff00) != 0)
2519*4882a593Smuzhiyun 		pci_write_config_dword(rtlpci->pdev, 0x40,
2520*4882a593Smuzhiyun 			val & 0xffff00ff);
2521*4882a593Smuzhiyun }
2522