1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012 Realtek Corporation.*/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../base.h"
6*4882a593Smuzhiyun #include "../core.h"
7*4882a593Smuzhiyun #include "reg.h"
8*4882a593Smuzhiyun #include "def.h"
9*4882a593Smuzhiyun #include "phy.h"
10*4882a593Smuzhiyun #include "dm.h"
11*4882a593Smuzhiyun #include "fw.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun static const u32 edca_setting_dl[PEER_MAX] = {
14*4882a593Smuzhiyun 0xa44f, /* 0 UNKNOWN */
15*4882a593Smuzhiyun 0x5ea44f, /* 1 REALTEK_90 */
16*4882a593Smuzhiyun 0x5ea44f, /* 2 REALTEK_92SE */
17*4882a593Smuzhiyun 0xa630, /* 3 BROAD */
18*4882a593Smuzhiyun 0xa44f, /* 4 RAL */
19*4882a593Smuzhiyun 0xa630, /* 5 ATH */
20*4882a593Smuzhiyun 0xa630, /* 6 CISCO */
21*4882a593Smuzhiyun 0xa42b, /* 7 MARV */
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static const u32 edca_setting_dl_gmode[PEER_MAX] = {
25*4882a593Smuzhiyun 0x4322, /* 0 UNKNOWN */
26*4882a593Smuzhiyun 0xa44f, /* 1 REALTEK_90 */
27*4882a593Smuzhiyun 0x5ea44f, /* 2 REALTEK_92SE */
28*4882a593Smuzhiyun 0xa42b, /* 3 BROAD */
29*4882a593Smuzhiyun 0x5e4322, /* 4 RAL */
30*4882a593Smuzhiyun 0x4322, /* 5 ATH */
31*4882a593Smuzhiyun 0xa430, /* 6 CISCO */
32*4882a593Smuzhiyun 0x5ea44f, /* 7 MARV */
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static const u32 edca_setting_ul[PEER_MAX] = {
36*4882a593Smuzhiyun 0x5e4322, /* 0 UNKNOWN */
37*4882a593Smuzhiyun 0xa44f, /* 1 REALTEK_90 */
38*4882a593Smuzhiyun 0x5ea44f, /* 2 REALTEK_92SE */
39*4882a593Smuzhiyun 0x5ea322, /* 3 BROAD */
40*4882a593Smuzhiyun 0x5ea422, /* 4 RAL */
41*4882a593Smuzhiyun 0x5ea322, /* 5 ATH */
42*4882a593Smuzhiyun 0x3ea44f, /* 6 CISCO */
43*4882a593Smuzhiyun 0x5ea44f, /* 7 MARV */
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
_rtl92s_dm_check_edca_turbo(struct ieee80211_hw * hw)46*4882a593Smuzhiyun static void _rtl92s_dm_check_edca_turbo(struct ieee80211_hw *hw)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
49*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static u64 last_txok_cnt;
52*4882a593Smuzhiyun static u64 last_rxok_cnt;
53*4882a593Smuzhiyun u64 cur_txok_cnt = 0;
54*4882a593Smuzhiyun u64 cur_rxok_cnt = 0;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun u32 edca_be_ul = edca_setting_ul[mac->vendor];
57*4882a593Smuzhiyun u32 edca_be_dl = edca_setting_dl[mac->vendor];
58*4882a593Smuzhiyun u32 edca_gmode = edca_setting_dl_gmode[mac->vendor];
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun if (mac->link_state != MAC80211_LINKED) {
61*4882a593Smuzhiyun rtlpriv->dm.current_turbo_edca = false;
62*4882a593Smuzhiyun goto dm_checkedcaturbo_exit;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if ((!rtlpriv->dm.is_any_nonbepkts) &&
66*4882a593Smuzhiyun (!rtlpriv->dm.disable_framebursting)) {
67*4882a593Smuzhiyun cur_txok_cnt = rtlpriv->stats.txbytesunicast - last_txok_cnt;
68*4882a593Smuzhiyun cur_rxok_cnt = rtlpriv->stats.rxbytesunicast - last_rxok_cnt;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (rtlpriv->phy.rf_type == RF_1T2R) {
71*4882a593Smuzhiyun if (cur_txok_cnt > 4 * cur_rxok_cnt) {
72*4882a593Smuzhiyun /* Uplink TP is present. */
73*4882a593Smuzhiyun if (rtlpriv->dm.is_cur_rdlstate ||
74*4882a593Smuzhiyun !rtlpriv->dm.current_turbo_edca) {
75*4882a593Smuzhiyun rtl_write_dword(rtlpriv, EDCAPARA_BE,
76*4882a593Smuzhiyun edca_be_ul);
77*4882a593Smuzhiyun rtlpriv->dm.is_cur_rdlstate = false;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun } else {/* Balance TP is present. */
80*4882a593Smuzhiyun if (!rtlpriv->dm.is_cur_rdlstate ||
81*4882a593Smuzhiyun !rtlpriv->dm.current_turbo_edca) {
82*4882a593Smuzhiyun if (mac->mode == WIRELESS_MODE_G ||
83*4882a593Smuzhiyun mac->mode == WIRELESS_MODE_B)
84*4882a593Smuzhiyun rtl_write_dword(rtlpriv,
85*4882a593Smuzhiyun EDCAPARA_BE,
86*4882a593Smuzhiyun edca_gmode);
87*4882a593Smuzhiyun else
88*4882a593Smuzhiyun rtl_write_dword(rtlpriv,
89*4882a593Smuzhiyun EDCAPARA_BE,
90*4882a593Smuzhiyun edca_be_dl);
91*4882a593Smuzhiyun rtlpriv->dm.is_cur_rdlstate = true;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun rtlpriv->dm.current_turbo_edca = true;
95*4882a593Smuzhiyun } else {
96*4882a593Smuzhiyun if (cur_rxok_cnt > 4 * cur_txok_cnt) {
97*4882a593Smuzhiyun if (!rtlpriv->dm.is_cur_rdlstate ||
98*4882a593Smuzhiyun !rtlpriv->dm.current_turbo_edca) {
99*4882a593Smuzhiyun if (mac->mode == WIRELESS_MODE_G ||
100*4882a593Smuzhiyun mac->mode == WIRELESS_MODE_B)
101*4882a593Smuzhiyun rtl_write_dword(rtlpriv,
102*4882a593Smuzhiyun EDCAPARA_BE,
103*4882a593Smuzhiyun edca_gmode);
104*4882a593Smuzhiyun else
105*4882a593Smuzhiyun rtl_write_dword(rtlpriv,
106*4882a593Smuzhiyun EDCAPARA_BE,
107*4882a593Smuzhiyun edca_be_dl);
108*4882a593Smuzhiyun rtlpriv->dm.is_cur_rdlstate = true;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun } else {
111*4882a593Smuzhiyun if (rtlpriv->dm.is_cur_rdlstate ||
112*4882a593Smuzhiyun !rtlpriv->dm.current_turbo_edca) {
113*4882a593Smuzhiyun rtl_write_dword(rtlpriv, EDCAPARA_BE,
114*4882a593Smuzhiyun edca_be_ul);
115*4882a593Smuzhiyun rtlpriv->dm.is_cur_rdlstate = false;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun rtlpriv->dm.current_turbo_edca = true;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun } else {
121*4882a593Smuzhiyun if (rtlpriv->dm.current_turbo_edca) {
122*4882a593Smuzhiyun u8 tmp = AC0_BE;
123*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
124*4882a593Smuzhiyun &tmp);
125*4882a593Smuzhiyun rtlpriv->dm.current_turbo_edca = false;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun dm_checkedcaturbo_exit:
130*4882a593Smuzhiyun rtlpriv->dm.is_any_nonbepkts = false;
131*4882a593Smuzhiyun last_txok_cnt = rtlpriv->stats.txbytesunicast;
132*4882a593Smuzhiyun last_rxok_cnt = rtlpriv->stats.rxbytesunicast;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
_rtl92s_dm_txpowertracking_callback_thermalmeter(struct ieee80211_hw * hw)135*4882a593Smuzhiyun static void _rtl92s_dm_txpowertracking_callback_thermalmeter(
136*4882a593Smuzhiyun struct ieee80211_hw *hw)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
139*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
140*4882a593Smuzhiyun u8 thermalvalue = 0;
141*4882a593Smuzhiyun u32 fw_cmd = 0;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun rtlpriv->dm.txpower_trackinginit = true;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun thermalvalue = (u8)rtl_get_rfreg(hw, RF90_PATH_A, RF_T_METER, 0x1f);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
148*4882a593Smuzhiyun "Readback Thermal Meter = 0x%x pre thermal meter 0x%x eeprom_thermal meter 0x%x\n",
149*4882a593Smuzhiyun thermalvalue,
150*4882a593Smuzhiyun rtlpriv->dm.thermalvalue, rtlefuse->eeprom_thermalmeter);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (thermalvalue) {
153*4882a593Smuzhiyun rtlpriv->dm.thermalvalue = thermalvalue;
154*4882a593Smuzhiyun if (hal_get_firmwareversion(rtlpriv) >= 0x35) {
155*4882a593Smuzhiyun rtl92s_phy_set_fw_cmd(hw, FW_CMD_TXPWR_TRACK_THERMAL);
156*4882a593Smuzhiyun } else {
157*4882a593Smuzhiyun fw_cmd = (FW_TXPWR_TRACK_THERMAL |
158*4882a593Smuzhiyun (rtlpriv->efuse.thermalmeter[0] << 8) |
159*4882a593Smuzhiyun (thermalvalue << 16));
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
162*4882a593Smuzhiyun "Write to FW Thermal Val = 0x%x\n", fw_cmd);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun rtl_write_dword(rtlpriv, WFM5, fw_cmd);
165*4882a593Smuzhiyun rtl92s_phy_chk_fwcmd_iodone(hw);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun rtlpriv->dm.txpowercount = 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
_rtl92s_dm_check_txpowertracking_thermalmeter(struct ieee80211_hw * hw)172*4882a593Smuzhiyun static void _rtl92s_dm_check_txpowertracking_thermalmeter(
173*4882a593Smuzhiyun struct ieee80211_hw *hw)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
176*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
177*4882a593Smuzhiyun u8 tx_power_checkcnt = 5;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* 2T2R TP issue */
180*4882a593Smuzhiyun if (rtlphy->rf_type == RF_2T2R)
181*4882a593Smuzhiyun return;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (!rtlpriv->dm.txpower_tracking)
184*4882a593Smuzhiyun return;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (rtlpriv->dm.txpowercount <= tx_power_checkcnt) {
187*4882a593Smuzhiyun rtlpriv->dm.txpowercount++;
188*4882a593Smuzhiyun return;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (!rtlpriv->dm.tm_trigger) {
192*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, RF_T_METER,
193*4882a593Smuzhiyun RFREG_OFFSET_MASK, 0x60);
194*4882a593Smuzhiyun rtlpriv->dm.tm_trigger = 1;
195*4882a593Smuzhiyun } else {
196*4882a593Smuzhiyun _rtl92s_dm_txpowertracking_callback_thermalmeter(hw);
197*4882a593Smuzhiyun rtlpriv->dm.tm_trigger = 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
_rtl92s_dm_refresh_rateadaptive_mask(struct ieee80211_hw * hw)201*4882a593Smuzhiyun static void _rtl92s_dm_refresh_rateadaptive_mask(struct ieee80211_hw *hw)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
204*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
205*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
206*4882a593Smuzhiyun struct rate_adaptive *ra = &(rtlpriv->ra);
207*4882a593Smuzhiyun struct ieee80211_sta *sta = NULL;
208*4882a593Smuzhiyun u32 low_rssi_thresh = 0;
209*4882a593Smuzhiyun u32 middle_rssi_thresh = 0;
210*4882a593Smuzhiyun u32 high_rssi_thresh = 0;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (is_hal_stop(rtlhal))
213*4882a593Smuzhiyun return;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (!rtlpriv->dm.useramask)
216*4882a593Smuzhiyun return;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (hal_get_firmwareversion(rtlpriv) >= 61 &&
219*4882a593Smuzhiyun !rtlpriv->dm.inform_fw_driverctrldm) {
220*4882a593Smuzhiyun rtl92s_phy_set_fw_cmd(hw, FW_CMD_CTRL_DM_BY_DRIVER);
221*4882a593Smuzhiyun rtlpriv->dm.inform_fw_driverctrldm = true;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if ((mac->link_state == MAC80211_LINKED) &&
225*4882a593Smuzhiyun (mac->opmode == NL80211_IFTYPE_STATION)) {
226*4882a593Smuzhiyun switch (ra->pre_ratr_state) {
227*4882a593Smuzhiyun case DM_RATR_STA_HIGH:
228*4882a593Smuzhiyun high_rssi_thresh = 40;
229*4882a593Smuzhiyun middle_rssi_thresh = 30;
230*4882a593Smuzhiyun low_rssi_thresh = 20;
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun case DM_RATR_STA_MIDDLE:
233*4882a593Smuzhiyun high_rssi_thresh = 44;
234*4882a593Smuzhiyun middle_rssi_thresh = 30;
235*4882a593Smuzhiyun low_rssi_thresh = 20;
236*4882a593Smuzhiyun break;
237*4882a593Smuzhiyun case DM_RATR_STA_LOW:
238*4882a593Smuzhiyun high_rssi_thresh = 44;
239*4882a593Smuzhiyun middle_rssi_thresh = 34;
240*4882a593Smuzhiyun low_rssi_thresh = 20;
241*4882a593Smuzhiyun break;
242*4882a593Smuzhiyun case DM_RATR_STA_ULTRALOW:
243*4882a593Smuzhiyun high_rssi_thresh = 44;
244*4882a593Smuzhiyun middle_rssi_thresh = 34;
245*4882a593Smuzhiyun low_rssi_thresh = 24;
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun default:
248*4882a593Smuzhiyun high_rssi_thresh = 44;
249*4882a593Smuzhiyun middle_rssi_thresh = 34;
250*4882a593Smuzhiyun low_rssi_thresh = 24;
251*4882a593Smuzhiyun break;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun if (rtlpriv->dm.undec_sm_pwdb > (long)high_rssi_thresh) {
255*4882a593Smuzhiyun ra->ratr_state = DM_RATR_STA_HIGH;
256*4882a593Smuzhiyun } else if (rtlpriv->dm.undec_sm_pwdb >
257*4882a593Smuzhiyun (long)middle_rssi_thresh) {
258*4882a593Smuzhiyun ra->ratr_state = DM_RATR_STA_LOW;
259*4882a593Smuzhiyun } else if (rtlpriv->dm.undec_sm_pwdb >
260*4882a593Smuzhiyun (long)low_rssi_thresh) {
261*4882a593Smuzhiyun ra->ratr_state = DM_RATR_STA_LOW;
262*4882a593Smuzhiyun } else {
263*4882a593Smuzhiyun ra->ratr_state = DM_RATR_STA_ULTRALOW;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (ra->pre_ratr_state != ra->ratr_state) {
267*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATE, DBG_LOUD,
268*4882a593Smuzhiyun "RSSI = %ld RSSI_LEVEL = %d PreState = %d, CurState = %d\n",
269*4882a593Smuzhiyun rtlpriv->dm.undec_sm_pwdb, ra->ratr_state,
270*4882a593Smuzhiyun ra->pre_ratr_state, ra->ratr_state);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun rcu_read_lock();
273*4882a593Smuzhiyun sta = rtl_find_sta(hw, mac->bssid);
274*4882a593Smuzhiyun if (sta)
275*4882a593Smuzhiyun rtlpriv->cfg->ops->update_rate_tbl(hw, sta,
276*4882a593Smuzhiyun ra->ratr_state,
277*4882a593Smuzhiyun true);
278*4882a593Smuzhiyun rcu_read_unlock();
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun ra->pre_ratr_state = ra->ratr_state;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
_rtl92s_dm_switch_baseband_mrc(struct ieee80211_hw * hw)285*4882a593Smuzhiyun static void _rtl92s_dm_switch_baseband_mrc(struct ieee80211_hw *hw)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
288*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
289*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
290*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
291*4882a593Smuzhiyun bool current_mrc;
292*4882a593Smuzhiyun bool enable_mrc = true;
293*4882a593Smuzhiyun long tmpentry_maxpwdb = 0;
294*4882a593Smuzhiyun u8 rssi_a = 0;
295*4882a593Smuzhiyun u8 rssi_b = 0;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (is_hal_stop(rtlhal))
298*4882a593Smuzhiyun return;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if ((rtlphy->rf_type == RF_1T1R) || (rtlphy->rf_type == RF_2T2R))
301*4882a593Smuzhiyun return;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_MRC, (u8 *)(¤t_mrc));
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (mac->link_state >= MAC80211_LINKED) {
306*4882a593Smuzhiyun if (rtlpriv->dm.undec_sm_pwdb > tmpentry_maxpwdb) {
307*4882a593Smuzhiyun rssi_a = rtlpriv->stats.rx_rssi_percentage[RF90_PATH_A];
308*4882a593Smuzhiyun rssi_b = rtlpriv->stats.rx_rssi_percentage[RF90_PATH_B];
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* MRC settings would NOT affect TP on Wireless B mode. */
313*4882a593Smuzhiyun if (mac->mode != WIRELESS_MODE_B) {
314*4882a593Smuzhiyun if ((rssi_a == 0) && (rssi_b == 0)) {
315*4882a593Smuzhiyun enable_mrc = true;
316*4882a593Smuzhiyun } else if (rssi_b > 30) {
317*4882a593Smuzhiyun /* Turn on B-Path */
318*4882a593Smuzhiyun enable_mrc = true;
319*4882a593Smuzhiyun } else if (rssi_b < 5) {
320*4882a593Smuzhiyun /* Turn off B-path */
321*4882a593Smuzhiyun enable_mrc = false;
322*4882a593Smuzhiyun /* Take care of RSSI differentiation. */
323*4882a593Smuzhiyun } else if (rssi_a > 15 && (rssi_a >= rssi_b)) {
324*4882a593Smuzhiyun if ((rssi_a - rssi_b) > 15)
325*4882a593Smuzhiyun /* Turn off B-path */
326*4882a593Smuzhiyun enable_mrc = false;
327*4882a593Smuzhiyun else if ((rssi_a - rssi_b) < 10)
328*4882a593Smuzhiyun /* Turn on B-Path */
329*4882a593Smuzhiyun enable_mrc = true;
330*4882a593Smuzhiyun else
331*4882a593Smuzhiyun enable_mrc = current_mrc;
332*4882a593Smuzhiyun } else {
333*4882a593Smuzhiyun /* Turn on B-Path */
334*4882a593Smuzhiyun enable_mrc = true;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* Update MRC settings if needed. */
339*4882a593Smuzhiyun if (enable_mrc != current_mrc)
340*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_MRC,
341*4882a593Smuzhiyun (u8 *)&enable_mrc);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
rtl92s_dm_init_edca_turbo(struct ieee80211_hw * hw)345*4882a593Smuzhiyun void rtl92s_dm_init_edca_turbo(struct ieee80211_hw *hw)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun rtlpriv->dm.current_turbo_edca = false;
350*4882a593Smuzhiyun rtlpriv->dm.is_any_nonbepkts = false;
351*4882a593Smuzhiyun rtlpriv->dm.is_cur_rdlstate = false;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
_rtl92s_dm_init_rate_adaptive_mask(struct ieee80211_hw * hw)354*4882a593Smuzhiyun static void _rtl92s_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
357*4882a593Smuzhiyun struct rate_adaptive *ra = &(rtlpriv->ra);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun ra->ratr_state = DM_RATR_STA_MAX;
360*4882a593Smuzhiyun ra->pre_ratr_state = DM_RATR_STA_MAX;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (rtlpriv->dm.dm_type == DM_TYPE_BYDRIVER &&
363*4882a593Smuzhiyun hal_get_firmwareversion(rtlpriv) >= 60)
364*4882a593Smuzhiyun rtlpriv->dm.useramask = true;
365*4882a593Smuzhiyun else
366*4882a593Smuzhiyun rtlpriv->dm.useramask = false;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun rtlpriv->dm.useramask = false;
369*4882a593Smuzhiyun rtlpriv->dm.inform_fw_driverctrldm = false;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
_rtl92s_dm_init_txpowertracking_thermalmeter(struct ieee80211_hw * hw)372*4882a593Smuzhiyun static void _rtl92s_dm_init_txpowertracking_thermalmeter(
373*4882a593Smuzhiyun struct ieee80211_hw *hw)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun rtlpriv->dm.txpower_tracking = true;
378*4882a593Smuzhiyun rtlpriv->dm.txpowercount = 0;
379*4882a593Smuzhiyun rtlpriv->dm.txpower_trackinginit = false;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
_rtl92s_dm_false_alarm_counter_statistics(struct ieee80211_hw * hw)382*4882a593Smuzhiyun static void _rtl92s_dm_false_alarm_counter_statistics(struct ieee80211_hw *hw)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
385*4882a593Smuzhiyun struct false_alarm_statistics *falsealm_cnt = &(rtlpriv->falsealm_cnt);
386*4882a593Smuzhiyun u32 ret_value;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER1, MASKDWORD);
389*4882a593Smuzhiyun falsealm_cnt->cnt_parity_fail = ((ret_value & 0xffff0000) >> 16);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER2, MASKDWORD);
392*4882a593Smuzhiyun falsealm_cnt->cnt_rate_illegal = (ret_value & 0xffff);
393*4882a593Smuzhiyun falsealm_cnt->cnt_crc8_fail = ((ret_value & 0xffff0000) >> 16);
394*4882a593Smuzhiyun ret_value = rtl_get_bbreg(hw, ROFDM_PHYCOUNTER3, MASKDWORD);
395*4882a593Smuzhiyun falsealm_cnt->cnt_mcs_fail = (ret_value & 0xffff);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun falsealm_cnt->cnt_ofdm_fail = falsealm_cnt->cnt_parity_fail +
398*4882a593Smuzhiyun falsealm_cnt->cnt_rate_illegal + falsealm_cnt->cnt_crc8_fail +
399*4882a593Smuzhiyun falsealm_cnt->cnt_mcs_fail;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* read CCK false alarm */
402*4882a593Smuzhiyun ret_value = rtl_get_bbreg(hw, 0xc64, MASKDWORD);
403*4882a593Smuzhiyun falsealm_cnt->cnt_cck_fail = (ret_value & 0xffff);
404*4882a593Smuzhiyun falsealm_cnt->cnt_all = falsealm_cnt->cnt_ofdm_fail +
405*4882a593Smuzhiyun falsealm_cnt->cnt_cck_fail;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
rtl92s_backoff_enable_flag(struct ieee80211_hw * hw)408*4882a593Smuzhiyun static void rtl92s_backoff_enable_flag(struct ieee80211_hw *hw)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
411*4882a593Smuzhiyun struct dig_t *digtable = &rtlpriv->dm_digtable;
412*4882a593Smuzhiyun struct false_alarm_statistics *falsealm_cnt = &(rtlpriv->falsealm_cnt);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (falsealm_cnt->cnt_all > digtable->fa_highthresh) {
415*4882a593Smuzhiyun if ((digtable->back_val - 6) <
416*4882a593Smuzhiyun digtable->backoffval_range_min)
417*4882a593Smuzhiyun digtable->back_val = digtable->backoffval_range_min;
418*4882a593Smuzhiyun else
419*4882a593Smuzhiyun digtable->back_val -= 6;
420*4882a593Smuzhiyun } else if (falsealm_cnt->cnt_all < digtable->fa_lowthresh) {
421*4882a593Smuzhiyun if ((digtable->back_val + 6) >
422*4882a593Smuzhiyun digtable->backoffval_range_max)
423*4882a593Smuzhiyun digtable->back_val =
424*4882a593Smuzhiyun digtable->backoffval_range_max;
425*4882a593Smuzhiyun else
426*4882a593Smuzhiyun digtable->back_val += 6;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
_rtl92s_dm_initial_gain_sta_beforeconnect(struct ieee80211_hw * hw)430*4882a593Smuzhiyun static void _rtl92s_dm_initial_gain_sta_beforeconnect(struct ieee80211_hw *hw)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
433*4882a593Smuzhiyun struct dig_t *digtable = &rtlpriv->dm_digtable;
434*4882a593Smuzhiyun struct false_alarm_statistics *falsealm_cnt = &(rtlpriv->falsealm_cnt);
435*4882a593Smuzhiyun static u8 initialized, force_write;
436*4882a593Smuzhiyun u8 initial_gain = 0;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if ((digtable->pre_sta_cstate == digtable->cur_sta_cstate) ||
439*4882a593Smuzhiyun (digtable->cur_sta_cstate == DIG_STA_BEFORE_CONNECT)) {
440*4882a593Smuzhiyun if (digtable->cur_sta_cstate == DIG_STA_BEFORE_CONNECT) {
441*4882a593Smuzhiyun if (rtlpriv->psc.rfpwr_state != ERFON)
442*4882a593Smuzhiyun return;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun if (digtable->backoff_enable_flag)
445*4882a593Smuzhiyun rtl92s_backoff_enable_flag(hw);
446*4882a593Smuzhiyun else
447*4882a593Smuzhiyun digtable->back_val = DM_DIG_BACKOFF_MAX;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if ((digtable->rssi_val + 10 - digtable->back_val) >
450*4882a593Smuzhiyun digtable->rx_gain_max)
451*4882a593Smuzhiyun digtable->cur_igvalue =
452*4882a593Smuzhiyun digtable->rx_gain_max;
453*4882a593Smuzhiyun else if ((digtable->rssi_val + 10 - digtable->back_val)
454*4882a593Smuzhiyun < digtable->rx_gain_min)
455*4882a593Smuzhiyun digtable->cur_igvalue =
456*4882a593Smuzhiyun digtable->rx_gain_min;
457*4882a593Smuzhiyun else
458*4882a593Smuzhiyun digtable->cur_igvalue = digtable->rssi_val + 10
459*4882a593Smuzhiyun - digtable->back_val;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (falsealm_cnt->cnt_all > 10000)
462*4882a593Smuzhiyun digtable->cur_igvalue =
463*4882a593Smuzhiyun (digtable->cur_igvalue > 0x33) ?
464*4882a593Smuzhiyun digtable->cur_igvalue : 0x33;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (falsealm_cnt->cnt_all > 16000)
467*4882a593Smuzhiyun digtable->cur_igvalue =
468*4882a593Smuzhiyun digtable->rx_gain_max;
469*4882a593Smuzhiyun /* connected -> connected or disconnected -> disconnected */
470*4882a593Smuzhiyun } else {
471*4882a593Smuzhiyun /* Firmware control DIG, do nothing in driver dm */
472*4882a593Smuzhiyun return;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun /* disconnected -> connected or connected ->
475*4882a593Smuzhiyun * disconnected or beforeconnect->(dis)connected */
476*4882a593Smuzhiyun } else {
477*4882a593Smuzhiyun /* Enable FW DIG */
478*4882a593Smuzhiyun digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_MAX;
479*4882a593Smuzhiyun rtl92s_phy_set_fw_cmd(hw, FW_CMD_DIG_ENABLE);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun digtable->back_val = DM_DIG_BACKOFF_MAX;
482*4882a593Smuzhiyun digtable->cur_igvalue = rtlpriv->phy.default_initialgain[0];
483*4882a593Smuzhiyun digtable->pre_igvalue = 0;
484*4882a593Smuzhiyun return;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* Forced writing to prevent from fw-dig overwriting. */
488*4882a593Smuzhiyun if (digtable->pre_igvalue != rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1,
489*4882a593Smuzhiyun MASKBYTE0))
490*4882a593Smuzhiyun force_write = 1;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if ((digtable->pre_igvalue != digtable->cur_igvalue) ||
493*4882a593Smuzhiyun !initialized || force_write) {
494*4882a593Smuzhiyun /* Disable FW DIG */
495*4882a593Smuzhiyun rtl92s_phy_set_fw_cmd(hw, FW_CMD_DIG_DISABLE);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun initial_gain = (u8)digtable->cur_igvalue;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* Set initial gain. */
500*4882a593Smuzhiyun rtl_set_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0, initial_gain);
501*4882a593Smuzhiyun rtl_set_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0, initial_gain);
502*4882a593Smuzhiyun digtable->pre_igvalue = digtable->cur_igvalue;
503*4882a593Smuzhiyun initialized = 1;
504*4882a593Smuzhiyun force_write = 0;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
_rtl92s_dm_ctrl_initgain_bytwoport(struct ieee80211_hw * hw)508*4882a593Smuzhiyun static void _rtl92s_dm_ctrl_initgain_bytwoport(struct ieee80211_hw *hw)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
511*4882a593Smuzhiyun struct dig_t *dig = &rtlpriv->dm_digtable;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun if (rtlpriv->mac80211.act_scanning)
514*4882a593Smuzhiyun return;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun /* Decide the current status and if modify initial gain or not */
517*4882a593Smuzhiyun if (rtlpriv->mac80211.link_state >= MAC80211_LINKED ||
518*4882a593Smuzhiyun rtlpriv->mac80211.opmode == NL80211_IFTYPE_ADHOC)
519*4882a593Smuzhiyun dig->cur_sta_cstate = DIG_STA_CONNECT;
520*4882a593Smuzhiyun else
521*4882a593Smuzhiyun dig->cur_sta_cstate = DIG_STA_DISCONNECT;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun dig->rssi_val = rtlpriv->dm.undec_sm_pwdb;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* Change dig mode to rssi */
526*4882a593Smuzhiyun if (dig->cur_sta_cstate != DIG_STA_DISCONNECT) {
527*4882a593Smuzhiyun if (dig->dig_twoport_algorithm ==
528*4882a593Smuzhiyun DIG_TWO_PORT_ALGO_FALSE_ALARM) {
529*4882a593Smuzhiyun dig->dig_twoport_algorithm = DIG_TWO_PORT_ALGO_RSSI;
530*4882a593Smuzhiyun rtl92s_phy_set_fw_cmd(hw, FW_CMD_DIG_MODE_SS);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun _rtl92s_dm_false_alarm_counter_statistics(hw);
535*4882a593Smuzhiyun _rtl92s_dm_initial_gain_sta_beforeconnect(hw);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun dig->pre_sta_cstate = dig->cur_sta_cstate;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
_rtl92s_dm_ctrl_initgain_byrssi(struct ieee80211_hw * hw)540*4882a593Smuzhiyun static void _rtl92s_dm_ctrl_initgain_byrssi(struct ieee80211_hw *hw)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
543*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
544*4882a593Smuzhiyun struct dig_t *digtable = &rtlpriv->dm_digtable;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* 2T2R TP issue */
547*4882a593Smuzhiyun if (rtlphy->rf_type == RF_2T2R)
548*4882a593Smuzhiyun return;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (!rtlpriv->dm.dm_initialgain_enable)
551*4882a593Smuzhiyun return;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (digtable->dig_enable_flag == false)
554*4882a593Smuzhiyun return;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun _rtl92s_dm_ctrl_initgain_bytwoport(hw);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
_rtl92s_dm_dynamic_txpower(struct ieee80211_hw * hw)559*4882a593Smuzhiyun static void _rtl92s_dm_dynamic_txpower(struct ieee80211_hw *hw)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
562*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
563*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
564*4882a593Smuzhiyun long undec_sm_pwdb;
565*4882a593Smuzhiyun long txpwr_threshold_lv1, txpwr_threshold_lv2;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /* 2T2R TP issue */
568*4882a593Smuzhiyun if (rtlphy->rf_type == RF_2T2R)
569*4882a593Smuzhiyun return;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun if (!rtlpriv->dm.dynamic_txpower_enable ||
572*4882a593Smuzhiyun rtlpriv->dm.dm_flag & HAL_DM_HIPWR_DISABLE) {
573*4882a593Smuzhiyun rtlpriv->dm.dynamic_txhighpower_lvl = TX_HIGHPWR_LEVEL_NORMAL;
574*4882a593Smuzhiyun return;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun if ((mac->link_state < MAC80211_LINKED) &&
578*4882a593Smuzhiyun (rtlpriv->dm.entry_min_undec_sm_pwdb == 0)) {
579*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_TRACE,
580*4882a593Smuzhiyun "Not connected to any\n");
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun rtlpriv->dm.dynamic_txhighpower_lvl = TX_HIGHPWR_LEVEL_NORMAL;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun rtlpriv->dm.last_dtp_lvl = TX_HIGHPWR_LEVEL_NORMAL;
585*4882a593Smuzhiyun return;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun if (mac->link_state >= MAC80211_LINKED) {
589*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_ADHOC) {
590*4882a593Smuzhiyun undec_sm_pwdb = rtlpriv->dm.entry_min_undec_sm_pwdb;
591*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
592*4882a593Smuzhiyun "AP Client PWDB = 0x%lx\n",
593*4882a593Smuzhiyun undec_sm_pwdb);
594*4882a593Smuzhiyun } else {
595*4882a593Smuzhiyun undec_sm_pwdb = rtlpriv->dm.undec_sm_pwdb;
596*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
597*4882a593Smuzhiyun "STA Default Port PWDB = 0x%lx\n",
598*4882a593Smuzhiyun undec_sm_pwdb);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun } else {
601*4882a593Smuzhiyun undec_sm_pwdb = rtlpriv->dm.entry_min_undec_sm_pwdb;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
604*4882a593Smuzhiyun "AP Ext Port PWDB = 0x%lx\n",
605*4882a593Smuzhiyun undec_sm_pwdb);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun txpwr_threshold_lv2 = TX_POWER_NEAR_FIELD_THRESH_LVL2;
609*4882a593Smuzhiyun txpwr_threshold_lv1 = TX_POWER_NEAR_FIELD_THRESH_LVL1;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (rtl_get_bbreg(hw, 0xc90, MASKBYTE0) == 1)
612*4882a593Smuzhiyun rtlpriv->dm.dynamic_txhighpower_lvl = TX_HIGHPWR_LEVEL_NORMAL;
613*4882a593Smuzhiyun else if (undec_sm_pwdb >= txpwr_threshold_lv2)
614*4882a593Smuzhiyun rtlpriv->dm.dynamic_txhighpower_lvl = TX_HIGHPWR_LEVEL_NORMAL2;
615*4882a593Smuzhiyun else if ((undec_sm_pwdb < (txpwr_threshold_lv2 - 3)) &&
616*4882a593Smuzhiyun (undec_sm_pwdb >= txpwr_threshold_lv1))
617*4882a593Smuzhiyun rtlpriv->dm.dynamic_txhighpower_lvl = TX_HIGHPWR_LEVEL_NORMAL1;
618*4882a593Smuzhiyun else if (undec_sm_pwdb < (txpwr_threshold_lv1 - 3))
619*4882a593Smuzhiyun rtlpriv->dm.dynamic_txhighpower_lvl = TX_HIGHPWR_LEVEL_NORMAL;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if ((rtlpriv->dm.dynamic_txhighpower_lvl != rtlpriv->dm.last_dtp_lvl))
622*4882a593Smuzhiyun rtl92s_phy_set_txpower(hw, rtlphy->current_channel);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun rtlpriv->dm.last_dtp_lvl = rtlpriv->dm.dynamic_txhighpower_lvl;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
_rtl92s_dm_init_dig(struct ieee80211_hw * hw)627*4882a593Smuzhiyun static void _rtl92s_dm_init_dig(struct ieee80211_hw *hw)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
630*4882a593Smuzhiyun struct dig_t *digtable = &rtlpriv->dm_digtable;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun /* Disable DIG scheme now.*/
633*4882a593Smuzhiyun digtable->dig_enable_flag = true;
634*4882a593Smuzhiyun digtable->backoff_enable_flag = true;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun if ((rtlpriv->dm.dm_type == DM_TYPE_BYDRIVER) &&
637*4882a593Smuzhiyun (hal_get_firmwareversion(rtlpriv) >= 0x3c))
638*4882a593Smuzhiyun digtable->dig_algorithm = DIG_ALGO_BY_TOW_PORT;
639*4882a593Smuzhiyun else
640*4882a593Smuzhiyun digtable->dig_algorithm =
641*4882a593Smuzhiyun DIG_ALGO_BEFORE_CONNECT_BY_RSSI_AND_ALARM;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun digtable->dig_twoport_algorithm = DIG_TWO_PORT_ALGO_RSSI;
644*4882a593Smuzhiyun digtable->dig_ext_port_stage = DIG_EXT_PORT_STAGE_MAX;
645*4882a593Smuzhiyun /* off=by real rssi value, on=by digtable->rssi_val for new dig */
646*4882a593Smuzhiyun digtable->dig_dbgmode = DM_DBG_OFF;
647*4882a593Smuzhiyun digtable->dig_slgorithm_switch = 0;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* 2007/10/04 MH Define init gain threshol. */
650*4882a593Smuzhiyun digtable->dig_state = DM_STA_DIG_MAX;
651*4882a593Smuzhiyun digtable->dig_highpwrstate = DM_STA_DIG_MAX;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun digtable->cur_sta_cstate = DIG_STA_DISCONNECT;
654*4882a593Smuzhiyun digtable->pre_sta_cstate = DIG_STA_DISCONNECT;
655*4882a593Smuzhiyun digtable->cur_ap_cstate = DIG_AP_DISCONNECT;
656*4882a593Smuzhiyun digtable->pre_ap_cstate = DIG_AP_DISCONNECT;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun digtable->rssi_lowthresh = DM_DIG_THRESH_LOW;
659*4882a593Smuzhiyun digtable->rssi_highthresh = DM_DIG_THRESH_HIGH;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun digtable->fa_lowthresh = DM_FALSEALARM_THRESH_LOW;
662*4882a593Smuzhiyun digtable->fa_highthresh = DM_FALSEALARM_THRESH_HIGH;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun digtable->rssi_highpower_lowthresh = DM_DIG_HIGH_PWR_THRESH_LOW;
665*4882a593Smuzhiyun digtable->rssi_highpower_highthresh = DM_DIG_HIGH_PWR_THRESH_HIGH;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* for dig debug rssi value */
668*4882a593Smuzhiyun digtable->rssi_val = 50;
669*4882a593Smuzhiyun digtable->back_val = DM_DIG_BACKOFF_MAX;
670*4882a593Smuzhiyun digtable->rx_gain_max = DM_DIG_MAX;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun digtable->rx_gain_min = DM_DIG_MIN;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun digtable->backoffval_range_max = DM_DIG_BACKOFF_MAX;
675*4882a593Smuzhiyun digtable->backoffval_range_min = DM_DIG_BACKOFF_MIN;
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun
_rtl92s_dm_init_dynamic_txpower(struct ieee80211_hw * hw)678*4882a593Smuzhiyun static void _rtl92s_dm_init_dynamic_txpower(struct ieee80211_hw *hw)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun if ((hal_get_firmwareversion(rtlpriv) >= 60) &&
683*4882a593Smuzhiyun (rtlpriv->dm.dm_type == DM_TYPE_BYDRIVER))
684*4882a593Smuzhiyun rtlpriv->dm.dynamic_txpower_enable = true;
685*4882a593Smuzhiyun else
686*4882a593Smuzhiyun rtlpriv->dm.dynamic_txpower_enable = false;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun rtlpriv->dm.last_dtp_lvl = TX_HIGHPWR_LEVEL_NORMAL;
689*4882a593Smuzhiyun rtlpriv->dm.dynamic_txhighpower_lvl = TX_HIGHPWR_LEVEL_NORMAL;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun
rtl92s_dm_init(struct ieee80211_hw * hw)692*4882a593Smuzhiyun void rtl92s_dm_init(struct ieee80211_hw *hw)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun rtlpriv->dm.dm_type = DM_TYPE_BYDRIVER;
697*4882a593Smuzhiyun rtlpriv->dm.undec_sm_pwdb = -1;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun _rtl92s_dm_init_dynamic_txpower(hw);
700*4882a593Smuzhiyun rtl92s_dm_init_edca_turbo(hw);
701*4882a593Smuzhiyun _rtl92s_dm_init_rate_adaptive_mask(hw);
702*4882a593Smuzhiyun _rtl92s_dm_init_txpowertracking_thermalmeter(hw);
703*4882a593Smuzhiyun _rtl92s_dm_init_dig(hw);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun rtl_write_dword(rtlpriv, WFM5, FW_CCA_CHK_ENABLE);
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
rtl92s_dm_watchdog(struct ieee80211_hw * hw)708*4882a593Smuzhiyun void rtl92s_dm_watchdog(struct ieee80211_hw *hw)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun _rtl92s_dm_check_edca_turbo(hw);
711*4882a593Smuzhiyun _rtl92s_dm_check_txpowertracking_thermalmeter(hw);
712*4882a593Smuzhiyun _rtl92s_dm_ctrl_initgain_byrssi(hw);
713*4882a593Smuzhiyun _rtl92s_dm_dynamic_txpower(hw);
714*4882a593Smuzhiyun _rtl92s_dm_refresh_rateadaptive_mask(hw);
715*4882a593Smuzhiyun _rtl92s_dm_switch_baseband_mrc(hw);
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718