1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 2009-2014 Realtek Corporation.*/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #ifndef __RTL92E_TRX_H__
5*4882a593Smuzhiyun #define __RTL92E_TRX_H__
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #define TX_DESC_SIZE 64
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #define RX_DRV_INFO_SIZE_UNIT 8
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define TX_DESC_NEXT_DESC_OFFSET 40
12*4882a593Smuzhiyun #define USB_HWDESC_HEADER_LEN 40
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define RX_DESC_SIZE 24
15*4882a593Smuzhiyun #define MAX_RECEIVE_BUFFER_SIZE 8192
16*4882a593Smuzhiyun
set_tx_desc_pkt_size(__le32 * __pdesc,u32 __val)17*4882a593Smuzhiyun static inline void set_tx_desc_pkt_size(__le32 *__pdesc, u32 __val)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, GENMASK(15, 0));
20*4882a593Smuzhiyun }
21*4882a593Smuzhiyun
set_tx_desc_offset(__le32 * __pdesc,u32 __val)22*4882a593Smuzhiyun static inline void set_tx_desc_offset(__le32 *__pdesc, u32 __val)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, GENMASK(23, 16));
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun
set_tx_desc_bmc(__le32 * __pdesc,u32 __val)27*4882a593Smuzhiyun static inline void set_tx_desc_bmc(__le32 *__pdesc, u32 __val)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(24));
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun
set_tx_desc_htc(__le32 * __pdesc,u32 __val)32*4882a593Smuzhiyun static inline void set_tx_desc_htc(__le32 *__pdesc, u32 __val)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(25));
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
set_tx_desc_last_seg(__le32 * __pdesc,u32 __val)37*4882a593Smuzhiyun static inline void set_tx_desc_last_seg(__le32 *__pdesc, u32 __val)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(26));
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
set_tx_desc_first_seg(__le32 * __pdesc,u32 __val)42*4882a593Smuzhiyun static inline void set_tx_desc_first_seg(__le32 *__pdesc, u32 __val)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(27));
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
set_tx_desc_linip(__le32 * __pdesc,u32 __val)47*4882a593Smuzhiyun static inline void set_tx_desc_linip(__le32 *__pdesc, u32 __val)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(28));
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
set_tx_desc_own(__le32 * __pdesc,u32 __val)52*4882a593Smuzhiyun static inline void set_tx_desc_own(__le32 *__pdesc, u32 __val)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(31));
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
get_tx_desc_own(__le32 * __pdesc)57*4882a593Smuzhiyun static inline int get_tx_desc_own(__le32 *__pdesc)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun return le32_get_bits(*(__pdesc), BIT(31));
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
set_tx_desc_macid(__le32 * __pdesc,u32 __val)62*4882a593Smuzhiyun static inline void set_tx_desc_macid(__le32 *__pdesc, u32 __val)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 1), __val, GENMASK(6, 0));
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
set_tx_desc_queue_sel(__le32 * __pdesc,u32 __val)67*4882a593Smuzhiyun static inline void set_tx_desc_queue_sel(__le32 *__pdesc, u32 __val)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 1), __val, GENMASK(12, 8));
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
set_tx_desc_rate_id(__le32 * __pdesc,u32 __val)72*4882a593Smuzhiyun static inline void set_tx_desc_rate_id(__le32 *__pdesc, u32 __val)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 1), __val, GENMASK(20, 16));
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
set_tx_desc_sec_type(__le32 * __pdesc,u32 __val)77*4882a593Smuzhiyun static inline void set_tx_desc_sec_type(__le32 *__pdesc, u32 __val)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 1), __val, GENMASK(23, 22));
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
set_tx_desc_pkt_offset(__le32 * __pdesc,u32 __val)82*4882a593Smuzhiyun static inline void set_tx_desc_pkt_offset(__le32 *__pdesc, u32 __val)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 1), __val, GENMASK(28, 24));
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
set_tx_desc_agg_enable(__le32 * __pdesc,u32 __val)87*4882a593Smuzhiyun static inline void set_tx_desc_agg_enable(__le32 *__pdesc, u32 __val)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 2), __val, BIT(12));
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
set_tx_desc_rdg_enable(__le32 * __pdesc,u32 __val)92*4882a593Smuzhiyun static inline void set_tx_desc_rdg_enable(__le32 *__pdesc, u32 __val)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 2), __val, BIT(13));
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
set_tx_desc_more_frag(__le32 * __pdesc,u32 __val)97*4882a593Smuzhiyun static inline void set_tx_desc_more_frag(__le32 *__pdesc, u32 __val)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 2), __val, BIT(17));
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
set_tx_desc_ampdu_density(__le32 * __pdesc,u32 __val)102*4882a593Smuzhiyun static inline void set_tx_desc_ampdu_density(__le32 *__pdesc, u32 __val)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 2), __val, GENMASK(22, 20));
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
set_tx_desc_use_rate(__le32 * __pdesc,u32 __val)107*4882a593Smuzhiyun static inline void set_tx_desc_use_rate(__le32 *__pdesc, u32 __val)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 3), __val, BIT(8));
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
set_tx_desc_disable_fb(__le32 * __pdesc,u32 __val)112*4882a593Smuzhiyun static inline void set_tx_desc_disable_fb(__le32 *__pdesc, u32 __val)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 3), __val, BIT(10));
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
set_tx_desc_cts2self(__le32 * __pdesc,u32 __val)117*4882a593Smuzhiyun static inline void set_tx_desc_cts2self(__le32 *__pdesc, u32 __val)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 3), __val, BIT(11));
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
set_tx_desc_rts_enable(__le32 * __pdesc,u32 __val)122*4882a593Smuzhiyun static inline void set_tx_desc_rts_enable(__le32 *__pdesc, u32 __val)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 3), __val, BIT(12));
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
set_tx_desc_hw_rts_enable(__le32 * __pdesc,u32 __val)127*4882a593Smuzhiyun static inline void set_tx_desc_hw_rts_enable(__le32 *__pdesc, u32 __val)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 3), __val, BIT(13));
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
set_tx_desc_nav_use_hdr(__le32 * __pdesc,u32 __val)132*4882a593Smuzhiyun static inline void set_tx_desc_nav_use_hdr(__le32 *__pdesc, u32 __val)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 3), __val, BIT(15));
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
set_tx_desc_max_agg_num(__le32 * __pdesc,u32 __val)137*4882a593Smuzhiyun static inline void set_tx_desc_max_agg_num(__le32 *__pdesc, u32 __val)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 3), __val, GENMASK(21, 17));
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Dword 4 */
set_tx_desc_tx_rate(__le32 * __pdesc,u32 __val)143*4882a593Smuzhiyun static inline void set_tx_desc_tx_rate(__le32 *__pdesc, u32 __val)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, GENMASK(6, 0));
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
set_tx_desc_data_rate_fb_limit(__le32 * __pdesc,u32 __val)148*4882a593Smuzhiyun static inline void set_tx_desc_data_rate_fb_limit(__le32 *__pdesc, u32 __val)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, GENMASK(12, 8));
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
set_tx_desc_rts_rate_fb_limit(__le32 * __pdesc,u32 __val)153*4882a593Smuzhiyun static inline void set_tx_desc_rts_rate_fb_limit(__le32 *__pdesc, u32 __val)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, GENMASK(16, 13));
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
set_tx_desc_rts_rate(__le32 * __pdesc,u32 __val)158*4882a593Smuzhiyun static inline void set_tx_desc_rts_rate(__le32 *__pdesc, u32 __val)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, GENMASK(28, 24));
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* Dword 5 */
set_tx_desc_tx_sub_carrier(__le32 * __pdesc,u32 __val)164*4882a593Smuzhiyun static inline void set_tx_desc_tx_sub_carrier(__le32 *__pdesc, u32 __val)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 5), __val, GENMASK(3, 0));
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
set_tx_desc_data_bw(__le32 * __pdesc,u32 __val)169*4882a593Smuzhiyun static inline void set_tx_desc_data_bw(__le32 *__pdesc, u32 __val)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, GENMASK(6, 5));
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
set_tx_desc_rts_short(__le32 * __pdesc,u32 __val)174*4882a593Smuzhiyun static inline void set_tx_desc_rts_short(__le32 *__pdesc, u32 __val)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 5), __val, BIT(12));
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
set_tx_desc_rts_sc(__le32 * __pdesc,u32 __val)179*4882a593Smuzhiyun static inline void set_tx_desc_rts_sc(__le32 *__pdesc, u32 __val)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 5), __val, GENMASK(16, 13));
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* Dword 7 */
set_tx_desc_tx_buffer_size(__le32 * __pdesc,u32 __val)185*4882a593Smuzhiyun static inline void set_tx_desc_tx_buffer_size(__le32 *__pdesc, u32 __val)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 7), __val, GENMASK(15, 0));
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* Dword 9 */
set_tx_desc_seq(__le32 * __pdesc,u32 __val)191*4882a593Smuzhiyun static inline void set_tx_desc_seq(__le32 *__pdesc, u32 __val)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 9), __val, GENMASK(23, 12));
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Dword 10 */
set_tx_desc_tx_buffer_address(__le32 * __pdesc,u32 __val)197*4882a593Smuzhiyun static inline void set_tx_desc_tx_buffer_address(__le32 *__pdesc, u32 __val)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun *(__pdesc + 10) = cpu_to_le32(__val);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Dword 11*/
set_tx_desc_next_desc_address(__le32 * __pdesc,u32 __val)203*4882a593Smuzhiyun static inline void set_tx_desc_next_desc_address(__le32 *__pdesc, u32 __val)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun *(__pdesc + 12) = cpu_to_le32(__val);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
set_earlymode_pktnum(__le32 * __paddr,u32 __val)208*4882a593Smuzhiyun static inline void set_earlymode_pktnum(__le32 *__paddr, u32 __val)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun le32p_replace_bits(__paddr, __val, GENMASK(3, 0));
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
set_earlymode_len0(__le32 * __paddr,u32 __val)213*4882a593Smuzhiyun static inline void set_earlymode_len0(__le32 *__paddr, u32 __val)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun le32p_replace_bits(__paddr, __val, GENMASK(18, 4));
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
set_earlymode_len1(__le32 * __paddr,u32 __val)218*4882a593Smuzhiyun static inline void set_earlymode_len1(__le32 *__paddr, u32 __val)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun le32p_replace_bits(__paddr, __val, GENMASK(17, 16));
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
set_earlymode_len2_1(__le32 * __paddr,u32 __val)223*4882a593Smuzhiyun static inline void set_earlymode_len2_1(__le32 *__paddr, u32 __val)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun le32p_replace_bits(__paddr, __val, GENMASK(5, 2));
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
set_earlymode_len2_2(__le32 * __paddr,u32 __val)228*4882a593Smuzhiyun static inline void set_earlymode_len2_2(__le32 *__paddr, u32 __val)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun le32p_replace_bits((__paddr + 1), __val, GENMASK(7, 0));
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
set_earlymode_len3(__le32 * __paddr,u32 __val)233*4882a593Smuzhiyun static inline void set_earlymode_len3(__le32 *__paddr, u32 __val)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun le32p_replace_bits((__paddr + 1), __val, GENMASK(31, 17));
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
set_earlymode_len4(__le32 * __paddr,u32 __val)238*4882a593Smuzhiyun static inline void set_earlymode_len4(__le32 *__paddr, u32 __val)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun le32p_replace_bits((__paddr + 1), __val, GENMASK(31, 20));
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* TX/RX buffer descriptor */
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* for Txfilldescroptor92ee, fill the desc content. */
set_txbuffer_desc_len_with_offset(__le32 * __pdesc,u8 __offset,u32 __val)246*4882a593Smuzhiyun static inline void set_txbuffer_desc_len_with_offset(__le32 *__pdesc,
247*4882a593Smuzhiyun u8 __offset, u32 __val)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4 * __offset), __val,
250*4882a593Smuzhiyun GENMASK(15, 0));
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
set_txbuffer_desc_amsdu_with_offset(__le32 * __pdesc,u8 __offset,u32 __val)253*4882a593Smuzhiyun static inline void set_txbuffer_desc_amsdu_with_offset(__le32 *__pdesc,
254*4882a593Smuzhiyun u8 __offset, u32 __val)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4 * __offset), __val, BIT(31));
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
set_txbuffer_desc_add_low_with_offset(__le32 * __pdesc,u8 __offset,u32 __val)259*4882a593Smuzhiyun static inline void set_txbuffer_desc_add_low_with_offset(__le32 *__pdesc,
260*4882a593Smuzhiyun u8 __offset,
261*4882a593Smuzhiyun u32 __val)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun *(__pdesc + 4 * __offset + 1) = cpu_to_le32(__val);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
set_txbuffer_desc_add_high_with_offset(__le32 * pbd,u8 off,u32 val,bool dma64)266*4882a593Smuzhiyun static inline void set_txbuffer_desc_add_high_with_offset(__le32 *pbd, u8 off,
267*4882a593Smuzhiyun u32 val, bool dma64)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun if (dma64)
270*4882a593Smuzhiyun *(pbd + 4 * off + 2) = cpu_to_le32(val);
271*4882a593Smuzhiyun else
272*4882a593Smuzhiyun *(pbd + 4 * off + 2) = 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
get_txbuffer_desc_addr_low(__le32 * __pdesc,u8 __offset)275*4882a593Smuzhiyun static inline u32 get_txbuffer_desc_addr_low(__le32 *__pdesc, u8 __offset)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun return le32_to_cpu(*((__pdesc + 4 * __offset + 1)));
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
get_txbuffer_desc_addr_high(__le32 * pbd,u32 off,bool dma64)280*4882a593Smuzhiyun static inline u32 get_txbuffer_desc_addr_high(__le32 *pbd, u32 off, bool dma64)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun if (dma64)
283*4882a593Smuzhiyun return le32_to_cpu(*((pbd + 4 * off + 2)));
284*4882a593Smuzhiyun return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* Dword 0 */
set_tx_buff_desc_len_0(__le32 * __pdesc,u32 __val)288*4882a593Smuzhiyun static inline void set_tx_buff_desc_len_0(__le32 *__pdesc, u32 __val)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, GENMASK(13, 0));
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
set_tx_buff_desc_psb(__le32 * __pdesc,u32 __val)293*4882a593Smuzhiyun static inline void set_tx_buff_desc_psb(__le32 *__pdesc, u32 __val)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, GENMASK(30, 16));
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
set_tx_buff_desc_own(__le32 * __pdesc,u32 __val)298*4882a593Smuzhiyun static inline void set_tx_buff_desc_own(__le32 *__pdesc, u32 __val)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(31));
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* Dword 1 */
set_tx_buff_desc_addr_low_0(__le32 * __pdesc,u32 __val)304*4882a593Smuzhiyun static inline void set_tx_buff_desc_addr_low_0(__le32 *__pdesc, u32 __val)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun *(__pdesc + 1) = cpu_to_le32(__val);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* Dword 2 */
set_tx_buff_desc_addr_high_0(__le32 * pdesc,u32 val,bool dma64)310*4882a593Smuzhiyun static inline void set_tx_buff_desc_addr_high_0(__le32 *pdesc, u32 val,
311*4882a593Smuzhiyun bool dma64)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun if (dma64)
314*4882a593Smuzhiyun *(pdesc + 2) = cpu_to_le32(val);
315*4882a593Smuzhiyun else
316*4882a593Smuzhiyun *(pdesc + 2) = 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* RX buffer */
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* DWORD 0 */
set_rx_buffer_desc_data_length(__le32 * __status,u32 __val)322*4882a593Smuzhiyun static inline void set_rx_buffer_desc_data_length(__le32 *__status, u32 __val)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun le32p_replace_bits(__status, __val, GENMASK(13, 0));
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
set_rx_buffer_desc_ls(__le32 * __status,u32 __val)327*4882a593Smuzhiyun static inline void set_rx_buffer_desc_ls(__le32 *__status, u32 __val)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun le32p_replace_bits(__status, __val, BIT(15));
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
set_rx_buffer_desc_fs(__le32 * __status,u32 __val)332*4882a593Smuzhiyun static inline void set_rx_buffer_desc_fs(__le32 *__status, u32 __val)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun le32p_replace_bits(__status, __val, BIT(16));
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
set_rx_buffer_desc_total_length(__le32 * __status,u32 __val)337*4882a593Smuzhiyun static inline void set_rx_buffer_desc_total_length(__le32 *__status, u32 __val)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun le32p_replace_bits(__status, __val, GENMASK(30, 16));
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
get_rx_buffer_desc_ls(__le32 * __status)342*4882a593Smuzhiyun static inline int get_rx_buffer_desc_ls(__le32 *__status)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun return le32_get_bits(*(__status), BIT(15));
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
get_rx_buffer_desc_fs(__le32 * __status)347*4882a593Smuzhiyun static inline int get_rx_buffer_desc_fs(__le32 *__status)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun return le32_get_bits(*(__status), BIT(16));
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
get_rx_buffer_desc_total_length(__le32 * __status)352*4882a593Smuzhiyun static inline int get_rx_buffer_desc_total_length(__le32 *__status)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun return le32_get_bits(*(__status), GENMASK(30, 16));
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* DWORD 1 */
set_rx_buffer_physical_low(__le32 * __status,u32 __val)358*4882a593Smuzhiyun static inline void set_rx_buffer_physical_low(__le32 *__status, u32 __val)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun *(__status + 1) = cpu_to_le32(__val);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* DWORD 2 */
set_rx_buffer_physical_high(__le32 * __rx_status_desc,u32 __val,bool dma64)364*4882a593Smuzhiyun static inline void set_rx_buffer_physical_high(__le32 *__rx_status_desc,
365*4882a593Smuzhiyun u32 __val, bool dma64)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun if (dma64)
368*4882a593Smuzhiyun *(__rx_status_desc + 2) = cpu_to_le32(__val);
369*4882a593Smuzhiyun else
370*4882a593Smuzhiyun *(__rx_status_desc + 2) = 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
get_rx_desc_pkt_len(__le32 * __pdesc)373*4882a593Smuzhiyun static inline int get_rx_desc_pkt_len(__le32 *__pdesc)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun return le32_get_bits(*__pdesc, GENMASK(13, 0));
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
get_rx_desc_crc32(__le32 * __pdesc)378*4882a593Smuzhiyun static inline int get_rx_desc_crc32(__le32 *__pdesc)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun return le32_get_bits(*__pdesc, BIT(14));
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
get_rx_desc_icv(__le32 * __pdesc)383*4882a593Smuzhiyun static inline int get_rx_desc_icv(__le32 *__pdesc)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun return le32_get_bits(*__pdesc, BIT(15));
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
get_rx_desc_drv_info_size(__le32 * __pdesc)388*4882a593Smuzhiyun static inline int get_rx_desc_drv_info_size(__le32 *__pdesc)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun return le32_get_bits(*__pdesc, GENMASK(19, 16));
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
get_rx_desc_shift(__le32 * __pdesc)393*4882a593Smuzhiyun static inline int get_rx_desc_shift(__le32 *__pdesc)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun return le32_get_bits(*__pdesc, GENMASK(25, 24));
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
get_rx_desc_physt(__le32 * __pdesc)398*4882a593Smuzhiyun static inline int get_rx_desc_physt(__le32 *__pdesc)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun return le32_get_bits(*__pdesc, BIT(26));
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
get_rx_desc_swdec(__le32 * __pdesc)403*4882a593Smuzhiyun static inline int get_rx_desc_swdec(__le32 *__pdesc)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun return le32_get_bits(*__pdesc, BIT(27));
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
get_rx_desc_own(__le32 * __pdesc)408*4882a593Smuzhiyun static inline int get_rx_desc_own(__le32 *__pdesc)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun return le32_get_bits(*__pdesc, BIT(31));
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
set_rx_desc_eor(__le32 * __pdesc,u32 __val)413*4882a593Smuzhiyun static inline void set_rx_desc_eor(__le32 *__pdesc, u32 __val)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(30));
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
get_rx_desc_macid(__le32 * __pdesc)418*4882a593Smuzhiyun static inline int get_rx_desc_macid(__le32 *__pdesc)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 1), GENMASK(6, 0));
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
get_rx_desc_paggr(__le32 * __pdesc)423*4882a593Smuzhiyun static inline int get_rx_desc_paggr(__le32 *__pdesc)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 1), BIT(15));
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
get_rx_status_desc_rpt_sel(__le32 * __pdesc)428*4882a593Smuzhiyun static inline int get_rx_status_desc_rpt_sel(__le32 *__pdesc)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 2), BIT(28));
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
get_rx_desc_rxmcs(__le32 * __pdesc)433*4882a593Smuzhiyun static inline int get_rx_desc_rxmcs(__le32 *__pdesc)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 3), GENMASK(6, 0));
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
get_rx_status_desc_pattern_match(__le32 * __pdesc)438*4882a593Smuzhiyun static inline int get_rx_status_desc_pattern_match(__le32 *__pdesc)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 3), BIT(29));
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
get_rx_status_desc_unicast_match(__le32 * __pdesc)443*4882a593Smuzhiyun static inline int get_rx_status_desc_unicast_match(__le32 *__pdesc)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 3), BIT(30));
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
get_rx_status_desc_magic_match(__le32 * __pdesc)448*4882a593Smuzhiyun static inline int get_rx_status_desc_magic_match(__le32 *__pdesc)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 3), BIT(31));
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
get_rx_desc_tsfl(__le32 * __pdesc)453*4882a593Smuzhiyun static inline u32 get_rx_desc_tsfl(__le32 *__pdesc)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun return le32_to_cpu(*((__pdesc + 5)));
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
get_rx_desc_buff_addr(__le32 * __pdesc)458*4882a593Smuzhiyun static inline u32 get_rx_desc_buff_addr(__le32 *__pdesc)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun return le32_to_cpu(*((__pdesc + 6)));
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* TX report 2 format in Rx desc*/
464*4882a593Smuzhiyun
get_rx_rpt2_desc_macid_valid_1(__le32 * __status)465*4882a593Smuzhiyun static inline u32 get_rx_rpt2_desc_macid_valid_1(__le32 *__status)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun return le32_to_cpu(*((__status + 4)));
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
get_rx_rpt2_desc_macid_valid_2(__le32 * __status)470*4882a593Smuzhiyun static inline u32 get_rx_rpt2_desc_macid_valid_2(__le32 *__status)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun return le32_to_cpu(*((__status + 5)));
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
clear_pci_tx_desc_content(__le32 * __pdesc,int _size)475*4882a593Smuzhiyun static inline void clear_pci_tx_desc_content(__le32 *__pdesc, int _size)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun if (_size > TX_DESC_NEXT_DESC_OFFSET)
478*4882a593Smuzhiyun memset(__pdesc, 0, TX_DESC_NEXT_DESC_OFFSET);
479*4882a593Smuzhiyun else
480*4882a593Smuzhiyun memset(__pdesc, 0, _size);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun #define RTL92EE_RX_HAL_IS_CCK_RATE(rxmcs)\
484*4882a593Smuzhiyun (rxmcs == DESC_RATE1M ||\
485*4882a593Smuzhiyun rxmcs == DESC_RATE2M ||\
486*4882a593Smuzhiyun rxmcs == DESC_RATE5_5M ||\
487*4882a593Smuzhiyun rxmcs == DESC_RATE11M)
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun #define IS_LITTLE_ENDIAN 1
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun struct phy_rx_agc_info_t {
492*4882a593Smuzhiyun #if IS_LITTLE_ENDIAN
493*4882a593Smuzhiyun u8 gain:7, trsw:1;
494*4882a593Smuzhiyun #else
495*4882a593Smuzhiyun u8 trsw:1, gain:7;
496*4882a593Smuzhiyun #endif
497*4882a593Smuzhiyun };
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun struct phy_status_rpt {
500*4882a593Smuzhiyun struct phy_rx_agc_info_t path_agc[2];
501*4882a593Smuzhiyun u8 ch_corr[2];
502*4882a593Smuzhiyun u8 cck_sig_qual_ofdm_pwdb_all;
503*4882a593Smuzhiyun u8 cck_agc_rpt_ofdm_cfosho_a;
504*4882a593Smuzhiyun u8 cck_rpt_b_ofdm_cfosho_b;
505*4882a593Smuzhiyun u8 rsvd_1;
506*4882a593Smuzhiyun u8 noise_power_db_msb;
507*4882a593Smuzhiyun u8 path_cfotail[2];
508*4882a593Smuzhiyun u8 pcts_mask[2];
509*4882a593Smuzhiyun u8 stream_rxevm[2];
510*4882a593Smuzhiyun u8 path_rxsnr[2];
511*4882a593Smuzhiyun u8 noise_power_db_lsb;
512*4882a593Smuzhiyun u8 rsvd_2[3];
513*4882a593Smuzhiyun u8 stream_csi[2];
514*4882a593Smuzhiyun u8 stream_target_csi[2];
515*4882a593Smuzhiyun u8 sig_evm;
516*4882a593Smuzhiyun u8 rsvd_3;
517*4882a593Smuzhiyun #if IS_LITTLE_ENDIAN
518*4882a593Smuzhiyun u8 antsel_rx_keep_2:1; /*ex_intf_flg:1;*/
519*4882a593Smuzhiyun u8 sgi_en:1;
520*4882a593Smuzhiyun u8 rxsc:2;
521*4882a593Smuzhiyun u8 idle_long:1;
522*4882a593Smuzhiyun u8 r_ant_train_en:1;
523*4882a593Smuzhiyun u8 ant_sel_b:1;
524*4882a593Smuzhiyun u8 ant_sel:1;
525*4882a593Smuzhiyun #else /* _BIG_ENDIAN_ */
526*4882a593Smuzhiyun u8 ant_sel:1;
527*4882a593Smuzhiyun u8 ant_sel_b:1;
528*4882a593Smuzhiyun u8 r_ant_train_en:1;
529*4882a593Smuzhiyun u8 idle_long:1;
530*4882a593Smuzhiyun u8 rxsc:2;
531*4882a593Smuzhiyun u8 sgi_en:1;
532*4882a593Smuzhiyun u8 antsel_rx_keep_2:1; /*ex_intf_flg:1;*/
533*4882a593Smuzhiyun #endif
534*4882a593Smuzhiyun } __packed;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun struct rx_fwinfo {
537*4882a593Smuzhiyun u8 gain_trsw[4];
538*4882a593Smuzhiyun u8 pwdb_all;
539*4882a593Smuzhiyun u8 cfosho[4];
540*4882a593Smuzhiyun u8 cfotail[4];
541*4882a593Smuzhiyun s8 rxevm[2];
542*4882a593Smuzhiyun s8 rxsnr[4];
543*4882a593Smuzhiyun u8 pdsnr[2];
544*4882a593Smuzhiyun u8 csi_current[2];
545*4882a593Smuzhiyun u8 csi_target[2];
546*4882a593Smuzhiyun u8 sigevm;
547*4882a593Smuzhiyun u8 max_ex_pwr;
548*4882a593Smuzhiyun u8 ex_intf_flag:1;
549*4882a593Smuzhiyun u8 sgi_en:1;
550*4882a593Smuzhiyun u8 rxsc:2;
551*4882a593Smuzhiyun u8 reserve:4;
552*4882a593Smuzhiyun } __packed;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun struct tx_desc {
555*4882a593Smuzhiyun u32 pktsize:16;
556*4882a593Smuzhiyun u32 offset:8;
557*4882a593Smuzhiyun u32 bmc:1;
558*4882a593Smuzhiyun u32 htc:1;
559*4882a593Smuzhiyun u32 lastseg:1;
560*4882a593Smuzhiyun u32 firstseg:1;
561*4882a593Smuzhiyun u32 linip:1;
562*4882a593Smuzhiyun u32 noacm:1;
563*4882a593Smuzhiyun u32 gf:1;
564*4882a593Smuzhiyun u32 own:1;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun u32 macid:6;
567*4882a593Smuzhiyun u32 rsvd0:2;
568*4882a593Smuzhiyun u32 queuesel:5;
569*4882a593Smuzhiyun u32 rd_nav_ext:1;
570*4882a593Smuzhiyun u32 lsig_txop_en:1;
571*4882a593Smuzhiyun u32 pifs:1;
572*4882a593Smuzhiyun u32 rateid:4;
573*4882a593Smuzhiyun u32 nav_usehdr:1;
574*4882a593Smuzhiyun u32 en_descid:1;
575*4882a593Smuzhiyun u32 sectype:2;
576*4882a593Smuzhiyun u32 pktoffset:8;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun u32 rts_rc:6;
579*4882a593Smuzhiyun u32 data_rc:6;
580*4882a593Smuzhiyun u32 agg_en:1;
581*4882a593Smuzhiyun u32 rdg_en:1;
582*4882a593Smuzhiyun u32 bar_retryht:2;
583*4882a593Smuzhiyun u32 agg_break:1;
584*4882a593Smuzhiyun u32 morefrag:1;
585*4882a593Smuzhiyun u32 raw:1;
586*4882a593Smuzhiyun u32 ccx:1;
587*4882a593Smuzhiyun u32 ampdudensity:3;
588*4882a593Smuzhiyun u32 bt_int:1;
589*4882a593Smuzhiyun u32 ant_sela:1;
590*4882a593Smuzhiyun u32 ant_selb:1;
591*4882a593Smuzhiyun u32 txant_cck:2;
592*4882a593Smuzhiyun u32 txant_l:2;
593*4882a593Smuzhiyun u32 txant_ht:2;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun u32 nextheadpage:8;
596*4882a593Smuzhiyun u32 tailpage:8;
597*4882a593Smuzhiyun u32 seq:12;
598*4882a593Smuzhiyun u32 cpu_handle:1;
599*4882a593Smuzhiyun u32 tag1:1;
600*4882a593Smuzhiyun u32 trigger_int:1;
601*4882a593Smuzhiyun u32 hwseq_en:1;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun u32 rtsrate:5;
604*4882a593Smuzhiyun u32 apdcfe:1;
605*4882a593Smuzhiyun u32 qos:1;
606*4882a593Smuzhiyun u32 hwseq_ssn:1;
607*4882a593Smuzhiyun u32 userrate:1;
608*4882a593Smuzhiyun u32 dis_rtsfb:1;
609*4882a593Smuzhiyun u32 dis_datafb:1;
610*4882a593Smuzhiyun u32 cts2self:1;
611*4882a593Smuzhiyun u32 rts_en:1;
612*4882a593Smuzhiyun u32 hwrts_en:1;
613*4882a593Smuzhiyun u32 portid:1;
614*4882a593Smuzhiyun u32 pwr_status:3;
615*4882a593Smuzhiyun u32 waitdcts:1;
616*4882a593Smuzhiyun u32 cts2ap_en:1;
617*4882a593Smuzhiyun u32 txsc:2;
618*4882a593Smuzhiyun u32 stbc:2;
619*4882a593Smuzhiyun u32 txshort:1;
620*4882a593Smuzhiyun u32 txbw:1;
621*4882a593Smuzhiyun u32 rtsshort:1;
622*4882a593Smuzhiyun u32 rtsbw:1;
623*4882a593Smuzhiyun u32 rtssc:2;
624*4882a593Smuzhiyun u32 rtsstbc:2;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun u32 txrate:6;
627*4882a593Smuzhiyun u32 shortgi:1;
628*4882a593Smuzhiyun u32 ccxt:1;
629*4882a593Smuzhiyun u32 txrate_fb_lmt:5;
630*4882a593Smuzhiyun u32 rtsrate_fb_lmt:4;
631*4882a593Smuzhiyun u32 retrylmt_en:1;
632*4882a593Smuzhiyun u32 txretrylmt:6;
633*4882a593Smuzhiyun u32 usb_txaggnum:8;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun u32 txagca:5;
636*4882a593Smuzhiyun u32 txagcb:5;
637*4882a593Smuzhiyun u32 usemaxlen:1;
638*4882a593Smuzhiyun u32 maxaggnum:5;
639*4882a593Smuzhiyun u32 mcsg1maxlen:4;
640*4882a593Smuzhiyun u32 mcsg2maxlen:4;
641*4882a593Smuzhiyun u32 mcsg3maxlen:4;
642*4882a593Smuzhiyun u32 mcs7sgimaxlen:4;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun u32 txbuffersize:16;
645*4882a593Smuzhiyun u32 sw_offset30:8;
646*4882a593Smuzhiyun u32 sw_offset31:4;
647*4882a593Smuzhiyun u32 rsvd1:1;
648*4882a593Smuzhiyun u32 antsel_c:1;
649*4882a593Smuzhiyun u32 null_0:1;
650*4882a593Smuzhiyun u32 null_1:1;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun u32 txbuffaddr;
653*4882a593Smuzhiyun u32 txbufferaddr64;
654*4882a593Smuzhiyun u32 nextdescaddress;
655*4882a593Smuzhiyun u32 nextdescaddress64;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun u32 reserve_pass_pcie_mm_limit[4];
658*4882a593Smuzhiyun } __packed;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun struct rx_desc {
661*4882a593Smuzhiyun u32 length:14;
662*4882a593Smuzhiyun u32 crc32:1;
663*4882a593Smuzhiyun u32 icverror:1;
664*4882a593Smuzhiyun u32 drv_infosize:4;
665*4882a593Smuzhiyun u32 security:3;
666*4882a593Smuzhiyun u32 qos:1;
667*4882a593Smuzhiyun u32 shift:2;
668*4882a593Smuzhiyun u32 phystatus:1;
669*4882a593Smuzhiyun u32 swdec:1;
670*4882a593Smuzhiyun u32 lastseg:1;
671*4882a593Smuzhiyun u32 firstseg:1;
672*4882a593Smuzhiyun u32 eor:1;
673*4882a593Smuzhiyun u32 own:1;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun u32 macid:6;
676*4882a593Smuzhiyun u32 tid:4;
677*4882a593Smuzhiyun u32 hwrsvd:5;
678*4882a593Smuzhiyun u32 paggr:1;
679*4882a593Smuzhiyun u32 faggr:1;
680*4882a593Smuzhiyun u32 a1_fit:4;
681*4882a593Smuzhiyun u32 a2_fit:4;
682*4882a593Smuzhiyun u32 pam:1;
683*4882a593Smuzhiyun u32 pwr:1;
684*4882a593Smuzhiyun u32 moredata:1;
685*4882a593Smuzhiyun u32 morefrag:1;
686*4882a593Smuzhiyun u32 type:2;
687*4882a593Smuzhiyun u32 mc:1;
688*4882a593Smuzhiyun u32 bc:1;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun u32 seq:12;
691*4882a593Smuzhiyun u32 frag:4;
692*4882a593Smuzhiyun u32 nextpktlen:14;
693*4882a593Smuzhiyun u32 nextind:1;
694*4882a593Smuzhiyun u32 rsvd:1;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun u32 rxmcs:6;
697*4882a593Smuzhiyun u32 rxht:1;
698*4882a593Smuzhiyun u32 amsdu:1;
699*4882a593Smuzhiyun u32 splcp:1;
700*4882a593Smuzhiyun u32 bandwidth:1;
701*4882a593Smuzhiyun u32 htc:1;
702*4882a593Smuzhiyun u32 tcpchk_rpt:1;
703*4882a593Smuzhiyun u32 ipcchk_rpt:1;
704*4882a593Smuzhiyun u32 tcpchk_valid:1;
705*4882a593Smuzhiyun u32 hwpcerr:1;
706*4882a593Smuzhiyun u32 hwpcind:1;
707*4882a593Smuzhiyun u32 iv0:16;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun u32 iv1;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun u32 tsfl;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun u32 bufferaddress;
714*4882a593Smuzhiyun u32 bufferaddress64;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun } __packed;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun void rtl92ee_rx_check_dma_ok(struct ieee80211_hw *hw, u8 *header_desc,
719*4882a593Smuzhiyun u8 queue_index);
720*4882a593Smuzhiyun u16 rtl92ee_rx_desc_buff_remained_cnt(struct ieee80211_hw *hw,
721*4882a593Smuzhiyun u8 queue_index);
722*4882a593Smuzhiyun u16 rtl92ee_get_available_desc(struct ieee80211_hw *hw, u8 queue_index);
723*4882a593Smuzhiyun void rtl92ee_pre_fill_tx_bd_desc(struct ieee80211_hw *hw,
724*4882a593Smuzhiyun u8 *tx_bd_desc, u8 *desc, u8 queue_index,
725*4882a593Smuzhiyun struct sk_buff *skb, dma_addr_t addr);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun void rtl92ee_tx_fill_desc(struct ieee80211_hw *hw,
728*4882a593Smuzhiyun struct ieee80211_hdr *hdr, u8 *pdesc_tx,
729*4882a593Smuzhiyun u8 *pbd_desc_tx,
730*4882a593Smuzhiyun struct ieee80211_tx_info *info,
731*4882a593Smuzhiyun struct ieee80211_sta *sta,
732*4882a593Smuzhiyun struct sk_buff *skb,
733*4882a593Smuzhiyun u8 hw_queue, struct rtl_tcb_desc *ptcb_desc);
734*4882a593Smuzhiyun bool rtl92ee_rx_query_desc(struct ieee80211_hw *hw,
735*4882a593Smuzhiyun struct rtl_stats *status,
736*4882a593Smuzhiyun struct ieee80211_rx_status *rx_status,
737*4882a593Smuzhiyun u8 *pdesc, struct sk_buff *skb);
738*4882a593Smuzhiyun void rtl92ee_set_desc(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
739*4882a593Smuzhiyun u8 desc_name, u8 *val);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun u64 rtl92ee_get_desc(struct ieee80211_hw *hw,
742*4882a593Smuzhiyun u8 *pdesc, bool istx, u8 desc_name);
743*4882a593Smuzhiyun bool rtl92ee_is_tx_desc_closed(struct ieee80211_hw *hw, u8 hw_queue, u16 index);
744*4882a593Smuzhiyun void rtl92ee_tx_polling(struct ieee80211_hw *hw, u8 hw_queue);
745*4882a593Smuzhiyun void rtl92ee_tx_fill_cmddesc(struct ieee80211_hw *hw, u8 *pdesc,
746*4882a593Smuzhiyun bool firstseg, bool lastseg,
747*4882a593Smuzhiyun struct sk_buff *skb);
748*4882a593Smuzhiyun #endif
749