xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/rtl8192ee/phy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2014  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../pci.h"
6*4882a593Smuzhiyun #include "../ps.h"
7*4882a593Smuzhiyun #include "reg.h"
8*4882a593Smuzhiyun #include "def.h"
9*4882a593Smuzhiyun #include "phy.h"
10*4882a593Smuzhiyun #include "rf.h"
11*4882a593Smuzhiyun #include "dm.h"
12*4882a593Smuzhiyun #include "table.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun static u32 _rtl92ee_phy_rf_serial_read(struct ieee80211_hw *hw,
15*4882a593Smuzhiyun 				       enum radio_path rfpath, u32 offset);
16*4882a593Smuzhiyun static void _rtl92ee_phy_rf_serial_write(struct ieee80211_hw *hw,
17*4882a593Smuzhiyun 					 enum radio_path rfpath, u32 offset,
18*4882a593Smuzhiyun 					 u32 data);
19*4882a593Smuzhiyun static u32 _rtl92ee_phy_calculate_bit_shift(u32 bitmask);
20*4882a593Smuzhiyun static bool _rtl92ee_phy_bb8192ee_config_parafile(struct ieee80211_hw *hw);
21*4882a593Smuzhiyun static bool _rtl92ee_phy_config_mac_with_headerfile(struct ieee80211_hw *hw);
22*4882a593Smuzhiyun static bool phy_config_bb_with_hdr_file(struct ieee80211_hw *hw,
23*4882a593Smuzhiyun 					u8 configtype);
24*4882a593Smuzhiyun static bool phy_config_bb_with_pghdrfile(struct ieee80211_hw *hw,
25*4882a593Smuzhiyun 					 u8 configtype);
26*4882a593Smuzhiyun static void phy_init_bb_rf_register_def(struct ieee80211_hw *hw);
27*4882a593Smuzhiyun static bool _rtl92ee_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
28*4882a593Smuzhiyun 					      u32 cmdtableidx, u32 cmdtablesz,
29*4882a593Smuzhiyun 					      enum swchnlcmd_id cmdid,
30*4882a593Smuzhiyun 					      u32 para1, u32 para2,
31*4882a593Smuzhiyun 					      u32 msdelay);
32*4882a593Smuzhiyun static bool _rtl92ee_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
33*4882a593Smuzhiyun 					      u8 channel, u8 *stage,
34*4882a593Smuzhiyun 					      u8 *step, u32 *delay);
35*4882a593Smuzhiyun static long _rtl92ee_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
36*4882a593Smuzhiyun 					  enum wireless_mode wirelessmode,
37*4882a593Smuzhiyun 					  u8 txpwridx);
38*4882a593Smuzhiyun static void rtl92ee_phy_set_rf_on(struct ieee80211_hw *hw);
39*4882a593Smuzhiyun static void rtl92ee_phy_set_io(struct ieee80211_hw *hw);
40*4882a593Smuzhiyun 
rtl92ee_phy_query_bb_reg(struct ieee80211_hw * hw,u32 regaddr,u32 bitmask)41*4882a593Smuzhiyun u32 rtl92ee_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
44*4882a593Smuzhiyun 	u32 returnvalue, originalvalue, bitshift;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
47*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x)\n", regaddr, bitmask);
48*4882a593Smuzhiyun 	originalvalue = rtl_read_dword(rtlpriv, regaddr);
49*4882a593Smuzhiyun 	bitshift = _rtl92ee_phy_calculate_bit_shift(bitmask);
50*4882a593Smuzhiyun 	returnvalue = (originalvalue & bitmask) >> bitshift;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
53*4882a593Smuzhiyun 		"BBR MASK=0x%x Addr[0x%x]=0x%x\n",
54*4882a593Smuzhiyun 		bitmask, regaddr, originalvalue);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	return returnvalue;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
rtl92ee_phy_set_bb_reg(struct ieee80211_hw * hw,u32 regaddr,u32 bitmask,u32 data)59*4882a593Smuzhiyun void rtl92ee_phy_set_bb_reg(struct ieee80211_hw *hw, u32 regaddr,
60*4882a593Smuzhiyun 			    u32 bitmask, u32 data)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
63*4882a593Smuzhiyun 	u32 originalvalue, bitshift;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
66*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x)\n",
67*4882a593Smuzhiyun 		regaddr, bitmask, data);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	if (bitmask != MASKDWORD) {
70*4882a593Smuzhiyun 		originalvalue = rtl_read_dword(rtlpriv, regaddr);
71*4882a593Smuzhiyun 		bitshift = _rtl92ee_phy_calculate_bit_shift(bitmask);
72*4882a593Smuzhiyun 		data = ((originalvalue & (~bitmask)) | (data << bitshift));
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, regaddr, data);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
78*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x)\n",
79*4882a593Smuzhiyun 		regaddr, bitmask, data);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
rtl92ee_phy_query_rf_reg(struct ieee80211_hw * hw,enum radio_path rfpath,u32 regaddr,u32 bitmask)82*4882a593Smuzhiyun u32 rtl92ee_phy_query_rf_reg(struct ieee80211_hw *hw,
83*4882a593Smuzhiyun 			     enum radio_path rfpath, u32 regaddr, u32 bitmask)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
86*4882a593Smuzhiyun 	u32 original_value, readback_value, bitshift;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
89*4882a593Smuzhiyun 		"regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
90*4882a593Smuzhiyun 		regaddr, rfpath, bitmask);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	spin_lock(&rtlpriv->locks.rf_lock);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	original_value = _rtl92ee_phy_rf_serial_read(hw , rfpath, regaddr);
95*4882a593Smuzhiyun 	bitshift = _rtl92ee_phy_calculate_bit_shift(bitmask);
96*4882a593Smuzhiyun 	readback_value = (original_value & bitmask) >> bitshift;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	spin_unlock(&rtlpriv->locks.rf_lock);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
101*4882a593Smuzhiyun 		"regaddr(%#x),rfpath(%#x),bitmask(%#x),original_value(%#x)\n",
102*4882a593Smuzhiyun 		regaddr, rfpath, bitmask, original_value);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return readback_value;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
rtl92ee_phy_set_rf_reg(struct ieee80211_hw * hw,enum radio_path rfpath,u32 addr,u32 bitmask,u32 data)107*4882a593Smuzhiyun void rtl92ee_phy_set_rf_reg(struct ieee80211_hw *hw,
108*4882a593Smuzhiyun 			    enum radio_path rfpath,
109*4882a593Smuzhiyun 			    u32 addr, u32 bitmask, u32 data)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
112*4882a593Smuzhiyun 	u32 original_value, bitshift;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
115*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
116*4882a593Smuzhiyun 		addr, bitmask, data, rfpath);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	spin_lock(&rtlpriv->locks.rf_lock);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	if (bitmask != RFREG_OFFSET_MASK) {
121*4882a593Smuzhiyun 		original_value = _rtl92ee_phy_rf_serial_read(hw, rfpath, addr);
122*4882a593Smuzhiyun 		bitshift = _rtl92ee_phy_calculate_bit_shift(bitmask);
123*4882a593Smuzhiyun 		data = (original_value & (~bitmask)) | (data << bitshift);
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	_rtl92ee_phy_rf_serial_write(hw, rfpath, addr, data);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	spin_unlock(&rtlpriv->locks.rf_lock);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
131*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
132*4882a593Smuzhiyun 		addr, bitmask, data, rfpath);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
_rtl92ee_phy_rf_serial_read(struct ieee80211_hw * hw,enum radio_path rfpath,u32 offset)135*4882a593Smuzhiyun static u32 _rtl92ee_phy_rf_serial_read(struct ieee80211_hw *hw,
136*4882a593Smuzhiyun 				       enum radio_path rfpath, u32 offset)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
139*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
140*4882a593Smuzhiyun 	struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
141*4882a593Smuzhiyun 	u32 newoffset;
142*4882a593Smuzhiyun 	u32 tmplong, tmplong2;
143*4882a593Smuzhiyun 	u8 rfpi_enable = 0;
144*4882a593Smuzhiyun 	u32 retvalue;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	offset &= 0xff;
147*4882a593Smuzhiyun 	newoffset = offset;
148*4882a593Smuzhiyun 	if (RT_CANNOT_IO(hw)) {
149*4882a593Smuzhiyun 		pr_err("return all one\n");
150*4882a593Smuzhiyun 		return 0xFFFFFFFF;
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 	tmplong = rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD);
153*4882a593Smuzhiyun 	if (rfpath == RF90_PATH_A)
154*4882a593Smuzhiyun 		tmplong2 = tmplong;
155*4882a593Smuzhiyun 	else
156*4882a593Smuzhiyun 		tmplong2 = rtl_get_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD);
157*4882a593Smuzhiyun 	tmplong2 = (tmplong2 & (~BLSSIREADADDRESS)) |
158*4882a593Smuzhiyun 		   (newoffset << 23) | BLSSIREADEDGE;
159*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
160*4882a593Smuzhiyun 		      tmplong & (~BLSSIREADEDGE));
161*4882a593Smuzhiyun 	rtl_set_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD, tmplong2);
162*4882a593Smuzhiyun 	udelay(20);
163*4882a593Smuzhiyun 	if (rfpath == RF90_PATH_A)
164*4882a593Smuzhiyun 		rfpi_enable = (u8)rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER1,
165*4882a593Smuzhiyun 						BIT(8));
166*4882a593Smuzhiyun 	else if (rfpath == RF90_PATH_B)
167*4882a593Smuzhiyun 		rfpi_enable = (u8)rtl_get_bbreg(hw, RFPGA0_XB_HSSIPARAMETER1,
168*4882a593Smuzhiyun 						BIT(8));
169*4882a593Smuzhiyun 	if (rfpi_enable)
170*4882a593Smuzhiyun 		retvalue = rtl_get_bbreg(hw, pphyreg->rf_rbpi,
171*4882a593Smuzhiyun 					 BLSSIREADBACKDATA);
172*4882a593Smuzhiyun 	else
173*4882a593Smuzhiyun 		retvalue = rtl_get_bbreg(hw, pphyreg->rf_rb,
174*4882a593Smuzhiyun 					 BLSSIREADBACKDATA);
175*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
176*4882a593Smuzhiyun 		"RFR-%d Addr[0x%x]=0x%x\n",
177*4882a593Smuzhiyun 		rfpath, pphyreg->rf_rb, retvalue);
178*4882a593Smuzhiyun 	return retvalue;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
_rtl92ee_phy_rf_serial_write(struct ieee80211_hw * hw,enum radio_path rfpath,u32 offset,u32 data)181*4882a593Smuzhiyun static void _rtl92ee_phy_rf_serial_write(struct ieee80211_hw *hw,
182*4882a593Smuzhiyun 					 enum radio_path rfpath, u32 offset,
183*4882a593Smuzhiyun 					 u32 data)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	u32 data_and_addr;
186*4882a593Smuzhiyun 	u32 newoffset;
187*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
188*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
189*4882a593Smuzhiyun 	struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (RT_CANNOT_IO(hw)) {
192*4882a593Smuzhiyun 		pr_err("stop\n");
193*4882a593Smuzhiyun 		return;
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 	offset &= 0xff;
196*4882a593Smuzhiyun 	newoffset = offset;
197*4882a593Smuzhiyun 	data_and_addr = ((newoffset << 20) | (data & 0x000fffff)) & 0x0fffffff;
198*4882a593Smuzhiyun 	rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
199*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
200*4882a593Smuzhiyun 		"RFW-%d Addr[0x%x]=0x%x\n", rfpath,
201*4882a593Smuzhiyun 		pphyreg->rf3wire_offset, data_and_addr);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
_rtl92ee_phy_calculate_bit_shift(u32 bitmask)204*4882a593Smuzhiyun static u32 _rtl92ee_phy_calculate_bit_shift(u32 bitmask)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	u32 i = ffs(bitmask);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	return i ? i - 1 : 32;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
rtl92ee_phy_mac_config(struct ieee80211_hw * hw)211*4882a593Smuzhiyun bool rtl92ee_phy_mac_config(struct ieee80211_hw *hw)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	return _rtl92ee_phy_config_mac_with_headerfile(hw);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
rtl92ee_phy_bb_config(struct ieee80211_hw * hw)216*4882a593Smuzhiyun bool rtl92ee_phy_bb_config(struct ieee80211_hw *hw)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
219*4882a593Smuzhiyun 	bool rtstatus = true;
220*4882a593Smuzhiyun 	u16 regval;
221*4882a593Smuzhiyun 	u32 tmp;
222*4882a593Smuzhiyun 	u8 crystal_cap;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	phy_init_bb_rf_register_def(hw);
225*4882a593Smuzhiyun 	regval = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
226*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_SYS_FUNC_EN,
227*4882a593Smuzhiyun 		       regval | BIT(13) | BIT(0) | BIT(1));
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RF_CTRL, RF_EN | RF_RSTB | RF_SDMRSTB);
230*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN,
231*4882a593Smuzhiyun 		       FEN_PPLL | FEN_PCIEA | FEN_DIO_PCIE |
232*4882a593Smuzhiyun 		       FEN_BB_GLB_RSTN | FEN_BBRSTB);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL + 1, 0x80);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	tmp = rtl_read_dword(rtlpriv, 0x4c);
237*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, 0x4c, tmp | BIT(23));
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	rtstatus = _rtl92ee_phy_bb8192ee_config_parafile(hw);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	crystal_cap = rtlpriv->efuse.eeprom_crystalcap & 0x3F;
242*4882a593Smuzhiyun 	rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0xFFF000,
243*4882a593Smuzhiyun 		      (crystal_cap | (crystal_cap << 6)));
244*4882a593Smuzhiyun 	return rtstatus;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
rtl92ee_phy_rf_config(struct ieee80211_hw * hw)247*4882a593Smuzhiyun bool rtl92ee_phy_rf_config(struct ieee80211_hw *hw)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	return rtl92ee_phy_rf6052_config(hw);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
_check_condition(struct ieee80211_hw * hw,const u32 condition)252*4882a593Smuzhiyun static bool _check_condition(struct ieee80211_hw *hw,
253*4882a593Smuzhiyun 			     const u32  condition)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
256*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
257*4882a593Smuzhiyun 	u32 _board = rtlefuse->board_type; /*need efuse define*/
258*4882a593Smuzhiyun 	u32 _interface = rtlhal->interface;
259*4882a593Smuzhiyun 	u32 _platform = 0x08;/*SupportPlatform */
260*4882a593Smuzhiyun 	u32 cond = condition;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	if (condition == 0xCDCDCDCD)
263*4882a593Smuzhiyun 		return true;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	cond = condition & 0xFF;
266*4882a593Smuzhiyun 	if ((_board != cond) && (cond != 0xFF))
267*4882a593Smuzhiyun 		return false;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	cond = condition & 0xFF00;
270*4882a593Smuzhiyun 	cond = cond >> 8;
271*4882a593Smuzhiyun 	if ((_interface & cond) == 0 && cond != 0x07)
272*4882a593Smuzhiyun 		return false;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	cond = condition & 0xFF0000;
275*4882a593Smuzhiyun 	cond = cond >> 16;
276*4882a593Smuzhiyun 	if ((_platform & cond) == 0 && cond != 0x0F)
277*4882a593Smuzhiyun 		return false;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return true;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
_rtl92ee_config_rf_reg(struct ieee80211_hw * hw,u32 addr,u32 data,enum radio_path rfpath,u32 regaddr)282*4882a593Smuzhiyun static void _rtl92ee_config_rf_reg(struct ieee80211_hw *hw, u32 addr, u32 data,
283*4882a593Smuzhiyun 				   enum radio_path rfpath, u32 regaddr)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	if (addr == 0xfe || addr == 0xffe) {
286*4882a593Smuzhiyun 		mdelay(50);
287*4882a593Smuzhiyun 	} else {
288*4882a593Smuzhiyun 		rtl_set_rfreg(hw, rfpath, regaddr, RFREG_OFFSET_MASK, data);
289*4882a593Smuzhiyun 		udelay(1);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 		if (addr == 0xb6) {
292*4882a593Smuzhiyun 			u32 getvalue;
293*4882a593Smuzhiyun 			u8 count = 0;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 			getvalue = rtl_get_rfreg(hw, rfpath, addr, MASKDWORD);
296*4882a593Smuzhiyun 			udelay(1);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 			while ((getvalue >> 8) != (data >> 8)) {
299*4882a593Smuzhiyun 				count++;
300*4882a593Smuzhiyun 				rtl_set_rfreg(hw, rfpath, regaddr,
301*4882a593Smuzhiyun 					      RFREG_OFFSET_MASK, data);
302*4882a593Smuzhiyun 				udelay(1);
303*4882a593Smuzhiyun 				getvalue = rtl_get_rfreg(hw, rfpath, addr,
304*4882a593Smuzhiyun 							 MASKDWORD);
305*4882a593Smuzhiyun 				if (count > 5)
306*4882a593Smuzhiyun 					break;
307*4882a593Smuzhiyun 			}
308*4882a593Smuzhiyun 		}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 		if (addr == 0xb2) {
311*4882a593Smuzhiyun 			u32 getvalue;
312*4882a593Smuzhiyun 			u8 count = 0;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 			getvalue = rtl_get_rfreg(hw, rfpath, addr, MASKDWORD);
315*4882a593Smuzhiyun 			udelay(1);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 			while (getvalue != data) {
318*4882a593Smuzhiyun 				count++;
319*4882a593Smuzhiyun 				rtl_set_rfreg(hw, rfpath, regaddr,
320*4882a593Smuzhiyun 					      RFREG_OFFSET_MASK, data);
321*4882a593Smuzhiyun 				udelay(1);
322*4882a593Smuzhiyun 				rtl_set_rfreg(hw, rfpath, 0x18,
323*4882a593Smuzhiyun 					      RFREG_OFFSET_MASK, 0x0fc07);
324*4882a593Smuzhiyun 				udelay(1);
325*4882a593Smuzhiyun 				getvalue = rtl_get_rfreg(hw, rfpath, addr,
326*4882a593Smuzhiyun 							 MASKDWORD);
327*4882a593Smuzhiyun 				if (count > 5)
328*4882a593Smuzhiyun 					break;
329*4882a593Smuzhiyun 			}
330*4882a593Smuzhiyun 		}
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
_rtl92ee_config_rf_radio_a(struct ieee80211_hw * hw,u32 addr,u32 data)334*4882a593Smuzhiyun static void _rtl92ee_config_rf_radio_a(struct ieee80211_hw *hw,
335*4882a593Smuzhiyun 				       u32 addr, u32 data)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	u32 content = 0x1000; /*RF Content: radio_a_txt*/
338*4882a593Smuzhiyun 	u32 maskforphyset = (u32)(content & 0xE000);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	_rtl92ee_config_rf_reg(hw, addr, data, RF90_PATH_A,
341*4882a593Smuzhiyun 			       addr | maskforphyset);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
_rtl92ee_config_rf_radio_b(struct ieee80211_hw * hw,u32 addr,u32 data)344*4882a593Smuzhiyun static void _rtl92ee_config_rf_radio_b(struct ieee80211_hw *hw,
345*4882a593Smuzhiyun 				       u32 addr, u32 data)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	u32 content = 0x1001; /*RF Content: radio_b_txt*/
348*4882a593Smuzhiyun 	u32 maskforphyset = (u32)(content & 0xE000);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	_rtl92ee_config_rf_reg(hw, addr, data, RF90_PATH_B,
351*4882a593Smuzhiyun 			       addr | maskforphyset);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
_rtl92ee_config_bb_reg(struct ieee80211_hw * hw,u32 addr,u32 data)354*4882a593Smuzhiyun static void _rtl92ee_config_bb_reg(struct ieee80211_hw *hw,
355*4882a593Smuzhiyun 				   u32 addr, u32 data)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	if (addr == 0xfe)
358*4882a593Smuzhiyun 		mdelay(50);
359*4882a593Smuzhiyun 	else if (addr == 0xfd)
360*4882a593Smuzhiyun 		mdelay(5);
361*4882a593Smuzhiyun 	else if (addr == 0xfc)
362*4882a593Smuzhiyun 		mdelay(1);
363*4882a593Smuzhiyun 	else if (addr == 0xfb)
364*4882a593Smuzhiyun 		udelay(50);
365*4882a593Smuzhiyun 	else if (addr == 0xfa)
366*4882a593Smuzhiyun 		udelay(5);
367*4882a593Smuzhiyun 	else if (addr == 0xf9)
368*4882a593Smuzhiyun 		udelay(1);
369*4882a593Smuzhiyun 	else
370*4882a593Smuzhiyun 		rtl_set_bbreg(hw, addr, MASKDWORD , data);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	udelay(1);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
_rtl92ee_phy_init_tx_power_by_rate(struct ieee80211_hw * hw)375*4882a593Smuzhiyun static void _rtl92ee_phy_init_tx_power_by_rate(struct ieee80211_hw *hw)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
378*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	u8 band = BAND_ON_2_4G, rf = 0, txnum = 0, sec = 0;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	for (; band <= BAND_ON_5G; ++band)
383*4882a593Smuzhiyun 		for (; rf < TX_PWR_BY_RATE_NUM_RF; ++rf)
384*4882a593Smuzhiyun 			for (; txnum < TX_PWR_BY_RATE_NUM_RF; ++txnum)
385*4882a593Smuzhiyun 				for (; sec < TX_PWR_BY_RATE_NUM_SECTION; ++sec)
386*4882a593Smuzhiyun 					rtlphy->tx_power_by_rate_offset
387*4882a593Smuzhiyun 					     [band][rf][txnum][sec] = 0;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
_rtl92ee_phy_set_txpower_by_rate_base(struct ieee80211_hw * hw,u8 band,u8 path,u8 rate_section,u8 txnum,u8 value)390*4882a593Smuzhiyun static void _rtl92ee_phy_set_txpower_by_rate_base(struct ieee80211_hw *hw,
391*4882a593Smuzhiyun 						  u8 band, u8 path,
392*4882a593Smuzhiyun 						  u8 rate_section, u8 txnum,
393*4882a593Smuzhiyun 						  u8 value)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
396*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	if (path > RF90_PATH_D) {
399*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
400*4882a593Smuzhiyun 			"Invalid Rf Path %d\n", path);
401*4882a593Smuzhiyun 		return;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	if (band == BAND_ON_2_4G) {
405*4882a593Smuzhiyun 		switch (rate_section) {
406*4882a593Smuzhiyun 		case CCK:
407*4882a593Smuzhiyun 			rtlphy->txpwr_by_rate_base_24g[path][txnum][0] = value;
408*4882a593Smuzhiyun 			break;
409*4882a593Smuzhiyun 		case OFDM:
410*4882a593Smuzhiyun 			rtlphy->txpwr_by_rate_base_24g[path][txnum][1] = value;
411*4882a593Smuzhiyun 			break;
412*4882a593Smuzhiyun 		case HT_MCS0_MCS7:
413*4882a593Smuzhiyun 			rtlphy->txpwr_by_rate_base_24g[path][txnum][2] = value;
414*4882a593Smuzhiyun 			break;
415*4882a593Smuzhiyun 		case HT_MCS8_MCS15:
416*4882a593Smuzhiyun 			rtlphy->txpwr_by_rate_base_24g[path][txnum][3] = value;
417*4882a593Smuzhiyun 			break;
418*4882a593Smuzhiyun 		default:
419*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
420*4882a593Smuzhiyun 				"Invalid RateSection %d in 2.4G,Rf %d,%dTx\n",
421*4882a593Smuzhiyun 				rate_section, path, txnum);
422*4882a593Smuzhiyun 			break;
423*4882a593Smuzhiyun 		}
424*4882a593Smuzhiyun 	} else {
425*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
426*4882a593Smuzhiyun 			"Invalid Band %d\n", band);
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
_rtl92ee_phy_get_txpower_by_rate_base(struct ieee80211_hw * hw,u8 band,u8 path,u8 txnum,u8 rate_section)430*4882a593Smuzhiyun static u8 _rtl92ee_phy_get_txpower_by_rate_base(struct ieee80211_hw *hw,
431*4882a593Smuzhiyun 						u8 band, u8 path, u8 txnum,
432*4882a593Smuzhiyun 						u8 rate_section)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
435*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
436*4882a593Smuzhiyun 	u8 value = 0;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	if (path > RF90_PATH_D) {
439*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
440*4882a593Smuzhiyun 			"Invalid Rf Path %d\n", path);
441*4882a593Smuzhiyun 		return 0;
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	if (band == BAND_ON_2_4G) {
445*4882a593Smuzhiyun 		switch (rate_section) {
446*4882a593Smuzhiyun 		case CCK:
447*4882a593Smuzhiyun 			value = rtlphy->txpwr_by_rate_base_24g[path][txnum][0];
448*4882a593Smuzhiyun 			break;
449*4882a593Smuzhiyun 		case OFDM:
450*4882a593Smuzhiyun 			value = rtlphy->txpwr_by_rate_base_24g[path][txnum][1];
451*4882a593Smuzhiyun 			break;
452*4882a593Smuzhiyun 		case HT_MCS0_MCS7:
453*4882a593Smuzhiyun 			value = rtlphy->txpwr_by_rate_base_24g[path][txnum][2];
454*4882a593Smuzhiyun 			break;
455*4882a593Smuzhiyun 		case HT_MCS8_MCS15:
456*4882a593Smuzhiyun 			value = rtlphy->txpwr_by_rate_base_24g[path][txnum][3];
457*4882a593Smuzhiyun 			break;
458*4882a593Smuzhiyun 		default:
459*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
460*4882a593Smuzhiyun 				"Invalid RateSection %d in 2.4G,Rf %d,%dTx\n",
461*4882a593Smuzhiyun 				rate_section, path, txnum);
462*4882a593Smuzhiyun 			break;
463*4882a593Smuzhiyun 		}
464*4882a593Smuzhiyun 	} else {
465*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
466*4882a593Smuzhiyun 			"Invalid Band %d()\n", band);
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 	return value;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun 
_rtl92ee_phy_store_txpower_by_rate_base(struct ieee80211_hw * hw)471*4882a593Smuzhiyun static void _rtl92ee_phy_store_txpower_by_rate_base(struct ieee80211_hw *hw)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
474*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
475*4882a593Smuzhiyun 	u16 raw = 0;
476*4882a593Smuzhiyun 	u8 base = 0, path = 0;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	for (path = RF90_PATH_A; path <= RF90_PATH_B; ++path) {
479*4882a593Smuzhiyun 		if (path == RF90_PATH_A) {
480*4882a593Smuzhiyun 			raw = (u16)(rtlphy->tx_power_by_rate_offset
481*4882a593Smuzhiyun 				    [BAND_ON_2_4G][path][RF_1TX][3] >> 24) &
482*4882a593Smuzhiyun 				    0xFF;
483*4882a593Smuzhiyun 			base = (raw >> 4) * 10 + (raw & 0xF);
484*4882a593Smuzhiyun 			_rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G,
485*4882a593Smuzhiyun 							      path, CCK, RF_1TX,
486*4882a593Smuzhiyun 							      base);
487*4882a593Smuzhiyun 		} else if (path == RF90_PATH_B) {
488*4882a593Smuzhiyun 			raw = (u16)(rtlphy->tx_power_by_rate_offset
489*4882a593Smuzhiyun 				    [BAND_ON_2_4G][path][RF_1TX][3] >> 0) &
490*4882a593Smuzhiyun 				    0xFF;
491*4882a593Smuzhiyun 			base = (raw >> 4) * 10 + (raw & 0xF);
492*4882a593Smuzhiyun 			_rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G,
493*4882a593Smuzhiyun 							      path, CCK, RF_1TX,
494*4882a593Smuzhiyun 							      base);
495*4882a593Smuzhiyun 		}
496*4882a593Smuzhiyun 		raw = (u16)(rtlphy->tx_power_by_rate_offset
497*4882a593Smuzhiyun 			    [BAND_ON_2_4G][path][RF_1TX][1] >> 24) & 0xFF;
498*4882a593Smuzhiyun 		base = (raw >> 4) * 10 + (raw & 0xF);
499*4882a593Smuzhiyun 		_rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path,
500*4882a593Smuzhiyun 						      OFDM, RF_1TX, base);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 		raw = (u16)(rtlphy->tx_power_by_rate_offset
503*4882a593Smuzhiyun 			    [BAND_ON_2_4G][path][RF_1TX][5] >> 24) & 0xFF;
504*4882a593Smuzhiyun 		base = (raw >> 4) * 10 + (raw & 0xF);
505*4882a593Smuzhiyun 		_rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path,
506*4882a593Smuzhiyun 						      HT_MCS0_MCS7, RF_1TX,
507*4882a593Smuzhiyun 						      base);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 		raw = (u16)(rtlphy->tx_power_by_rate_offset
510*4882a593Smuzhiyun 			    [BAND_ON_2_4G][path][RF_2TX][7] >> 24) & 0xFF;
511*4882a593Smuzhiyun 		base = (raw >> 4) * 10 + (raw & 0xF);
512*4882a593Smuzhiyun 		_rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path,
513*4882a593Smuzhiyun 						      HT_MCS8_MCS15, RF_2TX,
514*4882a593Smuzhiyun 						      base);
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun 
_phy_convert_txpower_dbm_to_relative_value(u32 * data,u8 start,u8 end,u8 base)518*4882a593Smuzhiyun static void _phy_convert_txpower_dbm_to_relative_value(u32 *data, u8 start,
519*4882a593Smuzhiyun 						       u8 end, u8 base)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	s8 i = 0;
522*4882a593Smuzhiyun 	u8 tmp = 0;
523*4882a593Smuzhiyun 	u32 temp_data = 0;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	for (i = 3; i >= 0; --i) {
526*4882a593Smuzhiyun 		if (i >= start && i <= end) {
527*4882a593Smuzhiyun 			/* Get the exact value */
528*4882a593Smuzhiyun 			tmp = (u8)(*data >> (i * 8)) & 0xF;
529*4882a593Smuzhiyun 			tmp += ((u8)((*data >> (i * 8 + 4)) & 0xF)) * 10;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 			/* Change the value to a relative value */
532*4882a593Smuzhiyun 			tmp = (tmp > base) ? tmp - base : base - tmp;
533*4882a593Smuzhiyun 		} else {
534*4882a593Smuzhiyun 			tmp = (u8)(*data >> (i * 8)) & 0xFF;
535*4882a593Smuzhiyun 		}
536*4882a593Smuzhiyun 		temp_data <<= 8;
537*4882a593Smuzhiyun 		temp_data |= tmp;
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 	*data = temp_data;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
phy_convert_txpwr_dbm_to_rel_val(struct ieee80211_hw * hw)542*4882a593Smuzhiyun static void phy_convert_txpwr_dbm_to_rel_val(struct ieee80211_hw *hw)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
545*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
546*4882a593Smuzhiyun 	u8 base = 0, rf = 0, band = BAND_ON_2_4G;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	for (rf = RF90_PATH_A; rf <= RF90_PATH_B; ++rf) {
549*4882a593Smuzhiyun 		if (rf == RF90_PATH_A) {
550*4882a593Smuzhiyun 			base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band,
551*4882a593Smuzhiyun 								     rf, RF_1TX,
552*4882a593Smuzhiyun 								     CCK);
553*4882a593Smuzhiyun 			_phy_convert_txpower_dbm_to_relative_value(
554*4882a593Smuzhiyun 				&rtlphy->tx_power_by_rate_offset
555*4882a593Smuzhiyun 				[band][rf][RF_1TX][2],
556*4882a593Smuzhiyun 				1, 1, base);
557*4882a593Smuzhiyun 			_phy_convert_txpower_dbm_to_relative_value(
558*4882a593Smuzhiyun 				&rtlphy->tx_power_by_rate_offset
559*4882a593Smuzhiyun 				[band][rf][RF_1TX][3],
560*4882a593Smuzhiyun 				1, 3, base);
561*4882a593Smuzhiyun 		} else if (rf == RF90_PATH_B) {
562*4882a593Smuzhiyun 			base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band,
563*4882a593Smuzhiyun 								     rf, RF_1TX,
564*4882a593Smuzhiyun 								     CCK);
565*4882a593Smuzhiyun 			_phy_convert_txpower_dbm_to_relative_value(
566*4882a593Smuzhiyun 				&rtlphy->tx_power_by_rate_offset
567*4882a593Smuzhiyun 				[band][rf][RF_1TX][3],
568*4882a593Smuzhiyun 				0, 0, base);
569*4882a593Smuzhiyun 			_phy_convert_txpower_dbm_to_relative_value(
570*4882a593Smuzhiyun 				&rtlphy->tx_power_by_rate_offset
571*4882a593Smuzhiyun 				[band][rf][RF_1TX][2],
572*4882a593Smuzhiyun 				1, 3, base);
573*4882a593Smuzhiyun 		}
574*4882a593Smuzhiyun 		base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band, rf,
575*4882a593Smuzhiyun 							     RF_1TX, OFDM);
576*4882a593Smuzhiyun 		_phy_convert_txpower_dbm_to_relative_value(
577*4882a593Smuzhiyun 			&rtlphy->tx_power_by_rate_offset[band][rf][RF_1TX][0],
578*4882a593Smuzhiyun 			0, 3, base);
579*4882a593Smuzhiyun 		_phy_convert_txpower_dbm_to_relative_value(
580*4882a593Smuzhiyun 			&rtlphy->tx_power_by_rate_offset[band][rf][RF_1TX][1],
581*4882a593Smuzhiyun 			0, 3, base);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 		base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band, rf,
584*4882a593Smuzhiyun 							     RF_1TX,
585*4882a593Smuzhiyun 							     HT_MCS0_MCS7);
586*4882a593Smuzhiyun 		_phy_convert_txpower_dbm_to_relative_value(
587*4882a593Smuzhiyun 			&rtlphy->tx_power_by_rate_offset[band][rf][RF_1TX][4],
588*4882a593Smuzhiyun 			0, 3, base);
589*4882a593Smuzhiyun 		_phy_convert_txpower_dbm_to_relative_value(
590*4882a593Smuzhiyun 			&rtlphy->tx_power_by_rate_offset[band][rf][RF_1TX][5],
591*4882a593Smuzhiyun 			0, 3, base);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 		base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band, rf,
594*4882a593Smuzhiyun 							     RF_2TX,
595*4882a593Smuzhiyun 							     HT_MCS8_MCS15);
596*4882a593Smuzhiyun 		_phy_convert_txpower_dbm_to_relative_value(
597*4882a593Smuzhiyun 			&rtlphy->tx_power_by_rate_offset[band][rf][RF_2TX][6],
598*4882a593Smuzhiyun 			0, 3, base);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 		_phy_convert_txpower_dbm_to_relative_value(
601*4882a593Smuzhiyun 			&rtlphy->tx_power_by_rate_offset[band][rf][RF_2TX][7],
602*4882a593Smuzhiyun 			0, 3, base);
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_POWER, DBG_TRACE,
606*4882a593Smuzhiyun 		"<==%s\n", __func__);
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
_rtl92ee_phy_txpower_by_rate_configuration(struct ieee80211_hw * hw)609*4882a593Smuzhiyun static void _rtl92ee_phy_txpower_by_rate_configuration(struct ieee80211_hw *hw)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	_rtl92ee_phy_store_txpower_by_rate_base(hw);
612*4882a593Smuzhiyun 	phy_convert_txpwr_dbm_to_rel_val(hw);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun 
_rtl92ee_phy_bb8192ee_config_parafile(struct ieee80211_hw * hw)615*4882a593Smuzhiyun static bool _rtl92ee_phy_bb8192ee_config_parafile(struct ieee80211_hw *hw)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
618*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
619*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
620*4882a593Smuzhiyun 	bool rtstatus;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	rtstatus = phy_config_bb_with_hdr_file(hw, BASEBAND_CONFIG_PHY_REG);
623*4882a593Smuzhiyun 	if (!rtstatus) {
624*4882a593Smuzhiyun 		pr_err("Write BB Reg Fail!!\n");
625*4882a593Smuzhiyun 		return false;
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	_rtl92ee_phy_init_tx_power_by_rate(hw);
629*4882a593Smuzhiyun 	if (!rtlefuse->autoload_failflag) {
630*4882a593Smuzhiyun 		rtlphy->pwrgroup_cnt = 0;
631*4882a593Smuzhiyun 		rtstatus =
632*4882a593Smuzhiyun 		  phy_config_bb_with_pghdrfile(hw, BASEBAND_CONFIG_PHY_REG);
633*4882a593Smuzhiyun 	}
634*4882a593Smuzhiyun 	_rtl92ee_phy_txpower_by_rate_configuration(hw);
635*4882a593Smuzhiyun 	if (!rtstatus) {
636*4882a593Smuzhiyun 		pr_err("BB_PG Reg Fail!!\n");
637*4882a593Smuzhiyun 		return false;
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 	rtstatus = phy_config_bb_with_hdr_file(hw, BASEBAND_CONFIG_AGC_TAB);
640*4882a593Smuzhiyun 	if (!rtstatus) {
641*4882a593Smuzhiyun 		pr_err("AGC Table Fail\n");
642*4882a593Smuzhiyun 		return false;
643*4882a593Smuzhiyun 	}
644*4882a593Smuzhiyun 	rtlphy->cck_high_power = (bool)(rtl_get_bbreg(hw,
645*4882a593Smuzhiyun 						      RFPGA0_XA_HSSIPARAMETER2,
646*4882a593Smuzhiyun 						      0x200));
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	return true;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun 
_rtl92ee_phy_config_mac_with_headerfile(struct ieee80211_hw * hw)651*4882a593Smuzhiyun static bool _rtl92ee_phy_config_mac_with_headerfile(struct ieee80211_hw *hw)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
654*4882a593Smuzhiyun 	u32 i;
655*4882a593Smuzhiyun 	u32 arraylength;
656*4882a593Smuzhiyun 	u32 *ptrarray;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "Read Rtl8192EMACPHY_Array\n");
659*4882a593Smuzhiyun 	arraylength = RTL8192EE_MAC_ARRAY_LEN;
660*4882a593Smuzhiyun 	ptrarray = RTL8192EE_MAC_ARRAY;
661*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
662*4882a593Smuzhiyun 		"Img:RTL8192EE_MAC_ARRAY LEN %d\n", arraylength);
663*4882a593Smuzhiyun 	for (i = 0; i < arraylength; i = i + 2)
664*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, ptrarray[i], (u8)ptrarray[i + 1]);
665*4882a593Smuzhiyun 	return true;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun #define READ_NEXT_PAIR(v1, v2, i) \
669*4882a593Smuzhiyun 	do { \
670*4882a593Smuzhiyun 		i += 2; \
671*4882a593Smuzhiyun 		v1 = array[i]; \
672*4882a593Smuzhiyun 		v2 = array[i+1]; \
673*4882a593Smuzhiyun 	} while (0)
674*4882a593Smuzhiyun 
phy_config_bb_with_hdr_file(struct ieee80211_hw * hw,u8 configtype)675*4882a593Smuzhiyun static bool phy_config_bb_with_hdr_file(struct ieee80211_hw *hw,
676*4882a593Smuzhiyun 					u8 configtype)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	int i;
679*4882a593Smuzhiyun 	u32 *array;
680*4882a593Smuzhiyun 	u16 len;
681*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
682*4882a593Smuzhiyun 	u32 v1 = 0, v2 = 0;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	if (configtype == BASEBAND_CONFIG_PHY_REG) {
685*4882a593Smuzhiyun 		len = RTL8192EE_PHY_REG_ARRAY_LEN;
686*4882a593Smuzhiyun 		array = RTL8192EE_PHY_REG_ARRAY;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		for (i = 0; i < len; i = i + 2) {
689*4882a593Smuzhiyun 			v1 = array[i];
690*4882a593Smuzhiyun 			v2 = array[i+1];
691*4882a593Smuzhiyun 			if (v1 < 0xcdcdcdcd) {
692*4882a593Smuzhiyun 				_rtl92ee_config_bb_reg(hw, v1, v2);
693*4882a593Smuzhiyun 			} else {/*This line is the start line of branch.*/
694*4882a593Smuzhiyun 				/* to protect READ_NEXT_PAIR not overrun */
695*4882a593Smuzhiyun 				if (i >= len - 2)
696*4882a593Smuzhiyun 					break;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 				if (!_check_condition(hw , array[i])) {
699*4882a593Smuzhiyun 					/*Discard the following pairs*/
700*4882a593Smuzhiyun 					READ_NEXT_PAIR(v1, v2, i);
701*4882a593Smuzhiyun 					while (v2 != 0xDEAD &&
702*4882a593Smuzhiyun 					       v2 != 0xCDEF &&
703*4882a593Smuzhiyun 					       v2 != 0xCDCD && i < len - 2) {
704*4882a593Smuzhiyun 						READ_NEXT_PAIR(v1, v2, i);
705*4882a593Smuzhiyun 					}
706*4882a593Smuzhiyun 					i -= 2; /* prevent from for-loop += 2*/
707*4882a593Smuzhiyun 				} else {
708*4882a593Smuzhiyun 					/* Configure matched pairs and
709*4882a593Smuzhiyun 					 * skip to end of if-else.
710*4882a593Smuzhiyun 					 */
711*4882a593Smuzhiyun 					READ_NEXT_PAIR(v1, v2, i);
712*4882a593Smuzhiyun 					while (v2 != 0xDEAD &&
713*4882a593Smuzhiyun 					       v2 != 0xCDEF &&
714*4882a593Smuzhiyun 					       v2 != 0xCDCD && i < len - 2) {
715*4882a593Smuzhiyun 						_rtl92ee_config_bb_reg(hw, v1,
716*4882a593Smuzhiyun 								       v2);
717*4882a593Smuzhiyun 						READ_NEXT_PAIR(v1, v2, i);
718*4882a593Smuzhiyun 					}
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 					while (v2 != 0xDEAD && i < len - 2)
721*4882a593Smuzhiyun 						READ_NEXT_PAIR(v1, v2, i);
722*4882a593Smuzhiyun 				}
723*4882a593Smuzhiyun 			}
724*4882a593Smuzhiyun 		}
725*4882a593Smuzhiyun 	} else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
726*4882a593Smuzhiyun 		len = RTL8192EE_AGC_TAB_ARRAY_LEN;
727*4882a593Smuzhiyun 		array = RTL8192EE_AGC_TAB_ARRAY;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 		for (i = 0; i < len; i = i + 2) {
730*4882a593Smuzhiyun 			v1 = array[i];
731*4882a593Smuzhiyun 			v2 = array[i+1];
732*4882a593Smuzhiyun 			if (v1 < 0xCDCDCDCD) {
733*4882a593Smuzhiyun 				rtl_set_bbreg(hw, array[i], MASKDWORD,
734*4882a593Smuzhiyun 					      array[i + 1]);
735*4882a593Smuzhiyun 				udelay(1);
736*4882a593Smuzhiyun 				continue;
737*4882a593Smuzhiyun 		    } else{/*This line is the start line of branch.*/
738*4882a593Smuzhiyun 			  /* to protect READ_NEXT_PAIR not overrun */
739*4882a593Smuzhiyun 				if (i >= len - 2)
740*4882a593Smuzhiyun 					break;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 				if (!_check_condition(hw , array[i])) {
743*4882a593Smuzhiyun 					/*Discard the following pairs*/
744*4882a593Smuzhiyun 					READ_NEXT_PAIR(v1, v2, i);
745*4882a593Smuzhiyun 					while (v2 != 0xDEAD &&
746*4882a593Smuzhiyun 					       v2 != 0xCDEF &&
747*4882a593Smuzhiyun 					       v2 != 0xCDCD &&
748*4882a593Smuzhiyun 					       i < len - 2) {
749*4882a593Smuzhiyun 						READ_NEXT_PAIR(v1, v2, i);
750*4882a593Smuzhiyun 					}
751*4882a593Smuzhiyun 					i -= 2; /* prevent from for-loop += 2*/
752*4882a593Smuzhiyun 				} else {
753*4882a593Smuzhiyun 					/* Configure matched pairs and
754*4882a593Smuzhiyun 					 * skip to end of if-else.
755*4882a593Smuzhiyun 					 */
756*4882a593Smuzhiyun 					READ_NEXT_PAIR(v1, v2, i);
757*4882a593Smuzhiyun 					while (v2 != 0xDEAD &&
758*4882a593Smuzhiyun 					       v2 != 0xCDEF &&
759*4882a593Smuzhiyun 					       v2 != 0xCDCD &&
760*4882a593Smuzhiyun 					       i < len - 2) {
761*4882a593Smuzhiyun 						rtl_set_bbreg(hw,
762*4882a593Smuzhiyun 							      array[i],
763*4882a593Smuzhiyun 							      MASKDWORD,
764*4882a593Smuzhiyun 							      array[i + 1]);
765*4882a593Smuzhiyun 						udelay(1);
766*4882a593Smuzhiyun 						READ_NEXT_PAIR(v1 , v2 , i);
767*4882a593Smuzhiyun 					}
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 					while (v2 != 0xDEAD &&
770*4882a593Smuzhiyun 					       i < len - 2) {
771*4882a593Smuzhiyun 						READ_NEXT_PAIR(v1 , v2 , i);
772*4882a593Smuzhiyun 					}
773*4882a593Smuzhiyun 				}
774*4882a593Smuzhiyun 			}
775*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
776*4882a593Smuzhiyun 				"The agctab_array_table[0] is %x Rtl818EEPHY_REGArray[1] is %x\n",
777*4882a593Smuzhiyun 				array[i],
778*4882a593Smuzhiyun 				array[i + 1]);
779*4882a593Smuzhiyun 		}
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun 	return true;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
_rtl92ee_get_rate_section_index(u32 regaddr)784*4882a593Smuzhiyun static u8 _rtl92ee_get_rate_section_index(u32 regaddr)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	u8 index = 0;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	switch (regaddr) {
789*4882a593Smuzhiyun 	case RTXAGC_A_RATE18_06:
790*4882a593Smuzhiyun 	case RTXAGC_B_RATE18_06:
791*4882a593Smuzhiyun 		index = 0;
792*4882a593Smuzhiyun 		break;
793*4882a593Smuzhiyun 	case RTXAGC_A_RATE54_24:
794*4882a593Smuzhiyun 	case RTXAGC_B_RATE54_24:
795*4882a593Smuzhiyun 		index = 1;
796*4882a593Smuzhiyun 		break;
797*4882a593Smuzhiyun 	case RTXAGC_A_CCK1_MCS32:
798*4882a593Smuzhiyun 	case RTXAGC_B_CCK1_55_MCS32:
799*4882a593Smuzhiyun 		index = 2;
800*4882a593Smuzhiyun 		break;
801*4882a593Smuzhiyun 	case RTXAGC_B_CCK11_A_CCK2_11:
802*4882a593Smuzhiyun 		index = 3;
803*4882a593Smuzhiyun 		break;
804*4882a593Smuzhiyun 	case RTXAGC_A_MCS03_MCS00:
805*4882a593Smuzhiyun 	case RTXAGC_B_MCS03_MCS00:
806*4882a593Smuzhiyun 		index = 4;
807*4882a593Smuzhiyun 		break;
808*4882a593Smuzhiyun 	case RTXAGC_A_MCS07_MCS04:
809*4882a593Smuzhiyun 	case RTXAGC_B_MCS07_MCS04:
810*4882a593Smuzhiyun 		index = 5;
811*4882a593Smuzhiyun 		break;
812*4882a593Smuzhiyun 	case RTXAGC_A_MCS11_MCS08:
813*4882a593Smuzhiyun 	case RTXAGC_B_MCS11_MCS08:
814*4882a593Smuzhiyun 		index = 6;
815*4882a593Smuzhiyun 		break;
816*4882a593Smuzhiyun 	case RTXAGC_A_MCS15_MCS12:
817*4882a593Smuzhiyun 	case RTXAGC_B_MCS15_MCS12:
818*4882a593Smuzhiyun 		index = 7;
819*4882a593Smuzhiyun 		break;
820*4882a593Smuzhiyun 	default:
821*4882a593Smuzhiyun 		regaddr &= 0xFFF;
822*4882a593Smuzhiyun 		if (regaddr >= 0xC20 && regaddr <= 0xC4C)
823*4882a593Smuzhiyun 			index = (u8)((regaddr - 0xC20) / 4);
824*4882a593Smuzhiyun 		else if (regaddr >= 0xE20 && regaddr <= 0xE4C)
825*4882a593Smuzhiyun 			index = (u8)((regaddr - 0xE20) / 4);
826*4882a593Smuzhiyun 		break;
827*4882a593Smuzhiyun 	}
828*4882a593Smuzhiyun 	return index;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun 
_rtl92ee_store_tx_power_by_rate(struct ieee80211_hw * hw,enum band_type band,enum radio_path rfpath,u32 txnum,u32 regaddr,u32 bitmask,u32 data)831*4882a593Smuzhiyun static void _rtl92ee_store_tx_power_by_rate(struct ieee80211_hw *hw,
832*4882a593Smuzhiyun 					    enum band_type band,
833*4882a593Smuzhiyun 					    enum radio_path rfpath,
834*4882a593Smuzhiyun 					    u32 txnum, u32 regaddr,
835*4882a593Smuzhiyun 					    u32 bitmask, u32 data)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
838*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
839*4882a593Smuzhiyun 	u8 section = _rtl92ee_get_rate_section_index(regaddr);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	if (band != BAND_ON_2_4G && band != BAND_ON_5G) {
842*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, FPHY, PHY_TXPWR, "Invalid Band %d\n", band);
843*4882a593Smuzhiyun 		return;
844*4882a593Smuzhiyun 	}
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	if (rfpath > MAX_RF_PATH - 1) {
847*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, FPHY, PHY_TXPWR,
848*4882a593Smuzhiyun 			"Invalid RfPath %d\n", rfpath);
849*4882a593Smuzhiyun 		return;
850*4882a593Smuzhiyun 	}
851*4882a593Smuzhiyun 	if (txnum > MAX_RF_PATH - 1) {
852*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, FPHY, PHY_TXPWR, "Invalid TxNum %d\n", txnum);
853*4882a593Smuzhiyun 		return;
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	rtlphy->tx_power_by_rate_offset[band][rfpath][txnum][section] = data;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
phy_config_bb_with_pghdrfile(struct ieee80211_hw * hw,u8 configtype)859*4882a593Smuzhiyun static bool phy_config_bb_with_pghdrfile(struct ieee80211_hw *hw,
860*4882a593Smuzhiyun 					 u8 configtype)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
863*4882a593Smuzhiyun 	int i;
864*4882a593Smuzhiyun 	u32 *phy_regarray_table_pg;
865*4882a593Smuzhiyun 	u16 phy_regarray_pg_len;
866*4882a593Smuzhiyun 	u32 v1 = 0, v2 = 0, v3 = 0, v4 = 0, v5 = 0, v6 = 0;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	phy_regarray_pg_len = RTL8192EE_PHY_REG_ARRAY_PG_LEN;
869*4882a593Smuzhiyun 	phy_regarray_table_pg = RTL8192EE_PHY_REG_ARRAY_PG;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	if (configtype == BASEBAND_CONFIG_PHY_REG) {
872*4882a593Smuzhiyun 		for (i = 0; i < phy_regarray_pg_len; i = i + 6) {
873*4882a593Smuzhiyun 			v1 = phy_regarray_table_pg[i];
874*4882a593Smuzhiyun 			v2 = phy_regarray_table_pg[i+1];
875*4882a593Smuzhiyun 			v3 = phy_regarray_table_pg[i+2];
876*4882a593Smuzhiyun 			v4 = phy_regarray_table_pg[i+3];
877*4882a593Smuzhiyun 			v5 = phy_regarray_table_pg[i+4];
878*4882a593Smuzhiyun 			v6 = phy_regarray_table_pg[i+5];
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 			if (v1 < 0xcdcdcdcd) {
881*4882a593Smuzhiyun 				_rtl92ee_store_tx_power_by_rate(hw, v1, v2, v3,
882*4882a593Smuzhiyun 								v4, v5, v6);
883*4882a593Smuzhiyun 				continue;
884*4882a593Smuzhiyun 			}
885*4882a593Smuzhiyun 		}
886*4882a593Smuzhiyun 	} else {
887*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_SEND, DBG_TRACE,
888*4882a593Smuzhiyun 			"configtype != BaseBand_Config_PHY_REG\n");
889*4882a593Smuzhiyun 	}
890*4882a593Smuzhiyun 	return true;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun #define READ_NEXT_RF_PAIR(v1, v2, i) \
894*4882a593Smuzhiyun 	do { \
895*4882a593Smuzhiyun 		i += 2; \
896*4882a593Smuzhiyun 		v1 = array[i]; \
897*4882a593Smuzhiyun 		v2 = array[i+1]; \
898*4882a593Smuzhiyun 	} while (0)
899*4882a593Smuzhiyun 
rtl92ee_phy_config_rf_with_headerfile(struct ieee80211_hw * hw,enum radio_path rfpath)900*4882a593Smuzhiyun bool rtl92ee_phy_config_rf_with_headerfile(struct ieee80211_hw  *hw,
901*4882a593Smuzhiyun 					   enum radio_path rfpath)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
904*4882a593Smuzhiyun 	int i;
905*4882a593Smuzhiyun 	u32 *array;
906*4882a593Smuzhiyun 	u16 len;
907*4882a593Smuzhiyun 	u32 v1 = 0, v2 = 0;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	switch (rfpath) {
910*4882a593Smuzhiyun 	case RF90_PATH_A:
911*4882a593Smuzhiyun 		len = RTL8192EE_RADIOA_ARRAY_LEN;
912*4882a593Smuzhiyun 		array = RTL8192EE_RADIOA_ARRAY;
913*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
914*4882a593Smuzhiyun 			"Radio_A:RTL8192EE_RADIOA_ARRAY %d\n", len);
915*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
916*4882a593Smuzhiyun 		for (i = 0; i < len; i = i + 2) {
917*4882a593Smuzhiyun 			v1 = array[i];
918*4882a593Smuzhiyun 			v2 = array[i+1];
919*4882a593Smuzhiyun 			if (v1 < 0xcdcdcdcd) {
920*4882a593Smuzhiyun 				_rtl92ee_config_rf_radio_a(hw, v1, v2);
921*4882a593Smuzhiyun 				continue;
922*4882a593Smuzhiyun 			} else {/*This line is the start line of branch.*/
923*4882a593Smuzhiyun 				/* to protect READ_NEXT_PAIR not overrun */
924*4882a593Smuzhiyun 				if (i >= len - 2)
925*4882a593Smuzhiyun 					break;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 				if (!_check_condition(hw , array[i])) {
928*4882a593Smuzhiyun 					/*Discard the following pairs*/
929*4882a593Smuzhiyun 					READ_NEXT_RF_PAIR(v1, v2, i);
930*4882a593Smuzhiyun 					while (v2 != 0xDEAD &&
931*4882a593Smuzhiyun 					       v2 != 0xCDEF &&
932*4882a593Smuzhiyun 					       v2 != 0xCDCD && i < len - 2) {
933*4882a593Smuzhiyun 						READ_NEXT_RF_PAIR(v1, v2, i);
934*4882a593Smuzhiyun 					}
935*4882a593Smuzhiyun 					i -= 2; /* prevent from for-loop += 2*/
936*4882a593Smuzhiyun 				} else {
937*4882a593Smuzhiyun 					/* Configure matched pairs and
938*4882a593Smuzhiyun 					 * skip to end of if-else.
939*4882a593Smuzhiyun 					 */
940*4882a593Smuzhiyun 					READ_NEXT_RF_PAIR(v1, v2, i);
941*4882a593Smuzhiyun 					while (v2 != 0xDEAD &&
942*4882a593Smuzhiyun 					       v2 != 0xCDEF &&
943*4882a593Smuzhiyun 					       v2 != 0xCDCD && i < len - 2) {
944*4882a593Smuzhiyun 						_rtl92ee_config_rf_radio_a(hw,
945*4882a593Smuzhiyun 									   v1,
946*4882a593Smuzhiyun 									   v2);
947*4882a593Smuzhiyun 						READ_NEXT_RF_PAIR(v1, v2, i);
948*4882a593Smuzhiyun 					}
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 					while (v2 != 0xDEAD && i < len - 2)
951*4882a593Smuzhiyun 						READ_NEXT_RF_PAIR(v1, v2, i);
952*4882a593Smuzhiyun 				}
953*4882a593Smuzhiyun 			}
954*4882a593Smuzhiyun 		}
955*4882a593Smuzhiyun 		break;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	case RF90_PATH_B:
958*4882a593Smuzhiyun 		len = RTL8192EE_RADIOB_ARRAY_LEN;
959*4882a593Smuzhiyun 		array = RTL8192EE_RADIOB_ARRAY;
960*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
961*4882a593Smuzhiyun 			"Radio_A:RTL8192EE_RADIOB_ARRAY %d\n", len);
962*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
963*4882a593Smuzhiyun 		for (i = 0; i < len; i = i + 2) {
964*4882a593Smuzhiyun 			v1 = array[i];
965*4882a593Smuzhiyun 			v2 = array[i+1];
966*4882a593Smuzhiyun 			if (v1 < 0xcdcdcdcd) {
967*4882a593Smuzhiyun 				_rtl92ee_config_rf_radio_b(hw, v1, v2);
968*4882a593Smuzhiyun 				continue;
969*4882a593Smuzhiyun 			} else {/*This line is the start line of branch.*/
970*4882a593Smuzhiyun 				/* to protect READ_NEXT_PAIR not overrun */
971*4882a593Smuzhiyun 				if (i >= len - 2)
972*4882a593Smuzhiyun 					break;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 				if (!_check_condition(hw , array[i])) {
975*4882a593Smuzhiyun 					/*Discard the following pairs*/
976*4882a593Smuzhiyun 					READ_NEXT_RF_PAIR(v1, v2, i);
977*4882a593Smuzhiyun 					while (v2 != 0xDEAD &&
978*4882a593Smuzhiyun 					       v2 != 0xCDEF &&
979*4882a593Smuzhiyun 					       v2 != 0xCDCD && i < len - 2) {
980*4882a593Smuzhiyun 						READ_NEXT_RF_PAIR(v1, v2, i);
981*4882a593Smuzhiyun 					}
982*4882a593Smuzhiyun 					i -= 2; /* prevent from for-loop += 2*/
983*4882a593Smuzhiyun 				} else {
984*4882a593Smuzhiyun 					/* Configure matched pairs and
985*4882a593Smuzhiyun 					 * skip to end of if-else.
986*4882a593Smuzhiyun 					 */
987*4882a593Smuzhiyun 					READ_NEXT_RF_PAIR(v1, v2, i);
988*4882a593Smuzhiyun 					while (v2 != 0xDEAD &&
989*4882a593Smuzhiyun 					       v2 != 0xCDEF &&
990*4882a593Smuzhiyun 					       v2 != 0xCDCD && i < len - 2) {
991*4882a593Smuzhiyun 						_rtl92ee_config_rf_radio_b(hw,
992*4882a593Smuzhiyun 									   v1,
993*4882a593Smuzhiyun 									   v2);
994*4882a593Smuzhiyun 						READ_NEXT_RF_PAIR(v1, v2, i);
995*4882a593Smuzhiyun 					}
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 					while (v2 != 0xDEAD && i < len - 2)
998*4882a593Smuzhiyun 						READ_NEXT_RF_PAIR(v1, v2, i);
999*4882a593Smuzhiyun 				}
1000*4882a593Smuzhiyun 			}
1001*4882a593Smuzhiyun 		}
1002*4882a593Smuzhiyun 		break;
1003*4882a593Smuzhiyun 	case RF90_PATH_C:
1004*4882a593Smuzhiyun 	case RF90_PATH_D:
1005*4882a593Smuzhiyun 		break;
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun 	return true;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun 
rtl92ee_phy_get_hw_reg_originalvalue(struct ieee80211_hw * hw)1010*4882a593Smuzhiyun void rtl92ee_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1013*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	rtlphy->default_initialgain[0] =
1016*4882a593Smuzhiyun 		(u8)rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
1017*4882a593Smuzhiyun 	rtlphy->default_initialgain[1] =
1018*4882a593Smuzhiyun 		(u8)rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
1019*4882a593Smuzhiyun 	rtlphy->default_initialgain[2] =
1020*4882a593Smuzhiyun 		(u8)rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
1021*4882a593Smuzhiyun 	rtlphy->default_initialgain[3] =
1022*4882a593Smuzhiyun 		(u8)rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1025*4882a593Smuzhiyun 		"Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x\n",
1026*4882a593Smuzhiyun 		rtlphy->default_initialgain[0],
1027*4882a593Smuzhiyun 		rtlphy->default_initialgain[1],
1028*4882a593Smuzhiyun 		rtlphy->default_initialgain[2],
1029*4882a593Smuzhiyun 		rtlphy->default_initialgain[3]);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	rtlphy->framesync = (u8)rtl_get_bbreg(hw,
1032*4882a593Smuzhiyun 					      ROFDM0_RXDETECTOR3, MASKBYTE0);
1033*4882a593Smuzhiyun 	rtlphy->framesync_c34 = rtl_get_bbreg(hw,
1034*4882a593Smuzhiyun 					      ROFDM0_RXDETECTOR2, MASKDWORD);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1037*4882a593Smuzhiyun 		"Default framesync (0x%x) = 0x%x\n",
1038*4882a593Smuzhiyun 		ROFDM0_RXDETECTOR3, rtlphy->framesync);
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun 
phy_init_bb_rf_register_def(struct ieee80211_hw * hw)1041*4882a593Smuzhiyun static void phy_init_bb_rf_register_def(struct ieee80211_hw *hw)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1044*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
1047*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
1050*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
1053*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset =
1056*4882a593Smuzhiyun 							RFPGA0_XA_LSSIPARAMETER;
1057*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset =
1058*4882a593Smuzhiyun 							RFPGA0_XB_LSSIPARAMETER;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RFPGA0_XA_HSSIPARAMETER2;
1061*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RFPGA0_XB_HSSIPARAMETER2;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rf_rb = RFPGA0_XA_LSSIREADBACK;
1064*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rf_rb = RFPGA0_XB_LSSIREADBACK;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rf_rbpi = TRANSCEIVEA_HSPI_READBACK;
1067*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rf_rbpi = TRANSCEIVEB_HSPI_READBACK;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun 
rtl92ee_phy_get_txpower_level(struct ieee80211_hw * hw,long * powerlevel)1070*4882a593Smuzhiyun void rtl92ee_phy_get_txpower_level(struct ieee80211_hw *hw, long *powerlevel)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1073*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1074*4882a593Smuzhiyun 	u8 txpwr_level;
1075*4882a593Smuzhiyun 	long txpwr_dbm;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	txpwr_level = rtlphy->cur_cck_txpwridx;
1078*4882a593Smuzhiyun 	txpwr_dbm = _rtl92ee_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_B,
1079*4882a593Smuzhiyun 						  txpwr_level);
1080*4882a593Smuzhiyun 	txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
1081*4882a593Smuzhiyun 	if (_rtl92ee_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G, txpwr_level) >
1082*4882a593Smuzhiyun 	    txpwr_dbm)
1083*4882a593Smuzhiyun 		txpwr_dbm = _rtl92ee_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G,
1084*4882a593Smuzhiyun 							  txpwr_level);
1085*4882a593Smuzhiyun 	txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
1086*4882a593Smuzhiyun 	if (_rtl92ee_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_N_24G,
1087*4882a593Smuzhiyun 					  txpwr_level) > txpwr_dbm)
1088*4882a593Smuzhiyun 		txpwr_dbm = _rtl92ee_phy_txpwr_idx_to_dbm(hw,
1089*4882a593Smuzhiyun 							  WIRELESS_MODE_N_24G,
1090*4882a593Smuzhiyun 							  txpwr_level);
1091*4882a593Smuzhiyun 	*powerlevel = txpwr_dbm;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun 
_rtl92ee_phy_get_ratesection_intxpower_byrate(enum radio_path path,u8 rate)1094*4882a593Smuzhiyun static u8 _rtl92ee_phy_get_ratesection_intxpower_byrate(enum radio_path path,
1095*4882a593Smuzhiyun 							u8 rate)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun 	u8 rate_section = 0;
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	switch (rate) {
1100*4882a593Smuzhiyun 	case DESC92C_RATE1M:
1101*4882a593Smuzhiyun 		rate_section = 2;
1102*4882a593Smuzhiyun 		break;
1103*4882a593Smuzhiyun 	case DESC92C_RATE2M:
1104*4882a593Smuzhiyun 	case DESC92C_RATE5_5M:
1105*4882a593Smuzhiyun 		if (path == RF90_PATH_A)
1106*4882a593Smuzhiyun 			rate_section = 3;
1107*4882a593Smuzhiyun 		else if (path == RF90_PATH_B)
1108*4882a593Smuzhiyun 			rate_section = 2;
1109*4882a593Smuzhiyun 		break;
1110*4882a593Smuzhiyun 	case DESC92C_RATE11M:
1111*4882a593Smuzhiyun 		rate_section = 3;
1112*4882a593Smuzhiyun 		break;
1113*4882a593Smuzhiyun 	case DESC92C_RATE6M:
1114*4882a593Smuzhiyun 	case DESC92C_RATE9M:
1115*4882a593Smuzhiyun 	case DESC92C_RATE12M:
1116*4882a593Smuzhiyun 	case DESC92C_RATE18M:
1117*4882a593Smuzhiyun 		rate_section = 0;
1118*4882a593Smuzhiyun 		break;
1119*4882a593Smuzhiyun 	case DESC92C_RATE24M:
1120*4882a593Smuzhiyun 	case DESC92C_RATE36M:
1121*4882a593Smuzhiyun 	case DESC92C_RATE48M:
1122*4882a593Smuzhiyun 	case DESC92C_RATE54M:
1123*4882a593Smuzhiyun 		rate_section = 1;
1124*4882a593Smuzhiyun 		break;
1125*4882a593Smuzhiyun 	case DESC92C_RATEMCS0:
1126*4882a593Smuzhiyun 	case DESC92C_RATEMCS1:
1127*4882a593Smuzhiyun 	case DESC92C_RATEMCS2:
1128*4882a593Smuzhiyun 	case DESC92C_RATEMCS3:
1129*4882a593Smuzhiyun 		rate_section = 4;
1130*4882a593Smuzhiyun 		break;
1131*4882a593Smuzhiyun 	case DESC92C_RATEMCS4:
1132*4882a593Smuzhiyun 	case DESC92C_RATEMCS5:
1133*4882a593Smuzhiyun 	case DESC92C_RATEMCS6:
1134*4882a593Smuzhiyun 	case DESC92C_RATEMCS7:
1135*4882a593Smuzhiyun 		rate_section = 5;
1136*4882a593Smuzhiyun 		break;
1137*4882a593Smuzhiyun 	case DESC92C_RATEMCS8:
1138*4882a593Smuzhiyun 	case DESC92C_RATEMCS9:
1139*4882a593Smuzhiyun 	case DESC92C_RATEMCS10:
1140*4882a593Smuzhiyun 	case DESC92C_RATEMCS11:
1141*4882a593Smuzhiyun 		rate_section = 6;
1142*4882a593Smuzhiyun 		break;
1143*4882a593Smuzhiyun 	case DESC92C_RATEMCS12:
1144*4882a593Smuzhiyun 	case DESC92C_RATEMCS13:
1145*4882a593Smuzhiyun 	case DESC92C_RATEMCS14:
1146*4882a593Smuzhiyun 	case DESC92C_RATEMCS15:
1147*4882a593Smuzhiyun 		rate_section = 7;
1148*4882a593Smuzhiyun 		break;
1149*4882a593Smuzhiyun 	default:
1150*4882a593Smuzhiyun 		WARN_ONCE(true, "rtl8192ee: Rate_Section is Illegal\n");
1151*4882a593Smuzhiyun 		break;
1152*4882a593Smuzhiyun 	}
1153*4882a593Smuzhiyun 	return rate_section;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun 
_rtl92ee_get_txpower_by_rate(struct ieee80211_hw * hw,enum band_type band,enum radio_path rf,u8 rate)1156*4882a593Smuzhiyun static u8 _rtl92ee_get_txpower_by_rate(struct ieee80211_hw *hw,
1157*4882a593Smuzhiyun 				       enum band_type band,
1158*4882a593Smuzhiyun 				       enum radio_path rf, u8 rate)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1161*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1162*4882a593Smuzhiyun 	u8 shift = 0, sec, tx_num;
1163*4882a593Smuzhiyun 	s8 diff = 0;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	sec = _rtl92ee_phy_get_ratesection_intxpower_byrate(rf, rate);
1166*4882a593Smuzhiyun 	tx_num = RF_TX_NUM_NONIMPLEMENT;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	if (tx_num == RF_TX_NUM_NONIMPLEMENT) {
1169*4882a593Smuzhiyun 		if ((rate >= DESC92C_RATEMCS8 && rate <= DESC92C_RATEMCS15))
1170*4882a593Smuzhiyun 			tx_num = RF_2TX;
1171*4882a593Smuzhiyun 		else
1172*4882a593Smuzhiyun 			tx_num = RF_1TX;
1173*4882a593Smuzhiyun 	}
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	switch (rate) {
1176*4882a593Smuzhiyun 	case DESC92C_RATE1M:
1177*4882a593Smuzhiyun 	case DESC92C_RATE6M:
1178*4882a593Smuzhiyun 	case DESC92C_RATE24M:
1179*4882a593Smuzhiyun 	case DESC92C_RATEMCS0:
1180*4882a593Smuzhiyun 	case DESC92C_RATEMCS4:
1181*4882a593Smuzhiyun 	case DESC92C_RATEMCS8:
1182*4882a593Smuzhiyun 	case DESC92C_RATEMCS12:
1183*4882a593Smuzhiyun 		shift = 0;
1184*4882a593Smuzhiyun 		break;
1185*4882a593Smuzhiyun 	case DESC92C_RATE2M:
1186*4882a593Smuzhiyun 	case DESC92C_RATE9M:
1187*4882a593Smuzhiyun 	case DESC92C_RATE36M:
1188*4882a593Smuzhiyun 	case DESC92C_RATEMCS1:
1189*4882a593Smuzhiyun 	case DESC92C_RATEMCS5:
1190*4882a593Smuzhiyun 	case DESC92C_RATEMCS9:
1191*4882a593Smuzhiyun 	case DESC92C_RATEMCS13:
1192*4882a593Smuzhiyun 		shift = 8;
1193*4882a593Smuzhiyun 		break;
1194*4882a593Smuzhiyun 	case DESC92C_RATE5_5M:
1195*4882a593Smuzhiyun 	case DESC92C_RATE12M:
1196*4882a593Smuzhiyun 	case DESC92C_RATE48M:
1197*4882a593Smuzhiyun 	case DESC92C_RATEMCS2:
1198*4882a593Smuzhiyun 	case DESC92C_RATEMCS6:
1199*4882a593Smuzhiyun 	case DESC92C_RATEMCS10:
1200*4882a593Smuzhiyun 	case DESC92C_RATEMCS14:
1201*4882a593Smuzhiyun 		shift = 16;
1202*4882a593Smuzhiyun 		break;
1203*4882a593Smuzhiyun 	case DESC92C_RATE11M:
1204*4882a593Smuzhiyun 	case DESC92C_RATE18M:
1205*4882a593Smuzhiyun 	case DESC92C_RATE54M:
1206*4882a593Smuzhiyun 	case DESC92C_RATEMCS3:
1207*4882a593Smuzhiyun 	case DESC92C_RATEMCS7:
1208*4882a593Smuzhiyun 	case DESC92C_RATEMCS11:
1209*4882a593Smuzhiyun 	case DESC92C_RATEMCS15:
1210*4882a593Smuzhiyun 		shift = 24;
1211*4882a593Smuzhiyun 		break;
1212*4882a593Smuzhiyun 	default:
1213*4882a593Smuzhiyun 		WARN_ONCE(true, "rtl8192ee: Rate_Section is Illegal\n");
1214*4882a593Smuzhiyun 		break;
1215*4882a593Smuzhiyun 	}
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	diff = (u8)(rtlphy->tx_power_by_rate_offset[band][rf][tx_num][sec] >>
1218*4882a593Smuzhiyun 		    shift) & 0xff;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	return	diff;
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun 
_rtl92ee_get_txpower_index(struct ieee80211_hw * hw,enum radio_path rfpath,u8 rate,u8 bw,u8 channel)1223*4882a593Smuzhiyun static u8 _rtl92ee_get_txpower_index(struct ieee80211_hw *hw,
1224*4882a593Smuzhiyun 				     enum radio_path rfpath, u8 rate,
1225*4882a593Smuzhiyun 				     u8 bw, u8 channel)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1228*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
1229*4882a593Smuzhiyun 	u8 index = (channel - 1);
1230*4882a593Smuzhiyun 	u8 tx_power = 0;
1231*4882a593Smuzhiyun 	u8 diff = 0;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	if (channel < 1 || channel > 14) {
1234*4882a593Smuzhiyun 		index = 0;
1235*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER_TRACKING, DBG_DMESG,
1236*4882a593Smuzhiyun 			"Illegal channel!!\n");
1237*4882a593Smuzhiyun 	}
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	if (IS_CCK_RATE((s8)rate))
1240*4882a593Smuzhiyun 		tx_power = rtlefuse->txpwrlevel_cck[rfpath][index];
1241*4882a593Smuzhiyun 	else if (DESC92C_RATE6M <= rate)
1242*4882a593Smuzhiyun 		tx_power = rtlefuse->txpwrlevel_ht40_1s[rfpath][index];
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	/* OFDM-1T*/
1245*4882a593Smuzhiyun 	if (DESC92C_RATE6M <= rate && rate <= DESC92C_RATE54M &&
1246*4882a593Smuzhiyun 	    !IS_CCK_RATE((s8)rate))
1247*4882a593Smuzhiyun 		tx_power += rtlefuse->txpwr_legacyhtdiff[rfpath][TX_1S];
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	/* BW20-1S, BW20-2S */
1250*4882a593Smuzhiyun 	if (bw == HT_CHANNEL_WIDTH_20) {
1251*4882a593Smuzhiyun 		if (DESC92C_RATEMCS0 <= rate && rate <= DESC92C_RATEMCS15)
1252*4882a593Smuzhiyun 			tx_power += rtlefuse->txpwr_ht20diff[rfpath][TX_1S];
1253*4882a593Smuzhiyun 		if (DESC92C_RATEMCS8 <= rate && rate <= DESC92C_RATEMCS15)
1254*4882a593Smuzhiyun 			tx_power += rtlefuse->txpwr_ht20diff[rfpath][TX_2S];
1255*4882a593Smuzhiyun 	} else if (bw == HT_CHANNEL_WIDTH_20_40) {/* BW40-1S, BW40-2S */
1256*4882a593Smuzhiyun 		if (DESC92C_RATEMCS0 <= rate && rate <= DESC92C_RATEMCS15)
1257*4882a593Smuzhiyun 			tx_power += rtlefuse->txpwr_ht40diff[rfpath][TX_1S];
1258*4882a593Smuzhiyun 		if (DESC92C_RATEMCS8 <= rate && rate <= DESC92C_RATEMCS15)
1259*4882a593Smuzhiyun 			tx_power += rtlefuse->txpwr_ht40diff[rfpath][TX_2S];
1260*4882a593Smuzhiyun 	}
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	if (rtlefuse->eeprom_regulatory != 2)
1263*4882a593Smuzhiyun 		diff = _rtl92ee_get_txpower_by_rate(hw, BAND_ON_2_4G,
1264*4882a593Smuzhiyun 						    rfpath, rate);
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	tx_power += diff;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	if (tx_power > MAX_POWER_INDEX)
1269*4882a593Smuzhiyun 		tx_power = MAX_POWER_INDEX;
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	return tx_power;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun 
_rtl92ee_set_txpower_index(struct ieee80211_hw * hw,u8 pwr_idx,enum radio_path rfpath,u8 rate)1274*4882a593Smuzhiyun static void _rtl92ee_set_txpower_index(struct ieee80211_hw *hw, u8 pwr_idx,
1275*4882a593Smuzhiyun 				       enum radio_path rfpath, u8 rate)
1276*4882a593Smuzhiyun {
1277*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	if (rfpath == RF90_PATH_A) {
1280*4882a593Smuzhiyun 		switch (rate) {
1281*4882a593Smuzhiyun 		case DESC92C_RATE1M:
1282*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_CCK1_MCS32, MASKBYTE1,
1283*4882a593Smuzhiyun 				      pwr_idx);
1284*4882a593Smuzhiyun 			break;
1285*4882a593Smuzhiyun 		case DESC92C_RATE2M:
1286*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE1,
1287*4882a593Smuzhiyun 				      pwr_idx);
1288*4882a593Smuzhiyun 			break;
1289*4882a593Smuzhiyun 		case DESC92C_RATE5_5M:
1290*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE2,
1291*4882a593Smuzhiyun 				      pwr_idx);
1292*4882a593Smuzhiyun 			break;
1293*4882a593Smuzhiyun 		case DESC92C_RATE11M:
1294*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE3,
1295*4882a593Smuzhiyun 				      pwr_idx);
1296*4882a593Smuzhiyun 			break;
1297*4882a593Smuzhiyun 		case DESC92C_RATE6M:
1298*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_RATE18_06, MASKBYTE0,
1299*4882a593Smuzhiyun 				      pwr_idx);
1300*4882a593Smuzhiyun 			break;
1301*4882a593Smuzhiyun 		case DESC92C_RATE9M:
1302*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_RATE18_06, MASKBYTE1,
1303*4882a593Smuzhiyun 				      pwr_idx);
1304*4882a593Smuzhiyun 			break;
1305*4882a593Smuzhiyun 		case DESC92C_RATE12M:
1306*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_RATE18_06, MASKBYTE2,
1307*4882a593Smuzhiyun 				      pwr_idx);
1308*4882a593Smuzhiyun 			break;
1309*4882a593Smuzhiyun 		case DESC92C_RATE18M:
1310*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_RATE18_06, MASKBYTE3,
1311*4882a593Smuzhiyun 				      pwr_idx);
1312*4882a593Smuzhiyun 			break;
1313*4882a593Smuzhiyun 		case DESC92C_RATE24M:
1314*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_RATE54_24, MASKBYTE0,
1315*4882a593Smuzhiyun 				      pwr_idx);
1316*4882a593Smuzhiyun 			break;
1317*4882a593Smuzhiyun 		case DESC92C_RATE36M:
1318*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_RATE54_24, MASKBYTE1,
1319*4882a593Smuzhiyun 				      pwr_idx);
1320*4882a593Smuzhiyun 			break;
1321*4882a593Smuzhiyun 		case DESC92C_RATE48M:
1322*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_RATE54_24, MASKBYTE2,
1323*4882a593Smuzhiyun 				      pwr_idx);
1324*4882a593Smuzhiyun 			break;
1325*4882a593Smuzhiyun 		case DESC92C_RATE54M:
1326*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_RATE54_24, MASKBYTE3,
1327*4882a593Smuzhiyun 				      pwr_idx);
1328*4882a593Smuzhiyun 			break;
1329*4882a593Smuzhiyun 		case DESC92C_RATEMCS0:
1330*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00, MASKBYTE0,
1331*4882a593Smuzhiyun 				      pwr_idx);
1332*4882a593Smuzhiyun 			break;
1333*4882a593Smuzhiyun 		case DESC92C_RATEMCS1:
1334*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00, MASKBYTE1,
1335*4882a593Smuzhiyun 				      pwr_idx);
1336*4882a593Smuzhiyun 			break;
1337*4882a593Smuzhiyun 		case DESC92C_RATEMCS2:
1338*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00, MASKBYTE2,
1339*4882a593Smuzhiyun 				      pwr_idx);
1340*4882a593Smuzhiyun 			break;
1341*4882a593Smuzhiyun 		case DESC92C_RATEMCS3:
1342*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00, MASKBYTE3,
1343*4882a593Smuzhiyun 				      pwr_idx);
1344*4882a593Smuzhiyun 			break;
1345*4882a593Smuzhiyun 		case DESC92C_RATEMCS4:
1346*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04, MASKBYTE0,
1347*4882a593Smuzhiyun 				      pwr_idx);
1348*4882a593Smuzhiyun 			break;
1349*4882a593Smuzhiyun 		case DESC92C_RATEMCS5:
1350*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04, MASKBYTE1,
1351*4882a593Smuzhiyun 				      pwr_idx);
1352*4882a593Smuzhiyun 			break;
1353*4882a593Smuzhiyun 		case DESC92C_RATEMCS6:
1354*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04, MASKBYTE2,
1355*4882a593Smuzhiyun 				      pwr_idx);
1356*4882a593Smuzhiyun 			break;
1357*4882a593Smuzhiyun 		case DESC92C_RATEMCS7:
1358*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04, MASKBYTE3,
1359*4882a593Smuzhiyun 				      pwr_idx);
1360*4882a593Smuzhiyun 			break;
1361*4882a593Smuzhiyun 		case DESC92C_RATEMCS8:
1362*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08, MASKBYTE0,
1363*4882a593Smuzhiyun 				      pwr_idx);
1364*4882a593Smuzhiyun 			break;
1365*4882a593Smuzhiyun 		case DESC92C_RATEMCS9:
1366*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08, MASKBYTE1,
1367*4882a593Smuzhiyun 				      pwr_idx);
1368*4882a593Smuzhiyun 			break;
1369*4882a593Smuzhiyun 		case DESC92C_RATEMCS10:
1370*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08, MASKBYTE2,
1371*4882a593Smuzhiyun 				      pwr_idx);
1372*4882a593Smuzhiyun 			break;
1373*4882a593Smuzhiyun 		case DESC92C_RATEMCS11:
1374*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08, MASKBYTE3,
1375*4882a593Smuzhiyun 				      pwr_idx);
1376*4882a593Smuzhiyun 			break;
1377*4882a593Smuzhiyun 		case DESC92C_RATEMCS12:
1378*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12, MASKBYTE0,
1379*4882a593Smuzhiyun 				      pwr_idx);
1380*4882a593Smuzhiyun 			break;
1381*4882a593Smuzhiyun 		case DESC92C_RATEMCS13:
1382*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12, MASKBYTE1,
1383*4882a593Smuzhiyun 				      pwr_idx);
1384*4882a593Smuzhiyun 			break;
1385*4882a593Smuzhiyun 		case DESC92C_RATEMCS14:
1386*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12, MASKBYTE2,
1387*4882a593Smuzhiyun 				      pwr_idx);
1388*4882a593Smuzhiyun 			break;
1389*4882a593Smuzhiyun 		case DESC92C_RATEMCS15:
1390*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12, MASKBYTE3,
1391*4882a593Smuzhiyun 				      pwr_idx);
1392*4882a593Smuzhiyun 			break;
1393*4882a593Smuzhiyun 		default:
1394*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
1395*4882a593Smuzhiyun 				"Invalid Rate!!\n");
1396*4882a593Smuzhiyun 			break;
1397*4882a593Smuzhiyun 		}
1398*4882a593Smuzhiyun 	} else if (rfpath == RF90_PATH_B) {
1399*4882a593Smuzhiyun 		switch (rate) {
1400*4882a593Smuzhiyun 		case DESC92C_RATE1M:
1401*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, MASKBYTE1,
1402*4882a593Smuzhiyun 				      pwr_idx);
1403*4882a593Smuzhiyun 			break;
1404*4882a593Smuzhiyun 		case DESC92C_RATE2M:
1405*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, MASKBYTE2,
1406*4882a593Smuzhiyun 				      pwr_idx);
1407*4882a593Smuzhiyun 			break;
1408*4882a593Smuzhiyun 		case DESC92C_RATE5_5M:
1409*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, MASKBYTE3,
1410*4882a593Smuzhiyun 				      pwr_idx);
1411*4882a593Smuzhiyun 			break;
1412*4882a593Smuzhiyun 		case DESC92C_RATE11M:
1413*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE0,
1414*4882a593Smuzhiyun 				      pwr_idx);
1415*4882a593Smuzhiyun 			break;
1416*4882a593Smuzhiyun 		case DESC92C_RATE6M:
1417*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_RATE18_06, MASKBYTE0,
1418*4882a593Smuzhiyun 				      pwr_idx);
1419*4882a593Smuzhiyun 			break;
1420*4882a593Smuzhiyun 		case DESC92C_RATE9M:
1421*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_RATE18_06, MASKBYTE1,
1422*4882a593Smuzhiyun 				      pwr_idx);
1423*4882a593Smuzhiyun 			break;
1424*4882a593Smuzhiyun 		case DESC92C_RATE12M:
1425*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_RATE18_06, MASKBYTE2,
1426*4882a593Smuzhiyun 				      pwr_idx);
1427*4882a593Smuzhiyun 			break;
1428*4882a593Smuzhiyun 		case DESC92C_RATE18M:
1429*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_RATE18_06, MASKBYTE3,
1430*4882a593Smuzhiyun 				      pwr_idx);
1431*4882a593Smuzhiyun 			break;
1432*4882a593Smuzhiyun 		case DESC92C_RATE24M:
1433*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_RATE54_24, MASKBYTE0,
1434*4882a593Smuzhiyun 				      pwr_idx);
1435*4882a593Smuzhiyun 			break;
1436*4882a593Smuzhiyun 		case DESC92C_RATE36M:
1437*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_RATE54_24, MASKBYTE1,
1438*4882a593Smuzhiyun 				      pwr_idx);
1439*4882a593Smuzhiyun 			break;
1440*4882a593Smuzhiyun 		case DESC92C_RATE48M:
1441*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_RATE54_24, MASKBYTE2,
1442*4882a593Smuzhiyun 				      pwr_idx);
1443*4882a593Smuzhiyun 			break;
1444*4882a593Smuzhiyun 		case DESC92C_RATE54M:
1445*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_RATE54_24, MASKBYTE3,
1446*4882a593Smuzhiyun 				      pwr_idx);
1447*4882a593Smuzhiyun 			break;
1448*4882a593Smuzhiyun 		case DESC92C_RATEMCS0:
1449*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00, MASKBYTE0,
1450*4882a593Smuzhiyun 				      pwr_idx);
1451*4882a593Smuzhiyun 			break;
1452*4882a593Smuzhiyun 		case DESC92C_RATEMCS1:
1453*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00, MASKBYTE1,
1454*4882a593Smuzhiyun 				      pwr_idx);
1455*4882a593Smuzhiyun 			break;
1456*4882a593Smuzhiyun 		case DESC92C_RATEMCS2:
1457*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00, MASKBYTE2,
1458*4882a593Smuzhiyun 				      pwr_idx);
1459*4882a593Smuzhiyun 			break;
1460*4882a593Smuzhiyun 		case DESC92C_RATEMCS3:
1461*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00, MASKBYTE3,
1462*4882a593Smuzhiyun 				      pwr_idx);
1463*4882a593Smuzhiyun 			break;
1464*4882a593Smuzhiyun 		case DESC92C_RATEMCS4:
1465*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04, MASKBYTE0,
1466*4882a593Smuzhiyun 				      pwr_idx);
1467*4882a593Smuzhiyun 			break;
1468*4882a593Smuzhiyun 		case DESC92C_RATEMCS5:
1469*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04, MASKBYTE1,
1470*4882a593Smuzhiyun 				      pwr_idx);
1471*4882a593Smuzhiyun 			break;
1472*4882a593Smuzhiyun 		case DESC92C_RATEMCS6:
1473*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04, MASKBYTE2,
1474*4882a593Smuzhiyun 				      pwr_idx);
1475*4882a593Smuzhiyun 			break;
1476*4882a593Smuzhiyun 		case DESC92C_RATEMCS7:
1477*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04, MASKBYTE3,
1478*4882a593Smuzhiyun 				      pwr_idx);
1479*4882a593Smuzhiyun 			break;
1480*4882a593Smuzhiyun 		case DESC92C_RATEMCS8:
1481*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08, MASKBYTE0,
1482*4882a593Smuzhiyun 				      pwr_idx);
1483*4882a593Smuzhiyun 			break;
1484*4882a593Smuzhiyun 		case DESC92C_RATEMCS9:
1485*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08, MASKBYTE1,
1486*4882a593Smuzhiyun 				      pwr_idx);
1487*4882a593Smuzhiyun 			break;
1488*4882a593Smuzhiyun 		case DESC92C_RATEMCS10:
1489*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08, MASKBYTE2,
1490*4882a593Smuzhiyun 				      pwr_idx);
1491*4882a593Smuzhiyun 			break;
1492*4882a593Smuzhiyun 		case DESC92C_RATEMCS11:
1493*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08, MASKBYTE3,
1494*4882a593Smuzhiyun 				      pwr_idx);
1495*4882a593Smuzhiyun 			break;
1496*4882a593Smuzhiyun 		case DESC92C_RATEMCS12:
1497*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12, MASKBYTE0,
1498*4882a593Smuzhiyun 				      pwr_idx);
1499*4882a593Smuzhiyun 			break;
1500*4882a593Smuzhiyun 		case DESC92C_RATEMCS13:
1501*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12, MASKBYTE1,
1502*4882a593Smuzhiyun 				      pwr_idx);
1503*4882a593Smuzhiyun 			break;
1504*4882a593Smuzhiyun 		case DESC92C_RATEMCS14:
1505*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12, MASKBYTE2,
1506*4882a593Smuzhiyun 				      pwr_idx);
1507*4882a593Smuzhiyun 			break;
1508*4882a593Smuzhiyun 		case DESC92C_RATEMCS15:
1509*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12, MASKBYTE3,
1510*4882a593Smuzhiyun 				      pwr_idx);
1511*4882a593Smuzhiyun 			break;
1512*4882a593Smuzhiyun 		default:
1513*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
1514*4882a593Smuzhiyun 				"Invalid Rate!!\n");
1515*4882a593Smuzhiyun 			break;
1516*4882a593Smuzhiyun 		}
1517*4882a593Smuzhiyun 	} else {
1518*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD, "Invalid RFPath!!\n");
1519*4882a593Smuzhiyun 	}
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun 
phy_set_txpower_index_by_rate_array(struct ieee80211_hw * hw,enum radio_path rfpath,u8 bw,u8 channel,u8 * rates,u8 size)1522*4882a593Smuzhiyun static void phy_set_txpower_index_by_rate_array(struct ieee80211_hw *hw,
1523*4882a593Smuzhiyun 						enum radio_path rfpath, u8 bw,
1524*4882a593Smuzhiyun 						u8 channel, u8 *rates, u8 size)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun 	u8 i;
1527*4882a593Smuzhiyun 	u8 power_index;
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	for (i = 0; i < size; i++) {
1530*4882a593Smuzhiyun 		power_index = _rtl92ee_get_txpower_index(hw, rfpath, rates[i],
1531*4882a593Smuzhiyun 							 bw, channel);
1532*4882a593Smuzhiyun 		_rtl92ee_set_txpower_index(hw, power_index, rfpath, rates[i]);
1533*4882a593Smuzhiyun 	}
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun 
phy_set_txpower_index_by_rate_section(struct ieee80211_hw * hw,enum radio_path rfpath,u8 channel,enum rate_section section)1536*4882a593Smuzhiyun static void phy_set_txpower_index_by_rate_section(struct ieee80211_hw *hw,
1537*4882a593Smuzhiyun 						  enum radio_path rfpath,
1538*4882a593Smuzhiyun 						  u8 channel,
1539*4882a593Smuzhiyun 						  enum rate_section section)
1540*4882a593Smuzhiyun {
1541*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1542*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1543*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	if (section == CCK) {
1546*4882a593Smuzhiyun 		u8 cck_rates[] = {DESC92C_RATE1M, DESC92C_RATE2M,
1547*4882a593Smuzhiyun 				  DESC92C_RATE5_5M, DESC92C_RATE11M};
1548*4882a593Smuzhiyun 		if (rtlhal->current_bandtype == BAND_ON_2_4G)
1549*4882a593Smuzhiyun 			phy_set_txpower_index_by_rate_array(hw, rfpath,
1550*4882a593Smuzhiyun 							rtlphy->current_chan_bw,
1551*4882a593Smuzhiyun 							channel, cck_rates, 4);
1552*4882a593Smuzhiyun 	} else if (section == OFDM) {
1553*4882a593Smuzhiyun 		u8 ofdm_rates[] = {DESC92C_RATE6M, DESC92C_RATE9M,
1554*4882a593Smuzhiyun 				   DESC92C_RATE12M, DESC92C_RATE18M,
1555*4882a593Smuzhiyun 				   DESC92C_RATE24M, DESC92C_RATE36M,
1556*4882a593Smuzhiyun 				   DESC92C_RATE48M, DESC92C_RATE54M};
1557*4882a593Smuzhiyun 		phy_set_txpower_index_by_rate_array(hw, rfpath,
1558*4882a593Smuzhiyun 						    rtlphy->current_chan_bw,
1559*4882a593Smuzhiyun 						    channel, ofdm_rates, 8);
1560*4882a593Smuzhiyun 	} else if (section == HT_MCS0_MCS7) {
1561*4882a593Smuzhiyun 		u8 ht_rates1t[]  = {DESC92C_RATEMCS0, DESC92C_RATEMCS1,
1562*4882a593Smuzhiyun 				    DESC92C_RATEMCS2, DESC92C_RATEMCS3,
1563*4882a593Smuzhiyun 				    DESC92C_RATEMCS4, DESC92C_RATEMCS5,
1564*4882a593Smuzhiyun 				    DESC92C_RATEMCS6, DESC92C_RATEMCS7};
1565*4882a593Smuzhiyun 		phy_set_txpower_index_by_rate_array(hw, rfpath,
1566*4882a593Smuzhiyun 						    rtlphy->current_chan_bw,
1567*4882a593Smuzhiyun 						    channel, ht_rates1t, 8);
1568*4882a593Smuzhiyun 	} else if (section == HT_MCS8_MCS15) {
1569*4882a593Smuzhiyun 		u8 ht_rates2t[]  = {DESC92C_RATEMCS8, DESC92C_RATEMCS9,
1570*4882a593Smuzhiyun 				    DESC92C_RATEMCS10, DESC92C_RATEMCS11,
1571*4882a593Smuzhiyun 				    DESC92C_RATEMCS12, DESC92C_RATEMCS13,
1572*4882a593Smuzhiyun 				    DESC92C_RATEMCS14, DESC92C_RATEMCS15};
1573*4882a593Smuzhiyun 		phy_set_txpower_index_by_rate_array(hw, rfpath,
1574*4882a593Smuzhiyun 						    rtlphy->current_chan_bw,
1575*4882a593Smuzhiyun 						    channel, ht_rates2t, 8);
1576*4882a593Smuzhiyun 	} else
1577*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, FPHY, PHY_TXPWR,
1578*4882a593Smuzhiyun 			"Invalid RateSection %d\n", section);
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun 
rtl92ee_phy_set_txpower_level(struct ieee80211_hw * hw,u8 channel)1581*4882a593Smuzhiyun void rtl92ee_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1584*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtl_priv(hw)->phy;
1585*4882a593Smuzhiyun 	enum radio_path rfpath;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	if (!rtlefuse->txpwr_fromeprom)
1588*4882a593Smuzhiyun 		return;
1589*4882a593Smuzhiyun 	for (rfpath = RF90_PATH_A; rfpath < rtlphy->num_total_rfpath;
1590*4882a593Smuzhiyun 	     rfpath++) {
1591*4882a593Smuzhiyun 		phy_set_txpower_index_by_rate_section(hw, rfpath,
1592*4882a593Smuzhiyun 						      channel, CCK);
1593*4882a593Smuzhiyun 		phy_set_txpower_index_by_rate_section(hw, rfpath,
1594*4882a593Smuzhiyun 						      channel, OFDM);
1595*4882a593Smuzhiyun 		phy_set_txpower_index_by_rate_section(hw, rfpath,
1596*4882a593Smuzhiyun 						      channel,
1597*4882a593Smuzhiyun 						      HT_MCS0_MCS7);
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 		if (rtlphy->num_total_rfpath >= 2)
1600*4882a593Smuzhiyun 			phy_set_txpower_index_by_rate_section(hw,
1601*4882a593Smuzhiyun 							      rfpath, channel,
1602*4882a593Smuzhiyun 							      HT_MCS8_MCS15);
1603*4882a593Smuzhiyun 	}
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun 
_rtl92ee_phy_txpwr_idx_to_dbm(struct ieee80211_hw * hw,enum wireless_mode wirelessmode,u8 txpwridx)1606*4882a593Smuzhiyun static long _rtl92ee_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
1607*4882a593Smuzhiyun 					  enum wireless_mode wirelessmode,
1608*4882a593Smuzhiyun 					  u8 txpwridx)
1609*4882a593Smuzhiyun {
1610*4882a593Smuzhiyun 	long offset;
1611*4882a593Smuzhiyun 	long pwrout_dbm;
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	switch (wirelessmode) {
1614*4882a593Smuzhiyun 	case WIRELESS_MODE_B:
1615*4882a593Smuzhiyun 		offset = -7;
1616*4882a593Smuzhiyun 		break;
1617*4882a593Smuzhiyun 	case WIRELESS_MODE_G:
1618*4882a593Smuzhiyun 	case WIRELESS_MODE_N_24G:
1619*4882a593Smuzhiyun 		offset = -8;
1620*4882a593Smuzhiyun 		break;
1621*4882a593Smuzhiyun 	default:
1622*4882a593Smuzhiyun 		offset = -8;
1623*4882a593Smuzhiyun 		break;
1624*4882a593Smuzhiyun 	}
1625*4882a593Smuzhiyun 	pwrout_dbm = txpwridx / 2 + offset;
1626*4882a593Smuzhiyun 	return pwrout_dbm;
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun 
rtl92ee_phy_scan_operation_backup(struct ieee80211_hw * hw,u8 operation)1629*4882a593Smuzhiyun void rtl92ee_phy_scan_operation_backup(struct ieee80211_hw *hw, u8 operation)
1630*4882a593Smuzhiyun {
1631*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1632*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1633*4882a593Smuzhiyun 	enum io_type iotype;
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	if (!is_hal_stop(rtlhal)) {
1636*4882a593Smuzhiyun 		switch (operation) {
1637*4882a593Smuzhiyun 		case SCAN_OPT_BACKUP_BAND0:
1638*4882a593Smuzhiyun 			iotype = IO_CMD_PAUSE_BAND0_DM_BY_SCAN;
1639*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_IO_CMD,
1640*4882a593Smuzhiyun 						      (u8 *)&iotype);
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 			break;
1643*4882a593Smuzhiyun 		case SCAN_OPT_RESTORE:
1644*4882a593Smuzhiyun 			iotype = IO_CMD_RESUME_DM_BY_SCAN;
1645*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_IO_CMD,
1646*4882a593Smuzhiyun 						      (u8 *)&iotype);
1647*4882a593Smuzhiyun 			break;
1648*4882a593Smuzhiyun 		default:
1649*4882a593Smuzhiyun 			pr_err("Unknown Scan Backup operation.\n");
1650*4882a593Smuzhiyun 			break;
1651*4882a593Smuzhiyun 		}
1652*4882a593Smuzhiyun 	}
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun 
rtl92ee_phy_set_bw_mode_callback(struct ieee80211_hw * hw)1655*4882a593Smuzhiyun void rtl92ee_phy_set_bw_mode_callback(struct ieee80211_hw *hw)
1656*4882a593Smuzhiyun {
1657*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1658*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1659*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1660*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1661*4882a593Smuzhiyun 	u8 reg_bw_opmode;
1662*4882a593Smuzhiyun 	u8 reg_prsr_rsc;
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE,
1665*4882a593Smuzhiyun 		"Switch to %s bandwidth\n",
1666*4882a593Smuzhiyun 		rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
1667*4882a593Smuzhiyun 		"20MHz" : "40MHz");
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	if (is_hal_stop(rtlhal)) {
1670*4882a593Smuzhiyun 		rtlphy->set_bwmode_inprogress = false;
1671*4882a593Smuzhiyun 		return;
1672*4882a593Smuzhiyun 	}
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	reg_bw_opmode = rtl_read_byte(rtlpriv, REG_BWOPMODE);
1675*4882a593Smuzhiyun 	reg_prsr_rsc = rtl_read_byte(rtlpriv, REG_RRSR + 2);
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	switch (rtlphy->current_chan_bw) {
1678*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20:
1679*4882a593Smuzhiyun 		reg_bw_opmode |= BW_OPMODE_20MHZ;
1680*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
1681*4882a593Smuzhiyun 		break;
1682*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20_40:
1683*4882a593Smuzhiyun 		reg_bw_opmode &= ~BW_OPMODE_20MHZ;
1684*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
1685*4882a593Smuzhiyun 		reg_prsr_rsc = (reg_prsr_rsc & 0x90) |
1686*4882a593Smuzhiyun 			       (mac->cur_40_prime_sc << 5);
1687*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_prsr_rsc);
1688*4882a593Smuzhiyun 		break;
1689*4882a593Smuzhiyun 	default:
1690*4882a593Smuzhiyun 		pr_err("unknown bandwidth: %#X\n",
1691*4882a593Smuzhiyun 		       rtlphy->current_chan_bw);
1692*4882a593Smuzhiyun 		break;
1693*4882a593Smuzhiyun 	}
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	switch (rtlphy->current_chan_bw) {
1696*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20:
1697*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x0);
1698*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x0);
1699*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_TXPSEUDONOISEWGT,
1700*4882a593Smuzhiyun 			      (BIT(31) | BIT(30)), 0);
1701*4882a593Smuzhiyun 		break;
1702*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20_40:
1703*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x1);
1704*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x1);
1705*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RCCK0_SYSTEM, BCCK_SIDEBAND,
1706*4882a593Smuzhiyun 			      (mac->cur_40_prime_sc >> 1));
1707*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM1_LSTF, 0xC00,
1708*4882a593Smuzhiyun 			      mac->cur_40_prime_sc);
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0x818, (BIT(26) | BIT(27)),
1711*4882a593Smuzhiyun 			      (mac->cur_40_prime_sc ==
1712*4882a593Smuzhiyun 			       HAL_PRIME_CHNL_OFFSET_LOWER) ? 2 : 1);
1713*4882a593Smuzhiyun 		break;
1714*4882a593Smuzhiyun 	default:
1715*4882a593Smuzhiyun 		pr_err("unknown bandwidth: %#X\n",
1716*4882a593Smuzhiyun 		       rtlphy->current_chan_bw);
1717*4882a593Smuzhiyun 		break;
1718*4882a593Smuzhiyun 	}
1719*4882a593Smuzhiyun 	rtl92ee_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
1720*4882a593Smuzhiyun 	rtlphy->set_bwmode_inprogress = false;
1721*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_LOUD, "\n");
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun 
rtl92ee_phy_set_bw_mode(struct ieee80211_hw * hw,enum nl80211_channel_type ch_type)1724*4882a593Smuzhiyun void rtl92ee_phy_set_bw_mode(struct ieee80211_hw *hw,
1725*4882a593Smuzhiyun 			     enum nl80211_channel_type ch_type)
1726*4882a593Smuzhiyun {
1727*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1728*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1729*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1730*4882a593Smuzhiyun 	u8 tmp_bw = rtlphy->current_chan_bw;
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	if (rtlphy->set_bwmode_inprogress)
1733*4882a593Smuzhiyun 		return;
1734*4882a593Smuzhiyun 	rtlphy->set_bwmode_inprogress = true;
1735*4882a593Smuzhiyun 	if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
1736*4882a593Smuzhiyun 		rtl92ee_phy_set_bw_mode_callback(hw);
1737*4882a593Smuzhiyun 	} else {
1738*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1739*4882a593Smuzhiyun 			"false driver sleep or unload\n");
1740*4882a593Smuzhiyun 		rtlphy->set_bwmode_inprogress = false;
1741*4882a593Smuzhiyun 		rtlphy->current_chan_bw = tmp_bw;
1742*4882a593Smuzhiyun 	}
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun 
rtl92ee_phy_sw_chnl_callback(struct ieee80211_hw * hw)1745*4882a593Smuzhiyun void rtl92ee_phy_sw_chnl_callback(struct ieee80211_hw *hw)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1748*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1749*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1750*4882a593Smuzhiyun 	u32 delay;
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE,
1753*4882a593Smuzhiyun 		"switch to channel%d\n", rtlphy->current_channel);
1754*4882a593Smuzhiyun 	if (is_hal_stop(rtlhal))
1755*4882a593Smuzhiyun 		return;
1756*4882a593Smuzhiyun 	do {
1757*4882a593Smuzhiyun 		if (!rtlphy->sw_chnl_inprogress)
1758*4882a593Smuzhiyun 			break;
1759*4882a593Smuzhiyun 		if (!_rtl92ee_phy_sw_chnl_step_by_step
1760*4882a593Smuzhiyun 		    (hw, rtlphy->current_channel, &rtlphy->sw_chnl_stage,
1761*4882a593Smuzhiyun 		     &rtlphy->sw_chnl_step, &delay)) {
1762*4882a593Smuzhiyun 			if (delay > 0)
1763*4882a593Smuzhiyun 				mdelay(delay);
1764*4882a593Smuzhiyun 			else
1765*4882a593Smuzhiyun 				continue;
1766*4882a593Smuzhiyun 		} else {
1767*4882a593Smuzhiyun 			rtlphy->sw_chnl_inprogress = false;
1768*4882a593Smuzhiyun 		}
1769*4882a593Smuzhiyun 		break;
1770*4882a593Smuzhiyun 	} while (true);
1771*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE, "\n");
1772*4882a593Smuzhiyun }
1773*4882a593Smuzhiyun 
rtl92ee_phy_sw_chnl(struct ieee80211_hw * hw)1774*4882a593Smuzhiyun u8 rtl92ee_phy_sw_chnl(struct ieee80211_hw *hw)
1775*4882a593Smuzhiyun {
1776*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1777*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1778*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	if (rtlphy->sw_chnl_inprogress)
1781*4882a593Smuzhiyun 		return 0;
1782*4882a593Smuzhiyun 	if (rtlphy->set_bwmode_inprogress)
1783*4882a593Smuzhiyun 		return 0;
1784*4882a593Smuzhiyun 	WARN_ONCE((rtlphy->current_channel > 14),
1785*4882a593Smuzhiyun 		  "rtl8192ee: WIRELESS_MODE_G but channel>14");
1786*4882a593Smuzhiyun 	rtlphy->sw_chnl_inprogress = true;
1787*4882a593Smuzhiyun 	rtlphy->sw_chnl_stage = 0;
1788*4882a593Smuzhiyun 	rtlphy->sw_chnl_step = 0;
1789*4882a593Smuzhiyun 	if (!(is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
1790*4882a593Smuzhiyun 		rtl92ee_phy_sw_chnl_callback(hw);
1791*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CHAN, DBG_LOUD,
1792*4882a593Smuzhiyun 			"sw_chnl_inprogress false schedule workitem current channel %d\n",
1793*4882a593Smuzhiyun 			rtlphy->current_channel);
1794*4882a593Smuzhiyun 		rtlphy->sw_chnl_inprogress = false;
1795*4882a593Smuzhiyun 	} else {
1796*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CHAN, DBG_LOUD,
1797*4882a593Smuzhiyun 			"sw_chnl_inprogress false driver sleep or unload\n");
1798*4882a593Smuzhiyun 		rtlphy->sw_chnl_inprogress = false;
1799*4882a593Smuzhiyun 	}
1800*4882a593Smuzhiyun 	return 1;
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun 
_rtl92ee_phy_sw_chnl_step_by_step(struct ieee80211_hw * hw,u8 channel,u8 * stage,u8 * step,u32 * delay)1803*4882a593Smuzhiyun static bool _rtl92ee_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
1804*4882a593Smuzhiyun 					      u8 channel, u8 *stage, u8 *step,
1805*4882a593Smuzhiyun 					      u32 *delay)
1806*4882a593Smuzhiyun {
1807*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1808*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1809*4882a593Smuzhiyun 	struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
1810*4882a593Smuzhiyun 	u32 precommoncmdcnt;
1811*4882a593Smuzhiyun 	struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
1812*4882a593Smuzhiyun 	u32 postcommoncmdcnt;
1813*4882a593Smuzhiyun 	struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
1814*4882a593Smuzhiyun 	u32 rfdependcmdcnt;
1815*4882a593Smuzhiyun 	struct swchnlcmd *currentcmd = NULL;
1816*4882a593Smuzhiyun 	u8 rfpath;
1817*4882a593Smuzhiyun 	u8 num_total_rfpath = rtlphy->num_total_rfpath;
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	precommoncmdcnt = 0;
1820*4882a593Smuzhiyun 	_rtl92ee_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
1821*4882a593Smuzhiyun 					  MAX_PRECMD_CNT,
1822*4882a593Smuzhiyun 					  CMDID_SET_TXPOWEROWER_LEVEL, 0, 0, 0);
1823*4882a593Smuzhiyun 	_rtl92ee_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
1824*4882a593Smuzhiyun 					  MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	postcommoncmdcnt = 0;
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	_rtl92ee_phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
1829*4882a593Smuzhiyun 					  MAX_POSTCMD_CNT, CMDID_END, 0, 0, 0);
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	rfdependcmdcnt = 0;
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	WARN_ONCE((channel < 1 || channel > 14),
1834*4882a593Smuzhiyun 		  "rtl8192ee: illegal channel for Zebra: %d\n", channel);
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 	_rtl92ee_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
1837*4882a593Smuzhiyun 					  MAX_RFDEPENDCMD_CNT,
1838*4882a593Smuzhiyun 					  CMDID_RF_WRITEREG,
1839*4882a593Smuzhiyun 					  RF_CHNLBW, channel, 10);
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	_rtl92ee_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
1842*4882a593Smuzhiyun 					  MAX_RFDEPENDCMD_CNT, CMDID_END,
1843*4882a593Smuzhiyun 					  0, 0, 0);
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	do {
1846*4882a593Smuzhiyun 		switch (*stage) {
1847*4882a593Smuzhiyun 		case 0:
1848*4882a593Smuzhiyun 			currentcmd = &precommoncmd[*step];
1849*4882a593Smuzhiyun 			break;
1850*4882a593Smuzhiyun 		case 1:
1851*4882a593Smuzhiyun 			currentcmd = &rfdependcmd[*step];
1852*4882a593Smuzhiyun 			break;
1853*4882a593Smuzhiyun 		case 2:
1854*4882a593Smuzhiyun 			currentcmd = &postcommoncmd[*step];
1855*4882a593Smuzhiyun 			break;
1856*4882a593Smuzhiyun 		default:
1857*4882a593Smuzhiyun 			pr_err("Invalid 'stage' = %d, Check it!\n",
1858*4882a593Smuzhiyun 			       *stage);
1859*4882a593Smuzhiyun 			return true;
1860*4882a593Smuzhiyun 		}
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 		if (currentcmd->cmdid == CMDID_END) {
1863*4882a593Smuzhiyun 			if ((*stage) == 2)
1864*4882a593Smuzhiyun 				return true;
1865*4882a593Smuzhiyun 			(*stage)++;
1866*4882a593Smuzhiyun 			(*step) = 0;
1867*4882a593Smuzhiyun 			continue;
1868*4882a593Smuzhiyun 		}
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 		switch (currentcmd->cmdid) {
1871*4882a593Smuzhiyun 		case CMDID_SET_TXPOWEROWER_LEVEL:
1872*4882a593Smuzhiyun 			rtl92ee_phy_set_txpower_level(hw, channel);
1873*4882a593Smuzhiyun 			break;
1874*4882a593Smuzhiyun 		case CMDID_WRITEPORT_ULONG:
1875*4882a593Smuzhiyun 			rtl_write_dword(rtlpriv, currentcmd->para1,
1876*4882a593Smuzhiyun 					currentcmd->para2);
1877*4882a593Smuzhiyun 			break;
1878*4882a593Smuzhiyun 		case CMDID_WRITEPORT_USHORT:
1879*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, currentcmd->para1,
1880*4882a593Smuzhiyun 				       (u16)currentcmd->para2);
1881*4882a593Smuzhiyun 			break;
1882*4882a593Smuzhiyun 		case CMDID_WRITEPORT_UCHAR:
1883*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, currentcmd->para1,
1884*4882a593Smuzhiyun 				       (u8)currentcmd->para2);
1885*4882a593Smuzhiyun 			break;
1886*4882a593Smuzhiyun 		case CMDID_RF_WRITEREG:
1887*4882a593Smuzhiyun 			for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
1888*4882a593Smuzhiyun 				rtlphy->rfreg_chnlval[rfpath] =
1889*4882a593Smuzhiyun 					((rtlphy->rfreg_chnlval[rfpath] &
1890*4882a593Smuzhiyun 					  0xfffff00) | currentcmd->para2);
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 				rtl_set_rfreg(hw, (enum radio_path)rfpath,
1893*4882a593Smuzhiyun 					      currentcmd->para1,
1894*4882a593Smuzhiyun 					      0x3ff,
1895*4882a593Smuzhiyun 					      rtlphy->rfreg_chnlval[rfpath]);
1896*4882a593Smuzhiyun 			}
1897*4882a593Smuzhiyun 			break;
1898*4882a593Smuzhiyun 		default:
1899*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
1900*4882a593Smuzhiyun 				"switch case %#x not processed\n",
1901*4882a593Smuzhiyun 				currentcmd->cmdid);
1902*4882a593Smuzhiyun 			break;
1903*4882a593Smuzhiyun 		}
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 		break;
1906*4882a593Smuzhiyun 	} while (true);
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 	(*delay) = currentcmd->msdelay;
1909*4882a593Smuzhiyun 	(*step)++;
1910*4882a593Smuzhiyun 	return false;
1911*4882a593Smuzhiyun }
1912*4882a593Smuzhiyun 
_rtl92ee_phy_set_sw_chnl_cmdarray(struct swchnlcmd * cmdtable,u32 cmdtableidx,u32 cmdtablesz,enum swchnlcmd_id cmdid,u32 para1,u32 para2,u32 msdelay)1913*4882a593Smuzhiyun static bool _rtl92ee_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
1914*4882a593Smuzhiyun 					      u32 cmdtableidx, u32 cmdtablesz,
1915*4882a593Smuzhiyun 					      enum swchnlcmd_id cmdid,
1916*4882a593Smuzhiyun 					      u32 para1, u32 para2, u32 msdelay)
1917*4882a593Smuzhiyun {
1918*4882a593Smuzhiyun 	struct swchnlcmd *pcmd;
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 	if (cmdtable == NULL) {
1921*4882a593Smuzhiyun 		WARN_ONCE(true, "rtl8192ee: cmdtable cannot be NULL.\n");
1922*4882a593Smuzhiyun 		return false;
1923*4882a593Smuzhiyun 	}
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 	if (cmdtableidx >= cmdtablesz)
1926*4882a593Smuzhiyun 		return false;
1927*4882a593Smuzhiyun 
1928*4882a593Smuzhiyun 	pcmd = cmdtable + cmdtableidx;
1929*4882a593Smuzhiyun 	pcmd->cmdid = cmdid;
1930*4882a593Smuzhiyun 	pcmd->para1 = para1;
1931*4882a593Smuzhiyun 	pcmd->para2 = para2;
1932*4882a593Smuzhiyun 	pcmd->msdelay = msdelay;
1933*4882a593Smuzhiyun 	return true;
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun 
_rtl92ee_phy_path_a_iqk(struct ieee80211_hw * hw,bool config_pathb)1936*4882a593Smuzhiyun static u8 _rtl92ee_phy_path_a_iqk(struct ieee80211_hw *hw, bool config_pathb)
1937*4882a593Smuzhiyun {
1938*4882a593Smuzhiyun 	u32 reg_eac, reg_e94, reg_e9c;
1939*4882a593Smuzhiyun 	u8 result = 0x00;
1940*4882a593Smuzhiyun 	/* path-A IQK setting */
1941*4882a593Smuzhiyun 	/* PA/PAD controlled by 0x0 */
1942*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
1943*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x180);
1944*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
1947*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
1948*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
1949*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82140303);
1952*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x68160000);
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun 	/*LO calibration setting*/
1955*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x00462911);
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	/*One shot, path A LOK & IQK*/
1958*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
1959*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun 	mdelay(IQK_DELAY_TIME);
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun 	reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
1964*4882a593Smuzhiyun 	reg_e94 = rtl_get_bbreg(hw, 0xe94, MASKDWORD);
1965*4882a593Smuzhiyun 	reg_e9c = rtl_get_bbreg(hw, 0xe9c, MASKDWORD);
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 	if (!(reg_eac & BIT(28)) &&
1968*4882a593Smuzhiyun 	    (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
1969*4882a593Smuzhiyun 	    (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
1970*4882a593Smuzhiyun 		result |= 0x01;
1971*4882a593Smuzhiyun 	else
1972*4882a593Smuzhiyun 		return result;
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	return result;
1975*4882a593Smuzhiyun }
1976*4882a593Smuzhiyun 
_rtl92ee_phy_path_b_iqk(struct ieee80211_hw * hw)1977*4882a593Smuzhiyun static u8 _rtl92ee_phy_path_b_iqk(struct ieee80211_hw *hw)
1978*4882a593Smuzhiyun {
1979*4882a593Smuzhiyun 	u32 reg_eac, reg_eb4, reg_ebc;
1980*4882a593Smuzhiyun 	u8 result = 0x00;
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun 	/* PA/PAD controlled by 0x0 */
1983*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
1984*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x180);
1985*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
1988*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
1991*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
1992*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x18008c1c);
1993*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x821403e2);
1996*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x68160000);
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 	/* LO calibration setting */
1999*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x00462911);
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	/*One shot, path B LOK & IQK*/
2002*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
2003*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	mdelay(IQK_DELAY_TIME);
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
2008*4882a593Smuzhiyun 	reg_eb4 = rtl_get_bbreg(hw, 0xeb4, MASKDWORD);
2009*4882a593Smuzhiyun 	reg_ebc = rtl_get_bbreg(hw, 0xebc, MASKDWORD);
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 	if (!(reg_eac & BIT(31)) &&
2012*4882a593Smuzhiyun 	    (((reg_eb4 & 0x03FF0000) >> 16) != 0x142) &&
2013*4882a593Smuzhiyun 	    (((reg_ebc & 0x03FF0000) >> 16) != 0x42))
2014*4882a593Smuzhiyun 		result |= 0x01;
2015*4882a593Smuzhiyun 	else
2016*4882a593Smuzhiyun 		return result;
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	return result;
2019*4882a593Smuzhiyun }
2020*4882a593Smuzhiyun 
_rtl92ee_phy_path_a_rx_iqk(struct ieee80211_hw * hw,bool config_pathb)2021*4882a593Smuzhiyun static u8 _rtl92ee_phy_path_a_rx_iqk(struct ieee80211_hw *hw, bool config_pathb)
2022*4882a593Smuzhiyun {
2023*4882a593Smuzhiyun 	u32 reg_eac, reg_e94, reg_e9c, reg_ea4 , u32temp;
2024*4882a593Smuzhiyun 	u8 result = 0x00;
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	/*Get TXIMR Setting*/
2027*4882a593Smuzhiyun 	/*Modify RX IQK mode table*/
2028*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
2031*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
2032*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0000f);
2033*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf117b);
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 	/*PA/PAD control by 0x56, and set = 0x0*/
2036*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x980);
2037*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, 0x56, RFREG_OFFSET_MASK, 0x51000);
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	/*enter IQK mode*/
2040*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	/*IQK Setting*/
2043*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
2044*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	/*path a IQK setting*/
2047*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
2048*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
2049*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
2050*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82160c1f);
2053*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x68160c1f);
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 	/*LO calibration Setting*/
2056*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a911);
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	/*one shot,path A LOK & iqk*/
2059*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
2060*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun 	mdelay(IQK_DELAY_TIME);
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	/* Check failed */
2065*4882a593Smuzhiyun 	reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
2066*4882a593Smuzhiyun 	reg_e94 = rtl_get_bbreg(hw, RTX_POWER_BEFORE_IQK_A, MASKDWORD);
2067*4882a593Smuzhiyun 	reg_e9c = rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_A, MASKDWORD);
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	if (!(reg_eac & BIT(28)) &&
2070*4882a593Smuzhiyun 	    (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
2071*4882a593Smuzhiyun 	    (((reg_e9c & 0x03FF0000) >> 16) != 0x42)) {
2072*4882a593Smuzhiyun 		result |= 0x01;
2073*4882a593Smuzhiyun 	} else {
2074*4882a593Smuzhiyun 		/*	PA/PAD controlled by 0x0 */
2075*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
2076*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x180);
2077*4882a593Smuzhiyun 		return result;
2078*4882a593Smuzhiyun 	}
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	u32temp = 0x80007C00 | (reg_e94 & 0x3FF0000)  |
2081*4882a593Smuzhiyun 		  ((reg_e9c & 0x3FF0000) >> 16);
2082*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, u32temp);
2083*4882a593Smuzhiyun 	/*RX IQK*/
2084*4882a593Smuzhiyun 	/*Modify RX IQK mode table*/
2085*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
2090*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0000f);
2091*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7ffa);
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	/*PA/PAD control by 0x56, and set = 0x0*/
2094*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x980);
2095*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, 0x56, RFREG_OFFSET_MASK, 0x51000);
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun 	/*enter IQK mode*/
2098*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	/*IQK Setting*/
2101*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	/*path a IQK setting*/
2104*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
2105*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
2106*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
2107*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82160c1f);
2110*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x28160c1f);
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	/*LO calibration Setting*/
2113*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a891);
2114*4882a593Smuzhiyun 	/*one shot,path A LOK & iqk*/
2115*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
2116*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun 	mdelay(IQK_DELAY_TIME);
2119*4882a593Smuzhiyun 	/*Check failed*/
2120*4882a593Smuzhiyun 	reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
2121*4882a593Smuzhiyun 	reg_ea4 = rtl_get_bbreg(hw, RRX_POWER_BEFORE_IQK_A_2, MASKDWORD);
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun 	/*PA/PAD controlled by 0x0*/
2124*4882a593Smuzhiyun 	/*leave IQK mode*/
2125*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
2126*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x180);
2127*4882a593Smuzhiyun 	/*if Tx is OK, check whether Rx is OK*/
2128*4882a593Smuzhiyun 	if (!(reg_eac & BIT(27)) &&
2129*4882a593Smuzhiyun 	    (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
2130*4882a593Smuzhiyun 	    (((reg_eac & 0x03FF0000) >> 16) != 0x36))
2131*4882a593Smuzhiyun 		result |= 0x02;
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 	return result;
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun 
_rtl92ee_phy_path_b_rx_iqk(struct ieee80211_hw * hw,bool config_pathb)2136*4882a593Smuzhiyun static u8 _rtl92ee_phy_path_b_rx_iqk(struct ieee80211_hw *hw, bool config_pathb)
2137*4882a593Smuzhiyun {
2138*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2139*4882a593Smuzhiyun 	u32 reg_eac, reg_eb4, reg_ebc, reg_ecc, reg_ec4, u32temp;
2140*4882a593Smuzhiyun 	u8 result = 0x00;
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 	/*Get TXIMR Setting*/
2143*4882a593Smuzhiyun 	/*Modify RX IQK mode table*/
2144*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_B, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
2147*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_B, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
2148*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_B, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0000f);
2149*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_B, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf117b);
2150*4882a593Smuzhiyun 
2151*4882a593Smuzhiyun 	/*PA/PAD all off*/
2152*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x980);
2153*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_B, 0x56, RFREG_OFFSET_MASK, 0x51000);
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
2156*4882a593Smuzhiyun 
2157*4882a593Smuzhiyun 	/*IQK Setting*/
2158*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
2159*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 	/*path a IQK setting*/
2162*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
2163*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
2164*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x18008c1c);
2165*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82160c1f);
2168*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x68160c1f);
2169*4882a593Smuzhiyun 
2170*4882a593Smuzhiyun 	/*LO calibration Setting*/
2171*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a911);
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 	/*one shot,path A LOK & iqk*/
2174*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
2175*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 	mdelay(IQK_DELAY_TIME);
2178*4882a593Smuzhiyun 
2179*4882a593Smuzhiyun 	/* Check failed */
2180*4882a593Smuzhiyun 	reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
2181*4882a593Smuzhiyun 	reg_eb4 = rtl_get_bbreg(hw, RTX_POWER_BEFORE_IQK_B, MASKDWORD);
2182*4882a593Smuzhiyun 	reg_ebc = rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_B, MASKDWORD);
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 	if (!(reg_eac & BIT(31)) &&
2185*4882a593Smuzhiyun 	    (((reg_eb4 & 0x03FF0000) >> 16) != 0x142) &&
2186*4882a593Smuzhiyun 	    (((reg_ebc & 0x03FF0000) >> 16) != 0x42)) {
2187*4882a593Smuzhiyun 		result |= 0x01;
2188*4882a593Smuzhiyun 	} else {
2189*4882a593Smuzhiyun 		/*	PA/PAD controlled by 0x0 */
2190*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
2191*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x180);
2192*4882a593Smuzhiyun 		return result;
2193*4882a593Smuzhiyun 	}
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun 	u32temp = 0x80007C00 | (reg_eb4 & 0x3FF0000) |
2196*4882a593Smuzhiyun 		  ((reg_ebc & 0x3FF0000) >> 16);
2197*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, u32temp);
2198*4882a593Smuzhiyun 	/*RX IQK*/
2199*4882a593Smuzhiyun 	/*Modify RX IQK mode table*/
2200*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
2201*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_B, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_B, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
2204*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_B, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0000f);
2205*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_B, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7ffa);
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun 	/*PA/PAD all off*/
2208*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x980);
2209*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_B, 0x56, RFREG_OFFSET_MASK, 0x51000);
2210*4882a593Smuzhiyun 
2211*4882a593Smuzhiyun 	/*enter IQK mode*/
2212*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun 	/*IQK Setting*/
2215*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
2216*4882a593Smuzhiyun 
2217*4882a593Smuzhiyun 	/*path b IQK setting*/
2218*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
2219*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
2220*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
2221*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x18008c1c);
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82160c1f);
2224*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28160c1f);
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun 	/*LO calibration Setting*/
2227*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a891);
2228*4882a593Smuzhiyun 	/*one shot,path A LOK & iqk*/
2229*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
2230*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 	mdelay(IQK_DELAY_TIME);
2233*4882a593Smuzhiyun 	/*Check failed*/
2234*4882a593Smuzhiyun 	reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
2235*4882a593Smuzhiyun 	reg_ec4 = rtl_get_bbreg(hw, RRX_POWER_BEFORE_IQK_B_2, MASKDWORD);
2236*4882a593Smuzhiyun 	reg_ecc = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_B_2, MASKDWORD);
2237*4882a593Smuzhiyun 	/*PA/PAD controlled by 0x0*/
2238*4882a593Smuzhiyun 	/*leave IQK mode*/
2239*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
2240*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x180);
2241*4882a593Smuzhiyun 	/*if Tx is OK, check whether Rx is OK*/
2242*4882a593Smuzhiyun 	if (!(reg_eac & BIT(30)) &&
2243*4882a593Smuzhiyun 	    (((reg_ec4 & 0x03FF0000) >> 16) != 0x132) &&
2244*4882a593Smuzhiyun 	    (((reg_ecc & 0x03FF0000) >> 16) != 0x36))
2245*4882a593Smuzhiyun 		result |= 0x02;
2246*4882a593Smuzhiyun 	else
2247*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_RF, DBG_LOUD, "Path B Rx IQK fail!!\n");
2248*4882a593Smuzhiyun 
2249*4882a593Smuzhiyun 	return result;
2250*4882a593Smuzhiyun }
2251*4882a593Smuzhiyun 
_rtl92ee_phy_path_a_fill_iqk_matrix(struct ieee80211_hw * hw,bool b_iqk_ok,long result[][8],u8 final_candidate,bool btxonly)2252*4882a593Smuzhiyun static void _rtl92ee_phy_path_a_fill_iqk_matrix(struct ieee80211_hw *hw,
2253*4882a593Smuzhiyun 						bool b_iqk_ok, long result[][8],
2254*4882a593Smuzhiyun 						u8 final_candidate,
2255*4882a593Smuzhiyun 						bool btxonly)
2256*4882a593Smuzhiyun {
2257*4882a593Smuzhiyun 	u32 oldval_0, x, tx0_a, reg;
2258*4882a593Smuzhiyun 	long y, tx0_c;
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun 	if (final_candidate == 0xFF) {
2261*4882a593Smuzhiyun 		return;
2262*4882a593Smuzhiyun 	} else if (b_iqk_ok) {
2263*4882a593Smuzhiyun 		oldval_0 = (rtl_get_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
2264*4882a593Smuzhiyun 					  MASKDWORD) >> 22) & 0x3FF;
2265*4882a593Smuzhiyun 		x = result[final_candidate][0];
2266*4882a593Smuzhiyun 		if ((x & 0x00000200) != 0)
2267*4882a593Smuzhiyun 			x = x | 0xFFFFFC00;
2268*4882a593Smuzhiyun 		tx0_a = (x * oldval_0) >> 8;
2269*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x3FF, tx0_a);
2270*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(31),
2271*4882a593Smuzhiyun 			      ((x * oldval_0 >> 7) & 0x1));
2272*4882a593Smuzhiyun 		y = result[final_candidate][1];
2273*4882a593Smuzhiyun 		if ((y & 0x00000200) != 0)
2274*4882a593Smuzhiyun 			y = y | 0xFFFFFC00;
2275*4882a593Smuzhiyun 		tx0_c = (y * oldval_0) >> 8;
2276*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XCTXAFE, 0xF0000000,
2277*4882a593Smuzhiyun 			      ((tx0_c & 0x3C0) >> 6));
2278*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x003F0000,
2279*4882a593Smuzhiyun 			      (tx0_c & 0x3F));
2280*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(29),
2281*4882a593Smuzhiyun 			      ((y * oldval_0 >> 7) & 0x1));
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun 		if (btxonly)
2284*4882a593Smuzhiyun 			return;
2285*4882a593Smuzhiyun 
2286*4882a593Smuzhiyun 		reg = result[final_candidate][2];
2287*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0x3FF, reg);
2288*4882a593Smuzhiyun 
2289*4882a593Smuzhiyun 		reg = result[final_candidate][3] & 0x3F;
2290*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0xFC00, reg);
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun 		reg = (result[final_candidate][3] >> 6) & 0xF;
2293*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_RXIQEXTANTA, 0xF0000000, reg);
2294*4882a593Smuzhiyun 	}
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun 
_rtl92ee_phy_path_b_fill_iqk_matrix(struct ieee80211_hw * hw,bool b_iqk_ok,long result[][8],u8 final_candidate,bool btxonly)2297*4882a593Smuzhiyun static void _rtl92ee_phy_path_b_fill_iqk_matrix(struct ieee80211_hw *hw,
2298*4882a593Smuzhiyun 						bool b_iqk_ok, long result[][8],
2299*4882a593Smuzhiyun 						u8 final_candidate,
2300*4882a593Smuzhiyun 						bool btxonly)
2301*4882a593Smuzhiyun {
2302*4882a593Smuzhiyun 	u32 oldval_1, x, tx1_a, reg;
2303*4882a593Smuzhiyun 	long y, tx1_c;
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun 	if (final_candidate == 0xFF) {
2306*4882a593Smuzhiyun 		return;
2307*4882a593Smuzhiyun 	} else if (b_iqk_ok) {
2308*4882a593Smuzhiyun 		oldval_1 = (rtl_get_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
2309*4882a593Smuzhiyun 					  MASKDWORD) >> 22) & 0x3FF;
2310*4882a593Smuzhiyun 		x = result[final_candidate][4];
2311*4882a593Smuzhiyun 		if ((x & 0x00000200) != 0)
2312*4882a593Smuzhiyun 			x = x | 0xFFFFFC00;
2313*4882a593Smuzhiyun 		tx1_a = (x * oldval_1) >> 8;
2314*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x3FF, tx1_a);
2315*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(27),
2316*4882a593Smuzhiyun 			      ((x * oldval_1 >> 7) & 0x1));
2317*4882a593Smuzhiyun 		y = result[final_candidate][5];
2318*4882a593Smuzhiyun 		if ((y & 0x00000200) != 0)
2319*4882a593Smuzhiyun 			y = y | 0xFFFFFC00;
2320*4882a593Smuzhiyun 		tx1_c = (y * oldval_1) >> 8;
2321*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XDTXAFE, 0xF0000000,
2322*4882a593Smuzhiyun 			      ((tx1_c & 0x3C0) >> 6));
2323*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x003F0000,
2324*4882a593Smuzhiyun 			      (tx1_c & 0x3F));
2325*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(25),
2326*4882a593Smuzhiyun 			      ((y * oldval_1 >> 7) & 0x1));
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun 		if (btxonly)
2329*4882a593Smuzhiyun 			return;
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 		reg = result[final_candidate][6];
2332*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0x3FF, reg);
2333*4882a593Smuzhiyun 
2334*4882a593Smuzhiyun 		reg = result[final_candidate][7] & 0x3F;
2335*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0xFC00, reg);
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 		reg = (result[final_candidate][7] >> 6) & 0xF;
2338*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_AGCRSSITABLE, 0xF0000000, reg);
2339*4882a593Smuzhiyun 	}
2340*4882a593Smuzhiyun }
2341*4882a593Smuzhiyun 
_rtl92ee_phy_save_adda_registers(struct ieee80211_hw * hw,u32 * addareg,u32 * addabackup,u32 registernum)2342*4882a593Smuzhiyun static void _rtl92ee_phy_save_adda_registers(struct ieee80211_hw *hw,
2343*4882a593Smuzhiyun 					     u32 *addareg, u32 *addabackup,
2344*4882a593Smuzhiyun 					     u32 registernum)
2345*4882a593Smuzhiyun {
2346*4882a593Smuzhiyun 	u32 i;
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 	for (i = 0; i < registernum; i++)
2349*4882a593Smuzhiyun 		addabackup[i] = rtl_get_bbreg(hw, addareg[i], MASKDWORD);
2350*4882a593Smuzhiyun }
2351*4882a593Smuzhiyun 
_rtl92ee_phy_save_mac_registers(struct ieee80211_hw * hw,u32 * macreg,u32 * macbackup)2352*4882a593Smuzhiyun static void _rtl92ee_phy_save_mac_registers(struct ieee80211_hw *hw,
2353*4882a593Smuzhiyun 					    u32 *macreg, u32 *macbackup)
2354*4882a593Smuzhiyun {
2355*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2356*4882a593Smuzhiyun 	u32 i;
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 	for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
2359*4882a593Smuzhiyun 		macbackup[i] = rtl_read_byte(rtlpriv, macreg[i]);
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun 	macbackup[i] = rtl_read_dword(rtlpriv, macreg[i]);
2362*4882a593Smuzhiyun }
2363*4882a593Smuzhiyun 
_rtl92ee_phy_reload_adda_registers(struct ieee80211_hw * hw,u32 * addareg,u32 * addabackup,u32 regiesternum)2364*4882a593Smuzhiyun static void _rtl92ee_phy_reload_adda_registers(struct ieee80211_hw *hw,
2365*4882a593Smuzhiyun 					       u32 *addareg, u32 *addabackup,
2366*4882a593Smuzhiyun 					       u32 regiesternum)
2367*4882a593Smuzhiyun {
2368*4882a593Smuzhiyun 	u32 i;
2369*4882a593Smuzhiyun 
2370*4882a593Smuzhiyun 	for (i = 0; i < regiesternum; i++)
2371*4882a593Smuzhiyun 		rtl_set_bbreg(hw, addareg[i], MASKDWORD, addabackup[i]);
2372*4882a593Smuzhiyun }
2373*4882a593Smuzhiyun 
_rtl92ee_phy_reload_mac_registers(struct ieee80211_hw * hw,u32 * macreg,u32 * macbackup)2374*4882a593Smuzhiyun static void _rtl92ee_phy_reload_mac_registers(struct ieee80211_hw *hw,
2375*4882a593Smuzhiyun 					      u32 *macreg, u32 *macbackup)
2376*4882a593Smuzhiyun {
2377*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2378*4882a593Smuzhiyun 	u32 i;
2379*4882a593Smuzhiyun 
2380*4882a593Smuzhiyun 	for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
2381*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, macreg[i], (u8)macbackup[i]);
2382*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, macreg[i], macbackup[i]);
2383*4882a593Smuzhiyun }
2384*4882a593Smuzhiyun 
_rtl92ee_phy_path_adda_on(struct ieee80211_hw * hw,u32 * addareg,bool is_patha_on,bool is2t)2385*4882a593Smuzhiyun static void _rtl92ee_phy_path_adda_on(struct ieee80211_hw *hw, u32 *addareg,
2386*4882a593Smuzhiyun 				      bool is_patha_on, bool is2t)
2387*4882a593Smuzhiyun {
2388*4882a593Smuzhiyun 	u32 i;
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun 	for (i = 0; i < IQK_ADDA_REG_NUM; i++)
2391*4882a593Smuzhiyun 		rtl_set_bbreg(hw, addareg[i], MASKDWORD, 0x0fc01616);
2392*4882a593Smuzhiyun }
2393*4882a593Smuzhiyun 
_rtl92ee_phy_mac_setting_calibration(struct ieee80211_hw * hw,u32 * macreg,u32 * macbackup)2394*4882a593Smuzhiyun static void _rtl92ee_phy_mac_setting_calibration(struct ieee80211_hw *hw,
2395*4882a593Smuzhiyun 						 u32 *macreg, u32 *macbackup)
2396*4882a593Smuzhiyun {
2397*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x520, 0x00ff0000, 0xff);
2398*4882a593Smuzhiyun }
2399*4882a593Smuzhiyun 
_rtl92ee_phy_path_a_standby(struct ieee80211_hw * hw)2400*4882a593Smuzhiyun static void _rtl92ee_phy_path_a_standby(struct ieee80211_hw *hw)
2401*4882a593Smuzhiyun {
2402*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x0);
2403*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK, 0x10000);
2404*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
2405*4882a593Smuzhiyun }
2406*4882a593Smuzhiyun 
_rtl92ee_phy_simularity_compare(struct ieee80211_hw * hw,long result[][8],u8 c1,u8 c2)2407*4882a593Smuzhiyun static bool _rtl92ee_phy_simularity_compare(struct ieee80211_hw *hw,
2408*4882a593Smuzhiyun 					    long result[][8], u8 c1, u8 c2)
2409*4882a593Smuzhiyun {
2410*4882a593Smuzhiyun 	u32 i, j, diff, simularity_bitmap, bound;
2411*4882a593Smuzhiyun 
2412*4882a593Smuzhiyun 	u8 final_candidate[2] = { 0xFF, 0xFF };
2413*4882a593Smuzhiyun 	bool bresult = true/*, is2t = true*/;
2414*4882a593Smuzhiyun 	s32 tmp1, tmp2;
2415*4882a593Smuzhiyun 
2416*4882a593Smuzhiyun 	bound = 8;
2417*4882a593Smuzhiyun 
2418*4882a593Smuzhiyun 	simularity_bitmap = 0;
2419*4882a593Smuzhiyun 
2420*4882a593Smuzhiyun 	for (i = 0; i < bound; i++) {
2421*4882a593Smuzhiyun 		if ((i == 1) || (i == 3) || (i == 5) || (i == 7)) {
2422*4882a593Smuzhiyun 			if ((result[c1][i] & 0x00000200) != 0)
2423*4882a593Smuzhiyun 				tmp1 = result[c1][i] | 0xFFFFFC00;
2424*4882a593Smuzhiyun 			else
2425*4882a593Smuzhiyun 				tmp1 = result[c1][i];
2426*4882a593Smuzhiyun 
2427*4882a593Smuzhiyun 			if ((result[c2][i] & 0x00000200) != 0)
2428*4882a593Smuzhiyun 				tmp2 = result[c2][i] | 0xFFFFFC00;
2429*4882a593Smuzhiyun 			else
2430*4882a593Smuzhiyun 				tmp2 = result[c2][i];
2431*4882a593Smuzhiyun 		} else {
2432*4882a593Smuzhiyun 			tmp1 = result[c1][i];
2433*4882a593Smuzhiyun 			tmp2 = result[c2][i];
2434*4882a593Smuzhiyun 		}
2435*4882a593Smuzhiyun 
2436*4882a593Smuzhiyun 		diff = (tmp1 > tmp2) ? (tmp1 - tmp2) : (tmp2 - tmp1);
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun 		if (diff > MAX_TOLERANCE) {
2439*4882a593Smuzhiyun 			if ((i == 2 || i == 6) && !simularity_bitmap) {
2440*4882a593Smuzhiyun 				if (result[c1][i] + result[c1][i + 1] == 0)
2441*4882a593Smuzhiyun 					final_candidate[(i / 4)] = c2;
2442*4882a593Smuzhiyun 				else if (result[c2][i] + result[c2][i + 1] == 0)
2443*4882a593Smuzhiyun 					final_candidate[(i / 4)] = c1;
2444*4882a593Smuzhiyun 				else
2445*4882a593Smuzhiyun 					simularity_bitmap |= (1 << i);
2446*4882a593Smuzhiyun 			} else {
2447*4882a593Smuzhiyun 				simularity_bitmap |= (1 << i);
2448*4882a593Smuzhiyun 			}
2449*4882a593Smuzhiyun 		}
2450*4882a593Smuzhiyun 	}
2451*4882a593Smuzhiyun 
2452*4882a593Smuzhiyun 	if (simularity_bitmap == 0) {
2453*4882a593Smuzhiyun 		for (i = 0; i < (bound / 4); i++) {
2454*4882a593Smuzhiyun 			if (final_candidate[i] != 0xFF) {
2455*4882a593Smuzhiyun 				for (j = i * 4; j < (i + 1) * 4 - 2; j++)
2456*4882a593Smuzhiyun 					result[3][j] =
2457*4882a593Smuzhiyun 						result[final_candidate[i]][j];
2458*4882a593Smuzhiyun 				bresult = false;
2459*4882a593Smuzhiyun 			}
2460*4882a593Smuzhiyun 		}
2461*4882a593Smuzhiyun 		return bresult;
2462*4882a593Smuzhiyun 	}
2463*4882a593Smuzhiyun 	if (!(simularity_bitmap & 0x03)) {/*path A TX OK*/
2464*4882a593Smuzhiyun 		for (i = 0; i < 2; i++)
2465*4882a593Smuzhiyun 			result[3][i] = result[c1][i];
2466*4882a593Smuzhiyun 	}
2467*4882a593Smuzhiyun 	if (!(simularity_bitmap & 0x0c)) {/*path A RX OK*/
2468*4882a593Smuzhiyun 		for (i = 2; i < 4; i++)
2469*4882a593Smuzhiyun 			result[3][i] = result[c1][i];
2470*4882a593Smuzhiyun 	}
2471*4882a593Smuzhiyun 	if (!(simularity_bitmap & 0x30)) {/*path B TX OK*/
2472*4882a593Smuzhiyun 		for (i = 4; i < 6; i++)
2473*4882a593Smuzhiyun 			result[3][i] = result[c1][i];
2474*4882a593Smuzhiyun 	}
2475*4882a593Smuzhiyun 	if (!(simularity_bitmap & 0xc0)) {/*path B RX OK*/
2476*4882a593Smuzhiyun 		for (i = 6; i < 8; i++)
2477*4882a593Smuzhiyun 			result[3][i] = result[c1][i];
2478*4882a593Smuzhiyun 	}
2479*4882a593Smuzhiyun 	return false;
2480*4882a593Smuzhiyun }
2481*4882a593Smuzhiyun 
_rtl92ee_phy_iq_calibrate(struct ieee80211_hw * hw,long result[][8],u8 t,bool is2t)2482*4882a593Smuzhiyun static void _rtl92ee_phy_iq_calibrate(struct ieee80211_hw *hw,
2483*4882a593Smuzhiyun 				      long result[][8], u8 t, bool is2t)
2484*4882a593Smuzhiyun {
2485*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2486*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
2487*4882a593Smuzhiyun 	u32 i;
2488*4882a593Smuzhiyun 	u8 patha_ok, pathb_ok;
2489*4882a593Smuzhiyun 	u8 tmp_0xc50 = (u8)rtl_get_bbreg(hw, 0xc50, MASKBYTE0);
2490*4882a593Smuzhiyun 	u8 tmp_0xc58 = (u8)rtl_get_bbreg(hw, 0xc58, MASKBYTE0);
2491*4882a593Smuzhiyun 	u32 adda_reg[IQK_ADDA_REG_NUM] = {
2492*4882a593Smuzhiyun 		0x85c, 0xe6c, 0xe70, 0xe74,
2493*4882a593Smuzhiyun 		0xe78, 0xe7c, 0xe80, 0xe84,
2494*4882a593Smuzhiyun 		0xe88, 0xe8c, 0xed0, 0xed4,
2495*4882a593Smuzhiyun 		0xed8, 0xedc, 0xee0, 0xeec
2496*4882a593Smuzhiyun 	};
2497*4882a593Smuzhiyun 	u32 iqk_mac_reg[IQK_MAC_REG_NUM] = {
2498*4882a593Smuzhiyun 		0x522, 0x550, 0x551, 0x040
2499*4882a593Smuzhiyun 	};
2500*4882a593Smuzhiyun 	u32 iqk_bb_reg[IQK_BB_REG_NUM] = {
2501*4882a593Smuzhiyun 		ROFDM0_TRXPATHENABLE, ROFDM0_TRMUXPAR,
2502*4882a593Smuzhiyun 		RFPGA0_XCD_RFINTERFACESW, 0xb68, 0xb6c,
2503*4882a593Smuzhiyun 		0x870, 0x860,
2504*4882a593Smuzhiyun 		0x864, 0x800
2505*4882a593Smuzhiyun 	};
2506*4882a593Smuzhiyun 	const u32 retrycount = 2;
2507*4882a593Smuzhiyun 
2508*4882a593Smuzhiyun 	if (t == 0) {
2509*4882a593Smuzhiyun 		_rtl92ee_phy_save_adda_registers(hw, adda_reg,
2510*4882a593Smuzhiyun 						 rtlphy->adda_backup,
2511*4882a593Smuzhiyun 						 IQK_ADDA_REG_NUM);
2512*4882a593Smuzhiyun 		_rtl92ee_phy_save_mac_registers(hw, iqk_mac_reg,
2513*4882a593Smuzhiyun 						rtlphy->iqk_mac_backup);
2514*4882a593Smuzhiyun 		_rtl92ee_phy_save_adda_registers(hw, iqk_bb_reg,
2515*4882a593Smuzhiyun 						 rtlphy->iqk_bb_backup,
2516*4882a593Smuzhiyun 						 IQK_BB_REG_NUM);
2517*4882a593Smuzhiyun 	}
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun 	_rtl92ee_phy_path_adda_on(hw, adda_reg, true, is2t);
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun 	/*BB setting*/
2522*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_RFMOD, BIT(24), 0x00);
2523*4882a593Smuzhiyun 	rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE, MASKDWORD, 0x03a05600);
2524*4882a593Smuzhiyun 	rtl_set_bbreg(hw, ROFDM0_TRMUXPAR, MASKDWORD, 0x000800e4);
2525*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW, MASKDWORD, 0x22208200);
2526*4882a593Smuzhiyun 
2527*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_XAB_RFINTERFACESW, BIT(10), 0x01);
2528*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_XAB_RFINTERFACESW, BIT(26), 0x01);
2529*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, BIT(10), 0x01);
2530*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE, BIT(10), 0x01);
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun 	_rtl92ee_phy_mac_setting_calibration(hw, iqk_mac_reg,
2533*4882a593Smuzhiyun 					     rtlphy->iqk_mac_backup);
2534*4882a593Smuzhiyun 	/* Page B init*/
2535*4882a593Smuzhiyun 	/* IQ calibration setting*/
2536*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
2537*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
2538*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 	for (i = 0 ; i < retrycount ; i++) {
2541*4882a593Smuzhiyun 		patha_ok = _rtl92ee_phy_path_a_iqk(hw, is2t);
2542*4882a593Smuzhiyun 
2543*4882a593Smuzhiyun 		if (patha_ok == 0x01) {
2544*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RF, DBG_LOUD,
2545*4882a593Smuzhiyun 				"Path A Tx IQK Success!!\n");
2546*4882a593Smuzhiyun 			result[t][0] = (rtl_get_bbreg(hw,
2547*4882a593Smuzhiyun 						      RTX_POWER_BEFORE_IQK_A,
2548*4882a593Smuzhiyun 						      MASKDWORD) & 0x3FF0000)
2549*4882a593Smuzhiyun 						      >> 16;
2550*4882a593Smuzhiyun 			result[t][1] = (rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_A,
2551*4882a593Smuzhiyun 						      MASKDWORD) & 0x3FF0000)
2552*4882a593Smuzhiyun 						      >> 16;
2553*4882a593Smuzhiyun 			break;
2554*4882a593Smuzhiyun 		}
2555*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_RF, DBG_LOUD,
2556*4882a593Smuzhiyun 			"Path A Tx IQK Fail!!, ret = 0x%x\n",
2557*4882a593Smuzhiyun 			patha_ok);
2558*4882a593Smuzhiyun 	}
2559*4882a593Smuzhiyun 
2560*4882a593Smuzhiyun 	for (i = 0 ; i < retrycount ; i++) {
2561*4882a593Smuzhiyun 		patha_ok = _rtl92ee_phy_path_a_rx_iqk(hw, is2t);
2562*4882a593Smuzhiyun 
2563*4882a593Smuzhiyun 		if (patha_ok == 0x03) {
2564*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RF, DBG_LOUD,
2565*4882a593Smuzhiyun 				"Path A Rx IQK Success!!\n");
2566*4882a593Smuzhiyun 			result[t][2] = (rtl_get_bbreg(hw,
2567*4882a593Smuzhiyun 						      RRX_POWER_BEFORE_IQK_A_2,
2568*4882a593Smuzhiyun 						      MASKDWORD) & 0x3FF0000)
2569*4882a593Smuzhiyun 						      >> 16;
2570*4882a593Smuzhiyun 			result[t][3] = (rtl_get_bbreg(hw,
2571*4882a593Smuzhiyun 						      RRX_POWER_AFTER_IQK_A_2,
2572*4882a593Smuzhiyun 						      MASKDWORD) & 0x3FF0000)
2573*4882a593Smuzhiyun 						      >> 16;
2574*4882a593Smuzhiyun 			break;
2575*4882a593Smuzhiyun 		}
2576*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_RF, DBG_LOUD,
2577*4882a593Smuzhiyun 			"Path A Rx IQK Fail!!, ret = 0x%x\n",
2578*4882a593Smuzhiyun 			patha_ok);
2579*4882a593Smuzhiyun 	}
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun 	if (0x00 == patha_ok)
2582*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_RF, DBG_LOUD,
2583*4882a593Smuzhiyun 			"Path A IQK failed!!, ret = 0\n");
2584*4882a593Smuzhiyun 	if (is2t) {
2585*4882a593Smuzhiyun 		_rtl92ee_phy_path_a_standby(hw);
2586*4882a593Smuzhiyun 		/* Turn Path B ADDA on */
2587*4882a593Smuzhiyun 		_rtl92ee_phy_path_adda_on(hw, adda_reg, false, is2t);
2588*4882a593Smuzhiyun 
2589*4882a593Smuzhiyun 		/* IQ calibration setting */
2590*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
2591*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
2592*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
2593*4882a593Smuzhiyun 
2594*4882a593Smuzhiyun 		for (i = 0 ; i < retrycount ; i++) {
2595*4882a593Smuzhiyun 			pathb_ok = _rtl92ee_phy_path_b_iqk(hw);
2596*4882a593Smuzhiyun 			if (pathb_ok == 0x01) {
2597*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_RF, DBG_LOUD,
2598*4882a593Smuzhiyun 					"Path B Tx IQK Success!!\n");
2599*4882a593Smuzhiyun 				result[t][4] = (rtl_get_bbreg(hw,
2600*4882a593Smuzhiyun 							RTX_POWER_BEFORE_IQK_B,
2601*4882a593Smuzhiyun 							MASKDWORD) & 0x3FF0000)
2602*4882a593Smuzhiyun 							>> 16;
2603*4882a593Smuzhiyun 				result[t][5] = (rtl_get_bbreg(hw,
2604*4882a593Smuzhiyun 							RTX_POWER_AFTER_IQK_B,
2605*4882a593Smuzhiyun 							MASKDWORD) & 0x3FF0000)
2606*4882a593Smuzhiyun 							>> 16;
2607*4882a593Smuzhiyun 				break;
2608*4882a593Smuzhiyun 			}
2609*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RF, DBG_LOUD,
2610*4882a593Smuzhiyun 				"Path B Tx IQK Fail!!, ret = 0x%x\n",
2611*4882a593Smuzhiyun 				pathb_ok);
2612*4882a593Smuzhiyun 		}
2613*4882a593Smuzhiyun 
2614*4882a593Smuzhiyun 		for (i = 0 ; i < retrycount ; i++) {
2615*4882a593Smuzhiyun 			pathb_ok = _rtl92ee_phy_path_b_rx_iqk(hw, is2t);
2616*4882a593Smuzhiyun 			if (pathb_ok == 0x03) {
2617*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_RF, DBG_LOUD,
2618*4882a593Smuzhiyun 					"Path B Rx IQK Success!!\n");
2619*4882a593Smuzhiyun 				result[t][6] = (rtl_get_bbreg(hw,
2620*4882a593Smuzhiyun 						       RRX_POWER_BEFORE_IQK_B_2,
2621*4882a593Smuzhiyun 						       MASKDWORD) & 0x3FF0000)
2622*4882a593Smuzhiyun 						       >> 16;
2623*4882a593Smuzhiyun 				result[t][7] = (rtl_get_bbreg(hw,
2624*4882a593Smuzhiyun 						       RRX_POWER_AFTER_IQK_B_2,
2625*4882a593Smuzhiyun 						       MASKDWORD) & 0x3FF0000)
2626*4882a593Smuzhiyun 						       >> 16;
2627*4882a593Smuzhiyun 				break;
2628*4882a593Smuzhiyun 			}
2629*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RF, DBG_LOUD,
2630*4882a593Smuzhiyun 				"Path B Rx IQK Fail!!, ret = 0x%x\n",
2631*4882a593Smuzhiyun 				pathb_ok);
2632*4882a593Smuzhiyun 		}
2633*4882a593Smuzhiyun 
2634*4882a593Smuzhiyun 		if (0x00 == pathb_ok)
2635*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RF, DBG_LOUD,
2636*4882a593Smuzhiyun 				"Path B IQK failed!!, ret = 0\n");
2637*4882a593Smuzhiyun 	}
2638*4882a593Smuzhiyun 	/* Back to BB mode, load original value */
2639*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_LOUD,
2640*4882a593Smuzhiyun 		"IQK:Back to BB mode, load original value!\n");
2641*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0);
2642*4882a593Smuzhiyun 
2643*4882a593Smuzhiyun 	if (t != 0) {
2644*4882a593Smuzhiyun 		/* Reload ADDA power saving parameters */
2645*4882a593Smuzhiyun 		_rtl92ee_phy_reload_adda_registers(hw, adda_reg,
2646*4882a593Smuzhiyun 						   rtlphy->adda_backup,
2647*4882a593Smuzhiyun 						   IQK_ADDA_REG_NUM);
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun 		/* Reload MAC parameters */
2650*4882a593Smuzhiyun 		_rtl92ee_phy_reload_mac_registers(hw, iqk_mac_reg,
2651*4882a593Smuzhiyun 						  rtlphy->iqk_mac_backup);
2652*4882a593Smuzhiyun 
2653*4882a593Smuzhiyun 		_rtl92ee_phy_reload_adda_registers(hw, iqk_bb_reg,
2654*4882a593Smuzhiyun 						   rtlphy->iqk_bb_backup,
2655*4882a593Smuzhiyun 						   IQK_BB_REG_NUM);
2656*4882a593Smuzhiyun 
2657*4882a593Smuzhiyun 		/* Restore RX initial gain */
2658*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0xc50, MASKBYTE0, 0x50);
2659*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0xc50, MASKBYTE0, tmp_0xc50);
2660*4882a593Smuzhiyun 		if (is2t) {
2661*4882a593Smuzhiyun 			rtl_set_bbreg(hw, 0xc50, MASKBYTE0, 0x50);
2662*4882a593Smuzhiyun 			rtl_set_bbreg(hw, 0xc58, MASKBYTE0, tmp_0xc58);
2663*4882a593Smuzhiyun 		}
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun 		/* load 0xe30 IQC default value */
2666*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x01008c00);
2667*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x01008c00);
2668*4882a593Smuzhiyun 	}
2669*4882a593Smuzhiyun }
2670*4882a593Smuzhiyun 
_rtl92ee_phy_lc_calibrate(struct ieee80211_hw * hw,bool is2t)2671*4882a593Smuzhiyun static void _rtl92ee_phy_lc_calibrate(struct ieee80211_hw *hw, bool is2t)
2672*4882a593Smuzhiyun {
2673*4882a593Smuzhiyun 	u8 tmpreg;
2674*4882a593Smuzhiyun 	u32 rf_a_mode = 0, rf_b_mode = 0, lc_cal;
2675*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2676*4882a593Smuzhiyun 
2677*4882a593Smuzhiyun 	tmpreg = rtl_read_byte(rtlpriv, 0xd03);
2678*4882a593Smuzhiyun 
2679*4882a593Smuzhiyun 	if ((tmpreg & 0x70) != 0)
2680*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0xd03, tmpreg & 0x8F);
2681*4882a593Smuzhiyun 	else
2682*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
2683*4882a593Smuzhiyun 
2684*4882a593Smuzhiyun 	if ((tmpreg & 0x70) != 0) {
2685*4882a593Smuzhiyun 		rf_a_mode = rtl_get_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS);
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun 		if (is2t)
2688*4882a593Smuzhiyun 			rf_b_mode = rtl_get_rfreg(hw, RF90_PATH_B, 0x00,
2689*4882a593Smuzhiyun 						  MASK12BITS);
2690*4882a593Smuzhiyun 
2691*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS,
2692*4882a593Smuzhiyun 			      (rf_a_mode & 0x8FFFF) | 0x10000);
2693*4882a593Smuzhiyun 
2694*4882a593Smuzhiyun 		if (is2t)
2695*4882a593Smuzhiyun 			rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
2696*4882a593Smuzhiyun 				      (rf_b_mode & 0x8FFFF) | 0x10000);
2697*4882a593Smuzhiyun 	}
2698*4882a593Smuzhiyun 	lc_cal = rtl_get_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS);
2699*4882a593Smuzhiyun 
2700*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS, lc_cal | 0x08000);
2701*4882a593Smuzhiyun 
2702*4882a593Smuzhiyun 	mdelay(100);
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun 	if ((tmpreg & 0x70) != 0) {
2705*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0xd03, tmpreg);
2706*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS, rf_a_mode);
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun 		if (is2t)
2709*4882a593Smuzhiyun 			rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
2710*4882a593Smuzhiyun 				      rf_b_mode);
2711*4882a593Smuzhiyun 	} else {
2712*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
2713*4882a593Smuzhiyun 	}
2714*4882a593Smuzhiyun }
2715*4882a593Smuzhiyun 
_rtl92ee_phy_set_rfpath_switch(struct ieee80211_hw * hw,bool bmain,bool is2t)2716*4882a593Smuzhiyun static void _rtl92ee_phy_set_rfpath_switch(struct ieee80211_hw *hw,
2717*4882a593Smuzhiyun 					   bool bmain, bool is2t)
2718*4882a593Smuzhiyun {
2719*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2720*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
2721*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2722*4882a593Smuzhiyun 
2723*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "\n");
2724*4882a593Smuzhiyun 
2725*4882a593Smuzhiyun 	if (is_hal_stop(rtlhal)) {
2726*4882a593Smuzhiyun 		u8 u1btmp;
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun 		u1btmp = rtl_read_byte(rtlpriv, REG_LEDCFG0);
2729*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_LEDCFG0, u1btmp | BIT(7));
2730*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_XAB_RFPARAMETER, BIT(13), 0x01);
2731*4882a593Smuzhiyun 	}
2732*4882a593Smuzhiyun 	if (is2t) {
2733*4882a593Smuzhiyun 		if (bmain)
2734*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
2735*4882a593Smuzhiyun 				      BIT(5) | BIT(6), 0x1);
2736*4882a593Smuzhiyun 		else
2737*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
2738*4882a593Smuzhiyun 				      BIT(5) | BIT(6), 0x2);
2739*4882a593Smuzhiyun 	} else {
2740*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_XAB_RFINTERFACESW, BIT(8) | BIT(9), 0);
2741*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0x914, MASKLWORD, 0x0201);
2742*4882a593Smuzhiyun 
2743*4882a593Smuzhiyun 		/* We use the RF definition of MAIN and AUX,
2744*4882a593Smuzhiyun 		 * left antenna and right antenna repectively.
2745*4882a593Smuzhiyun 		 * Default output at AUX.
2746*4882a593Smuzhiyun 		 */
2747*4882a593Smuzhiyun 		if (bmain) {
2748*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE,
2749*4882a593Smuzhiyun 				      BIT(14) | BIT(13) | BIT(12), 0);
2750*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
2751*4882a593Smuzhiyun 				      BIT(5) | BIT(4) | BIT(3), 0);
2752*4882a593Smuzhiyun 			if (rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV)
2753*4882a593Smuzhiyun 				rtl_set_bbreg(hw, RCONFIG_RAM64x16, BIT(31), 0);
2754*4882a593Smuzhiyun 		} else {
2755*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE,
2756*4882a593Smuzhiyun 				      BIT(14) | BIT(13) | BIT(12), 1);
2757*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
2758*4882a593Smuzhiyun 				      BIT(5) | BIT(4) | BIT(3), 1);
2759*4882a593Smuzhiyun 			if (rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV)
2760*4882a593Smuzhiyun 				rtl_set_bbreg(hw, RCONFIG_RAM64x16, BIT(31), 1);
2761*4882a593Smuzhiyun 		}
2762*4882a593Smuzhiyun 	}
2763*4882a593Smuzhiyun }
2764*4882a593Smuzhiyun 
2765*4882a593Smuzhiyun #undef IQK_ADDA_REG_NUM
2766*4882a593Smuzhiyun #undef IQK_DELAY_TIME
2767*4882a593Smuzhiyun 
rtl92ee_get_rightchnlplace_for_iqk(u8 chnl)2768*4882a593Smuzhiyun static u8 rtl92ee_get_rightchnlplace_for_iqk(u8 chnl)
2769*4882a593Smuzhiyun {
2770*4882a593Smuzhiyun 	u8 channel_all[59] = {
2771*4882a593Smuzhiyun 		1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14,
2772*4882a593Smuzhiyun 		36, 38, 40, 42, 44, 46, 48, 50, 52, 54, 56, 58,
2773*4882a593Smuzhiyun 		60, 62, 64, 100, 102, 104, 106, 108, 110, 112,
2774*4882a593Smuzhiyun 		114, 116, 118, 120, 122, 124, 126, 128,	130,
2775*4882a593Smuzhiyun 		132, 134, 136, 138, 140, 149, 151, 153, 155,
2776*4882a593Smuzhiyun 		157, 159, 161, 163, 165
2777*4882a593Smuzhiyun 	};
2778*4882a593Smuzhiyun 	u8 place = chnl;
2779*4882a593Smuzhiyun 
2780*4882a593Smuzhiyun 	if (chnl > 14) {
2781*4882a593Smuzhiyun 		for (place = 14; place < sizeof(channel_all); place++) {
2782*4882a593Smuzhiyun 			if (channel_all[place] == chnl)
2783*4882a593Smuzhiyun 				return place - 13;
2784*4882a593Smuzhiyun 		}
2785*4882a593Smuzhiyun 	}
2786*4882a593Smuzhiyun 
2787*4882a593Smuzhiyun 	return 0;
2788*4882a593Smuzhiyun }
2789*4882a593Smuzhiyun 
rtl92ee_phy_iq_calibrate(struct ieee80211_hw * hw,bool b_recovery)2790*4882a593Smuzhiyun void rtl92ee_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery)
2791*4882a593Smuzhiyun {
2792*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2793*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
2794*4882a593Smuzhiyun 	long result[4][8];
2795*4882a593Smuzhiyun 	u8 i, final_candidate;
2796*4882a593Smuzhiyun 	bool b_patha_ok, b_pathb_ok;
2797*4882a593Smuzhiyun 	long reg_e94, reg_e9c, reg_ea4;
2798*4882a593Smuzhiyun 	long reg_eb4, reg_ebc, reg_ec4;
2799*4882a593Smuzhiyun 	bool is12simular, is13simular, is23simular;
2800*4882a593Smuzhiyun 	u8 idx;
2801*4882a593Smuzhiyun 	u32 iqk_bb_reg[IQK_BB_REG_NUM] = {
2802*4882a593Smuzhiyun 		ROFDM0_XARXIQIMBALANCE,
2803*4882a593Smuzhiyun 		ROFDM0_XBRXIQIMBALANCE,
2804*4882a593Smuzhiyun 		ROFDM0_ECCATHRESHOLD,
2805*4882a593Smuzhiyun 		ROFDM0_AGCRSSITABLE,
2806*4882a593Smuzhiyun 		ROFDM0_XATXIQIMBALANCE,
2807*4882a593Smuzhiyun 		ROFDM0_XBTXIQIMBALANCE,
2808*4882a593Smuzhiyun 		ROFDM0_XCTXAFE,
2809*4882a593Smuzhiyun 		ROFDM0_XDTXAFE,
2810*4882a593Smuzhiyun 		ROFDM0_RXIQEXTANTA
2811*4882a593Smuzhiyun 	};
2812*4882a593Smuzhiyun 
2813*4882a593Smuzhiyun 	if (b_recovery) {
2814*4882a593Smuzhiyun 		_rtl92ee_phy_reload_adda_registers(hw, iqk_bb_reg,
2815*4882a593Smuzhiyun 						   rtlphy->iqk_bb_backup, 9);
2816*4882a593Smuzhiyun 		return;
2817*4882a593Smuzhiyun 	}
2818*4882a593Smuzhiyun 
2819*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
2820*4882a593Smuzhiyun 		result[0][i] = 0;
2821*4882a593Smuzhiyun 		result[1][i] = 0;
2822*4882a593Smuzhiyun 		result[2][i] = 0;
2823*4882a593Smuzhiyun 
2824*4882a593Smuzhiyun 		if ((i == 0) || (i == 2) || (i == 4)  || (i == 6))
2825*4882a593Smuzhiyun 			result[3][i] = 0x100;
2826*4882a593Smuzhiyun 		else
2827*4882a593Smuzhiyun 			result[3][i] = 0;
2828*4882a593Smuzhiyun 	}
2829*4882a593Smuzhiyun 	final_candidate = 0xff;
2830*4882a593Smuzhiyun 	b_patha_ok = false;
2831*4882a593Smuzhiyun 	b_pathb_ok = false;
2832*4882a593Smuzhiyun 	is12simular = false;
2833*4882a593Smuzhiyun 	is23simular = false;
2834*4882a593Smuzhiyun 	is13simular = false;
2835*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
2836*4882a593Smuzhiyun 		_rtl92ee_phy_iq_calibrate(hw, result, i, true);
2837*4882a593Smuzhiyun 		if (i == 1) {
2838*4882a593Smuzhiyun 			is12simular = _rtl92ee_phy_simularity_compare(hw,
2839*4882a593Smuzhiyun 								      result,
2840*4882a593Smuzhiyun 								      0, 1);
2841*4882a593Smuzhiyun 			if (is12simular) {
2842*4882a593Smuzhiyun 				final_candidate = 0;
2843*4882a593Smuzhiyun 				break;
2844*4882a593Smuzhiyun 			}
2845*4882a593Smuzhiyun 		}
2846*4882a593Smuzhiyun 
2847*4882a593Smuzhiyun 		if (i == 2) {
2848*4882a593Smuzhiyun 			is13simular = _rtl92ee_phy_simularity_compare(hw,
2849*4882a593Smuzhiyun 								      result,
2850*4882a593Smuzhiyun 								      0, 2);
2851*4882a593Smuzhiyun 			if (is13simular) {
2852*4882a593Smuzhiyun 				final_candidate = 0;
2853*4882a593Smuzhiyun 				break;
2854*4882a593Smuzhiyun 			}
2855*4882a593Smuzhiyun 			is23simular = _rtl92ee_phy_simularity_compare(hw,
2856*4882a593Smuzhiyun 								      result,
2857*4882a593Smuzhiyun 								      1, 2);
2858*4882a593Smuzhiyun 			if (is23simular)
2859*4882a593Smuzhiyun 				final_candidate = 1;
2860*4882a593Smuzhiyun 			else
2861*4882a593Smuzhiyun 				final_candidate = 3;
2862*4882a593Smuzhiyun 		}
2863*4882a593Smuzhiyun 	}
2864*4882a593Smuzhiyun 
2865*4882a593Smuzhiyun 	reg_e94 = result[3][0];
2866*4882a593Smuzhiyun 	reg_e9c = result[3][1];
2867*4882a593Smuzhiyun 	reg_ea4 = result[3][2];
2868*4882a593Smuzhiyun 	reg_eb4 = result[3][4];
2869*4882a593Smuzhiyun 	reg_ebc = result[3][5];
2870*4882a593Smuzhiyun 	reg_ec4 = result[3][6];
2871*4882a593Smuzhiyun 
2872*4882a593Smuzhiyun 	if (final_candidate != 0xff) {
2873*4882a593Smuzhiyun 		reg_e94 = result[final_candidate][0];
2874*4882a593Smuzhiyun 		rtlphy->reg_e94 = reg_e94;
2875*4882a593Smuzhiyun 		reg_e9c = result[final_candidate][1];
2876*4882a593Smuzhiyun 		rtlphy->reg_e9c = reg_e9c;
2877*4882a593Smuzhiyun 		reg_ea4 = result[final_candidate][2];
2878*4882a593Smuzhiyun 		reg_eb4 = result[final_candidate][4];
2879*4882a593Smuzhiyun 		rtlphy->reg_eb4 = reg_eb4;
2880*4882a593Smuzhiyun 		reg_ebc = result[final_candidate][5];
2881*4882a593Smuzhiyun 		rtlphy->reg_ebc = reg_ebc;
2882*4882a593Smuzhiyun 		reg_ec4 = result[final_candidate][6];
2883*4882a593Smuzhiyun 		b_patha_ok = true;
2884*4882a593Smuzhiyun 		b_pathb_ok = true;
2885*4882a593Smuzhiyun 	} else {
2886*4882a593Smuzhiyun 		rtlphy->reg_e94 = 0x100;
2887*4882a593Smuzhiyun 		rtlphy->reg_eb4 = 0x100;
2888*4882a593Smuzhiyun 		rtlphy->reg_e9c = 0x0;
2889*4882a593Smuzhiyun 		rtlphy->reg_ebc = 0x0;
2890*4882a593Smuzhiyun 	}
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun 	if (reg_e94 != 0)
2893*4882a593Smuzhiyun 		_rtl92ee_phy_path_a_fill_iqk_matrix(hw, b_patha_ok, result,
2894*4882a593Smuzhiyun 						    final_candidate,
2895*4882a593Smuzhiyun 						    (reg_ea4 == 0));
2896*4882a593Smuzhiyun 
2897*4882a593Smuzhiyun 	_rtl92ee_phy_path_b_fill_iqk_matrix(hw, b_pathb_ok, result,
2898*4882a593Smuzhiyun 					    final_candidate,
2899*4882a593Smuzhiyun 					    (reg_ec4 == 0));
2900*4882a593Smuzhiyun 
2901*4882a593Smuzhiyun 	idx = rtl92ee_get_rightchnlplace_for_iqk(rtlphy->current_channel);
2902*4882a593Smuzhiyun 
2903*4882a593Smuzhiyun 	/* To Fix BSOD when final_candidate is 0xff */
2904*4882a593Smuzhiyun 	if (final_candidate < 4) {
2905*4882a593Smuzhiyun 		for (i = 0; i < IQK_MATRIX_REG_NUM; i++)
2906*4882a593Smuzhiyun 			rtlphy->iqk_matrix[idx].value[0][i] =
2907*4882a593Smuzhiyun 				result[final_candidate][i];
2908*4882a593Smuzhiyun 
2909*4882a593Smuzhiyun 		rtlphy->iqk_matrix[idx].iqk_done = true;
2910*4882a593Smuzhiyun 	}
2911*4882a593Smuzhiyun 	_rtl92ee_phy_save_adda_registers(hw, iqk_bb_reg,
2912*4882a593Smuzhiyun 					 rtlphy->iqk_bb_backup, 9);
2913*4882a593Smuzhiyun }
2914*4882a593Smuzhiyun 
rtl92ee_phy_lc_calibrate(struct ieee80211_hw * hw)2915*4882a593Smuzhiyun void rtl92ee_phy_lc_calibrate(struct ieee80211_hw *hw)
2916*4882a593Smuzhiyun {
2917*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2918*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
2919*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = &rtlpriv->rtlhal;
2920*4882a593Smuzhiyun 	u32 timeout = 2000, timecount = 0;
2921*4882a593Smuzhiyun 
2922*4882a593Smuzhiyun 	while (rtlpriv->mac80211.act_scanning && timecount < timeout) {
2923*4882a593Smuzhiyun 		udelay(50);
2924*4882a593Smuzhiyun 		timecount += 50;
2925*4882a593Smuzhiyun 	}
2926*4882a593Smuzhiyun 
2927*4882a593Smuzhiyun 	rtlphy->lck_inprogress = true;
2928*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FINIT, INIT_IQK,
2929*4882a593Smuzhiyun 		"LCK:Start!!! currentband %x delay %d ms\n",
2930*4882a593Smuzhiyun 		 rtlhal->current_bandtype, timecount);
2931*4882a593Smuzhiyun 
2932*4882a593Smuzhiyun 	_rtl92ee_phy_lc_calibrate(hw, false);
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun 	rtlphy->lck_inprogress = false;
2935*4882a593Smuzhiyun }
2936*4882a593Smuzhiyun 
rtl92ee_phy_ap_calibrate(struct ieee80211_hw * hw,s8 delta)2937*4882a593Smuzhiyun void rtl92ee_phy_ap_calibrate(struct ieee80211_hw *hw, s8 delta)
2938*4882a593Smuzhiyun {
2939*4882a593Smuzhiyun }
2940*4882a593Smuzhiyun 
rtl92ee_phy_set_rfpath_switch(struct ieee80211_hw * hw,bool bmain)2941*4882a593Smuzhiyun void rtl92ee_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
2942*4882a593Smuzhiyun {
2943*4882a593Smuzhiyun 	_rtl92ee_phy_set_rfpath_switch(hw, bmain, false);
2944*4882a593Smuzhiyun }
2945*4882a593Smuzhiyun 
rtl92ee_phy_set_io_cmd(struct ieee80211_hw * hw,enum io_type iotype)2946*4882a593Smuzhiyun bool rtl92ee_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
2947*4882a593Smuzhiyun {
2948*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2949*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
2950*4882a593Smuzhiyun 	bool postprocessing = false;
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
2953*4882a593Smuzhiyun 		"-->IO Cmd(%#x), set_io_inprogress(%d)\n",
2954*4882a593Smuzhiyun 		iotype, rtlphy->set_io_inprogress);
2955*4882a593Smuzhiyun 	do {
2956*4882a593Smuzhiyun 		switch (iotype) {
2957*4882a593Smuzhiyun 		case IO_CMD_RESUME_DM_BY_SCAN:
2958*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
2959*4882a593Smuzhiyun 				"[IO CMD] Resume DM after scan.\n");
2960*4882a593Smuzhiyun 			postprocessing = true;
2961*4882a593Smuzhiyun 			break;
2962*4882a593Smuzhiyun 		case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
2963*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
2964*4882a593Smuzhiyun 				"[IO CMD] Pause DM before scan.\n");
2965*4882a593Smuzhiyun 			postprocessing = true;
2966*4882a593Smuzhiyun 			break;
2967*4882a593Smuzhiyun 		default:
2968*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
2969*4882a593Smuzhiyun 				"switch case %#x not processed\n", iotype);
2970*4882a593Smuzhiyun 			break;
2971*4882a593Smuzhiyun 		}
2972*4882a593Smuzhiyun 	} while (false);
2973*4882a593Smuzhiyun 	if (postprocessing && !rtlphy->set_io_inprogress) {
2974*4882a593Smuzhiyun 		rtlphy->set_io_inprogress = true;
2975*4882a593Smuzhiyun 		rtlphy->current_io_type = iotype;
2976*4882a593Smuzhiyun 	} else {
2977*4882a593Smuzhiyun 		return false;
2978*4882a593Smuzhiyun 	}
2979*4882a593Smuzhiyun 	rtl92ee_phy_set_io(hw);
2980*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE, "IO Type(%#x)\n", iotype);
2981*4882a593Smuzhiyun 	return true;
2982*4882a593Smuzhiyun }
2983*4882a593Smuzhiyun 
rtl92ee_phy_set_io(struct ieee80211_hw * hw)2984*4882a593Smuzhiyun static void rtl92ee_phy_set_io(struct ieee80211_hw *hw)
2985*4882a593Smuzhiyun {
2986*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2987*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
2988*4882a593Smuzhiyun 	struct dig_t *dm_dig = &rtlpriv->dm_digtable;
2989*4882a593Smuzhiyun 
2990*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
2991*4882a593Smuzhiyun 		"--->Cmd(%#x), set_io_inprogress(%d)\n",
2992*4882a593Smuzhiyun 		rtlphy->current_io_type, rtlphy->set_io_inprogress);
2993*4882a593Smuzhiyun 	switch (rtlphy->current_io_type) {
2994*4882a593Smuzhiyun 	case IO_CMD_RESUME_DM_BY_SCAN:
2995*4882a593Smuzhiyun 		rtl92ee_dm_write_dig(hw, rtlphy->initgain_backup.xaagccore1);
2996*4882a593Smuzhiyun 		rtl92ee_dm_write_cck_cca_thres(hw, rtlphy->initgain_backup.cca);
2997*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE, "no set txpower\n");
2998*4882a593Smuzhiyun 		rtl92ee_phy_set_txpower_level(hw, rtlphy->current_channel);
2999*4882a593Smuzhiyun 		break;
3000*4882a593Smuzhiyun 	case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
3001*4882a593Smuzhiyun 		/* 8192eebt */
3002*4882a593Smuzhiyun 		rtlphy->initgain_backup.xaagccore1 = dm_dig->cur_igvalue;
3003*4882a593Smuzhiyun 		rtl92ee_dm_write_dig(hw, 0x17);
3004*4882a593Smuzhiyun 		rtlphy->initgain_backup.cca = dm_dig->cur_cck_cca_thres;
3005*4882a593Smuzhiyun 		rtl92ee_dm_write_cck_cca_thres(hw, 0x40);
3006*4882a593Smuzhiyun 		break;
3007*4882a593Smuzhiyun 	default:
3008*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
3009*4882a593Smuzhiyun 			"switch case %#x not processed\n",
3010*4882a593Smuzhiyun 			rtlphy->current_io_type);
3011*4882a593Smuzhiyun 		break;
3012*4882a593Smuzhiyun 	}
3013*4882a593Smuzhiyun 	rtlphy->set_io_inprogress = false;
3014*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
3015*4882a593Smuzhiyun 		"(%#x)\n", rtlphy->current_io_type);
3016*4882a593Smuzhiyun }
3017*4882a593Smuzhiyun 
rtl92ee_phy_set_rf_on(struct ieee80211_hw * hw)3018*4882a593Smuzhiyun static void rtl92ee_phy_set_rf_on(struct ieee80211_hw *hw)
3019*4882a593Smuzhiyun {
3020*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3021*4882a593Smuzhiyun 
3022*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
3023*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
3024*4882a593Smuzhiyun 	/*rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);*/
3025*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
3026*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
3027*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
3028*4882a593Smuzhiyun }
3029*4882a593Smuzhiyun 
_rtl92ee_phy_set_rf_sleep(struct ieee80211_hw * hw)3030*4882a593Smuzhiyun static void _rtl92ee_phy_set_rf_sleep(struct ieee80211_hw *hw)
3031*4882a593Smuzhiyun {
3032*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3033*4882a593Smuzhiyun 
3034*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
3035*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
3036*4882a593Smuzhiyun 
3037*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
3038*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x22);
3039*4882a593Smuzhiyun }
3040*4882a593Smuzhiyun 
_rtl92ee_phy_set_rf_power_state(struct ieee80211_hw * hw,enum rf_pwrstate rfpwr_state)3041*4882a593Smuzhiyun static bool _rtl92ee_phy_set_rf_power_state(struct ieee80211_hw *hw,
3042*4882a593Smuzhiyun 					    enum rf_pwrstate rfpwr_state)
3043*4882a593Smuzhiyun {
3044*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
3045*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
3046*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
3047*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
3048*4882a593Smuzhiyun 	bool bresult = true;
3049*4882a593Smuzhiyun 	u8 i, queue_id;
3050*4882a593Smuzhiyun 	struct rtl8192_tx_ring *ring = NULL;
3051*4882a593Smuzhiyun 
3052*4882a593Smuzhiyun 	switch (rfpwr_state) {
3053*4882a593Smuzhiyun 	case ERFON:
3054*4882a593Smuzhiyun 		if ((ppsc->rfpwr_state == ERFOFF) &&
3055*4882a593Smuzhiyun 		    RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
3056*4882a593Smuzhiyun 			bool rtstatus;
3057*4882a593Smuzhiyun 			u32 initializecount = 0;
3058*4882a593Smuzhiyun 
3059*4882a593Smuzhiyun 			do {
3060*4882a593Smuzhiyun 				initializecount++;
3061*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
3062*4882a593Smuzhiyun 					"IPS Set eRf nic enable\n");
3063*4882a593Smuzhiyun 				rtstatus = rtl_ps_enable_nic(hw);
3064*4882a593Smuzhiyun 			} while (!rtstatus && (initializecount < 10));
3065*4882a593Smuzhiyun 			RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
3066*4882a593Smuzhiyun 		} else {
3067*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
3068*4882a593Smuzhiyun 				"Set ERFON sleeping:%d ms\n",
3069*4882a593Smuzhiyun 				jiffies_to_msecs(jiffies -
3070*4882a593Smuzhiyun 						 ppsc->last_sleep_jiffies));
3071*4882a593Smuzhiyun 			ppsc->last_awake_jiffies = jiffies;
3072*4882a593Smuzhiyun 			rtl92ee_phy_set_rf_on(hw);
3073*4882a593Smuzhiyun 		}
3074*4882a593Smuzhiyun 		if (mac->link_state == MAC80211_LINKED)
3075*4882a593Smuzhiyun 			rtlpriv->cfg->ops->led_control(hw, LED_CTL_LINK);
3076*4882a593Smuzhiyun 		else
3077*4882a593Smuzhiyun 			rtlpriv->cfg->ops->led_control(hw, LED_CTL_NO_LINK);
3078*4882a593Smuzhiyun 		break;
3079*4882a593Smuzhiyun 	case ERFOFF:
3080*4882a593Smuzhiyun 		for (queue_id = 0, i = 0;
3081*4882a593Smuzhiyun 		     queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
3082*4882a593Smuzhiyun 			ring = &pcipriv->dev.tx_ring[queue_id];
3083*4882a593Smuzhiyun 			if (queue_id == BEACON_QUEUE ||
3084*4882a593Smuzhiyun 			    skb_queue_len(&ring->queue) == 0) {
3085*4882a593Smuzhiyun 				queue_id++;
3086*4882a593Smuzhiyun 				continue;
3087*4882a593Smuzhiyun 			} else {
3088*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
3089*4882a593Smuzhiyun 					"eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
3090*4882a593Smuzhiyun 					(i + 1), queue_id,
3091*4882a593Smuzhiyun 					skb_queue_len(&ring->queue));
3092*4882a593Smuzhiyun 
3093*4882a593Smuzhiyun 				udelay(10);
3094*4882a593Smuzhiyun 				i++;
3095*4882a593Smuzhiyun 			}
3096*4882a593Smuzhiyun 			if (i >= MAX_DOZE_WAITING_TIMES_9x) {
3097*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
3098*4882a593Smuzhiyun 					"\n ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
3099*4882a593Smuzhiyun 					MAX_DOZE_WAITING_TIMES_9x,
3100*4882a593Smuzhiyun 					queue_id,
3101*4882a593Smuzhiyun 					skb_queue_len(&ring->queue));
3102*4882a593Smuzhiyun 				break;
3103*4882a593Smuzhiyun 			}
3104*4882a593Smuzhiyun 		}
3105*4882a593Smuzhiyun 
3106*4882a593Smuzhiyun 		if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
3107*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
3108*4882a593Smuzhiyun 				"IPS Set eRf nic disable\n");
3109*4882a593Smuzhiyun 			rtl_ps_disable_nic(hw);
3110*4882a593Smuzhiyun 			RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
3111*4882a593Smuzhiyun 		} else {
3112*4882a593Smuzhiyun 			if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) {
3113*4882a593Smuzhiyun 				rtlpriv->cfg->ops->led_control(hw,
3114*4882a593Smuzhiyun 							LED_CTL_NO_LINK);
3115*4882a593Smuzhiyun 			} else {
3116*4882a593Smuzhiyun 				rtlpriv->cfg->ops->led_control(hw,
3117*4882a593Smuzhiyun 							LED_CTL_POWER_OFF);
3118*4882a593Smuzhiyun 			}
3119*4882a593Smuzhiyun 		}
3120*4882a593Smuzhiyun 		break;
3121*4882a593Smuzhiyun 	case ERFSLEEP:
3122*4882a593Smuzhiyun 		if (ppsc->rfpwr_state == ERFOFF)
3123*4882a593Smuzhiyun 			break;
3124*4882a593Smuzhiyun 		for (queue_id = 0, i = 0;
3125*4882a593Smuzhiyun 		     queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
3126*4882a593Smuzhiyun 			ring = &pcipriv->dev.tx_ring[queue_id];
3127*4882a593Smuzhiyun 			if (skb_queue_len(&ring->queue) == 0) {
3128*4882a593Smuzhiyun 				queue_id++;
3129*4882a593Smuzhiyun 				continue;
3130*4882a593Smuzhiyun 			} else {
3131*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
3132*4882a593Smuzhiyun 					"eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
3133*4882a593Smuzhiyun 					(i + 1), queue_id,
3134*4882a593Smuzhiyun 					skb_queue_len(&ring->queue));
3135*4882a593Smuzhiyun 				udelay(10);
3136*4882a593Smuzhiyun 				i++;
3137*4882a593Smuzhiyun 			}
3138*4882a593Smuzhiyun 			if (i >= MAX_DOZE_WAITING_TIMES_9x) {
3139*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
3140*4882a593Smuzhiyun 					"\n ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
3141*4882a593Smuzhiyun 					MAX_DOZE_WAITING_TIMES_9x,
3142*4882a593Smuzhiyun 					queue_id,
3143*4882a593Smuzhiyun 					skb_queue_len(&ring->queue));
3144*4882a593Smuzhiyun 				break;
3145*4882a593Smuzhiyun 			}
3146*4882a593Smuzhiyun 		}
3147*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
3148*4882a593Smuzhiyun 			"Set ERFSLEEP awaked:%d ms\n",
3149*4882a593Smuzhiyun 			jiffies_to_msecs(jiffies -
3150*4882a593Smuzhiyun 					 ppsc->last_awake_jiffies));
3151*4882a593Smuzhiyun 		ppsc->last_sleep_jiffies = jiffies;
3152*4882a593Smuzhiyun 		_rtl92ee_phy_set_rf_sleep(hw);
3153*4882a593Smuzhiyun 		break;
3154*4882a593Smuzhiyun 	default:
3155*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
3156*4882a593Smuzhiyun 			"switch case %#x not processed\n", rfpwr_state);
3157*4882a593Smuzhiyun 		bresult = false;
3158*4882a593Smuzhiyun 		break;
3159*4882a593Smuzhiyun 	}
3160*4882a593Smuzhiyun 	if (bresult)
3161*4882a593Smuzhiyun 		ppsc->rfpwr_state = rfpwr_state;
3162*4882a593Smuzhiyun 	return bresult;
3163*4882a593Smuzhiyun }
3164*4882a593Smuzhiyun 
rtl92ee_phy_set_rf_power_state(struct ieee80211_hw * hw,enum rf_pwrstate rfpwr_state)3165*4882a593Smuzhiyun bool rtl92ee_phy_set_rf_power_state(struct ieee80211_hw *hw,
3166*4882a593Smuzhiyun 				    enum rf_pwrstate rfpwr_state)
3167*4882a593Smuzhiyun {
3168*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
3169*4882a593Smuzhiyun 
3170*4882a593Smuzhiyun 	bool bresult = false;
3171*4882a593Smuzhiyun 
3172*4882a593Smuzhiyun 	if (rfpwr_state == ppsc->rfpwr_state)
3173*4882a593Smuzhiyun 		return bresult;
3174*4882a593Smuzhiyun 	bresult = _rtl92ee_phy_set_rf_power_state(hw, rfpwr_state);
3175*4882a593Smuzhiyun 	return bresult;
3176*4882a593Smuzhiyun }
3177