1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2014 Realtek Corporation.*/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../efuse.h"
6*4882a593Smuzhiyun #include "../base.h"
7*4882a593Smuzhiyun #include "../regd.h"
8*4882a593Smuzhiyun #include "../cam.h"
9*4882a593Smuzhiyun #include "../ps.h"
10*4882a593Smuzhiyun #include "../pci.h"
11*4882a593Smuzhiyun #include "reg.h"
12*4882a593Smuzhiyun #include "def.h"
13*4882a593Smuzhiyun #include "phy.h"
14*4882a593Smuzhiyun #include "dm.h"
15*4882a593Smuzhiyun #include "fw.h"
16*4882a593Smuzhiyun #include "led.h"
17*4882a593Smuzhiyun #include "hw.h"
18*4882a593Smuzhiyun #include "../pwrseqcmd.h"
19*4882a593Smuzhiyun #include "pwrseq.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define LLT_CONFIG 5
22*4882a593Smuzhiyun
_rtl92ee_set_bcn_ctrl_reg(struct ieee80211_hw * hw,u8 set_bits,u8 clear_bits)23*4882a593Smuzhiyun static void _rtl92ee_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
24*4882a593Smuzhiyun u8 set_bits, u8 clear_bits)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
27*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun rtlpci->reg_bcn_ctrl_val |= set_bits;
30*4882a593Smuzhiyun rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
_rtl92ee_stop_tx_beacon(struct ieee80211_hw * hw)35*4882a593Smuzhiyun static void _rtl92ee_stop_tx_beacon(struct ieee80211_hw *hw)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
38*4882a593Smuzhiyun u8 tmp;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
41*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp & (~BIT(6)));
42*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
43*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
44*4882a593Smuzhiyun tmp &= ~(BIT(0));
45*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
_rtl92ee_resume_tx_beacon(struct ieee80211_hw * hw)48*4882a593Smuzhiyun static void _rtl92ee_resume_tx_beacon(struct ieee80211_hw *hw)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
51*4882a593Smuzhiyun u8 tmp;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
54*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp | BIT(6));
55*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
56*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
57*4882a593Smuzhiyun tmp |= BIT(0);
58*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
_rtl92ee_enable_bcn_sub_func(struct ieee80211_hw * hw)61*4882a593Smuzhiyun static void _rtl92ee_enable_bcn_sub_func(struct ieee80211_hw *hw)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun _rtl92ee_set_bcn_ctrl_reg(hw, 0, BIT(1));
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
_rtl92ee_disable_bcn_sub_func(struct ieee80211_hw * hw)66*4882a593Smuzhiyun static void _rtl92ee_disable_bcn_sub_func(struct ieee80211_hw *hw)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun _rtl92ee_set_bcn_ctrl_reg(hw, BIT(1), 0);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
_rtl92ee_set_fw_clock_on(struct ieee80211_hw * hw,u8 rpwm_val,bool b_need_turn_off_ckk)71*4882a593Smuzhiyun static void _rtl92ee_set_fw_clock_on(struct ieee80211_hw *hw,
72*4882a593Smuzhiyun u8 rpwm_val, bool b_need_turn_off_ckk)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
75*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
76*4882a593Smuzhiyun bool b_support_remote_wake_up;
77*4882a593Smuzhiyun u32 count = 0, isr_regaddr, content;
78*4882a593Smuzhiyun bool b_schedule_timer = b_need_turn_off_ckk;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
81*4882a593Smuzhiyun (u8 *)(&b_support_remote_wake_up));
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun if (!rtlhal->fw_ready)
84*4882a593Smuzhiyun return;
85*4882a593Smuzhiyun if (!rtlpriv->psc.fw_current_inpsmode)
86*4882a593Smuzhiyun return;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun while (1) {
89*4882a593Smuzhiyun spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
90*4882a593Smuzhiyun if (rtlhal->fw_clk_change_in_progress) {
91*4882a593Smuzhiyun while (rtlhal->fw_clk_change_in_progress) {
92*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
93*4882a593Smuzhiyun count++;
94*4882a593Smuzhiyun udelay(100);
95*4882a593Smuzhiyun if (count > 1000)
96*4882a593Smuzhiyun return;
97*4882a593Smuzhiyun spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
100*4882a593Smuzhiyun } else {
101*4882a593Smuzhiyun rtlhal->fw_clk_change_in_progress = false;
102*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
103*4882a593Smuzhiyun break;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (IS_IN_LOW_POWER_STATE_92E(rtlhal->fw_ps_state)) {
108*4882a593Smuzhiyun rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_SET_RPWM,
109*4882a593Smuzhiyun (u8 *)(&rpwm_val));
110*4882a593Smuzhiyun if (FW_PS_IS_ACK(rpwm_val)) {
111*4882a593Smuzhiyun isr_regaddr = REG_HISR;
112*4882a593Smuzhiyun content = rtl_read_dword(rtlpriv, isr_regaddr);
113*4882a593Smuzhiyun while (!(content & IMR_CPWM) && (count < 500)) {
114*4882a593Smuzhiyun udelay(50);
115*4882a593Smuzhiyun count++;
116*4882a593Smuzhiyun content = rtl_read_dword(rtlpriv, isr_regaddr);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (content & IMR_CPWM) {
120*4882a593Smuzhiyun rtl_write_word(rtlpriv, isr_regaddr, 0x0100);
121*4882a593Smuzhiyun rtlhal->fw_ps_state = FW_PS_STATE_RF_ON_92E;
122*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
123*4882a593Smuzhiyun "Receive CPWM INT!!! PSState = %X\n",
124*4882a593Smuzhiyun rtlhal->fw_ps_state);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
129*4882a593Smuzhiyun rtlhal->fw_clk_change_in_progress = false;
130*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
131*4882a593Smuzhiyun if (b_schedule_timer) {
132*4882a593Smuzhiyun mod_timer(&rtlpriv->works.fw_clockoff_timer,
133*4882a593Smuzhiyun jiffies + MSECS(10));
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun } else {
136*4882a593Smuzhiyun spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
137*4882a593Smuzhiyun rtlhal->fw_clk_change_in_progress = false;
138*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
_rtl92ee_set_fw_clock_off(struct ieee80211_hw * hw,u8 rpwm_val)142*4882a593Smuzhiyun static void _rtl92ee_set_fw_clock_off(struct ieee80211_hw *hw, u8 rpwm_val)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
145*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
146*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
147*4882a593Smuzhiyun struct rtl8192_tx_ring *ring;
148*4882a593Smuzhiyun enum rf_pwrstate rtstate;
149*4882a593Smuzhiyun bool b_schedule_timer = false;
150*4882a593Smuzhiyun u8 queue;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (!rtlhal->fw_ready)
153*4882a593Smuzhiyun return;
154*4882a593Smuzhiyun if (!rtlpriv->psc.fw_current_inpsmode)
155*4882a593Smuzhiyun return;
156*4882a593Smuzhiyun if (!rtlhal->allow_sw_to_change_hwclc)
157*4882a593Smuzhiyun return;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE, (u8 *)(&rtstate));
160*4882a593Smuzhiyun if (rtstate == ERFOFF || rtlpriv->psc.inactive_pwrstate == ERFOFF)
161*4882a593Smuzhiyun return;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun for (queue = 0; queue < RTL_PCI_MAX_TX_QUEUE_COUNT; queue++) {
164*4882a593Smuzhiyun ring = &rtlpci->tx_ring[queue];
165*4882a593Smuzhiyun if (skb_queue_len(&ring->queue)) {
166*4882a593Smuzhiyun b_schedule_timer = true;
167*4882a593Smuzhiyun break;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (b_schedule_timer) {
172*4882a593Smuzhiyun mod_timer(&rtlpriv->works.fw_clockoff_timer,
173*4882a593Smuzhiyun jiffies + MSECS(10));
174*4882a593Smuzhiyun return;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (FW_PS_STATE(rtlhal->fw_ps_state) != FW_PS_STATE_RF_OFF_LOW_PWR) {
178*4882a593Smuzhiyun spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
179*4882a593Smuzhiyun if (!rtlhal->fw_clk_change_in_progress) {
180*4882a593Smuzhiyun rtlhal->fw_clk_change_in_progress = true;
181*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
182*4882a593Smuzhiyun rtlhal->fw_ps_state = FW_PS_STATE(rpwm_val);
183*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_HISR, 0x0100);
184*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
185*4882a593Smuzhiyun (u8 *)(&rpwm_val));
186*4882a593Smuzhiyun spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
187*4882a593Smuzhiyun rtlhal->fw_clk_change_in_progress = false;
188*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
189*4882a593Smuzhiyun } else {
190*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
191*4882a593Smuzhiyun mod_timer(&rtlpriv->works.fw_clockoff_timer,
192*4882a593Smuzhiyun jiffies + MSECS(10));
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
_rtl92ee_set_fw_ps_rf_on(struct ieee80211_hw * hw)197*4882a593Smuzhiyun static void _rtl92ee_set_fw_ps_rf_on(struct ieee80211_hw *hw)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun u8 rpwm_val = 0;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun rpwm_val |= (FW_PS_STATE_RF_OFF_92E | FW_PS_ACK);
202*4882a593Smuzhiyun _rtl92ee_set_fw_clock_on(hw, rpwm_val, true);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
_rtl92ee_set_fw_ps_rf_off_low_power(struct ieee80211_hw * hw)205*4882a593Smuzhiyun static void _rtl92ee_set_fw_ps_rf_off_low_power(struct ieee80211_hw *hw)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun u8 rpwm_val = 0;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun rpwm_val |= FW_PS_STATE_RF_OFF_LOW_PWR;
210*4882a593Smuzhiyun _rtl92ee_set_fw_clock_off(hw, rpwm_val);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
rtl92ee_fw_clk_off_timer_callback(unsigned long data)213*4882a593Smuzhiyun void rtl92ee_fw_clk_off_timer_callback(unsigned long data)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct ieee80211_hw *hw = (struct ieee80211_hw *)data;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun _rtl92ee_set_fw_ps_rf_off_low_power(hw);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
_rtl92ee_fwlps_leave(struct ieee80211_hw * hw)220*4882a593Smuzhiyun static void _rtl92ee_fwlps_leave(struct ieee80211_hw *hw)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
223*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
224*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
225*4882a593Smuzhiyun bool fw_current_inps = false;
226*4882a593Smuzhiyun u8 rpwm_val = 0, fw_pwrmode = FW_PS_ACTIVE_MODE;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (ppsc->low_power_enable) {
229*4882a593Smuzhiyun rpwm_val = (FW_PS_STATE_ALL_ON_92E | FW_PS_ACK);/* RF on */
230*4882a593Smuzhiyun _rtl92ee_set_fw_clock_on(hw, rpwm_val, false);
231*4882a593Smuzhiyun rtlhal->allow_sw_to_change_hwclc = false;
232*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
233*4882a593Smuzhiyun (u8 *)(&fw_pwrmode));
234*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
235*4882a593Smuzhiyun (u8 *)(&fw_current_inps));
236*4882a593Smuzhiyun } else {
237*4882a593Smuzhiyun rpwm_val = FW_PS_STATE_ALL_ON_92E; /* RF on */
238*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
239*4882a593Smuzhiyun (u8 *)(&rpwm_val));
240*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
241*4882a593Smuzhiyun (u8 *)(&fw_pwrmode));
242*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
243*4882a593Smuzhiyun (u8 *)(&fw_current_inps));
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
_rtl92ee_fwlps_enter(struct ieee80211_hw * hw)247*4882a593Smuzhiyun static void _rtl92ee_fwlps_enter(struct ieee80211_hw *hw)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
250*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
251*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
252*4882a593Smuzhiyun bool fw_current_inps = true;
253*4882a593Smuzhiyun u8 rpwm_val;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun if (ppsc->low_power_enable) {
256*4882a593Smuzhiyun rpwm_val = FW_PS_STATE_RF_OFF_LOW_PWR; /* RF off */
257*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
258*4882a593Smuzhiyun (u8 *)(&fw_current_inps));
259*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
260*4882a593Smuzhiyun (u8 *)(&ppsc->fwctrl_psmode));
261*4882a593Smuzhiyun rtlhal->allow_sw_to_change_hwclc = true;
262*4882a593Smuzhiyun _rtl92ee_set_fw_clock_off(hw, rpwm_val);
263*4882a593Smuzhiyun } else {
264*4882a593Smuzhiyun rpwm_val = FW_PS_STATE_RF_OFF_92E; /* RF off */
265*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
266*4882a593Smuzhiyun (u8 *)(&fw_current_inps));
267*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
268*4882a593Smuzhiyun (u8 *)(&ppsc->fwctrl_psmode));
269*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
270*4882a593Smuzhiyun (u8 *)(&rpwm_val));
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
rtl92ee_get_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)274*4882a593Smuzhiyun void rtl92ee_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
277*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
278*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun switch (variable) {
281*4882a593Smuzhiyun case HW_VAR_RCR:
282*4882a593Smuzhiyun *((u32 *)(val)) = rtlpci->receive_config;
283*4882a593Smuzhiyun break;
284*4882a593Smuzhiyun case HW_VAR_RF_STATE:
285*4882a593Smuzhiyun *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
286*4882a593Smuzhiyun break;
287*4882a593Smuzhiyun case HW_VAR_FWLPS_RF_ON:{
288*4882a593Smuzhiyun enum rf_pwrstate rfstate;
289*4882a593Smuzhiyun u32 val_rcr;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
292*4882a593Smuzhiyun (u8 *)(&rfstate));
293*4882a593Smuzhiyun if (rfstate == ERFOFF) {
294*4882a593Smuzhiyun *((bool *)(val)) = true;
295*4882a593Smuzhiyun } else {
296*4882a593Smuzhiyun val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
297*4882a593Smuzhiyun val_rcr &= 0x00070000;
298*4882a593Smuzhiyun if (val_rcr)
299*4882a593Smuzhiyun *((bool *)(val)) = false;
300*4882a593Smuzhiyun else
301*4882a593Smuzhiyun *((bool *)(val)) = true;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun break;
305*4882a593Smuzhiyun case HW_VAR_FW_PSMODE_STATUS:
306*4882a593Smuzhiyun *((bool *)(val)) = ppsc->fw_current_inpsmode;
307*4882a593Smuzhiyun break;
308*4882a593Smuzhiyun case HW_VAR_CORRECT_TSF:{
309*4882a593Smuzhiyun u64 tsf;
310*4882a593Smuzhiyun u32 *ptsf_low = (u32 *)&tsf;
311*4882a593Smuzhiyun u32 *ptsf_high = ((u32 *)&tsf) + 1;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
314*4882a593Smuzhiyun *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun *((u64 *)(val)) = tsf;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun break;
319*4882a593Smuzhiyun case HAL_DEF_WOWLAN:
320*4882a593Smuzhiyun break;
321*4882a593Smuzhiyun default:
322*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_DMESG,
323*4882a593Smuzhiyun "switch case %#x not processed\n", variable);
324*4882a593Smuzhiyun break;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
_rtl92ee_download_rsvd_page(struct ieee80211_hw * hw)328*4882a593Smuzhiyun static void _rtl92ee_download_rsvd_page(struct ieee80211_hw *hw)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
331*4882a593Smuzhiyun u8 tmp_regcr, tmp_reg422;
332*4882a593Smuzhiyun u8 bcnvalid_reg, txbc_reg;
333*4882a593Smuzhiyun u8 count = 0, dlbcn_count = 0;
334*4882a593Smuzhiyun bool b_recover = false;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /*Set REG_CR bit 8. DMA beacon by SW.*/
337*4882a593Smuzhiyun tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
338*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR + 1, tmp_regcr | BIT(0));
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* Disable Hw protection for a time which revserd for Hw sending beacon.
341*4882a593Smuzhiyun * Fix download reserved page packet fail
342*4882a593Smuzhiyun * that access collision with the protection time.
343*4882a593Smuzhiyun * 2010.05.11. Added by tynli.
344*4882a593Smuzhiyun */
345*4882a593Smuzhiyun _rtl92ee_set_bcn_ctrl_reg(hw, 0, BIT(3));
346*4882a593Smuzhiyun _rtl92ee_set_bcn_ctrl_reg(hw, BIT(4), 0);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* Set FWHW_TXQ_CTRL 0x422[6]=0 to
349*4882a593Smuzhiyun * tell Hw the packet is not a real beacon frame.
350*4882a593Smuzhiyun */
351*4882a593Smuzhiyun tmp_reg422 = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
352*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp_reg422 & (~BIT(6)));
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (tmp_reg422 & BIT(6))
355*4882a593Smuzhiyun b_recover = true;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun do {
358*4882a593Smuzhiyun /* Clear beacon valid check bit */
359*4882a593Smuzhiyun bcnvalid_reg = rtl_read_byte(rtlpriv, REG_DWBCN0_CTRL + 2);
360*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_DWBCN0_CTRL + 2,
361*4882a593Smuzhiyun bcnvalid_reg | BIT(0));
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* download rsvd page */
364*4882a593Smuzhiyun rtl92ee_set_fw_rsvdpagepkt(hw, false);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun txbc_reg = rtl_read_byte(rtlpriv, REG_MGQ_TXBD_NUM + 3);
367*4882a593Smuzhiyun count = 0;
368*4882a593Smuzhiyun while ((txbc_reg & BIT(4)) && count < 20) {
369*4882a593Smuzhiyun count++;
370*4882a593Smuzhiyun udelay(10);
371*4882a593Smuzhiyun txbc_reg = rtl_read_byte(rtlpriv, REG_MGQ_TXBD_NUM + 3);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_MGQ_TXBD_NUM + 3,
374*4882a593Smuzhiyun txbc_reg | BIT(4));
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* check rsvd page download OK. */
377*4882a593Smuzhiyun bcnvalid_reg = rtl_read_byte(rtlpriv, REG_DWBCN0_CTRL + 2);
378*4882a593Smuzhiyun count = 0;
379*4882a593Smuzhiyun while (!(bcnvalid_reg & BIT(0)) && count < 20) {
380*4882a593Smuzhiyun count++;
381*4882a593Smuzhiyun udelay(50);
382*4882a593Smuzhiyun bcnvalid_reg = rtl_read_byte(rtlpriv,
383*4882a593Smuzhiyun REG_DWBCN0_CTRL + 2);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun if (bcnvalid_reg & BIT(0))
387*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_DWBCN0_CTRL + 2, BIT(0));
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun dlbcn_count++;
390*4882a593Smuzhiyun } while (!(bcnvalid_reg & BIT(0)) && dlbcn_count < 5);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (!(bcnvalid_reg & BIT(0)))
393*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
394*4882a593Smuzhiyun "Download RSVD page failed!\n");
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* Enable Bcn */
397*4882a593Smuzhiyun _rtl92ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
398*4882a593Smuzhiyun _rtl92ee_set_bcn_ctrl_reg(hw, 0, BIT(4));
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (b_recover)
401*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp_reg422);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
404*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR + 1, tmp_regcr & (~BIT(0)));
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
rtl92ee_set_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)407*4882a593Smuzhiyun void rtl92ee_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
410*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
411*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
412*4882a593Smuzhiyun struct rtl_efuse *efuse = rtl_efuse(rtl_priv(hw));
413*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
414*4882a593Smuzhiyun u8 idx;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun switch (variable) {
417*4882a593Smuzhiyun case HW_VAR_ETHER_ADDR:
418*4882a593Smuzhiyun for (idx = 0; idx < ETH_ALEN; idx++)
419*4882a593Smuzhiyun rtl_write_byte(rtlpriv, (REG_MACID + idx), val[idx]);
420*4882a593Smuzhiyun break;
421*4882a593Smuzhiyun case HW_VAR_BASIC_RATE:{
422*4882a593Smuzhiyun u16 b_rate_cfg = ((u16 *)val)[0];
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun b_rate_cfg = b_rate_cfg & 0x15f;
425*4882a593Smuzhiyun b_rate_cfg |= 0x01;
426*4882a593Smuzhiyun b_rate_cfg = (b_rate_cfg | 0xd) & (~BIT(1));
427*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RRSR, b_rate_cfg & 0xff);
428*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RRSR + 1, (b_rate_cfg >> 8) & 0xff);
429*4882a593Smuzhiyun break; }
430*4882a593Smuzhiyun case HW_VAR_BSSID:
431*4882a593Smuzhiyun for (idx = 0; idx < ETH_ALEN; idx++)
432*4882a593Smuzhiyun rtl_write_byte(rtlpriv, (REG_BSSID + idx), val[idx]);
433*4882a593Smuzhiyun break;
434*4882a593Smuzhiyun case HW_VAR_SIFS:
435*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
436*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
439*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun if (!mac->ht_enable)
442*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM, 0x0e0e);
443*4882a593Smuzhiyun else
444*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
445*4882a593Smuzhiyun *((u16 *)val));
446*4882a593Smuzhiyun break;
447*4882a593Smuzhiyun case HW_VAR_SLOT_TIME:{
448*4882a593Smuzhiyun u8 e_aci;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_MLME, DBG_TRACE,
451*4882a593Smuzhiyun "HW_VAR_SLOT_TIME %x\n", val[0]);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
456*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
457*4882a593Smuzhiyun (u8 *)(&e_aci));
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun break; }
460*4882a593Smuzhiyun case HW_VAR_ACK_PREAMBLE:{
461*4882a593Smuzhiyun u8 reg_tmp;
462*4882a593Smuzhiyun u8 short_preamble = (bool)(*(u8 *)val);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun reg_tmp = (rtlpriv->mac80211.cur_40_prime_sc) << 5;
465*4882a593Smuzhiyun if (short_preamble)
466*4882a593Smuzhiyun reg_tmp |= 0x80;
467*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
468*4882a593Smuzhiyun rtlpriv->mac80211.short_preamble = short_preamble;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun break;
471*4882a593Smuzhiyun case HW_VAR_WPA_CONFIG:
472*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *)val));
473*4882a593Smuzhiyun break;
474*4882a593Smuzhiyun case HW_VAR_AMPDU_FACTOR:{
475*4882a593Smuzhiyun u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
476*4882a593Smuzhiyun u8 fac;
477*4882a593Smuzhiyun u8 *reg = NULL;
478*4882a593Smuzhiyun u8 i = 0;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun reg = regtoset_normal;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun fac = *((u8 *)val);
483*4882a593Smuzhiyun if (fac <= 3) {
484*4882a593Smuzhiyun fac = (1 << (fac + 2));
485*4882a593Smuzhiyun if (fac > 0xf)
486*4882a593Smuzhiyun fac = 0xf;
487*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
488*4882a593Smuzhiyun if ((reg[i] & 0xf0) > (fac << 4))
489*4882a593Smuzhiyun reg[i] = (reg[i] & 0x0f) |
490*4882a593Smuzhiyun (fac << 4);
491*4882a593Smuzhiyun if ((reg[i] & 0x0f) > fac)
492*4882a593Smuzhiyun reg[i] = (reg[i] & 0xf0) | fac;
493*4882a593Smuzhiyun rtl_write_byte(rtlpriv,
494*4882a593Smuzhiyun (REG_AGGLEN_LMT + i),
495*4882a593Smuzhiyun reg[i]);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
498*4882a593Smuzhiyun "Set HW_VAR_AMPDU_FACTOR:%#x\n", fac);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun case HW_VAR_AC_PARAM:{
503*4882a593Smuzhiyun u8 e_aci = *((u8 *)val);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (rtlpci->acm_method != EACMWAY2_SW)
506*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ACM_CTRL,
507*4882a593Smuzhiyun (u8 *)(&e_aci));
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun break;
510*4882a593Smuzhiyun case HW_VAR_ACM_CTRL:{
511*4882a593Smuzhiyun u8 e_aci = *((u8 *)val);
512*4882a593Smuzhiyun union aci_aifsn *aifs = (union aci_aifsn *)(&mac->ac[0].aifs);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun u8 acm = aifs->f.acm;
515*4882a593Smuzhiyun u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun acm_ctrl = acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (acm) {
520*4882a593Smuzhiyun switch (e_aci) {
521*4882a593Smuzhiyun case AC0_BE:
522*4882a593Smuzhiyun acm_ctrl |= ACMHW_BEQEN;
523*4882a593Smuzhiyun break;
524*4882a593Smuzhiyun case AC2_VI:
525*4882a593Smuzhiyun acm_ctrl |= ACMHW_VIQEN;
526*4882a593Smuzhiyun break;
527*4882a593Smuzhiyun case AC3_VO:
528*4882a593Smuzhiyun acm_ctrl |= ACMHW_VOQEN;
529*4882a593Smuzhiyun break;
530*4882a593Smuzhiyun default:
531*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
532*4882a593Smuzhiyun "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
533*4882a593Smuzhiyun acm);
534*4882a593Smuzhiyun break;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun } else {
537*4882a593Smuzhiyun switch (e_aci) {
538*4882a593Smuzhiyun case AC0_BE:
539*4882a593Smuzhiyun acm_ctrl &= (~ACMHW_BEQEN);
540*4882a593Smuzhiyun break;
541*4882a593Smuzhiyun case AC2_VI:
542*4882a593Smuzhiyun acm_ctrl &= (~ACMHW_VIQEN);
543*4882a593Smuzhiyun break;
544*4882a593Smuzhiyun case AC3_VO:
545*4882a593Smuzhiyun acm_ctrl &= (~ACMHW_VOQEN);
546*4882a593Smuzhiyun break;
547*4882a593Smuzhiyun default:
548*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_DMESG,
549*4882a593Smuzhiyun "switch case %#x not processed\n",
550*4882a593Smuzhiyun e_aci);
551*4882a593Smuzhiyun break;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_QOS, DBG_TRACE,
556*4882a593Smuzhiyun "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
557*4882a593Smuzhiyun acm_ctrl);
558*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun break;
561*4882a593Smuzhiyun case HW_VAR_RCR:{
562*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
563*4882a593Smuzhiyun rtlpci->receive_config = ((u32 *)(val))[0];
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun break;
566*4882a593Smuzhiyun case HW_VAR_RETRY_LIMIT:{
567*4882a593Smuzhiyun u8 retry_limit = ((u8 *)(val))[0];
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RETRY_LIMIT,
570*4882a593Smuzhiyun retry_limit << RETRY_LIMIT_SHORT_SHIFT |
571*4882a593Smuzhiyun retry_limit << RETRY_LIMIT_LONG_SHIFT);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun break;
574*4882a593Smuzhiyun case HW_VAR_DUAL_TSF_RST:
575*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
576*4882a593Smuzhiyun break;
577*4882a593Smuzhiyun case HW_VAR_EFUSE_BYTES:
578*4882a593Smuzhiyun efuse->efuse_usedbytes = *((u16 *)val);
579*4882a593Smuzhiyun break;
580*4882a593Smuzhiyun case HW_VAR_EFUSE_USAGE:
581*4882a593Smuzhiyun efuse->efuse_usedpercentage = *((u8 *)val);
582*4882a593Smuzhiyun break;
583*4882a593Smuzhiyun case HW_VAR_IO_CMD:
584*4882a593Smuzhiyun rtl92ee_phy_set_io_cmd(hw, (*(enum io_type *)val));
585*4882a593Smuzhiyun break;
586*4882a593Smuzhiyun case HW_VAR_SET_RPWM:{
587*4882a593Smuzhiyun u8 rpwm_val;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
590*4882a593Smuzhiyun udelay(1);
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun if (rpwm_val & BIT(7)) {
593*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, (*(u8 *)val));
594*4882a593Smuzhiyun } else {
595*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
596*4882a593Smuzhiyun ((*(u8 *)val) | BIT(7)));
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun break;
600*4882a593Smuzhiyun case HW_VAR_H2C_FW_PWRMODE:
601*4882a593Smuzhiyun rtl92ee_set_fw_pwrmode_cmd(hw, (*(u8 *)val));
602*4882a593Smuzhiyun break;
603*4882a593Smuzhiyun case HW_VAR_FW_PSMODE_STATUS:
604*4882a593Smuzhiyun ppsc->fw_current_inpsmode = *((bool *)val);
605*4882a593Smuzhiyun break;
606*4882a593Smuzhiyun case HW_VAR_RESUME_CLK_ON:
607*4882a593Smuzhiyun _rtl92ee_set_fw_ps_rf_on(hw);
608*4882a593Smuzhiyun break;
609*4882a593Smuzhiyun case HW_VAR_FW_LPS_ACTION:{
610*4882a593Smuzhiyun bool b_enter_fwlps = *((bool *)val);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun if (b_enter_fwlps)
613*4882a593Smuzhiyun _rtl92ee_fwlps_enter(hw);
614*4882a593Smuzhiyun else
615*4882a593Smuzhiyun _rtl92ee_fwlps_leave(hw);
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun break;
618*4882a593Smuzhiyun case HW_VAR_H2C_FW_JOINBSSRPT:{
619*4882a593Smuzhiyun u8 mstatus = (*(u8 *)val);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if (mstatus == RT_MEDIA_CONNECT) {
622*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
623*4882a593Smuzhiyun _rtl92ee_download_rsvd_page(hw);
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun rtl92ee_set_fw_media_status_rpt_cmd(hw, mstatus);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun break;
628*4882a593Smuzhiyun case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
629*4882a593Smuzhiyun rtl92ee_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
630*4882a593Smuzhiyun break;
631*4882a593Smuzhiyun case HW_VAR_AID:{
632*4882a593Smuzhiyun u16 u2btmp;
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
635*4882a593Smuzhiyun u2btmp &= 0xC000;
636*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
637*4882a593Smuzhiyun (u2btmp | mac->assoc_id));
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun break;
640*4882a593Smuzhiyun case HW_VAR_CORRECT_TSF:{
641*4882a593Smuzhiyun u8 btype_ibss = ((u8 *)(val))[0];
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun if (btype_ibss)
644*4882a593Smuzhiyun _rtl92ee_stop_tx_beacon(hw);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun _rtl92ee_set_bcn_ctrl_reg(hw, 0, BIT(3));
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TSFTR,
649*4882a593Smuzhiyun (u32)(mac->tsf & 0xffffffff));
650*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TSFTR + 4,
651*4882a593Smuzhiyun (u32)((mac->tsf >> 32) & 0xffffffff));
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun _rtl92ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun if (btype_ibss)
656*4882a593Smuzhiyun _rtl92ee_resume_tx_beacon(hw);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun break;
659*4882a593Smuzhiyun case HW_VAR_KEEP_ALIVE: {
660*4882a593Smuzhiyun u8 array[2];
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun array[0] = 0xff;
663*4882a593Smuzhiyun array[1] = *((u8 *)val);
664*4882a593Smuzhiyun rtl92ee_fill_h2c_cmd(hw, H2C_92E_KEEP_ALIVE_CTRL, 2, array);
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun break;
667*4882a593Smuzhiyun default:
668*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_DMESG,
669*4882a593Smuzhiyun "switch case %#x not processed\n", variable);
670*4882a593Smuzhiyun break;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
_rtl92ee_llt_table_init(struct ieee80211_hw * hw)674*4882a593Smuzhiyun static bool _rtl92ee_llt_table_init(struct ieee80211_hw *hw)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
677*4882a593Smuzhiyun u8 txpktbuf_bndy;
678*4882a593Smuzhiyun u8 u8tmp, testcnt = 0;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun txpktbuf_bndy = 0xF7;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RQPN, 0x80E60808);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TRXFF_BNDY, txpktbuf_bndy);
685*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x3d00 - 1);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_DWBCN0_CTRL + 1, txpktbuf_bndy);
688*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_DWBCN1_CTRL + 1, txpktbuf_bndy);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCNQ_BDNY, txpktbuf_bndy);
691*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCNQ1_BDNY, txpktbuf_bndy);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_MGQ_BDNY, txpktbuf_bndy);
694*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PBP, 0x31);
697*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun u8tmp = rtl_read_byte(rtlpriv, REG_AUTO_LLT + 2);
700*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AUTO_LLT + 2, u8tmp | BIT(0));
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun while (u8tmp & BIT(0)) {
703*4882a593Smuzhiyun u8tmp = rtl_read_byte(rtlpriv, REG_AUTO_LLT + 2);
704*4882a593Smuzhiyun udelay(10);
705*4882a593Smuzhiyun testcnt++;
706*4882a593Smuzhiyun if (testcnt > 10)
707*4882a593Smuzhiyun break;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun return true;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
_rtl92ee_gen_refresh_led_state(struct ieee80211_hw * hw)713*4882a593Smuzhiyun static void _rtl92ee_gen_refresh_led_state(struct ieee80211_hw *hw)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
716*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
717*4882a593Smuzhiyun struct rtl_led *pled0 = &rtlpriv->ledctl.sw_led0;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun if (rtlpriv->rtlhal.up_first_time)
720*4882a593Smuzhiyun return;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
723*4882a593Smuzhiyun rtl92ee_sw_led_on(hw, pled0);
724*4882a593Smuzhiyun else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
725*4882a593Smuzhiyun rtl92ee_sw_led_on(hw, pled0);
726*4882a593Smuzhiyun else
727*4882a593Smuzhiyun rtl92ee_sw_led_off(hw, pled0);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
_rtl92ee_init_mac(struct ieee80211_hw * hw)730*4882a593Smuzhiyun static bool _rtl92ee_init_mac(struct ieee80211_hw *hw)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
733*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
734*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun u8 bytetmp;
737*4882a593Smuzhiyun u16 wordtmp;
738*4882a593Smuzhiyun u32 dwordtmp;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun dwordtmp = rtl_read_dword(rtlpriv, REG_SYS_CFG1);
743*4882a593Smuzhiyun if (dwordtmp & BIT(24)) {
744*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x7c, 0xc3);
745*4882a593Smuzhiyun } else {
746*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, 0x16);
747*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x16, bytetmp | BIT(4) | BIT(6));
748*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x7c, 0x83);
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun /* 1. 40Mhz crystal source*/
751*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_AFE_CTRL2);
752*4882a593Smuzhiyun bytetmp &= 0xfb;
753*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AFE_CTRL2, bytetmp);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun dwordtmp = rtl_read_dword(rtlpriv, REG_AFE_CTRL4);
756*4882a593Smuzhiyun dwordtmp &= 0xfffffc7f;
757*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_AFE_CTRL4, dwordtmp);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /* 2. 92E AFE parameter
760*4882a593Smuzhiyun * MP chip then check version
761*4882a593Smuzhiyun */
762*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_AFE_CTRL2);
763*4882a593Smuzhiyun bytetmp &= 0xbf;
764*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AFE_CTRL2, bytetmp);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun dwordtmp = rtl_read_dword(rtlpriv, REG_AFE_CTRL4);
767*4882a593Smuzhiyun dwordtmp &= 0xffdfffff;
768*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_AFE_CTRL4, dwordtmp);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun /* HW Power on sequence */
771*4882a593Smuzhiyun if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
772*4882a593Smuzhiyun PWR_INTF_PCI_MSK,
773*4882a593Smuzhiyun RTL8192E_NIC_ENABLE_FLOW)) {
774*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
775*4882a593Smuzhiyun "init MAC Fail as rtl_hal_pwrseqcmdparsing\n");
776*4882a593Smuzhiyun return false;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* Release MAC IO register reset */
780*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_CR);
781*4882a593Smuzhiyun bytetmp = 0xff;
782*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR, bytetmp);
783*4882a593Smuzhiyun mdelay(2);
784*4882a593Smuzhiyun bytetmp = 0x7f;
785*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, bytetmp);
786*4882a593Smuzhiyun mdelay(2);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* Add for wakeup online */
789*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CLKR);
790*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SYS_CLKR, bytetmp | BIT(3));
791*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_GPIO_MUXCFG + 1);
792*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG + 1, bytetmp & (~BIT(4)));
793*4882a593Smuzhiyun /* Release MAC IO register reset */
794*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_CR, 0x2ff);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun if (!rtlhal->mac_func_enable) {
797*4882a593Smuzhiyun if (!_rtl92ee_llt_table_init(hw)) {
798*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
799*4882a593Smuzhiyun "LLT table init fail\n");
800*4882a593Smuzhiyun return false;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
805*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HISRE, 0xffffffff);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
808*4882a593Smuzhiyun wordtmp &= 0xf;
809*4882a593Smuzhiyun wordtmp |= 0xF5B1;
810*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
811*4882a593Smuzhiyun /* Reported Tx status from HW for rate adaptive.*/
812*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /* Set RCR register */
815*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
816*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xffff);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /* Set TCR register */
819*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* Set TX/RX descriptor physical address -- HI part */
822*4882a593Smuzhiyun if (!rtlpriv->cfg->mod_params->dma64)
823*4882a593Smuzhiyun goto dma64_end;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BCNQ_DESA + 4,
826*4882a593Smuzhiyun ((u64)rtlpci->tx_ring[BEACON_QUEUE].buffer_desc_dma) >>
827*4882a593Smuzhiyun 32);
828*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MGQ_DESA + 4,
829*4882a593Smuzhiyun (u64)rtlpci->tx_ring[MGNT_QUEUE].buffer_desc_dma >> 32);
830*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_VOQ_DESA + 4,
831*4882a593Smuzhiyun (u64)rtlpci->tx_ring[VO_QUEUE].buffer_desc_dma >> 32);
832*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_VIQ_DESA + 4,
833*4882a593Smuzhiyun (u64)rtlpci->tx_ring[VI_QUEUE].buffer_desc_dma >> 32);
834*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BEQ_DESA + 4,
835*4882a593Smuzhiyun (u64)rtlpci->tx_ring[BE_QUEUE].buffer_desc_dma >> 32);
836*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BKQ_DESA + 4,
837*4882a593Smuzhiyun (u64)rtlpci->tx_ring[BK_QUEUE].buffer_desc_dma >> 32);
838*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HQ0_DESA + 4,
839*4882a593Smuzhiyun (u64)rtlpci->tx_ring[HIGH_QUEUE].buffer_desc_dma >> 32);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RX_DESA + 4,
842*4882a593Smuzhiyun (u64)rtlpci->rx_ring[RX_MPDU_QUEUE].dma >> 32);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun dma64_end:
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /* Set TX/RX descriptor physical address(from OS API). */
847*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
848*4882a593Smuzhiyun ((u64)rtlpci->tx_ring[BEACON_QUEUE].buffer_desc_dma) &
849*4882a593Smuzhiyun DMA_BIT_MASK(32));
850*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MGQ_DESA,
851*4882a593Smuzhiyun (u64)rtlpci->tx_ring[MGNT_QUEUE].buffer_desc_dma &
852*4882a593Smuzhiyun DMA_BIT_MASK(32));
853*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_VOQ_DESA,
854*4882a593Smuzhiyun (u64)rtlpci->tx_ring[VO_QUEUE].buffer_desc_dma &
855*4882a593Smuzhiyun DMA_BIT_MASK(32));
856*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_VIQ_DESA,
857*4882a593Smuzhiyun (u64)rtlpci->tx_ring[VI_QUEUE].buffer_desc_dma &
858*4882a593Smuzhiyun DMA_BIT_MASK(32));
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BEQ_DESA,
861*4882a593Smuzhiyun (u64)rtlpci->tx_ring[BE_QUEUE].buffer_desc_dma &
862*4882a593Smuzhiyun DMA_BIT_MASK(32));
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun dwordtmp = rtl_read_dword(rtlpriv, REG_BEQ_DESA);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BKQ_DESA,
867*4882a593Smuzhiyun (u64)rtlpci->tx_ring[BK_QUEUE].buffer_desc_dma &
868*4882a593Smuzhiyun DMA_BIT_MASK(32));
869*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HQ0_DESA,
870*4882a593Smuzhiyun (u64)rtlpci->tx_ring[HIGH_QUEUE].buffer_desc_dma &
871*4882a593Smuzhiyun DMA_BIT_MASK(32));
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RX_DESA,
874*4882a593Smuzhiyun (u64)rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
875*4882a593Smuzhiyun DMA_BIT_MASK(32));
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /* if we want to support 64 bit DMA, we should set it here,
878*4882a593Smuzhiyun * but now we do not support 64 bit DMA
879*4882a593Smuzhiyun */
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TSFTIMER_HCI, 0x3fffffff);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG + 3);
884*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, bytetmp | 0xF7);
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_MGQ_TXBD_NUM,
891*4882a593Smuzhiyun TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
892*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_VOQ_TXBD_NUM,
893*4882a593Smuzhiyun TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
894*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_VIQ_TXBD_NUM,
895*4882a593Smuzhiyun TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
896*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BEQ_TXBD_NUM,
897*4882a593Smuzhiyun TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
898*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_VOQ_TXBD_NUM,
899*4882a593Smuzhiyun TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
900*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BKQ_TXBD_NUM,
901*4882a593Smuzhiyun TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
902*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_HI0Q_TXBD_NUM,
903*4882a593Smuzhiyun TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
904*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_HI1Q_TXBD_NUM,
905*4882a593Smuzhiyun TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
906*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_HI2Q_TXBD_NUM,
907*4882a593Smuzhiyun TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
908*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_HI3Q_TXBD_NUM,
909*4882a593Smuzhiyun TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
910*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_HI4Q_TXBD_NUM,
911*4882a593Smuzhiyun TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
912*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_HI5Q_TXBD_NUM,
913*4882a593Smuzhiyun TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
914*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_HI6Q_TXBD_NUM,
915*4882a593Smuzhiyun TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
916*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_HI7Q_TXBD_NUM,
917*4882a593Smuzhiyun TX_DESC_NUM_92E | ((RTL8192EE_SEG_NUM << 12) & 0x3000));
918*4882a593Smuzhiyun /*Rx*/
919*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RX_RXBD_NUM,
920*4882a593Smuzhiyun RX_DESC_NUM_92E |
921*4882a593Smuzhiyun ((RTL8192EE_SEG_NUM << 13) & 0x6000) | 0x8000);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TSFTIMER_HCI, 0XFFFFFFFF);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun _rtl92ee_gen_refresh_led_state(hw);
926*4882a593Smuzhiyun return true;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
_rtl92ee_hw_configure(struct ieee80211_hw * hw)929*4882a593Smuzhiyun static void _rtl92ee_hw_configure(struct ieee80211_hw *hw)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
932*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
933*4882a593Smuzhiyun u32 reg_rrsr;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun reg_rrsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
936*4882a593Smuzhiyun /* Init value for RRSR. */
937*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RRSR, reg_rrsr);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /* ARFB table 9 for 11ac 5G 2SS */
940*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_ARFR0, 0x00000010);
941*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_ARFR0 + 4, 0x3e0ff000);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* ARFB table 10 for 11ac 5G 1SS */
944*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_ARFR1, 0x00000010);
945*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_ARFR1 + 4, 0x000ff000);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /* Set SLOT time */
948*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun /* CF-End setting. */
951*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* Set retry limit */
954*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RETRY_LIMIT, 0x0707);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* BAR settings */
957*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x0201ffff);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /* Set Data / Response auto rate fallack retry count */
960*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
961*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
962*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
963*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /* Beacon related, for rate adaptive */
966*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
967*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun rtlpci->reg_bcn_ctrl_val = 0x1d;
970*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun /* Marked out by Bruce, 2010-09-09.
973*4882a593Smuzhiyun * This register is configured for the 2nd Beacon (multiple BSSID).
974*4882a593Smuzhiyun * We shall disable this register if we only support 1 BSSID.
975*4882a593Smuzhiyun * vivi guess 92d also need this, also 92d now doesnot set this reg
976*4882a593Smuzhiyun */
977*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_CTRL_1, 0);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun /* TBTT prohibit hold time. Suggested by designer TimChen. */
980*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff); /* 8 ms */
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PIFS, 0);
983*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0040);
986*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x08ff);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /* For Rx TP. Suggested by SD1 Richard. Added by tynli. 2010.04.12.*/
989*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun /* ACKTO for IOT issue. */
992*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun /* Set Spec SIFS (used in NAV) */
995*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x100a);
996*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x100a);
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /* Set SIFS for CCK */
999*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x100a);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun /* Set SIFS for OFDM */
1002*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x100a);
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* Note Data sheet don't define */
1005*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x4C7, 0x80);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RX_PKT_LIMIT, 0x20);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_MAX_AGGR_NUM, 0x1717);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun /* Set Multicast Address. 2009.01.07. by tynli. */
1012*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
1013*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
_rtl92ee_enable_aspm_back_door(struct ieee80211_hw * hw)1016*4882a593Smuzhiyun static void _rtl92ee_enable_aspm_back_door(struct ieee80211_hw *hw)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1019*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1020*4882a593Smuzhiyun u32 tmp32 = 0, count = 0;
1021*4882a593Smuzhiyun u8 tmp8 = 0;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BACKDOOR_DBI_DATA, 0x78);
1024*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2, 0x2);
1025*4882a593Smuzhiyun tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
1026*4882a593Smuzhiyun count = 0;
1027*4882a593Smuzhiyun while (tmp8 && count < 20) {
1028*4882a593Smuzhiyun udelay(10);
1029*4882a593Smuzhiyun tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
1030*4882a593Smuzhiyun count++;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun if (0 == tmp8) {
1034*4882a593Smuzhiyun tmp32 = rtl_read_dword(rtlpriv, REG_BACKDOOR_DBI_RDATA);
1035*4882a593Smuzhiyun if ((tmp32 & 0xff00) != 0x2000) {
1036*4882a593Smuzhiyun tmp32 &= 0xffff00ff;
1037*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BACKDOOR_DBI_WDATA,
1038*4882a593Smuzhiyun tmp32 | BIT(13));
1039*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BACKDOOR_DBI_DATA, 0xf078);
1040*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2, 0x1);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun tmp8 = rtl_read_byte(rtlpriv,
1043*4882a593Smuzhiyun REG_BACKDOOR_DBI_DATA + 2);
1044*4882a593Smuzhiyun count = 0;
1045*4882a593Smuzhiyun while (tmp8 && count < 20) {
1046*4882a593Smuzhiyun udelay(10);
1047*4882a593Smuzhiyun tmp8 = rtl_read_byte(rtlpriv,
1048*4882a593Smuzhiyun REG_BACKDOOR_DBI_DATA + 2);
1049*4882a593Smuzhiyun count++;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BACKDOOR_DBI_DATA, 0x70c);
1055*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2, 0x2);
1056*4882a593Smuzhiyun tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
1057*4882a593Smuzhiyun count = 0;
1058*4882a593Smuzhiyun while (tmp8 && count < 20) {
1059*4882a593Smuzhiyun udelay(10);
1060*4882a593Smuzhiyun tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
1061*4882a593Smuzhiyun count++;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun if (0 == tmp8) {
1064*4882a593Smuzhiyun tmp32 = rtl_read_dword(rtlpriv, REG_BACKDOOR_DBI_RDATA);
1065*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BACKDOOR_DBI_WDATA,
1066*4882a593Smuzhiyun tmp32 | BIT(31));
1067*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BACKDOOR_DBI_DATA, 0xf70c);
1068*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2, 0x1);
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
1072*4882a593Smuzhiyun count = 0;
1073*4882a593Smuzhiyun while (tmp8 && count < 20) {
1074*4882a593Smuzhiyun udelay(10);
1075*4882a593Smuzhiyun tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
1076*4882a593Smuzhiyun count++;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BACKDOOR_DBI_DATA, 0x718);
1080*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2, 0x2);
1081*4882a593Smuzhiyun tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
1082*4882a593Smuzhiyun count = 0;
1083*4882a593Smuzhiyun while (tmp8 && count < 20) {
1084*4882a593Smuzhiyun udelay(10);
1085*4882a593Smuzhiyun tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
1086*4882a593Smuzhiyun count++;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun if (ppsc->support_backdoor || (0 == tmp8)) {
1089*4882a593Smuzhiyun tmp32 = rtl_read_dword(rtlpriv, REG_BACKDOOR_DBI_RDATA);
1090*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BACKDOOR_DBI_WDATA,
1091*4882a593Smuzhiyun tmp32 | BIT(11) | BIT(12));
1092*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BACKDOOR_DBI_DATA, 0xf718);
1093*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2, 0x1);
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
1096*4882a593Smuzhiyun count = 0;
1097*4882a593Smuzhiyun while (tmp8 && count < 20) {
1098*4882a593Smuzhiyun udelay(10);
1099*4882a593Smuzhiyun tmp8 = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 2);
1100*4882a593Smuzhiyun count++;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun
rtl92ee_enable_hw_security_config(struct ieee80211_hw * hw)1104*4882a593Smuzhiyun void rtl92ee_enable_hw_security_config(struct ieee80211_hw *hw)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1107*4882a593Smuzhiyun u8 sec_reg_value;
1108*4882a593Smuzhiyun u8 tmp;
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1111*4882a593Smuzhiyun "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
1112*4882a593Smuzhiyun rtlpriv->sec.pairwise_enc_algorithm,
1113*4882a593Smuzhiyun rtlpriv->sec.group_enc_algorithm);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
1116*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
1117*4882a593Smuzhiyun "not open hw encryption\n");
1118*4882a593Smuzhiyun return;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun if (rtlpriv->sec.use_defaultkey) {
1124*4882a593Smuzhiyun sec_reg_value |= SCR_TXUSEDK;
1125*4882a593Smuzhiyun sec_reg_value |= SCR_RXUSEDK;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
1131*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR + 1, tmp | BIT(1));
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
1134*4882a593Smuzhiyun "The SECR-value %x\n", sec_reg_value);
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
_rtl8192ee_check_pcie_dma_hang(struct rtl_priv * rtlpriv)1139*4882a593Smuzhiyun static bool _rtl8192ee_check_pcie_dma_hang(struct rtl_priv *rtlpriv)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun u8 tmp;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun /* write reg 0x350 Bit[26]=1. Enable debug port. */
1144*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 3);
1145*4882a593Smuzhiyun if (!(tmp & BIT(2))) {
1146*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 3,
1147*4882a593Smuzhiyun tmp | BIT(2));
1148*4882a593Smuzhiyun mdelay(100); /* Suggested by DD Justin_tsai. */
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun /* read reg 0x350 Bit[25] if 1 : RX hang
1152*4882a593Smuzhiyun * read reg 0x350 Bit[24] if 1 : TX hang
1153*4882a593Smuzhiyun */
1154*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_BACKDOOR_DBI_DATA + 3);
1155*4882a593Smuzhiyun if ((tmp & BIT(0)) || (tmp & BIT(1))) {
1156*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1157*4882a593Smuzhiyun "CheckPcieDMAHang8192EE(): true!!\n");
1158*4882a593Smuzhiyun return true;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun return false;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
_rtl8192ee_reset_pcie_interface_dma(struct rtl_priv * rtlpriv,bool mac_power_on)1163*4882a593Smuzhiyun static void _rtl8192ee_reset_pcie_interface_dma(struct rtl_priv *rtlpriv,
1164*4882a593Smuzhiyun bool mac_power_on)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun u8 tmp;
1167*4882a593Smuzhiyun bool release_mac_rx_pause;
1168*4882a593Smuzhiyun u8 backup_pcie_dma_pause;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1171*4882a593Smuzhiyun "ResetPcieInterfaceDMA8192EE()\n");
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun /* Revise Note: Follow the document "PCIe RX DMA Hang Reset Flow_v03"
1174*4882a593Smuzhiyun * released by SD1 Alan.
1175*4882a593Smuzhiyun */
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun /* 1. disable register write lock
1178*4882a593Smuzhiyun * write 0x1C bit[1:0] = 2'h0
1179*4882a593Smuzhiyun * write 0xCC bit[2] = 1'b1
1180*4882a593Smuzhiyun */
1181*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL);
1182*4882a593Smuzhiyun tmp &= ~(BIT(1) | BIT(0));
1183*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL, tmp);
1184*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
1185*4882a593Smuzhiyun tmp |= BIT(2);
1186*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun /* 2. Check and pause TRX DMA
1189*4882a593Smuzhiyun * write 0x284 bit[18] = 1'b1
1190*4882a593Smuzhiyun * write 0x301 = 0xFF
1191*4882a593Smuzhiyun */
1192*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1193*4882a593Smuzhiyun if (tmp & BIT(2)) {
1194*4882a593Smuzhiyun /* Already pause before the function for another reason. */
1195*4882a593Smuzhiyun release_mac_rx_pause = false;
1196*4882a593Smuzhiyun } else {
1197*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, (tmp | BIT(2)));
1198*4882a593Smuzhiyun release_mac_rx_pause = true;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun backup_pcie_dma_pause = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG + 1);
1202*4882a593Smuzhiyun if (backup_pcie_dma_pause != 0xFF)
1203*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFF);
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun if (mac_power_on) {
1206*4882a593Smuzhiyun /* 3. reset TRX function
1207*4882a593Smuzhiyun * write 0x100 = 0x00
1208*4882a593Smuzhiyun */
1209*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR, 0);
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /* 4. Reset PCIe DMA
1213*4882a593Smuzhiyun * write 0x003 bit[0] = 0
1214*4882a593Smuzhiyun */
1215*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
1216*4882a593Smuzhiyun tmp &= ~(BIT(0));
1217*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /* 5. Enable PCIe DMA
1220*4882a593Smuzhiyun * write 0x003 bit[0] = 1
1221*4882a593Smuzhiyun */
1222*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
1223*4882a593Smuzhiyun tmp |= BIT(0);
1224*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun if (mac_power_on) {
1227*4882a593Smuzhiyun /* 6. enable TRX function
1228*4882a593Smuzhiyun * write 0x100 = 0xFF
1229*4882a593Smuzhiyun */
1230*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR, 0xFF);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun /* We should init LLT & RQPN and
1233*4882a593Smuzhiyun * prepare Tx/Rx descrptor address later
1234*4882a593Smuzhiyun * because MAC function is reset.
1235*4882a593Smuzhiyun */
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun /* 7. Restore PCIe autoload down bit
1239*4882a593Smuzhiyun * write 0xF8 bit[17] = 1'b1
1240*4882a593Smuzhiyun */
1241*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2);
1242*4882a593Smuzhiyun tmp |= BIT(1);
1243*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2, tmp);
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun /* In MAC power on state, BB and RF maybe in ON state,
1246*4882a593Smuzhiyun * if we release TRx DMA here
1247*4882a593Smuzhiyun * it will cause packets to be started to Tx/Rx,
1248*4882a593Smuzhiyun * so we release Tx/Rx DMA later.
1249*4882a593Smuzhiyun */
1250*4882a593Smuzhiyun if (!mac_power_on) {
1251*4882a593Smuzhiyun /* 8. release TRX DMA
1252*4882a593Smuzhiyun * write 0x284 bit[18] = 1'b0
1253*4882a593Smuzhiyun * write 0x301 = 0x00
1254*4882a593Smuzhiyun */
1255*4882a593Smuzhiyun if (release_mac_rx_pause) {
1256*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1257*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL,
1258*4882a593Smuzhiyun (tmp & (~BIT(2))));
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1,
1261*4882a593Smuzhiyun backup_pcie_dma_pause);
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun /* 9. lock system register
1265*4882a593Smuzhiyun * write 0xCC bit[2] = 1'b0
1266*4882a593Smuzhiyun */
1267*4882a593Smuzhiyun tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
1268*4882a593Smuzhiyun tmp &= ~(BIT(2));
1269*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
rtl92ee_hw_init(struct ieee80211_hw * hw)1272*4882a593Smuzhiyun int rtl92ee_hw_init(struct ieee80211_hw *hw)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1275*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1276*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1277*4882a593Smuzhiyun struct rtl_phy *rtlphy = &rtlpriv->phy;
1278*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1279*4882a593Smuzhiyun bool rtstatus = true;
1280*4882a593Smuzhiyun int err = 0;
1281*4882a593Smuzhiyun u8 tmp_u1b, u1byte;
1282*4882a593Smuzhiyun u32 tmp_u4b;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, " Rtl8192EE hw init\n");
1285*4882a593Smuzhiyun rtlpriv->rtlhal.being_init_adapter = true;
1286*4882a593Smuzhiyun rtlpriv->intf_ops->disable_aspm(hw);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun tmp_u1b = rtl_read_byte(rtlpriv, REG_SYS_CLKR+1);
1289*4882a593Smuzhiyun u1byte = rtl_read_byte(rtlpriv, REG_CR);
1290*4882a593Smuzhiyun if ((tmp_u1b & BIT(3)) && (u1byte != 0 && u1byte != 0xEA)) {
1291*4882a593Smuzhiyun rtlhal->mac_func_enable = true;
1292*4882a593Smuzhiyun } else {
1293*4882a593Smuzhiyun rtlhal->mac_func_enable = false;
1294*4882a593Smuzhiyun rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_92E;
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun if (_rtl8192ee_check_pcie_dma_hang(rtlpriv)) {
1298*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "92ee dma hang!\n");
1299*4882a593Smuzhiyun _rtl8192ee_reset_pcie_interface_dma(rtlpriv,
1300*4882a593Smuzhiyun rtlhal->mac_func_enable);
1301*4882a593Smuzhiyun rtlhal->mac_func_enable = false;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun rtstatus = _rtl92ee_init_mac(hw);
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x577, 0x03);
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun /*for Crystal 40 Mhz setting */
1309*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AFE_CTRL4, 0x2A);
1310*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AFE_CTRL4 + 1, 0x00);
1311*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AFE_CTRL2, 0x83);
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun /*Forced the antenna b to wifi */
1314*4882a593Smuzhiyun if (rtlpriv->btcoexist.btc_info.btcoexist == 1) {
1315*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x64, 0);
1316*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x65, 1);
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun if (!rtstatus) {
1319*4882a593Smuzhiyun pr_err("Init MAC failed\n");
1320*4882a593Smuzhiyun err = 1;
1321*4882a593Smuzhiyun return err;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun rtlhal->rx_tag = 0;
1324*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_PCIE_CTRL_REG, 0x8000);
1325*4882a593Smuzhiyun err = rtl92ee_download_fw(hw, false);
1326*4882a593Smuzhiyun if (err) {
1327*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1328*4882a593Smuzhiyun "Failed to download FW. Init HW without FW now..\n");
1329*4882a593Smuzhiyun err = 1;
1330*4882a593Smuzhiyun rtlhal->fw_ready = false;
1331*4882a593Smuzhiyun return err;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun rtlhal->fw_ready = true;
1334*4882a593Smuzhiyun /*fw related variable initialize */
1335*4882a593Smuzhiyun ppsc->fw_current_inpsmode = false;
1336*4882a593Smuzhiyun rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_92E;
1337*4882a593Smuzhiyun rtlhal->fw_clk_change_in_progress = false;
1338*4882a593Smuzhiyun rtlhal->allow_sw_to_change_hwclc = false;
1339*4882a593Smuzhiyun rtlhal->last_hmeboxnum = 0;
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun rtl92ee_phy_mac_config(hw);
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun rtl92ee_phy_bb_config(hw);
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun rtl92ee_phy_rf_config(hw);
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, RF90_PATH_A,
1348*4882a593Smuzhiyun RF_CHNLBW, RFREG_OFFSET_MASK);
1349*4882a593Smuzhiyun rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, RF90_PATH_B,
1350*4882a593Smuzhiyun RF_CHNLBW, RFREG_OFFSET_MASK);
1351*4882a593Smuzhiyun rtlphy->backup_rf_0x1a = (u32)rtl_get_rfreg(hw, RF90_PATH_A, RF_RX_G1,
1352*4882a593Smuzhiyun RFREG_OFFSET_MASK);
1353*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0] = (rtlphy->rfreg_chnlval[0] & 0xfffff3ff) |
1354*4882a593Smuzhiyun BIT(10) | BIT(11);
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
1357*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0]);
1358*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_B, RF_CHNLBW, RFREG_OFFSET_MASK,
1359*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0]);
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun /*---- Set CCK and OFDM Block "ON"----*/
1362*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
1363*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun /* Must set this,
1366*4882a593Smuzhiyun * otherwise the rx sensitivity will be very pool. Maddest
1367*4882a593Smuzhiyun */
1368*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, 0xB1, RFREG_OFFSET_MASK, 0x54418);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun /*Set Hardware(MAC default setting.)*/
1371*4882a593Smuzhiyun _rtl92ee_hw_configure(hw);
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun rtlhal->mac_func_enable = true;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun rtl_cam_reset_all_entry(hw);
1376*4882a593Smuzhiyun rtl92ee_enable_hw_security_config(hw);
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun ppsc->rfpwr_state = ERFON;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
1381*4882a593Smuzhiyun _rtl92ee_enable_aspm_back_door(hw);
1382*4882a593Smuzhiyun rtlpriv->intf_ops->enable_aspm(hw);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun rtl92ee_bt_hw_init(hw);
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun rtlpriv->rtlhal.being_init_adapter = false;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun if (ppsc->rfpwr_state == ERFON) {
1389*4882a593Smuzhiyun if (rtlphy->iqk_initialized) {
1390*4882a593Smuzhiyun rtl92ee_phy_iq_calibrate(hw, true);
1391*4882a593Smuzhiyun } else {
1392*4882a593Smuzhiyun rtl92ee_phy_iq_calibrate(hw, false);
1393*4882a593Smuzhiyun rtlphy->iqk_initialized = true;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun rtlphy->rfpath_rx_enable[0] = true;
1398*4882a593Smuzhiyun if (rtlphy->rf_type == RF_2T2R)
1399*4882a593Smuzhiyun rtlphy->rfpath_rx_enable[1] = true;
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun efuse_one_byte_read(hw, 0x1FA, &tmp_u1b);
1402*4882a593Smuzhiyun if (!(tmp_u1b & BIT(0))) {
1403*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
1404*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "PA BIAS path A\n");
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun if ((!(tmp_u1b & BIT(1))) && (rtlphy->rf_type == RF_2T2R)) {
1408*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
1409*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "PA BIAS path B\n");
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_NAV_UPPER, ((30000 + 127) / 128));
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun /*Fixed LDPC rx hang issue. */
1415*4882a593Smuzhiyun tmp_u4b = rtl_read_dword(rtlpriv, REG_SYS_SWR_CTRL1);
1416*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SYS_SWR_CTRL2, 0x75);
1417*4882a593Smuzhiyun tmp_u4b = (tmp_u4b & 0xfff00fff) | (0x7E << 12);
1418*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_SYS_SWR_CTRL1, tmp_u4b);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun rtl92ee_dm_init(hw);
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun rtl_write_dword(rtlpriv, 0x4fc, 0);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1425*4882a593Smuzhiyun "end of Rtl8192EE hw init %x\n", err);
1426*4882a593Smuzhiyun return 0;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun
_rtl92ee_read_chip_version(struct ieee80211_hw * hw)1429*4882a593Smuzhiyun static enum version_8192e _rtl92ee_read_chip_version(struct ieee80211_hw *hw)
1430*4882a593Smuzhiyun {
1431*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1432*4882a593Smuzhiyun struct rtl_phy *rtlphy = &rtlpriv->phy;
1433*4882a593Smuzhiyun enum version_8192e version = VERSION_UNKNOWN;
1434*4882a593Smuzhiyun u32 value32;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun rtlphy->rf_type = RF_2T2R;
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG1);
1439*4882a593Smuzhiyun if (value32 & TRP_VAUX_EN)
1440*4882a593Smuzhiyun version = (enum version_8192e)VERSION_TEST_CHIP_2T2R_8192E;
1441*4882a593Smuzhiyun else
1442*4882a593Smuzhiyun version = (enum version_8192e)VERSION_NORMAL_CHIP_2T2R_8192E;
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1445*4882a593Smuzhiyun "Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
1446*4882a593Smuzhiyun "RF_2T2R" : "RF_1T1R");
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun return version;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun
_rtl92ee_set_media_status(struct ieee80211_hw * hw,enum nl80211_iftype type)1451*4882a593Smuzhiyun static int _rtl92ee_set_media_status(struct ieee80211_hw *hw,
1452*4882a593Smuzhiyun enum nl80211_iftype type)
1453*4882a593Smuzhiyun {
1454*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1455*4882a593Smuzhiyun u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
1456*4882a593Smuzhiyun enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1457*4882a593Smuzhiyun u8 mode = MSR_NOLINK;
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun switch (type) {
1460*4882a593Smuzhiyun case NL80211_IFTYPE_UNSPECIFIED:
1461*4882a593Smuzhiyun mode = MSR_NOLINK;
1462*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1463*4882a593Smuzhiyun "Set Network type to NO LINK!\n");
1464*4882a593Smuzhiyun break;
1465*4882a593Smuzhiyun case NL80211_IFTYPE_ADHOC:
1466*4882a593Smuzhiyun case NL80211_IFTYPE_MESH_POINT:
1467*4882a593Smuzhiyun mode = MSR_ADHOC;
1468*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1469*4882a593Smuzhiyun "Set Network type to Ad Hoc!\n");
1470*4882a593Smuzhiyun break;
1471*4882a593Smuzhiyun case NL80211_IFTYPE_STATION:
1472*4882a593Smuzhiyun mode = MSR_INFRA;
1473*4882a593Smuzhiyun ledaction = LED_CTL_LINK;
1474*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1475*4882a593Smuzhiyun "Set Network type to STA!\n");
1476*4882a593Smuzhiyun break;
1477*4882a593Smuzhiyun case NL80211_IFTYPE_AP:
1478*4882a593Smuzhiyun mode = MSR_AP;
1479*4882a593Smuzhiyun ledaction = LED_CTL_LINK;
1480*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1481*4882a593Smuzhiyun "Set Network type to AP!\n");
1482*4882a593Smuzhiyun break;
1483*4882a593Smuzhiyun default:
1484*4882a593Smuzhiyun pr_err("Network type %d not support!\n", type);
1485*4882a593Smuzhiyun return 1;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun /* MSR_INFRA == Link in infrastructure network;
1489*4882a593Smuzhiyun * MSR_ADHOC == Link in ad hoc network;
1490*4882a593Smuzhiyun * Therefore, check link state is necessary.
1491*4882a593Smuzhiyun *
1492*4882a593Smuzhiyun * MSR_AP == AP mode; link state is not cared here.
1493*4882a593Smuzhiyun */
1494*4882a593Smuzhiyun if (mode != MSR_AP && rtlpriv->mac80211.link_state < MAC80211_LINKED) {
1495*4882a593Smuzhiyun mode = MSR_NOLINK;
1496*4882a593Smuzhiyun ledaction = LED_CTL_NO_LINK;
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun if (mode == MSR_NOLINK || mode == MSR_INFRA) {
1500*4882a593Smuzhiyun _rtl92ee_stop_tx_beacon(hw);
1501*4882a593Smuzhiyun _rtl92ee_enable_bcn_sub_func(hw);
1502*4882a593Smuzhiyun } else if (mode == MSR_ADHOC || mode == MSR_AP) {
1503*4882a593Smuzhiyun _rtl92ee_resume_tx_beacon(hw);
1504*4882a593Smuzhiyun _rtl92ee_disable_bcn_sub_func(hw);
1505*4882a593Smuzhiyun } else {
1506*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1507*4882a593Smuzhiyun "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
1508*4882a593Smuzhiyun mode);
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun rtl_write_byte(rtlpriv, MSR, bt_msr | mode);
1512*4882a593Smuzhiyun rtlpriv->cfg->ops->led_control(hw, ledaction);
1513*4882a593Smuzhiyun if (mode == MSR_AP)
1514*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1515*4882a593Smuzhiyun else
1516*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1517*4882a593Smuzhiyun return 0;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun
rtl92ee_set_check_bssid(struct ieee80211_hw * hw,bool check_bssid)1520*4882a593Smuzhiyun void rtl92ee_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
1521*4882a593Smuzhiyun {
1522*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1523*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1524*4882a593Smuzhiyun u32 reg_rcr = rtlpci->receive_config;
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun if (rtlpriv->psc.rfpwr_state != ERFON)
1527*4882a593Smuzhiyun return;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun if (check_bssid) {
1530*4882a593Smuzhiyun reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1531*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1532*4882a593Smuzhiyun (u8 *)(®_rcr));
1533*4882a593Smuzhiyun _rtl92ee_set_bcn_ctrl_reg(hw, 0, BIT(4));
1534*4882a593Smuzhiyun } else {
1535*4882a593Smuzhiyun reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1536*4882a593Smuzhiyun _rtl92ee_set_bcn_ctrl_reg(hw, BIT(4), 0);
1537*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1538*4882a593Smuzhiyun (u8 *)(®_rcr));
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
rtl92ee_set_network_type(struct ieee80211_hw * hw,enum nl80211_iftype type)1542*4882a593Smuzhiyun int rtl92ee_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun if (_rtl92ee_set_media_status(hw, type))
1547*4882a593Smuzhiyun return -EOPNOTSUPP;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1550*4882a593Smuzhiyun if (type != NL80211_IFTYPE_AP &&
1551*4882a593Smuzhiyun type != NL80211_IFTYPE_MESH_POINT)
1552*4882a593Smuzhiyun rtl92ee_set_check_bssid(hw, true);
1553*4882a593Smuzhiyun } else {
1554*4882a593Smuzhiyun rtl92ee_set_check_bssid(hw, false);
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun return 0;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun /* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
rtl92ee_set_qos(struct ieee80211_hw * hw,int aci)1561*4882a593Smuzhiyun void rtl92ee_set_qos(struct ieee80211_hw *hw, int aci)
1562*4882a593Smuzhiyun {
1563*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun rtl92ee_dm_init_edca_turbo(hw);
1566*4882a593Smuzhiyun switch (aci) {
1567*4882a593Smuzhiyun case AC1_BK:
1568*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
1569*4882a593Smuzhiyun break;
1570*4882a593Smuzhiyun case AC0_BE:
1571*4882a593Smuzhiyun /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
1572*4882a593Smuzhiyun break;
1573*4882a593Smuzhiyun case AC2_VI:
1574*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
1575*4882a593Smuzhiyun break;
1576*4882a593Smuzhiyun case AC3_VO:
1577*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
1578*4882a593Smuzhiyun break;
1579*4882a593Smuzhiyun default:
1580*4882a593Smuzhiyun WARN_ONCE(true, "rtl8192ee: invalid aci: %d !\n", aci);
1581*4882a593Smuzhiyun break;
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun
rtl92ee_enable_interrupt(struct ieee80211_hw * hw)1585*4882a593Smuzhiyun void rtl92ee_enable_interrupt(struct ieee80211_hw *hw)
1586*4882a593Smuzhiyun {
1587*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1588*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1591*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
1592*4882a593Smuzhiyun rtlpci->irq_enabled = true;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun
rtl92ee_disable_interrupt(struct ieee80211_hw * hw)1595*4882a593Smuzhiyun void rtl92ee_disable_interrupt(struct ieee80211_hw *hw)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1598*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HIMR, IMR_DISABLED);
1601*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HIMRE, IMR_DISABLED);
1602*4882a593Smuzhiyun rtlpci->irq_enabled = false;
1603*4882a593Smuzhiyun /*synchronize_irq(rtlpci->pdev->irq);*/
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun
_rtl92ee_poweroff_adapter(struct ieee80211_hw * hw)1606*4882a593Smuzhiyun static void _rtl92ee_poweroff_adapter(struct ieee80211_hw *hw)
1607*4882a593Smuzhiyun {
1608*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1609*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1610*4882a593Smuzhiyun u8 u1b_tmp;
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun rtlhal->mac_func_enable = false;
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "POWER OFF adapter\n");
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun /* Run LPS WL RFOFF flow */
1617*4882a593Smuzhiyun rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1618*4882a593Smuzhiyun PWR_INTF_PCI_MSK, RTL8192E_NIC_LPS_ENTER_FLOW);
1619*4882a593Smuzhiyun /* turn off RF */
1620*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun /* ==== Reset digital sequence ====== */
1623*4882a593Smuzhiyun if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
1624*4882a593Smuzhiyun rtl92ee_firmware_selfreset(hw);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun /* Reset MCU */
1627*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
1628*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, (u1b_tmp & (~BIT(2))));
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun /* reset MCU ready status */
1631*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun /* HW card disable configuration. */
1634*4882a593Smuzhiyun rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1635*4882a593Smuzhiyun PWR_INTF_PCI_MSK, RTL8192E_NIC_DISABLE_FLOW);
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun /* Reset MCU IO Wrapper */
1638*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1639*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1b_tmp & (~BIT(0))));
1640*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1641*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1b_tmp | BIT(0)));
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun /* lock ISO/CLK/Power control register */
1644*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0E);
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun
rtl92ee_card_disable(struct ieee80211_hw * hw)1647*4882a593Smuzhiyun void rtl92ee_card_disable(struct ieee80211_hw *hw)
1648*4882a593Smuzhiyun {
1649*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1650*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1651*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1652*4882a593Smuzhiyun enum nl80211_iftype opmode;
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "RTL8192ee card disable\n");
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun mac->link_state = MAC80211_NOLINK;
1659*4882a593Smuzhiyun opmode = NL80211_IFTYPE_UNSPECIFIED;
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun _rtl92ee_set_media_status(hw, opmode);
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun if (rtlpriv->rtlhal.driver_is_goingto_unload ||
1664*4882a593Smuzhiyun ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1665*4882a593Smuzhiyun rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun _rtl92ee_poweroff_adapter(hw);
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun /* after power off we should do iqk again */
1670*4882a593Smuzhiyun if (!rtlpriv->cfg->ops->get_btc_status())
1671*4882a593Smuzhiyun rtlpriv->phy.iqk_initialized = false;
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun
rtl92ee_interrupt_recognized(struct ieee80211_hw * hw,struct rtl_int * intvec)1674*4882a593Smuzhiyun void rtl92ee_interrupt_recognized(struct ieee80211_hw *hw,
1675*4882a593Smuzhiyun struct rtl_int *intvec)
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1678*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun intvec->inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
1681*4882a593Smuzhiyun rtl_write_dword(rtlpriv, ISR, intvec->inta);
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun intvec->intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
1684*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HISRE, intvec->intb);
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun
rtl92ee_set_beacon_related_registers(struct ieee80211_hw * hw)1687*4882a593Smuzhiyun void rtl92ee_set_beacon_related_registers(struct ieee80211_hw *hw)
1688*4882a593Smuzhiyun {
1689*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1690*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1691*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1692*4882a593Smuzhiyun u16 bcn_interval, atim_window;
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun bcn_interval = mac->beacon_interval;
1695*4882a593Smuzhiyun atim_window = 2; /*FIX MERGE */
1696*4882a593Smuzhiyun rtl92ee_disable_interrupt(hw);
1697*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1698*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1699*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1700*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1701*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1702*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x606, 0x30);
1703*4882a593Smuzhiyun rtlpci->reg_bcn_ctrl_val |= BIT(3);
1704*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun
rtl92ee_set_beacon_interval(struct ieee80211_hw * hw)1707*4882a593Smuzhiyun void rtl92ee_set_beacon_interval(struct ieee80211_hw *hw)
1708*4882a593Smuzhiyun {
1709*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1710*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1711*4882a593Smuzhiyun u16 bcn_interval = mac->beacon_interval;
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BEACON, DBG_DMESG,
1714*4882a593Smuzhiyun "beacon_interval:%d\n", bcn_interval);
1715*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1716*4882a593Smuzhiyun }
1717*4882a593Smuzhiyun
rtl92ee_update_interrupt_mask(struct ieee80211_hw * hw,u32 add_msr,u32 rm_msr)1718*4882a593Smuzhiyun void rtl92ee_update_interrupt_mask(struct ieee80211_hw *hw,
1719*4882a593Smuzhiyun u32 add_msr, u32 rm_msr)
1720*4882a593Smuzhiyun {
1721*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1722*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD,
1725*4882a593Smuzhiyun "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun if (add_msr)
1728*4882a593Smuzhiyun rtlpci->irq_mask[0] |= add_msr;
1729*4882a593Smuzhiyun if (rm_msr)
1730*4882a593Smuzhiyun rtlpci->irq_mask[0] &= (~rm_msr);
1731*4882a593Smuzhiyun rtl92ee_disable_interrupt(hw);
1732*4882a593Smuzhiyun rtl92ee_enable_interrupt(hw);
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun
_rtl92ee_get_chnl_group(u8 chnl)1735*4882a593Smuzhiyun static u8 _rtl92ee_get_chnl_group(u8 chnl)
1736*4882a593Smuzhiyun {
1737*4882a593Smuzhiyun u8 group = 0;
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun if (chnl <= 14) {
1740*4882a593Smuzhiyun if (1 <= chnl && chnl <= 2)
1741*4882a593Smuzhiyun group = 0;
1742*4882a593Smuzhiyun else if (3 <= chnl && chnl <= 5)
1743*4882a593Smuzhiyun group = 1;
1744*4882a593Smuzhiyun else if (6 <= chnl && chnl <= 8)
1745*4882a593Smuzhiyun group = 2;
1746*4882a593Smuzhiyun else if (9 <= chnl && chnl <= 11)
1747*4882a593Smuzhiyun group = 3;
1748*4882a593Smuzhiyun else if (12 <= chnl && chnl <= 14)
1749*4882a593Smuzhiyun group = 4;
1750*4882a593Smuzhiyun } else {
1751*4882a593Smuzhiyun if (36 <= chnl && chnl <= 42)
1752*4882a593Smuzhiyun group = 0;
1753*4882a593Smuzhiyun else if (44 <= chnl && chnl <= 48)
1754*4882a593Smuzhiyun group = 1;
1755*4882a593Smuzhiyun else if (50 <= chnl && chnl <= 58)
1756*4882a593Smuzhiyun group = 2;
1757*4882a593Smuzhiyun else if (60 <= chnl && chnl <= 64)
1758*4882a593Smuzhiyun group = 3;
1759*4882a593Smuzhiyun else if (100 <= chnl && chnl <= 106)
1760*4882a593Smuzhiyun group = 4;
1761*4882a593Smuzhiyun else if (108 <= chnl && chnl <= 114)
1762*4882a593Smuzhiyun group = 5;
1763*4882a593Smuzhiyun else if (116 <= chnl && chnl <= 122)
1764*4882a593Smuzhiyun group = 6;
1765*4882a593Smuzhiyun else if (124 <= chnl && chnl <= 130)
1766*4882a593Smuzhiyun group = 7;
1767*4882a593Smuzhiyun else if (132 <= chnl && chnl <= 138)
1768*4882a593Smuzhiyun group = 8;
1769*4882a593Smuzhiyun else if (140 <= chnl && chnl <= 144)
1770*4882a593Smuzhiyun group = 9;
1771*4882a593Smuzhiyun else if (149 <= chnl && chnl <= 155)
1772*4882a593Smuzhiyun group = 10;
1773*4882a593Smuzhiyun else if (157 <= chnl && chnl <= 161)
1774*4882a593Smuzhiyun group = 11;
1775*4882a593Smuzhiyun else if (165 <= chnl && chnl <= 171)
1776*4882a593Smuzhiyun group = 12;
1777*4882a593Smuzhiyun else if (173 <= chnl && chnl <= 177)
1778*4882a593Smuzhiyun group = 13;
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun return group;
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun
_rtl8192ee_read_power_value_fromprom(struct ieee80211_hw * hw,struct txpower_info_2g * pwr2g,struct txpower_info_5g * pwr5g,bool autoload_fail,u8 * hwinfo)1783*4882a593Smuzhiyun static void _rtl8192ee_read_power_value_fromprom(struct ieee80211_hw *hw,
1784*4882a593Smuzhiyun struct txpower_info_2g *pwr2g,
1785*4882a593Smuzhiyun struct txpower_info_5g *pwr5g,
1786*4882a593Smuzhiyun bool autoload_fail, u8 *hwinfo)
1787*4882a593Smuzhiyun {
1788*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1789*4882a593Smuzhiyun u32 rf, addr = EEPROM_TX_PWR_INX, group, i = 0;
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1792*4882a593Smuzhiyun "hal_ReadPowerValueFromPROM92E(): PROMContent[0x%x]=0x%x\n",
1793*4882a593Smuzhiyun (addr + 1), hwinfo[addr + 1]);
1794*4882a593Smuzhiyun if (0xFF == hwinfo[addr+1]) /*YJ,add,120316*/
1795*4882a593Smuzhiyun autoload_fail = true;
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun if (autoload_fail) {
1798*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1799*4882a593Smuzhiyun "auto load fail : Use Default value!\n");
1800*4882a593Smuzhiyun for (rf = 0 ; rf < MAX_RF_PATH ; rf++) {
1801*4882a593Smuzhiyun /* 2.4G default value */
1802*4882a593Smuzhiyun for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
1803*4882a593Smuzhiyun pwr2g->index_cck_base[rf][group] = 0x2D;
1804*4882a593Smuzhiyun pwr2g->index_bw40_base[rf][group] = 0x2D;
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun for (i = 0; i < MAX_TX_COUNT; i++) {
1807*4882a593Smuzhiyun if (i == 0) {
1808*4882a593Smuzhiyun pwr2g->bw20_diff[rf][0] = 0x02;
1809*4882a593Smuzhiyun pwr2g->ofdm_diff[rf][0] = 0x04;
1810*4882a593Smuzhiyun } else {
1811*4882a593Smuzhiyun pwr2g->bw20_diff[rf][i] = 0xFE;
1812*4882a593Smuzhiyun pwr2g->bw40_diff[rf][i] = 0xFE;
1813*4882a593Smuzhiyun pwr2g->cck_diff[rf][i] = 0xFE;
1814*4882a593Smuzhiyun pwr2g->ofdm_diff[rf][i] = 0xFE;
1815*4882a593Smuzhiyun }
1816*4882a593Smuzhiyun }
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun /*5G default value*/
1819*4882a593Smuzhiyun for (group = 0 ; group < MAX_CHNL_GROUP_5G; group++)
1820*4882a593Smuzhiyun pwr5g->index_bw40_base[rf][group] = 0x2A;
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun for (i = 0; i < MAX_TX_COUNT; i++) {
1823*4882a593Smuzhiyun if (i == 0) {
1824*4882a593Smuzhiyun pwr5g->ofdm_diff[rf][0] = 0x04;
1825*4882a593Smuzhiyun pwr5g->bw20_diff[rf][0] = 0x00;
1826*4882a593Smuzhiyun pwr5g->bw80_diff[rf][0] = 0xFE;
1827*4882a593Smuzhiyun pwr5g->bw160_diff[rf][0] = 0xFE;
1828*4882a593Smuzhiyun } else {
1829*4882a593Smuzhiyun pwr5g->ofdm_diff[rf][0] = 0xFE;
1830*4882a593Smuzhiyun pwr5g->bw20_diff[rf][0] = 0xFE;
1831*4882a593Smuzhiyun pwr5g->bw40_diff[rf][0] = 0xFE;
1832*4882a593Smuzhiyun pwr5g->bw80_diff[rf][0] = 0xFE;
1833*4882a593Smuzhiyun pwr5g->bw160_diff[rf][0] = 0xFE;
1834*4882a593Smuzhiyun }
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun return;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun rtl_priv(hw)->efuse.txpwr_fromeprom = true;
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun for (rf = 0 ; rf < MAX_RF_PATH ; rf++) {
1843*4882a593Smuzhiyun /*2.4G default value*/
1844*4882a593Smuzhiyun for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
1845*4882a593Smuzhiyun pwr2g->index_cck_base[rf][group] = hwinfo[addr++];
1846*4882a593Smuzhiyun if (pwr2g->index_cck_base[rf][group] == 0xFF)
1847*4882a593Smuzhiyun pwr2g->index_cck_base[rf][group] = 0x2D;
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun for (group = 0 ; group < MAX_CHNL_GROUP_24G - 1; group++) {
1850*4882a593Smuzhiyun pwr2g->index_bw40_base[rf][group] = hwinfo[addr++];
1851*4882a593Smuzhiyun if (pwr2g->index_bw40_base[rf][group] == 0xFF)
1852*4882a593Smuzhiyun pwr2g->index_bw40_base[rf][group] = 0x2D;
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun for (i = 0; i < MAX_TX_COUNT; i++) {
1855*4882a593Smuzhiyun if (i == 0) {
1856*4882a593Smuzhiyun pwr2g->bw40_diff[rf][i] = 0;
1857*4882a593Smuzhiyun if (hwinfo[addr] == 0xFF) {
1858*4882a593Smuzhiyun pwr2g->bw20_diff[rf][i] = 0x02;
1859*4882a593Smuzhiyun } else {
1860*4882a593Smuzhiyun pwr2g->bw20_diff[rf][i] = (hwinfo[addr]
1861*4882a593Smuzhiyun & 0xf0) >> 4;
1862*4882a593Smuzhiyun if (pwr2g->bw20_diff[rf][i] & BIT(3))
1863*4882a593Smuzhiyun pwr2g->bw20_diff[rf][i] |= 0xF0;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun if (hwinfo[addr] == 0xFF) {
1867*4882a593Smuzhiyun pwr2g->ofdm_diff[rf][i] = 0x04;
1868*4882a593Smuzhiyun } else {
1869*4882a593Smuzhiyun pwr2g->ofdm_diff[rf][i] = (hwinfo[addr]
1870*4882a593Smuzhiyun & 0x0f);
1871*4882a593Smuzhiyun if (pwr2g->ofdm_diff[rf][i] & BIT(3))
1872*4882a593Smuzhiyun pwr2g->ofdm_diff[rf][i] |= 0xF0;
1873*4882a593Smuzhiyun }
1874*4882a593Smuzhiyun pwr2g->cck_diff[rf][i] = 0;
1875*4882a593Smuzhiyun addr++;
1876*4882a593Smuzhiyun } else {
1877*4882a593Smuzhiyun if (hwinfo[addr] == 0xFF) {
1878*4882a593Smuzhiyun pwr2g->bw40_diff[rf][i] = 0xFE;
1879*4882a593Smuzhiyun } else {
1880*4882a593Smuzhiyun pwr2g->bw40_diff[rf][i] = (hwinfo[addr]
1881*4882a593Smuzhiyun & 0xf0) >> 4;
1882*4882a593Smuzhiyun if (pwr2g->bw40_diff[rf][i] & BIT(3))
1883*4882a593Smuzhiyun pwr2g->bw40_diff[rf][i] |= 0xF0;
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun if (hwinfo[addr] == 0xFF) {
1887*4882a593Smuzhiyun pwr2g->bw20_diff[rf][i] = 0xFE;
1888*4882a593Smuzhiyun } else {
1889*4882a593Smuzhiyun pwr2g->bw20_diff[rf][i] = (hwinfo[addr]
1890*4882a593Smuzhiyun & 0x0f);
1891*4882a593Smuzhiyun if (pwr2g->bw20_diff[rf][i] & BIT(3))
1892*4882a593Smuzhiyun pwr2g->bw20_diff[rf][i] |= 0xF0;
1893*4882a593Smuzhiyun }
1894*4882a593Smuzhiyun addr++;
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun if (hwinfo[addr] == 0xFF) {
1897*4882a593Smuzhiyun pwr2g->ofdm_diff[rf][i] = 0xFE;
1898*4882a593Smuzhiyun } else {
1899*4882a593Smuzhiyun pwr2g->ofdm_diff[rf][i] = (hwinfo[addr]
1900*4882a593Smuzhiyun & 0xf0) >> 4;
1901*4882a593Smuzhiyun if (pwr2g->ofdm_diff[rf][i] & BIT(3))
1902*4882a593Smuzhiyun pwr2g->ofdm_diff[rf][i] |= 0xF0;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun if (hwinfo[addr] == 0xFF) {
1906*4882a593Smuzhiyun pwr2g->cck_diff[rf][i] = 0xFE;
1907*4882a593Smuzhiyun } else {
1908*4882a593Smuzhiyun pwr2g->cck_diff[rf][i] = (hwinfo[addr]
1909*4882a593Smuzhiyun & 0x0f);
1910*4882a593Smuzhiyun if (pwr2g->cck_diff[rf][i] & BIT(3))
1911*4882a593Smuzhiyun pwr2g->cck_diff[rf][i] |= 0xF0;
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun addr++;
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun /*5G default value*/
1918*4882a593Smuzhiyun for (group = 0 ; group < MAX_CHNL_GROUP_5G; group++) {
1919*4882a593Smuzhiyun pwr5g->index_bw40_base[rf][group] = hwinfo[addr++];
1920*4882a593Smuzhiyun if (pwr5g->index_bw40_base[rf][group] == 0xFF)
1921*4882a593Smuzhiyun pwr5g->index_bw40_base[rf][group] = 0xFE;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun for (i = 0; i < MAX_TX_COUNT; i++) {
1925*4882a593Smuzhiyun if (i == 0) {
1926*4882a593Smuzhiyun pwr5g->bw40_diff[rf][i] = 0;
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun if (hwinfo[addr] == 0xFF) {
1929*4882a593Smuzhiyun pwr5g->bw20_diff[rf][i] = 0;
1930*4882a593Smuzhiyun } else {
1931*4882a593Smuzhiyun pwr5g->bw20_diff[rf][0] = (hwinfo[addr]
1932*4882a593Smuzhiyun & 0xf0) >> 4;
1933*4882a593Smuzhiyun if (pwr5g->bw20_diff[rf][i] & BIT(3))
1934*4882a593Smuzhiyun pwr5g->bw20_diff[rf][i] |= 0xF0;
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun
1937*4882a593Smuzhiyun if (hwinfo[addr] == 0xFF) {
1938*4882a593Smuzhiyun pwr5g->ofdm_diff[rf][i] = 0x04;
1939*4882a593Smuzhiyun } else {
1940*4882a593Smuzhiyun pwr5g->ofdm_diff[rf][0] = (hwinfo[addr]
1941*4882a593Smuzhiyun & 0x0f);
1942*4882a593Smuzhiyun if (pwr5g->ofdm_diff[rf][i] & BIT(3))
1943*4882a593Smuzhiyun pwr5g->ofdm_diff[rf][i] |= 0xF0;
1944*4882a593Smuzhiyun }
1945*4882a593Smuzhiyun addr++;
1946*4882a593Smuzhiyun } else {
1947*4882a593Smuzhiyun if (hwinfo[addr] == 0xFF) {
1948*4882a593Smuzhiyun pwr5g->bw40_diff[rf][i] = 0xFE;
1949*4882a593Smuzhiyun } else {
1950*4882a593Smuzhiyun pwr5g->bw40_diff[rf][i] = (hwinfo[addr]
1951*4882a593Smuzhiyun & 0xf0) >> 4;
1952*4882a593Smuzhiyun if (pwr5g->bw40_diff[rf][i] & BIT(3))
1953*4882a593Smuzhiyun pwr5g->bw40_diff[rf][i] |= 0xF0;
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun if (hwinfo[addr] == 0xFF) {
1957*4882a593Smuzhiyun pwr5g->bw20_diff[rf][i] = 0xFE;
1958*4882a593Smuzhiyun } else {
1959*4882a593Smuzhiyun pwr5g->bw20_diff[rf][i] = (hwinfo[addr]
1960*4882a593Smuzhiyun & 0x0f);
1961*4882a593Smuzhiyun if (pwr5g->bw20_diff[rf][i] & BIT(3))
1962*4882a593Smuzhiyun pwr5g->bw20_diff[rf][i] |= 0xF0;
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun addr++;
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun }
1967*4882a593Smuzhiyun
1968*4882a593Smuzhiyun if (hwinfo[addr] == 0xFF) {
1969*4882a593Smuzhiyun pwr5g->ofdm_diff[rf][1] = 0xFE;
1970*4882a593Smuzhiyun pwr5g->ofdm_diff[rf][2] = 0xFE;
1971*4882a593Smuzhiyun } else {
1972*4882a593Smuzhiyun pwr5g->ofdm_diff[rf][1] = (hwinfo[addr] & 0xf0) >> 4;
1973*4882a593Smuzhiyun pwr5g->ofdm_diff[rf][2] = (hwinfo[addr] & 0x0f);
1974*4882a593Smuzhiyun }
1975*4882a593Smuzhiyun addr++;
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun if (hwinfo[addr] == 0xFF)
1978*4882a593Smuzhiyun pwr5g->ofdm_diff[rf][3] = 0xFE;
1979*4882a593Smuzhiyun else
1980*4882a593Smuzhiyun pwr5g->ofdm_diff[rf][3] = (hwinfo[addr] & 0x0f);
1981*4882a593Smuzhiyun addr++;
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun for (i = 1; i < MAX_TX_COUNT; i++) {
1984*4882a593Smuzhiyun if (pwr5g->ofdm_diff[rf][i] == 0xFF)
1985*4882a593Smuzhiyun pwr5g->ofdm_diff[rf][i] = 0xFE;
1986*4882a593Smuzhiyun else if (pwr5g->ofdm_diff[rf][i] & BIT(3))
1987*4882a593Smuzhiyun pwr5g->ofdm_diff[rf][i] |= 0xF0;
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun for (i = 0; i < MAX_TX_COUNT; i++) {
1991*4882a593Smuzhiyun if (hwinfo[addr] == 0xFF) {
1992*4882a593Smuzhiyun pwr5g->bw80_diff[rf][i] = 0xFE;
1993*4882a593Smuzhiyun } else {
1994*4882a593Smuzhiyun pwr5g->bw80_diff[rf][i] = (hwinfo[addr] & 0xf0)
1995*4882a593Smuzhiyun >> 4;
1996*4882a593Smuzhiyun if (pwr5g->bw80_diff[rf][i] & BIT(3))
1997*4882a593Smuzhiyun pwr5g->bw80_diff[rf][i] |= 0xF0;
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun if (hwinfo[addr] == 0xFF) {
2001*4882a593Smuzhiyun pwr5g->bw160_diff[rf][i] = 0xFE;
2002*4882a593Smuzhiyun } else {
2003*4882a593Smuzhiyun pwr5g->bw160_diff[rf][i] =
2004*4882a593Smuzhiyun (hwinfo[addr] & 0x0f);
2005*4882a593Smuzhiyun if (pwr5g->bw160_diff[rf][i] & BIT(3))
2006*4882a593Smuzhiyun pwr5g->bw160_diff[rf][i] |= 0xF0;
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun addr++;
2009*4882a593Smuzhiyun }
2010*4882a593Smuzhiyun }
2011*4882a593Smuzhiyun }
2012*4882a593Smuzhiyun
_rtl92ee_read_txpower_info_from_hwpg(struct ieee80211_hw * hw,bool autoload_fail,u8 * hwinfo)2013*4882a593Smuzhiyun static void _rtl92ee_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
2014*4882a593Smuzhiyun bool autoload_fail, u8 *hwinfo)
2015*4882a593Smuzhiyun {
2016*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2017*4882a593Smuzhiyun struct rtl_efuse *efu = rtl_efuse(rtl_priv(hw));
2018*4882a593Smuzhiyun struct txpower_info_2g pwr2g;
2019*4882a593Smuzhiyun struct txpower_info_5g pwr5g;
2020*4882a593Smuzhiyun u8 rf, idx;
2021*4882a593Smuzhiyun u8 i;
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun _rtl8192ee_read_power_value_fromprom(hw, &pwr2g, &pwr5g,
2024*4882a593Smuzhiyun autoload_fail, hwinfo);
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun for (rf = 0; rf < MAX_RF_PATH; rf++) {
2027*4882a593Smuzhiyun for (i = 0; i < 14; i++) {
2028*4882a593Smuzhiyun idx = _rtl92ee_get_chnl_group(i + 1);
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun if (i == CHANNEL_MAX_NUMBER_2G - 1) {
2031*4882a593Smuzhiyun efu->txpwrlevel_cck[rf][i] =
2032*4882a593Smuzhiyun pwr2g.index_cck_base[rf][5];
2033*4882a593Smuzhiyun efu->txpwrlevel_ht40_1s[rf][i] =
2034*4882a593Smuzhiyun pwr2g.index_bw40_base[rf][idx];
2035*4882a593Smuzhiyun } else {
2036*4882a593Smuzhiyun efu->txpwrlevel_cck[rf][i] =
2037*4882a593Smuzhiyun pwr2g.index_cck_base[rf][idx];
2038*4882a593Smuzhiyun efu->txpwrlevel_ht40_1s[rf][i] =
2039*4882a593Smuzhiyun pwr2g.index_bw40_base[rf][idx];
2040*4882a593Smuzhiyun }
2041*4882a593Smuzhiyun }
2042*4882a593Smuzhiyun for (i = 0; i < CHANNEL_MAX_NUMBER_5G; i++) {
2043*4882a593Smuzhiyun idx = _rtl92ee_get_chnl_group(channel5g[i]);
2044*4882a593Smuzhiyun efu->txpwr_5g_bw40base[rf][i] =
2045*4882a593Smuzhiyun pwr5g.index_bw40_base[rf][idx];
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun for (i = 0; i < CHANNEL_MAX_NUMBER_5G_80M; i++) {
2048*4882a593Smuzhiyun u8 upper, lower;
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun idx = _rtl92ee_get_chnl_group(channel5g_80m[i]);
2051*4882a593Smuzhiyun upper = pwr5g.index_bw40_base[rf][idx];
2052*4882a593Smuzhiyun lower = pwr5g.index_bw40_base[rf][idx + 1];
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun efu->txpwr_5g_bw80base[rf][i] = (upper + lower) / 2;
2055*4882a593Smuzhiyun }
2056*4882a593Smuzhiyun for (i = 0; i < MAX_TX_COUNT; i++) {
2057*4882a593Smuzhiyun efu->txpwr_cckdiff[rf][i] = pwr2g.cck_diff[rf][i];
2058*4882a593Smuzhiyun efu->txpwr_legacyhtdiff[rf][i] = pwr2g.ofdm_diff[rf][i];
2059*4882a593Smuzhiyun efu->txpwr_ht20diff[rf][i] = pwr2g.bw20_diff[rf][i];
2060*4882a593Smuzhiyun efu->txpwr_ht40diff[rf][i] = pwr2g.bw40_diff[rf][i];
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun efu->txpwr_5g_ofdmdiff[rf][i] = pwr5g.ofdm_diff[rf][i];
2063*4882a593Smuzhiyun efu->txpwr_5g_bw20diff[rf][i] = pwr5g.bw20_diff[rf][i];
2064*4882a593Smuzhiyun efu->txpwr_5g_bw40diff[rf][i] = pwr5g.bw40_diff[rf][i];
2065*4882a593Smuzhiyun efu->txpwr_5g_bw80diff[rf][i] = pwr5g.bw80_diff[rf][i];
2066*4882a593Smuzhiyun }
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun if (!autoload_fail)
2070*4882a593Smuzhiyun efu->eeprom_thermalmeter = hwinfo[EEPROM_THERMAL_METER_92E];
2071*4882a593Smuzhiyun else
2072*4882a593Smuzhiyun efu->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun if (efu->eeprom_thermalmeter == 0xff || autoload_fail) {
2075*4882a593Smuzhiyun efu->apk_thermalmeterignore = true;
2076*4882a593Smuzhiyun efu->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
2077*4882a593Smuzhiyun }
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun efu->thermalmeter[0] = efu->eeprom_thermalmeter;
2080*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
2081*4882a593Smuzhiyun "thermalmeter = 0x%x\n", efu->eeprom_thermalmeter);
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun if (!autoload_fail) {
2084*4882a593Smuzhiyun efu->eeprom_regulatory = hwinfo[EEPROM_RF_BOARD_OPTION_92E]
2085*4882a593Smuzhiyun & 0x07;
2086*4882a593Smuzhiyun if (hwinfo[EEPROM_RF_BOARD_OPTION_92E] == 0xFF)
2087*4882a593Smuzhiyun efu->eeprom_regulatory = 0;
2088*4882a593Smuzhiyun } else {
2089*4882a593Smuzhiyun efu->eeprom_regulatory = 0;
2090*4882a593Smuzhiyun }
2091*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
2092*4882a593Smuzhiyun "eeprom_regulatory = 0x%x\n", efu->eeprom_regulatory);
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun
_rtl92ee_read_adapter_info(struct ieee80211_hw * hw)2095*4882a593Smuzhiyun static void _rtl92ee_read_adapter_info(struct ieee80211_hw *hw)
2096*4882a593Smuzhiyun {
2097*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2098*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2099*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
2100*4882a593Smuzhiyun int params[] = {RTL8192E_EEPROM_ID, EEPROM_VID, EEPROM_DID,
2101*4882a593Smuzhiyun EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR,
2102*4882a593Smuzhiyun EEPROM_CHANNELPLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID,
2103*4882a593Smuzhiyun COUNTRY_CODE_WORLD_WIDE_13};
2104*4882a593Smuzhiyun u8 *hwinfo;
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL);
2107*4882a593Smuzhiyun if (!hwinfo)
2108*4882a593Smuzhiyun return;
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params))
2111*4882a593Smuzhiyun goto exit;
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun if (rtlefuse->eeprom_oemid == 0xFF)
2114*4882a593Smuzhiyun rtlefuse->eeprom_oemid = 0;
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2117*4882a593Smuzhiyun "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
2118*4882a593Smuzhiyun /* set channel plan from efuse */
2119*4882a593Smuzhiyun rtlefuse->channel_plan = rtlefuse->eeprom_channelplan;
2120*4882a593Smuzhiyun /*tx power*/
2121*4882a593Smuzhiyun _rtl92ee_read_txpower_info_from_hwpg(hw, rtlefuse->autoload_failflag,
2122*4882a593Smuzhiyun hwinfo);
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun rtl92ee_read_bt_coexist_info_from_hwpg(hw, rtlefuse->autoload_failflag,
2125*4882a593Smuzhiyun hwinfo);
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun /*board type*/
2128*4882a593Smuzhiyun rtlefuse->board_type = (((*(u8 *)&hwinfo[EEPROM_RF_BOARD_OPTION_92E])
2129*4882a593Smuzhiyun & 0xE0) >> 5);
2130*4882a593Smuzhiyun if ((*(u8 *)&hwinfo[EEPROM_RF_BOARD_OPTION_92E]) == 0xFF)
2131*4882a593Smuzhiyun rtlefuse->board_type = 0;
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun if (rtlpriv->btcoexist.btc_info.btcoexist == 1)
2134*4882a593Smuzhiyun rtlefuse->board_type |= BIT(2); /* ODM_BOARD_BT */
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun rtlhal->board_type = rtlefuse->board_type;
2137*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
2138*4882a593Smuzhiyun "board_type = 0x%x\n", rtlefuse->board_type);
2139*4882a593Smuzhiyun /*parse xtal*/
2140*4882a593Smuzhiyun rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_92E];
2141*4882a593Smuzhiyun if (hwinfo[EEPROM_XTAL_92E] == 0xFF)
2142*4882a593Smuzhiyun rtlefuse->crystalcap = 0x20;
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun /*antenna diversity*/
2145*4882a593Smuzhiyun rtlefuse->antenna_div_type = NO_ANTDIV;
2146*4882a593Smuzhiyun rtlefuse->antenna_div_cfg = 0;
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun if (rtlhal->oem_id == RT_CID_DEFAULT) {
2149*4882a593Smuzhiyun switch (rtlefuse->eeprom_oemid) {
2150*4882a593Smuzhiyun case EEPROM_CID_DEFAULT:
2151*4882a593Smuzhiyun if (rtlefuse->eeprom_did == 0x818B) {
2152*4882a593Smuzhiyun if ((rtlefuse->eeprom_svid == 0x10EC) &&
2153*4882a593Smuzhiyun (rtlefuse->eeprom_smid == 0x001B))
2154*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_LENOVO;
2155*4882a593Smuzhiyun } else {
2156*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_DEFAULT;
2157*4882a593Smuzhiyun }
2158*4882a593Smuzhiyun break;
2159*4882a593Smuzhiyun default:
2160*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_DEFAULT;
2161*4882a593Smuzhiyun break;
2162*4882a593Smuzhiyun }
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun exit:
2165*4882a593Smuzhiyun kfree(hwinfo);
2166*4882a593Smuzhiyun }
2167*4882a593Smuzhiyun
_rtl92ee_hal_customized_behavior(struct ieee80211_hw * hw)2168*4882a593Smuzhiyun static void _rtl92ee_hal_customized_behavior(struct ieee80211_hw *hw)
2169*4882a593Smuzhiyun {
2170*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2171*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun rtlpriv->ledctl.led_opendrain = true;
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
2176*4882a593Smuzhiyun "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun
rtl92ee_read_eeprom_info(struct ieee80211_hw * hw)2179*4882a593Smuzhiyun void rtl92ee_read_eeprom_info(struct ieee80211_hw *hw)
2180*4882a593Smuzhiyun {
2181*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2182*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2183*4882a593Smuzhiyun struct rtl_phy *rtlphy = &rtlpriv->phy;
2184*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
2185*4882a593Smuzhiyun u8 tmp_u1b;
2186*4882a593Smuzhiyun
2187*4882a593Smuzhiyun rtlhal->version = _rtl92ee_read_chip_version(hw);
2188*4882a593Smuzhiyun if (get_rf_type(rtlphy) == RF_1T1R) {
2189*4882a593Smuzhiyun rtlpriv->dm.rfpath_rxenable[0] = true;
2190*4882a593Smuzhiyun } else {
2191*4882a593Smuzhiyun rtlpriv->dm.rfpath_rxenable[0] = true;
2192*4882a593Smuzhiyun rtlpriv->dm.rfpath_rxenable[1] = true;
2193*4882a593Smuzhiyun }
2194*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
2195*4882a593Smuzhiyun rtlhal->version);
2196*4882a593Smuzhiyun tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
2197*4882a593Smuzhiyun if (tmp_u1b & BIT(4)) {
2198*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
2199*4882a593Smuzhiyun rtlefuse->epromtype = EEPROM_93C46;
2200*4882a593Smuzhiyun } else {
2201*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
2202*4882a593Smuzhiyun rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
2203*4882a593Smuzhiyun }
2204*4882a593Smuzhiyun if (tmp_u1b & BIT(5)) {
2205*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
2206*4882a593Smuzhiyun rtlefuse->autoload_failflag = false;
2207*4882a593Smuzhiyun _rtl92ee_read_adapter_info(hw);
2208*4882a593Smuzhiyun } else {
2209*4882a593Smuzhiyun pr_err("Autoload ERR!!\n");
2210*4882a593Smuzhiyun }
2211*4882a593Smuzhiyun _rtl92ee_hal_customized_behavior(hw);
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun rtlphy->rfpath_rx_enable[0] = true;
2214*4882a593Smuzhiyun if (rtlphy->rf_type == RF_2T2R)
2215*4882a593Smuzhiyun rtlphy->rfpath_rx_enable[1] = true;
2216*4882a593Smuzhiyun }
2217*4882a593Smuzhiyun
_rtl92ee_mrate_idx_to_arfr_id(struct ieee80211_hw * hw,u8 rate_index)2218*4882a593Smuzhiyun static u8 _rtl92ee_mrate_idx_to_arfr_id(struct ieee80211_hw *hw, u8 rate_index)
2219*4882a593Smuzhiyun {
2220*4882a593Smuzhiyun u8 ret = 0;
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun switch (rate_index) {
2223*4882a593Smuzhiyun case RATR_INX_WIRELESS_NGB:
2224*4882a593Smuzhiyun ret = 0;
2225*4882a593Smuzhiyun break;
2226*4882a593Smuzhiyun case RATR_INX_WIRELESS_N:
2227*4882a593Smuzhiyun case RATR_INX_WIRELESS_NG:
2228*4882a593Smuzhiyun ret = 4;
2229*4882a593Smuzhiyun break;
2230*4882a593Smuzhiyun case RATR_INX_WIRELESS_NB:
2231*4882a593Smuzhiyun ret = 2;
2232*4882a593Smuzhiyun break;
2233*4882a593Smuzhiyun case RATR_INX_WIRELESS_GB:
2234*4882a593Smuzhiyun ret = 6;
2235*4882a593Smuzhiyun break;
2236*4882a593Smuzhiyun case RATR_INX_WIRELESS_G:
2237*4882a593Smuzhiyun ret = 7;
2238*4882a593Smuzhiyun break;
2239*4882a593Smuzhiyun case RATR_INX_WIRELESS_B:
2240*4882a593Smuzhiyun ret = 8;
2241*4882a593Smuzhiyun break;
2242*4882a593Smuzhiyun default:
2243*4882a593Smuzhiyun ret = 0;
2244*4882a593Smuzhiyun break;
2245*4882a593Smuzhiyun }
2246*4882a593Smuzhiyun return ret;
2247*4882a593Smuzhiyun }
2248*4882a593Smuzhiyun
rtl92ee_update_hal_rate_mask(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)2249*4882a593Smuzhiyun static void rtl92ee_update_hal_rate_mask(struct ieee80211_hw *hw,
2250*4882a593Smuzhiyun struct ieee80211_sta *sta,
2251*4882a593Smuzhiyun u8 rssi_level, bool update_bw)
2252*4882a593Smuzhiyun {
2253*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2254*4882a593Smuzhiyun struct rtl_phy *rtlphy = &rtlpriv->phy;
2255*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2256*4882a593Smuzhiyun struct rtl_sta_info *sta_entry = NULL;
2257*4882a593Smuzhiyun u32 ratr_bitmap;
2258*4882a593Smuzhiyun u8 ratr_index;
2259*4882a593Smuzhiyun u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
2260*4882a593Smuzhiyun ? 1 : 0;
2261*4882a593Smuzhiyun u8 b_curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
2262*4882a593Smuzhiyun 1 : 0;
2263*4882a593Smuzhiyun u8 b_curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
2264*4882a593Smuzhiyun 1 : 0;
2265*4882a593Smuzhiyun enum wireless_mode wirelessmode = 0;
2266*4882a593Smuzhiyun bool b_shortgi = false;
2267*4882a593Smuzhiyun u8 rate_mask[7] = {0};
2268*4882a593Smuzhiyun u8 macid = 0;
2269*4882a593Smuzhiyun /*u8 mimo_ps = IEEE80211_SMPS_OFF;*/
2270*4882a593Smuzhiyun sta_entry = (struct rtl_sta_info *)sta->drv_priv;
2271*4882a593Smuzhiyun wirelessmode = sta_entry->wireless_mode;
2272*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_STATION ||
2273*4882a593Smuzhiyun mac->opmode == NL80211_IFTYPE_MESH_POINT)
2274*4882a593Smuzhiyun curtxbw_40mhz = mac->bw_40;
2275*4882a593Smuzhiyun else if (mac->opmode == NL80211_IFTYPE_AP ||
2276*4882a593Smuzhiyun mac->opmode == NL80211_IFTYPE_ADHOC)
2277*4882a593Smuzhiyun macid = sta->aid + 1;
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun ratr_bitmap = sta->supp_rates[0];
2280*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_ADHOC)
2281*4882a593Smuzhiyun ratr_bitmap = 0xfff;
2282*4882a593Smuzhiyun
2283*4882a593Smuzhiyun ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
2284*4882a593Smuzhiyun sta->ht_cap.mcs.rx_mask[0] << 12);
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun switch (wirelessmode) {
2287*4882a593Smuzhiyun case WIRELESS_MODE_B:
2288*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_B;
2289*4882a593Smuzhiyun if (ratr_bitmap & 0x0000000c)
2290*4882a593Smuzhiyun ratr_bitmap &= 0x0000000d;
2291*4882a593Smuzhiyun else
2292*4882a593Smuzhiyun ratr_bitmap &= 0x0000000f;
2293*4882a593Smuzhiyun break;
2294*4882a593Smuzhiyun case WIRELESS_MODE_G:
2295*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_GB;
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun if (rssi_level == 1)
2298*4882a593Smuzhiyun ratr_bitmap &= 0x00000f00;
2299*4882a593Smuzhiyun else if (rssi_level == 2)
2300*4882a593Smuzhiyun ratr_bitmap &= 0x00000ff0;
2301*4882a593Smuzhiyun else
2302*4882a593Smuzhiyun ratr_bitmap &= 0x00000ff5;
2303*4882a593Smuzhiyun break;
2304*4882a593Smuzhiyun case WIRELESS_MODE_N_24G:
2305*4882a593Smuzhiyun if (curtxbw_40mhz)
2306*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_NGB;
2307*4882a593Smuzhiyun else
2308*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_NB;
2309*4882a593Smuzhiyun
2310*4882a593Smuzhiyun if (rtlphy->rf_type == RF_1T1R) {
2311*4882a593Smuzhiyun if (curtxbw_40mhz) {
2312*4882a593Smuzhiyun if (rssi_level == 1)
2313*4882a593Smuzhiyun ratr_bitmap &= 0x000f0000;
2314*4882a593Smuzhiyun else if (rssi_level == 2)
2315*4882a593Smuzhiyun ratr_bitmap &= 0x000ff000;
2316*4882a593Smuzhiyun else
2317*4882a593Smuzhiyun ratr_bitmap &= 0x000ff015;
2318*4882a593Smuzhiyun } else {
2319*4882a593Smuzhiyun if (rssi_level == 1)
2320*4882a593Smuzhiyun ratr_bitmap &= 0x000f0000;
2321*4882a593Smuzhiyun else if (rssi_level == 2)
2322*4882a593Smuzhiyun ratr_bitmap &= 0x000ff000;
2323*4882a593Smuzhiyun else
2324*4882a593Smuzhiyun ratr_bitmap &= 0x000ff005;
2325*4882a593Smuzhiyun }
2326*4882a593Smuzhiyun } else {
2327*4882a593Smuzhiyun if (curtxbw_40mhz) {
2328*4882a593Smuzhiyun if (rssi_level == 1)
2329*4882a593Smuzhiyun ratr_bitmap &= 0x0f8f0000;
2330*4882a593Smuzhiyun else if (rssi_level == 2)
2331*4882a593Smuzhiyun ratr_bitmap &= 0x0ffff000;
2332*4882a593Smuzhiyun else
2333*4882a593Smuzhiyun ratr_bitmap &= 0x0ffff015;
2334*4882a593Smuzhiyun } else {
2335*4882a593Smuzhiyun if (rssi_level == 1)
2336*4882a593Smuzhiyun ratr_bitmap &= 0x0f8f0000;
2337*4882a593Smuzhiyun else if (rssi_level == 2)
2338*4882a593Smuzhiyun ratr_bitmap &= 0x0ffff000;
2339*4882a593Smuzhiyun else
2340*4882a593Smuzhiyun ratr_bitmap &= 0x0ffff005;
2341*4882a593Smuzhiyun }
2342*4882a593Smuzhiyun }
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun if ((curtxbw_40mhz && b_curshortgi_40mhz) ||
2345*4882a593Smuzhiyun (!curtxbw_40mhz && b_curshortgi_20mhz)) {
2346*4882a593Smuzhiyun if (macid == 0)
2347*4882a593Smuzhiyun b_shortgi = true;
2348*4882a593Smuzhiyun else if (macid == 1)
2349*4882a593Smuzhiyun b_shortgi = false;
2350*4882a593Smuzhiyun }
2351*4882a593Smuzhiyun break;
2352*4882a593Smuzhiyun default:
2353*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_NGB;
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun if (rtlphy->rf_type == RF_1T1R)
2356*4882a593Smuzhiyun ratr_bitmap &= 0x000ff0ff;
2357*4882a593Smuzhiyun else
2358*4882a593Smuzhiyun ratr_bitmap &= 0x0f8ff0ff;
2359*4882a593Smuzhiyun break;
2360*4882a593Smuzhiyun }
2361*4882a593Smuzhiyun ratr_index = _rtl92ee_mrate_idx_to_arfr_id(hw, ratr_index);
2362*4882a593Smuzhiyun sta_entry->ratr_index = ratr_index;
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG,
2365*4882a593Smuzhiyun "ratr_bitmap :%x\n", ratr_bitmap);
2366*4882a593Smuzhiyun *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
2367*4882a593Smuzhiyun (ratr_index << 28);
2368*4882a593Smuzhiyun rate_mask[0] = macid;
2369*4882a593Smuzhiyun rate_mask[1] = ratr_index | (b_shortgi ? 0x80 : 0x00);
2370*4882a593Smuzhiyun rate_mask[2] = curtxbw_40mhz | ((!update_bw) << 3);
2371*4882a593Smuzhiyun rate_mask[3] = (u8)(ratr_bitmap & 0x000000ff);
2372*4882a593Smuzhiyun rate_mask[4] = (u8)((ratr_bitmap & 0x0000ff00) >> 8);
2373*4882a593Smuzhiyun rate_mask[5] = (u8)((ratr_bitmap & 0x00ff0000) >> 16);
2374*4882a593Smuzhiyun rate_mask[6] = (u8)((ratr_bitmap & 0xff000000) >> 24);
2375*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG,
2376*4882a593Smuzhiyun "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x:%x:%x\n",
2377*4882a593Smuzhiyun ratr_index, ratr_bitmap, rate_mask[0], rate_mask[1],
2378*4882a593Smuzhiyun rate_mask[2], rate_mask[3], rate_mask[4],
2379*4882a593Smuzhiyun rate_mask[5], rate_mask[6]);
2380*4882a593Smuzhiyun rtl92ee_fill_h2c_cmd(hw, H2C_92E_RA_MASK, 7, rate_mask);
2381*4882a593Smuzhiyun _rtl92ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun
rtl92ee_update_hal_rate_tbl(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)2384*4882a593Smuzhiyun void rtl92ee_update_hal_rate_tbl(struct ieee80211_hw *hw,
2385*4882a593Smuzhiyun struct ieee80211_sta *sta, u8 rssi_level,
2386*4882a593Smuzhiyun bool update_bw)
2387*4882a593Smuzhiyun {
2388*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun if (rtlpriv->dm.useramask)
2391*4882a593Smuzhiyun rtl92ee_update_hal_rate_mask(hw, sta, rssi_level, update_bw);
2392*4882a593Smuzhiyun }
2393*4882a593Smuzhiyun
rtl92ee_update_channel_access_setting(struct ieee80211_hw * hw)2394*4882a593Smuzhiyun void rtl92ee_update_channel_access_setting(struct ieee80211_hw *hw)
2395*4882a593Smuzhiyun {
2396*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2397*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2398*4882a593Smuzhiyun u16 sifs_timer;
2399*4882a593Smuzhiyun
2400*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
2401*4882a593Smuzhiyun (u8 *)&mac->slot_time);
2402*4882a593Smuzhiyun if (!mac->ht_enable)
2403*4882a593Smuzhiyun sifs_timer = 0x0a0a;
2404*4882a593Smuzhiyun else
2405*4882a593Smuzhiyun sifs_timer = 0x0e0e;
2406*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2407*4882a593Smuzhiyun }
2408*4882a593Smuzhiyun
rtl92ee_gpio_radio_on_off_checking(struct ieee80211_hw * hw,u8 * valid)2409*4882a593Smuzhiyun bool rtl92ee_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
2410*4882a593Smuzhiyun {
2411*4882a593Smuzhiyun *valid = 1;
2412*4882a593Smuzhiyun return true;
2413*4882a593Smuzhiyun }
2414*4882a593Smuzhiyun
rtl92ee_set_key(struct ieee80211_hw * hw,u32 key_index,u8 * p_macaddr,bool is_group,u8 enc_algo,bool is_wepkey,bool clear_all)2415*4882a593Smuzhiyun void rtl92ee_set_key(struct ieee80211_hw *hw, u32 key_index,
2416*4882a593Smuzhiyun u8 *p_macaddr, bool is_group, u8 enc_algo,
2417*4882a593Smuzhiyun bool is_wepkey, bool clear_all)
2418*4882a593Smuzhiyun {
2419*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2420*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2421*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2422*4882a593Smuzhiyun u8 *macaddr = p_macaddr;
2423*4882a593Smuzhiyun u32 entry_id = 0;
2424*4882a593Smuzhiyun bool is_pairwise = false;
2425*4882a593Smuzhiyun
2426*4882a593Smuzhiyun static u8 cam_const_addr[4][6] = {
2427*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2428*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2429*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2430*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2431*4882a593Smuzhiyun };
2432*4882a593Smuzhiyun static u8 cam_const_broad[] = {
2433*4882a593Smuzhiyun 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2434*4882a593Smuzhiyun };
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun if (clear_all) {
2437*4882a593Smuzhiyun u8 idx = 0;
2438*4882a593Smuzhiyun u8 cam_offset = 0;
2439*4882a593Smuzhiyun u8 clear_number = 5;
2440*4882a593Smuzhiyun
2441*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
2442*4882a593Smuzhiyun
2443*4882a593Smuzhiyun for (idx = 0; idx < clear_number; idx++) {
2444*4882a593Smuzhiyun rtl_cam_mark_invalid(hw, cam_offset + idx);
2445*4882a593Smuzhiyun rtl_cam_empty_entry(hw, cam_offset + idx);
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun if (idx < 5) {
2448*4882a593Smuzhiyun memset(rtlpriv->sec.key_buf[idx], 0,
2449*4882a593Smuzhiyun MAX_KEY_LEN);
2450*4882a593Smuzhiyun rtlpriv->sec.key_len[idx] = 0;
2451*4882a593Smuzhiyun }
2452*4882a593Smuzhiyun }
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun } else {
2455*4882a593Smuzhiyun switch (enc_algo) {
2456*4882a593Smuzhiyun case WEP40_ENCRYPTION:
2457*4882a593Smuzhiyun enc_algo = CAM_WEP40;
2458*4882a593Smuzhiyun break;
2459*4882a593Smuzhiyun case WEP104_ENCRYPTION:
2460*4882a593Smuzhiyun enc_algo = CAM_WEP104;
2461*4882a593Smuzhiyun break;
2462*4882a593Smuzhiyun case TKIP_ENCRYPTION:
2463*4882a593Smuzhiyun enc_algo = CAM_TKIP;
2464*4882a593Smuzhiyun break;
2465*4882a593Smuzhiyun case AESCCMP_ENCRYPTION:
2466*4882a593Smuzhiyun enc_algo = CAM_AES;
2467*4882a593Smuzhiyun break;
2468*4882a593Smuzhiyun default:
2469*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_DMESG,
2470*4882a593Smuzhiyun "switch case %#x not processed\n", enc_algo);
2471*4882a593Smuzhiyun enc_algo = CAM_TKIP;
2472*4882a593Smuzhiyun break;
2473*4882a593Smuzhiyun }
2474*4882a593Smuzhiyun
2475*4882a593Smuzhiyun if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2476*4882a593Smuzhiyun macaddr = cam_const_addr[key_index];
2477*4882a593Smuzhiyun entry_id = key_index;
2478*4882a593Smuzhiyun } else {
2479*4882a593Smuzhiyun if (is_group) {
2480*4882a593Smuzhiyun macaddr = cam_const_broad;
2481*4882a593Smuzhiyun entry_id = key_index;
2482*4882a593Smuzhiyun } else {
2483*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_AP ||
2484*4882a593Smuzhiyun mac->opmode == NL80211_IFTYPE_MESH_POINT) {
2485*4882a593Smuzhiyun entry_id = rtl_cam_get_free_entry(hw,
2486*4882a593Smuzhiyun p_macaddr);
2487*4882a593Smuzhiyun if (entry_id >= TOTAL_CAM_ENTRY) {
2488*4882a593Smuzhiyun pr_err("Can not find free hw security cam entry\n");
2489*4882a593Smuzhiyun return;
2490*4882a593Smuzhiyun }
2491*4882a593Smuzhiyun } else {
2492*4882a593Smuzhiyun entry_id = CAM_PAIRWISE_KEY_POSITION;
2493*4882a593Smuzhiyun }
2494*4882a593Smuzhiyun
2495*4882a593Smuzhiyun key_index = PAIRWISE_KEYIDX;
2496*4882a593Smuzhiyun is_pairwise = true;
2497*4882a593Smuzhiyun }
2498*4882a593Smuzhiyun }
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun if (rtlpriv->sec.key_len[key_index] == 0) {
2501*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2502*4882a593Smuzhiyun "delete one entry, entry_id is %d\n",
2503*4882a593Smuzhiyun entry_id);
2504*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_AP ||
2505*4882a593Smuzhiyun mac->opmode == NL80211_IFTYPE_MESH_POINT)
2506*4882a593Smuzhiyun rtl_cam_del_entry(hw, p_macaddr);
2507*4882a593Smuzhiyun rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2508*4882a593Smuzhiyun } else {
2509*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2510*4882a593Smuzhiyun "add one entry\n");
2511*4882a593Smuzhiyun if (is_pairwise) {
2512*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2513*4882a593Smuzhiyun "set Pairwise key\n");
2514*4882a593Smuzhiyun
2515*4882a593Smuzhiyun rtl_cam_add_one_entry(hw, macaddr, key_index,
2516*4882a593Smuzhiyun entry_id, enc_algo,
2517*4882a593Smuzhiyun CAM_CONFIG_NO_USEDK,
2518*4882a593Smuzhiyun rtlpriv->sec.key_buf[key_index]);
2519*4882a593Smuzhiyun } else {
2520*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2521*4882a593Smuzhiyun "set group key\n");
2522*4882a593Smuzhiyun
2523*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2524*4882a593Smuzhiyun rtl_cam_add_one_entry(hw,
2525*4882a593Smuzhiyun rtlefuse->dev_addr,
2526*4882a593Smuzhiyun PAIRWISE_KEYIDX,
2527*4882a593Smuzhiyun CAM_PAIRWISE_KEY_POSITION,
2528*4882a593Smuzhiyun enc_algo, CAM_CONFIG_NO_USEDK,
2529*4882a593Smuzhiyun rtlpriv->sec.key_buf[entry_id]);
2530*4882a593Smuzhiyun }
2531*4882a593Smuzhiyun
2532*4882a593Smuzhiyun rtl_cam_add_one_entry(hw, macaddr, key_index,
2533*4882a593Smuzhiyun entry_id, enc_algo,
2534*4882a593Smuzhiyun CAM_CONFIG_NO_USEDK,
2535*4882a593Smuzhiyun rtlpriv->sec.key_buf[entry_id]);
2536*4882a593Smuzhiyun }
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun }
2539*4882a593Smuzhiyun }
2540*4882a593Smuzhiyun
rtl92ee_read_bt_coexist_info_from_hwpg(struct ieee80211_hw * hw,bool auto_load_fail,u8 * hwinfo)2541*4882a593Smuzhiyun void rtl92ee_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2542*4882a593Smuzhiyun bool auto_load_fail, u8 *hwinfo)
2543*4882a593Smuzhiyun {
2544*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2545*4882a593Smuzhiyun u8 value;
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun if (!auto_load_fail) {
2548*4882a593Smuzhiyun value = hwinfo[EEPROM_RF_BOARD_OPTION_92E];
2549*4882a593Smuzhiyun if (((value & 0xe0) >> 5) == 0x1)
2550*4882a593Smuzhiyun rtlpriv->btcoexist.btc_info.btcoexist = 1;
2551*4882a593Smuzhiyun else
2552*4882a593Smuzhiyun rtlpriv->btcoexist.btc_info.btcoexist = 0;
2553*4882a593Smuzhiyun
2554*4882a593Smuzhiyun rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8192E;
2555*4882a593Smuzhiyun rtlpriv->btcoexist.btc_info.ant_num = ANT_X2;
2556*4882a593Smuzhiyun } else {
2557*4882a593Smuzhiyun rtlpriv->btcoexist.btc_info.btcoexist = 1;
2558*4882a593Smuzhiyun rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8192E;
2559*4882a593Smuzhiyun rtlpriv->btcoexist.btc_info.ant_num = ANT_X1;
2560*4882a593Smuzhiyun }
2561*4882a593Smuzhiyun }
2562*4882a593Smuzhiyun
rtl92ee_bt_reg_init(struct ieee80211_hw * hw)2563*4882a593Smuzhiyun void rtl92ee_bt_reg_init(struct ieee80211_hw *hw)
2564*4882a593Smuzhiyun {
2565*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2566*4882a593Smuzhiyun
2567*4882a593Smuzhiyun /* 0:Low, 1:High, 2:From Efuse. */
2568*4882a593Smuzhiyun rtlpriv->btcoexist.reg_bt_iso = 2;
2569*4882a593Smuzhiyun /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
2570*4882a593Smuzhiyun rtlpriv->btcoexist.reg_bt_sco = 3;
2571*4882a593Smuzhiyun /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
2572*4882a593Smuzhiyun rtlpriv->btcoexist.reg_bt_sco = 0;
2573*4882a593Smuzhiyun }
2574*4882a593Smuzhiyun
rtl92ee_bt_hw_init(struct ieee80211_hw * hw)2575*4882a593Smuzhiyun void rtl92ee_bt_hw_init(struct ieee80211_hw *hw)
2576*4882a593Smuzhiyun {
2577*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2578*4882a593Smuzhiyun
2579*4882a593Smuzhiyun if (rtlpriv->cfg->ops->get_btc_status())
2580*4882a593Smuzhiyun rtlpriv->btcoexist.btc_ops->btc_init_hw_config(rtlpriv);
2581*4882a593Smuzhiyun }
2582*4882a593Smuzhiyun
rtl92ee_suspend(struct ieee80211_hw * hw)2583*4882a593Smuzhiyun void rtl92ee_suspend(struct ieee80211_hw *hw)
2584*4882a593Smuzhiyun {
2585*4882a593Smuzhiyun }
2586*4882a593Smuzhiyun
rtl92ee_resume(struct ieee80211_hw * hw)2587*4882a593Smuzhiyun void rtl92ee_resume(struct ieee80211_hw *hw)
2588*4882a593Smuzhiyun {
2589*4882a593Smuzhiyun }
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun /* Turn on AAP (RCR:bit 0) for promicuous mode. */
rtl92ee_allow_all_destaddr(struct ieee80211_hw * hw,bool allow_all_da,bool write_into_reg)2592*4882a593Smuzhiyun void rtl92ee_allow_all_destaddr(struct ieee80211_hw *hw,
2593*4882a593Smuzhiyun bool allow_all_da, bool write_into_reg)
2594*4882a593Smuzhiyun {
2595*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2596*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun if (allow_all_da) /* Set BIT0 */
2599*4882a593Smuzhiyun rtlpci->receive_config |= RCR_AAP;
2600*4882a593Smuzhiyun else /* Clear BIT0 */
2601*4882a593Smuzhiyun rtlpci->receive_config &= ~RCR_AAP;
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun if (write_into_reg)
2604*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_TURBO | COMP_INIT, DBG_LOUD,
2607*4882a593Smuzhiyun "receive_config=0x%08X, write_into_reg=%d\n",
2608*4882a593Smuzhiyun rtlpci->receive_config, write_into_reg);
2609*4882a593Smuzhiyun }
2610