1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012 Realtek Corporation.*/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #ifndef __RTL92DE_TRX_H__
5*4882a593Smuzhiyun #define __RTL92DE_TRX_H__
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #define TX_DESC_SIZE 64
8*4882a593Smuzhiyun #define TX_DESC_AGGR_SUBFRAME_SIZE 32
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #define RX_DESC_SIZE 32
11*4882a593Smuzhiyun #define RX_DRV_INFO_SIZE_UNIT 8
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define TX_DESC_NEXT_DESC_OFFSET 40
14*4882a593Smuzhiyun #define USB_HWDESC_HEADER_LEN 32
15*4882a593Smuzhiyun #define CRCLENGTH 4
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* macros to read/write various fields in RX or TX descriptors */
18*4882a593Smuzhiyun
set_tx_desc_pkt_size(__le32 * __pdesc,u32 __val)19*4882a593Smuzhiyun static inline void set_tx_desc_pkt_size(__le32 *__pdesc, u32 __val)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, GENMASK(15, 0));
22*4882a593Smuzhiyun }
23*4882a593Smuzhiyun
set_tx_desc_offset(__le32 * __pdesc,u32 __val)24*4882a593Smuzhiyun static inline void set_tx_desc_offset(__le32 *__pdesc, u32 __val)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, GENMASK(23, 16));
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun
set_tx_desc_htc(__le32 * __pdesc,u32 __val)29*4882a593Smuzhiyun static inline void set_tx_desc_htc(__le32 *__pdesc, u32 __val)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(25));
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun
set_tx_desc_last_seg(__le32 * __pdesc,u32 __val)34*4882a593Smuzhiyun static inline void set_tx_desc_last_seg(__le32 *__pdesc, u32 __val)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(26));
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
set_tx_desc_first_seg(__le32 * __pdesc,u32 __val)39*4882a593Smuzhiyun static inline void set_tx_desc_first_seg(__le32 *__pdesc, u32 __val)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(27));
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
set_tx_desc_linip(__le32 * __pdesc,u32 __val)44*4882a593Smuzhiyun static inline void set_tx_desc_linip(__le32 *__pdesc, u32 __val)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(28));
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
set_tx_desc_own(__le32 * __pdesc,u32 __val)49*4882a593Smuzhiyun static inline void set_tx_desc_own(__le32 *__pdesc, u32 __val)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(31));
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
get_tx_desc_own(__le32 * __pdesc)54*4882a593Smuzhiyun static inline u32 get_tx_desc_own(__le32 *__pdesc)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun return le32_get_bits(*__pdesc, BIT(31));
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
set_tx_desc_macid(__le32 * __pdesc,u32 __val)59*4882a593Smuzhiyun static inline void set_tx_desc_macid(__le32 *__pdesc, u32 __val)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 1), __val, GENMASK(4, 0));
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
set_tx_desc_agg_enable(__le32 * __pdesc,u32 __val)64*4882a593Smuzhiyun static inline void set_tx_desc_agg_enable(__le32 *__pdesc, u32 __val)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 1), __val, BIT(5));
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
set_tx_desc_rdg_enable(__le32 * __pdesc,u32 __val)69*4882a593Smuzhiyun static inline void set_tx_desc_rdg_enable(__le32 *__pdesc, u32 __val)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 1), __val, BIT(7));
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
set_tx_desc_queue_sel(__le32 * __pdesc,u32 __val)74*4882a593Smuzhiyun static inline void set_tx_desc_queue_sel(__le32 *__pdesc, u32 __val)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 1), __val, GENMASK(12, 8));
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
set_tx_desc_rate_id(__le32 * __pdesc,u32 __val)79*4882a593Smuzhiyun static inline void set_tx_desc_rate_id(__le32 *__pdesc, u32 __val)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 1), __val, GENMASK(19, 16));
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
set_tx_desc_sec_type(__le32 * __pdesc,u32 __val)84*4882a593Smuzhiyun static inline void set_tx_desc_sec_type(__le32 *__pdesc, u32 __val)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 1), __val, GENMASK(23, 22));
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
set_tx_desc_pkt_offset(__le32 * __pdesc,u32 __val)89*4882a593Smuzhiyun static inline void set_tx_desc_pkt_offset(__le32 *__pdesc, u32 __val)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 1), __val, GENMASK(30, 26));
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
set_tx_desc_more_frag(__le32 * __pdesc,u32 __val)94*4882a593Smuzhiyun static inline void set_tx_desc_more_frag(__le32 *__pdesc, u32 __val)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 2), __val, BIT(17));
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
set_tx_desc_ampdu_density(__le32 * __pdesc,u32 __val)99*4882a593Smuzhiyun static inline void set_tx_desc_ampdu_density(__le32 *__pdesc, u32 __val)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 2), __val, GENMASK(22, 20));
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
set_tx_desc_seq(__le32 * __pdesc,u32 __val)104*4882a593Smuzhiyun static inline void set_tx_desc_seq(__le32 *__pdesc, u32 __val)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 3), __val, GENMASK(27, 16));
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
set_tx_desc_pkt_id(__le32 * __pdesc,u32 __val)109*4882a593Smuzhiyun static inline void set_tx_desc_pkt_id(__le32 *__pdesc, u32 __val)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 3), __val, GENMASK(31, 28));
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
set_tx_desc_rts_rate(__le32 * __pdesc,u32 __val)114*4882a593Smuzhiyun static inline void set_tx_desc_rts_rate(__le32 *__pdesc, u32 __val)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, GENMASK(4, 0));
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
set_tx_desc_qos(__le32 * __pdesc,u32 __val)119*4882a593Smuzhiyun static inline void set_tx_desc_qos(__le32 *__pdesc, u32 __val)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, BIT(6));
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
set_tx_desc_hwseq_en(__le32 * __pdesc,u32 __val)124*4882a593Smuzhiyun static inline void set_tx_desc_hwseq_en(__le32 *__pdesc, u32 __val)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, BIT(7));
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
set_tx_desc_use_rate(__le32 * __pdesc,u32 __val)129*4882a593Smuzhiyun static inline void set_tx_desc_use_rate(__le32 *__pdesc, u32 __val)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, BIT(8));
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
set_tx_desc_disable_fb(__le32 * __pdesc,u32 __val)134*4882a593Smuzhiyun static inline void set_tx_desc_disable_fb(__le32 *__pdesc, u32 __val)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, BIT(10));
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
set_tx_desc_cts2self(__le32 * __pdesc,u32 __val)139*4882a593Smuzhiyun static inline void set_tx_desc_cts2self(__le32 *__pdesc, u32 __val)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, BIT(11));
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
set_tx_desc_rts_enable(__le32 * __pdesc,u32 __val)144*4882a593Smuzhiyun static inline void set_tx_desc_rts_enable(__le32 *__pdesc, u32 __val)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, BIT(12));
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
set_tx_desc_hw_rts_enable(__le32 * __pdesc,u32 __val)149*4882a593Smuzhiyun static inline void set_tx_desc_hw_rts_enable(__le32 *__pdesc, u32 __val)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, BIT(13));
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
set_tx_desc_tx_sub_carrier(__le32 * __pdesc,u32 __val)154*4882a593Smuzhiyun static inline void set_tx_desc_tx_sub_carrier(__le32 *__pdesc, u32 __val)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, GENMASK(21, 20));
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
set_tx_desc_data_bw(__le32 * __pdesc,u32 __val)159*4882a593Smuzhiyun static inline void set_tx_desc_data_bw(__le32 *__pdesc, u32 __val)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, BIT(25));
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
set_tx_desc_rts_short(__le32 * __pdesc,u32 __val)164*4882a593Smuzhiyun static inline void set_tx_desc_rts_short(__le32 *__pdesc, u32 __val)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, BIT(26));
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
set_tx_desc_rts_bw(__le32 * __pdesc,u32 __val)169*4882a593Smuzhiyun static inline void set_tx_desc_rts_bw(__le32 *__pdesc, u32 __val)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, BIT(27));
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
set_tx_desc_rts_sc(__le32 * __pdesc,u32 __val)174*4882a593Smuzhiyun static inline void set_tx_desc_rts_sc(__le32 *__pdesc, u32 __val)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, GENMASK(29, 28));
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
set_tx_desc_rts_stbc(__le32 * __pdesc,u32 __val)179*4882a593Smuzhiyun static inline void set_tx_desc_rts_stbc(__le32 *__pdesc, u32 __val)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 4), __val, GENMASK(31, 30));
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
set_tx_desc_tx_rate(__le32 * __pdesc,u32 __val)184*4882a593Smuzhiyun static inline void set_tx_desc_tx_rate(__le32 *__pdesc, u32 __val)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 5), __val, GENMASK(5, 0));
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
set_tx_desc_data_shortgi(__le32 * __pdesc,u32 __val)189*4882a593Smuzhiyun static inline void set_tx_desc_data_shortgi(__le32 *__pdesc, u32 __val)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 5), __val, BIT(6));
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
set_tx_desc_data_rate_fb_limit(__le32 * __pdesc,u32 __val)194*4882a593Smuzhiyun static inline void set_tx_desc_data_rate_fb_limit(__le32 *__pdesc, u32 __val)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 5), __val, GENMASK(12, 8));
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
set_tx_desc_rts_rate_fb_limit(__le32 * __pdesc,u32 __val)199*4882a593Smuzhiyun static inline void set_tx_desc_rts_rate_fb_limit(__le32 *__pdesc, u32 __val)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 5), __val, GENMASK(16, 13));
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
set_tx_desc_max_agg_num(__le32 * __pdesc,u32 __val)204*4882a593Smuzhiyun static inline void set_tx_desc_max_agg_num(__le32 *__pdesc, u32 __val)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 6), __val, GENMASK(15, 11));
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
set_tx_desc_tx_buffer_size(__le32 * __pdesc,u32 __val)209*4882a593Smuzhiyun static inline void set_tx_desc_tx_buffer_size(__le32 *__pdesc, u32 __val)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun le32p_replace_bits((__pdesc + 7), __val, GENMASK(15, 0));
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
set_tx_desc_tx_buffer_address(__le32 * __pdesc,u32 __val)214*4882a593Smuzhiyun static inline void set_tx_desc_tx_buffer_address(__le32 *__pdesc, u32 __val)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun *(__pdesc + 8) = cpu_to_le32(__val);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
get_tx_desc_tx_buffer_address(__le32 * __pdesc)219*4882a593Smuzhiyun static inline u32 get_tx_desc_tx_buffer_address(__le32 *__pdesc)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun return le32_to_cpu(*(__pdesc + 8));
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
set_tx_desc_next_desc_address(__le32 * __pdesc,u32 __val)224*4882a593Smuzhiyun static inline void set_tx_desc_next_desc_address(__le32 *__pdesc, u32 __val)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun *(__pdesc + 10) = cpu_to_le32(__val);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
get_rx_desc_pkt_len(__le32 * __pdesc)229*4882a593Smuzhiyun static inline u32 get_rx_desc_pkt_len(__le32 *__pdesc)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun return le32_get_bits(*__pdesc, GENMASK(13, 0));
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
get_rx_desc_crc32(__le32 * __pdesc)234*4882a593Smuzhiyun static inline u32 get_rx_desc_crc32(__le32 *__pdesc)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun return le32_get_bits(*__pdesc, BIT(14));
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
get_rx_desc_icv(__le32 * __pdesc)239*4882a593Smuzhiyun static inline u32 get_rx_desc_icv(__le32 *__pdesc)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun return le32_get_bits(*__pdesc, BIT(15));
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
get_rx_desc_drv_info_size(__le32 * __pdesc)244*4882a593Smuzhiyun static inline u32 get_rx_desc_drv_info_size(__le32 *__pdesc)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun return le32_get_bits(*__pdesc, GENMASK(19, 16));
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
get_rx_desc_shift(__le32 * __pdesc)249*4882a593Smuzhiyun static inline u32 get_rx_desc_shift(__le32 *__pdesc)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun return le32_get_bits(*__pdesc, GENMASK(25, 24));
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
get_rx_desc_physt(__le32 * __pdesc)254*4882a593Smuzhiyun static inline u32 get_rx_desc_physt(__le32 *__pdesc)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun return le32_get_bits(*__pdesc, BIT(26));
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
get_rx_desc_swdec(__le32 * __pdesc)259*4882a593Smuzhiyun static inline u32 get_rx_desc_swdec(__le32 *__pdesc)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun return le32_get_bits(*__pdesc, BIT(27));
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
get_rx_desc_own(__le32 * __pdesc)264*4882a593Smuzhiyun static inline u32 get_rx_desc_own(__le32 *__pdesc)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun return le32_get_bits(*__pdesc, BIT(31));
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
set_rx_desc_pkt_len(__le32 * __pdesc,u32 __val)269*4882a593Smuzhiyun static inline void set_rx_desc_pkt_len(__le32 *__pdesc, u32 __val)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, GENMASK(13, 0));
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
set_rx_desc_eor(__le32 * __pdesc,u32 __val)274*4882a593Smuzhiyun static inline void set_rx_desc_eor(__le32 *__pdesc, u32 __val)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(30));
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
set_rx_desc_own(__le32 * __pdesc,u32 __val)279*4882a593Smuzhiyun static inline void set_rx_desc_own(__le32 *__pdesc, u32 __val)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun le32p_replace_bits(__pdesc, __val, BIT(31));
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
get_rx_desc_paggr(__le32 * __pdesc)284*4882a593Smuzhiyun static inline u32 get_rx_desc_paggr(__le32 *__pdesc)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 1), BIT(14));
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
get_rx_desc_faggr(__le32 * __pdesc)289*4882a593Smuzhiyun static inline u32 get_rx_desc_faggr(__le32 *__pdesc)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 1), BIT(15));
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
get_rx_desc_rxmcs(__le32 * __pdesc)294*4882a593Smuzhiyun static inline u32 get_rx_desc_rxmcs(__le32 *__pdesc)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 3), GENMASK(5, 0));
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
get_rx_desc_rxht(__le32 * __pdesc)299*4882a593Smuzhiyun static inline u32 get_rx_desc_rxht(__le32 *__pdesc)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 3), BIT(6));
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
get_rx_desc_splcp(__le32 * __pdesc)304*4882a593Smuzhiyun static inline u32 get_rx_desc_splcp(__le32 *__pdesc)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 3), BIT(8));
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
get_rx_desc_bw(__le32 * __pdesc)309*4882a593Smuzhiyun static inline u32 get_rx_desc_bw(__le32 *__pdesc)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun return le32_get_bits(*(__pdesc + 3), BIT(9));
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
get_rx_desc_tsfl(__le32 * __pdesc)314*4882a593Smuzhiyun static inline u32 get_rx_desc_tsfl(__le32 *__pdesc)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun return le32_to_cpu(*(__pdesc + 5));
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
get_rx_desc_buff_addr(__le32 * __pdesc)319*4882a593Smuzhiyun static inline u32 get_rx_desc_buff_addr(__le32 *__pdesc)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun return le32_to_cpu(*(__pdesc + 6));
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
set_rx_desc_buff_addr(__le32 * __pdesc,u32 __val)324*4882a593Smuzhiyun static inline void set_rx_desc_buff_addr(__le32 *__pdesc, u32 __val)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun *(__pdesc + 6) = cpu_to_le32(__val);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
clear_pci_tx_desc_content(__le32 * __pdesc,u32 _size)329*4882a593Smuzhiyun static inline void clear_pci_tx_desc_content(__le32 *__pdesc, u32 _size)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun memset((void *)__pdesc, 0,
332*4882a593Smuzhiyun min_t(size_t, _size, TX_DESC_NEXT_DESC_OFFSET));
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* For 92D early mode */
set_earlymode_pktnum(__le32 * __paddr,u32 __value)336*4882a593Smuzhiyun static inline void set_earlymode_pktnum(__le32 *__paddr, u32 __value)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun le32p_replace_bits(__paddr, __value, GENMASK(2, 0));
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
set_earlymode_len0(__le32 * __paddr,u32 __value)341*4882a593Smuzhiyun static inline void set_earlymode_len0(__le32 *__paddr, u32 __value)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun le32p_replace_bits(__paddr, __value, GENMASK(15, 4));
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
set_earlymode_len1(__le32 * __paddr,u32 __value)346*4882a593Smuzhiyun static inline void set_earlymode_len1(__le32 *__paddr, u32 __value)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun le32p_replace_bits(__paddr, __value, GENMASK(27, 16));
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
set_earlymode_len2_1(__le32 * __paddr,u32 __value)351*4882a593Smuzhiyun static inline void set_earlymode_len2_1(__le32 *__paddr, u32 __value)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun le32p_replace_bits(__paddr, __value, GENMASK(31, 28));
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
set_earlymode_len2_2(__le32 * __paddr,u32 __value)356*4882a593Smuzhiyun static inline void set_earlymode_len2_2(__le32 *__paddr, u32 __value)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun le32p_replace_bits((__paddr + 1), __value, GENMASK(7, 0));
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
set_earlymode_len3(__le32 * __paddr,u32 __value)361*4882a593Smuzhiyun static inline void set_earlymode_len3(__le32 *__paddr, u32 __value)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun le32p_replace_bits((__paddr + 1), __value, GENMASK(19, 8));
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
set_earlymode_len4(__le32 * __paddr,u32 __value)366*4882a593Smuzhiyun static inline void set_earlymode_len4(__le32 *__paddr, u32 __value)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun le32p_replace_bits((__paddr + 1), __value, GENMASK(31, 20));
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun struct rx_fwinfo_92d {
372*4882a593Smuzhiyun u8 gain_trsw[4];
373*4882a593Smuzhiyun u8 pwdb_all;
374*4882a593Smuzhiyun u8 cfosho[4];
375*4882a593Smuzhiyun u8 cfotail[4];
376*4882a593Smuzhiyun s8 rxevm[2];
377*4882a593Smuzhiyun s8 rxsnr[4];
378*4882a593Smuzhiyun u8 pdsnr[2];
379*4882a593Smuzhiyun u8 csi_current[2];
380*4882a593Smuzhiyun u8 csi_target[2];
381*4882a593Smuzhiyun u8 sigevm;
382*4882a593Smuzhiyun u8 max_ex_pwr;
383*4882a593Smuzhiyun u8 ex_intf_flag:1;
384*4882a593Smuzhiyun u8 sgi_en:1;
385*4882a593Smuzhiyun u8 rxsc:2;
386*4882a593Smuzhiyun u8 reserve:4;
387*4882a593Smuzhiyun } __packed;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun struct tx_desc_92d {
390*4882a593Smuzhiyun u32 pktsize:16;
391*4882a593Smuzhiyun u32 offset:8;
392*4882a593Smuzhiyun u32 bmc:1;
393*4882a593Smuzhiyun u32 htc:1;
394*4882a593Smuzhiyun u32 lastseg:1;
395*4882a593Smuzhiyun u32 firstseg:1;
396*4882a593Smuzhiyun u32 linip:1;
397*4882a593Smuzhiyun u32 noacm:1;
398*4882a593Smuzhiyun u32 gf:1;
399*4882a593Smuzhiyun u32 own:1;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun u32 macid:5;
402*4882a593Smuzhiyun u32 agg_en:1;
403*4882a593Smuzhiyun u32 bk:1;
404*4882a593Smuzhiyun u32 rdg_en:1;
405*4882a593Smuzhiyun u32 queuesel:5;
406*4882a593Smuzhiyun u32 rd_nav_ext:1;
407*4882a593Smuzhiyun u32 lsig_txop_en:1;
408*4882a593Smuzhiyun u32 pifs:1;
409*4882a593Smuzhiyun u32 rateid:4;
410*4882a593Smuzhiyun u32 nav_usehdr:1;
411*4882a593Smuzhiyun u32 en_descid:1;
412*4882a593Smuzhiyun u32 sectype:2;
413*4882a593Smuzhiyun u32 pktoffset:8;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun u32 rts_rc:6;
416*4882a593Smuzhiyun u32 data_rc:6;
417*4882a593Smuzhiyun u32 rsvd0:2;
418*4882a593Smuzhiyun u32 bar_retryht:2;
419*4882a593Smuzhiyun u32 rsvd1:1;
420*4882a593Smuzhiyun u32 morefrag:1;
421*4882a593Smuzhiyun u32 raw:1;
422*4882a593Smuzhiyun u32 ccx:1;
423*4882a593Smuzhiyun u32 ampdudensity:3;
424*4882a593Smuzhiyun u32 rsvd2:1;
425*4882a593Smuzhiyun u32 ant_sela:1;
426*4882a593Smuzhiyun u32 ant_selb:1;
427*4882a593Smuzhiyun u32 txant_cck:2;
428*4882a593Smuzhiyun u32 txant_l:2;
429*4882a593Smuzhiyun u32 txant_ht:2;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun u32 nextheadpage:8;
432*4882a593Smuzhiyun u32 tailpage:8;
433*4882a593Smuzhiyun u32 seq:12;
434*4882a593Smuzhiyun u32 pktid:4;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun u32 rtsrate:5;
437*4882a593Smuzhiyun u32 apdcfe:1;
438*4882a593Smuzhiyun u32 qos:1;
439*4882a593Smuzhiyun u32 hwseq_enable:1;
440*4882a593Smuzhiyun u32 userrate:1;
441*4882a593Smuzhiyun u32 dis_rtsfb:1;
442*4882a593Smuzhiyun u32 dis_datafb:1;
443*4882a593Smuzhiyun u32 cts2self:1;
444*4882a593Smuzhiyun u32 rts_en:1;
445*4882a593Smuzhiyun u32 hwrts_en:1;
446*4882a593Smuzhiyun u32 portid:1;
447*4882a593Smuzhiyun u32 rsvd3:3;
448*4882a593Smuzhiyun u32 waitdcts:1;
449*4882a593Smuzhiyun u32 cts2ap_en:1;
450*4882a593Smuzhiyun u32 txsc:2;
451*4882a593Smuzhiyun u32 stbc:2;
452*4882a593Smuzhiyun u32 txshort:1;
453*4882a593Smuzhiyun u32 txbw:1;
454*4882a593Smuzhiyun u32 rtsshort:1;
455*4882a593Smuzhiyun u32 rtsbw:1;
456*4882a593Smuzhiyun u32 rtssc:2;
457*4882a593Smuzhiyun u32 rtsstbc:2;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun u32 txrate:6;
460*4882a593Smuzhiyun u32 shortgi:1;
461*4882a593Smuzhiyun u32 ccxt:1;
462*4882a593Smuzhiyun u32 txrate_fb_lmt:5;
463*4882a593Smuzhiyun u32 rtsrate_fb_lmt:4;
464*4882a593Smuzhiyun u32 retrylmt_en:1;
465*4882a593Smuzhiyun u32 txretrylmt:6;
466*4882a593Smuzhiyun u32 usb_txaggnum:8;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun u32 txagca:5;
469*4882a593Smuzhiyun u32 txagcb:5;
470*4882a593Smuzhiyun u32 usemaxlen:1;
471*4882a593Smuzhiyun u32 maxaggnum:5;
472*4882a593Smuzhiyun u32 mcsg1maxlen:4;
473*4882a593Smuzhiyun u32 mcsg2maxlen:4;
474*4882a593Smuzhiyun u32 mcsg3maxlen:4;
475*4882a593Smuzhiyun u32 mcs7sgimaxlen:4;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun u32 txbuffersize:16;
478*4882a593Smuzhiyun u32 mcsg4maxlen:4;
479*4882a593Smuzhiyun u32 mcsg5maxlen:4;
480*4882a593Smuzhiyun u32 mcsg6maxlen:4;
481*4882a593Smuzhiyun u32 mcsg15sgimaxlen:4;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun u32 txbuffaddr;
484*4882a593Smuzhiyun u32 txbufferaddr64;
485*4882a593Smuzhiyun u32 nextdescaddress;
486*4882a593Smuzhiyun u32 nextdescaddress64;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun u32 reserve_pass_pcie_mm_limit[4];
489*4882a593Smuzhiyun } __packed;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun struct rx_desc_92d {
492*4882a593Smuzhiyun u32 length:14;
493*4882a593Smuzhiyun u32 crc32:1;
494*4882a593Smuzhiyun u32 icverror:1;
495*4882a593Smuzhiyun u32 drv_infosize:4;
496*4882a593Smuzhiyun u32 security:3;
497*4882a593Smuzhiyun u32 qos:1;
498*4882a593Smuzhiyun u32 shift:2;
499*4882a593Smuzhiyun u32 phystatus:1;
500*4882a593Smuzhiyun u32 swdec:1;
501*4882a593Smuzhiyun u32 lastseg:1;
502*4882a593Smuzhiyun u32 firstseg:1;
503*4882a593Smuzhiyun u32 eor:1;
504*4882a593Smuzhiyun u32 own:1;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun u32 macid:5;
507*4882a593Smuzhiyun u32 tid:4;
508*4882a593Smuzhiyun u32 hwrsvd:5;
509*4882a593Smuzhiyun u32 paggr:1;
510*4882a593Smuzhiyun u32 faggr:1;
511*4882a593Smuzhiyun u32 a1_fit:4;
512*4882a593Smuzhiyun u32 a2_fit:4;
513*4882a593Smuzhiyun u32 pam:1;
514*4882a593Smuzhiyun u32 pwr:1;
515*4882a593Smuzhiyun u32 moredata:1;
516*4882a593Smuzhiyun u32 morefrag:1;
517*4882a593Smuzhiyun u32 type:2;
518*4882a593Smuzhiyun u32 mc:1;
519*4882a593Smuzhiyun u32 bc:1;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun u32 seq:12;
522*4882a593Smuzhiyun u32 frag:4;
523*4882a593Smuzhiyun u32 nextpktlen:14;
524*4882a593Smuzhiyun u32 nextind:1;
525*4882a593Smuzhiyun u32 rsvd:1;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun u32 rxmcs:6;
528*4882a593Smuzhiyun u32 rxht:1;
529*4882a593Smuzhiyun u32 amsdu:1;
530*4882a593Smuzhiyun u32 splcp:1;
531*4882a593Smuzhiyun u32 bandwidth:1;
532*4882a593Smuzhiyun u32 htc:1;
533*4882a593Smuzhiyun u32 tcpchk_rpt:1;
534*4882a593Smuzhiyun u32 ipcchk_rpt:1;
535*4882a593Smuzhiyun u32 tcpchk_valid:1;
536*4882a593Smuzhiyun u32 hwpcerr:1;
537*4882a593Smuzhiyun u32 hwpcind:1;
538*4882a593Smuzhiyun u32 iv0:16;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun u32 iv1;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun u32 tsfl;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun u32 bufferaddress;
545*4882a593Smuzhiyun u32 bufferaddress64;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun } __packed;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun void rtl92de_tx_fill_desc(struct ieee80211_hw *hw,
550*4882a593Smuzhiyun struct ieee80211_hdr *hdr, u8 *pdesc,
551*4882a593Smuzhiyun u8 *pbd_desc_tx, struct ieee80211_tx_info *info,
552*4882a593Smuzhiyun struct ieee80211_sta *sta,
553*4882a593Smuzhiyun struct sk_buff *skb, u8 hw_queue,
554*4882a593Smuzhiyun struct rtl_tcb_desc *ptcb_desc);
555*4882a593Smuzhiyun bool rtl92de_rx_query_desc(struct ieee80211_hw *hw,
556*4882a593Smuzhiyun struct rtl_stats *stats,
557*4882a593Smuzhiyun struct ieee80211_rx_status *rx_status,
558*4882a593Smuzhiyun u8 *pdesc, struct sk_buff *skb);
559*4882a593Smuzhiyun void rtl92de_set_desc(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
560*4882a593Smuzhiyun u8 desc_name, u8 *val);
561*4882a593Smuzhiyun u64 rtl92de_get_desc(struct ieee80211_hw *hw,
562*4882a593Smuzhiyun u8 *p_desc, bool istx, u8 desc_name);
563*4882a593Smuzhiyun bool rtl92de_is_tx_desc_closed(struct ieee80211_hw *hw,
564*4882a593Smuzhiyun u8 hw_queue, u16 index);
565*4882a593Smuzhiyun void rtl92de_tx_polling(struct ieee80211_hw *hw, u8 hw_queue);
566*4882a593Smuzhiyun void rtl92de_tx_fill_cmddesc(struct ieee80211_hw *hw, u8 *pdesc,
567*4882a593Smuzhiyun bool b_firstseg, bool b_lastseg,
568*4882a593Smuzhiyun struct sk_buff *skb);
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun #endif
571