xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/rtl8192de/sw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../core.h"
6*4882a593Smuzhiyun #include "../pci.h"
7*4882a593Smuzhiyun #include "../base.h"
8*4882a593Smuzhiyun #include "reg.h"
9*4882a593Smuzhiyun #include "def.h"
10*4882a593Smuzhiyun #include "phy.h"
11*4882a593Smuzhiyun #include "dm.h"
12*4882a593Smuzhiyun #include "hw.h"
13*4882a593Smuzhiyun #include "sw.h"
14*4882a593Smuzhiyun #include "trx.h"
15*4882a593Smuzhiyun #include "led.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun 
rtl92d_init_aspm_vars(struct ieee80211_hw * hw)19*4882a593Smuzhiyun static void rtl92d_init_aspm_vars(struct ieee80211_hw *hw)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
22*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	/*close ASPM for AMD defaultly */
25*4882a593Smuzhiyun 	rtlpci->const_amdpci_aspm = 0;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	/*
28*4882a593Smuzhiyun 	 * ASPM PS mode.
29*4882a593Smuzhiyun 	 * 0 - Disable ASPM,
30*4882a593Smuzhiyun 	 * 1 - Enable ASPM without Clock Req,
31*4882a593Smuzhiyun 	 * 2 - Enable ASPM with Clock Req,
32*4882a593Smuzhiyun 	 * 3 - Alwyas Enable ASPM with Clock Req,
33*4882a593Smuzhiyun 	 * 4 - Always Enable ASPM without Clock Req.
34*4882a593Smuzhiyun 	 * set defult to RTL8192CE:3 RTL8192E:2
35*4882a593Smuzhiyun 	 * */
36*4882a593Smuzhiyun 	rtlpci->const_pci_aspm = 3;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	/*Setting for PCI-E device */
39*4882a593Smuzhiyun 	rtlpci->const_devicepci_aspm_setting = 0x03;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	/*Setting for PCI-E bridge */
42*4882a593Smuzhiyun 	rtlpci->const_hostpci_aspm_setting = 0x02;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	/*
45*4882a593Smuzhiyun 	 * In Hw/Sw Radio Off situation.
46*4882a593Smuzhiyun 	 * 0 - Default,
47*4882a593Smuzhiyun 	 * 1 - From ASPM setting without low Mac Pwr,
48*4882a593Smuzhiyun 	 * 2 - From ASPM setting with low Mac Pwr,
49*4882a593Smuzhiyun 	 * 3 - Bus D3
50*4882a593Smuzhiyun 	 * set default to RTL8192CE:0 RTL8192SE:2
51*4882a593Smuzhiyun 	 */
52*4882a593Smuzhiyun 	rtlpci->const_hwsw_rfoff_d3 = 0;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/*
55*4882a593Smuzhiyun 	 * This setting works for those device with
56*4882a593Smuzhiyun 	 * backdoor ASPM setting such as EPHY setting.
57*4882a593Smuzhiyun 	 * 0 - Not support ASPM,
58*4882a593Smuzhiyun 	 * 1 - Support ASPM,
59*4882a593Smuzhiyun 	 * 2 - According to chipset.
60*4882a593Smuzhiyun 	 */
61*4882a593Smuzhiyun 	rtlpci->const_support_pciaspm = rtlpriv->cfg->mod_params->aspm_support;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
rtl92d_init_sw_vars(struct ieee80211_hw * hw)64*4882a593Smuzhiyun static int rtl92d_init_sw_vars(struct ieee80211_hw *hw)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	int err;
67*4882a593Smuzhiyun 	u8 tid;
68*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
69*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
70*4882a593Smuzhiyun 	char *fw_name = "rtlwifi/rtl8192defw.bin";
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	rtlpriv->dm.dm_initialgain_enable = true;
73*4882a593Smuzhiyun 	rtlpriv->dm.dm_flag = 0;
74*4882a593Smuzhiyun 	rtlpriv->dm.disable_framebursting = false;
75*4882a593Smuzhiyun 	rtlpriv->dm.thermalvalue = 0;
76*4882a593Smuzhiyun 	rtlpriv->dm.useramask = true;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* dual mac */
79*4882a593Smuzhiyun 	if (rtlpriv->rtlhal.current_bandtype == BAND_ON_5G)
80*4882a593Smuzhiyun 		rtlpriv->phy.current_channel = 36;
81*4882a593Smuzhiyun 	else
82*4882a593Smuzhiyun 		rtlpriv->phy.current_channel = 1;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	if (rtlpriv->rtlhal.macphymode != SINGLEMAC_SINGLEPHY) {
85*4882a593Smuzhiyun 		rtlpriv->rtlhal.disable_amsdu_8k = true;
86*4882a593Smuzhiyun 		/* No long RX - reduce fragmentation */
87*4882a593Smuzhiyun 		rtlpci->rxbuffersize = 4096;
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	rtlpci->transmit_config = CFENDFORM | BIT(12) | BIT(13);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	rtlpci->receive_config = (
93*4882a593Smuzhiyun 			RCR_APPFCS
94*4882a593Smuzhiyun 			| RCR_AMF
95*4882a593Smuzhiyun 			| RCR_ADF
96*4882a593Smuzhiyun 			| RCR_APP_MIC
97*4882a593Smuzhiyun 			| RCR_APP_ICV
98*4882a593Smuzhiyun 			| RCR_AICV
99*4882a593Smuzhiyun 			| RCR_ACRC32
100*4882a593Smuzhiyun 			| RCR_AB
101*4882a593Smuzhiyun 			| RCR_AM
102*4882a593Smuzhiyun 			| RCR_APM
103*4882a593Smuzhiyun 			| RCR_APP_PHYST_RXFF
104*4882a593Smuzhiyun 			| RCR_HTC_LOC_CTRL
105*4882a593Smuzhiyun 	);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	rtlpci->irq_mask[0] = (u32) (
108*4882a593Smuzhiyun 			IMR_ROK
109*4882a593Smuzhiyun 			| IMR_VODOK
110*4882a593Smuzhiyun 			| IMR_VIDOK
111*4882a593Smuzhiyun 			| IMR_BEDOK
112*4882a593Smuzhiyun 			| IMR_BKDOK
113*4882a593Smuzhiyun 			| IMR_MGNTDOK
114*4882a593Smuzhiyun 			| IMR_HIGHDOK
115*4882a593Smuzhiyun 			| IMR_BDOK
116*4882a593Smuzhiyun 			| IMR_RDU
117*4882a593Smuzhiyun 			| IMR_RXFOVW
118*4882a593Smuzhiyun 	);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	rtlpci->irq_mask[1] = (u32) (IMR_CPWM | IMR_C2HCMD);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* for LPS & IPS */
123*4882a593Smuzhiyun 	rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
124*4882a593Smuzhiyun 	rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
125*4882a593Smuzhiyun 	rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
126*4882a593Smuzhiyun 	if (!rtlpriv->psc.inactiveps)
127*4882a593Smuzhiyun 		pr_info("Power Save off (module option)\n");
128*4882a593Smuzhiyun 	if (!rtlpriv->psc.fwctrl_lps)
129*4882a593Smuzhiyun 		pr_info("FW Power Save off (module option)\n");
130*4882a593Smuzhiyun 	rtlpriv->psc.reg_fwctrl_lps = 3;
131*4882a593Smuzhiyun 	rtlpriv->psc.reg_max_lps_awakeintvl = 5;
132*4882a593Smuzhiyun 	/* for ASPM, you can close aspm through
133*4882a593Smuzhiyun 	 * set const_support_pciaspm = 0 */
134*4882a593Smuzhiyun 	rtl92d_init_aspm_vars(hw);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (rtlpriv->psc.reg_fwctrl_lps == 1)
137*4882a593Smuzhiyun 		rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
138*4882a593Smuzhiyun 	else if (rtlpriv->psc.reg_fwctrl_lps == 2)
139*4882a593Smuzhiyun 		rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
140*4882a593Smuzhiyun 	else if (rtlpriv->psc.reg_fwctrl_lps == 3)
141*4882a593Smuzhiyun 		rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* for early mode */
144*4882a593Smuzhiyun 	rtlpriv->rtlhal.earlymode_enable = false;
145*4882a593Smuzhiyun 	for (tid = 0; tid < 8; tid++)
146*4882a593Smuzhiyun 		skb_queue_head_init(&rtlpriv->mac80211.skb_waitq[tid]);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* for firmware buf */
149*4882a593Smuzhiyun 	rtlpriv->rtlhal.pfirmware = vzalloc(0x8000);
150*4882a593Smuzhiyun 	if (!rtlpriv->rtlhal.pfirmware) {
151*4882a593Smuzhiyun 		pr_err("Can't alloc buffer for fw\n");
152*4882a593Smuzhiyun 		return 1;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	rtlpriv->max_fw_size = 0x8000;
156*4882a593Smuzhiyun 	pr_info("Driver for Realtek RTL8192DE WLAN interface\n");
157*4882a593Smuzhiyun 	pr_info("Loading firmware file %s\n", fw_name);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* request fw */
160*4882a593Smuzhiyun 	err = request_firmware_nowait(THIS_MODULE, 1, fw_name,
161*4882a593Smuzhiyun 				      rtlpriv->io.dev, GFP_KERNEL, hw,
162*4882a593Smuzhiyun 				      rtl_fw_cb);
163*4882a593Smuzhiyun 	if (err) {
164*4882a593Smuzhiyun 		pr_err("Failed to request firmware!\n");
165*4882a593Smuzhiyun 		vfree(rtlpriv->rtlhal.pfirmware);
166*4882a593Smuzhiyun 		rtlpriv->rtlhal.pfirmware = NULL;
167*4882a593Smuzhiyun 		return 1;
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
rtl92d_deinit_sw_vars(struct ieee80211_hw * hw)173*4882a593Smuzhiyun static void rtl92d_deinit_sw_vars(struct ieee80211_hw *hw)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
176*4882a593Smuzhiyun 	u8 tid;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (rtlpriv->rtlhal.pfirmware) {
179*4882a593Smuzhiyun 		vfree(rtlpriv->rtlhal.pfirmware);
180*4882a593Smuzhiyun 		rtlpriv->rtlhal.pfirmware = NULL;
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 	for (tid = 0; tid < 8; tid++)
183*4882a593Smuzhiyun 		skb_queue_purge(&rtlpriv->mac80211.skb_waitq[tid]);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun static struct rtl_hal_ops rtl8192de_hal_ops = {
187*4882a593Smuzhiyun 	.init_sw_vars = rtl92d_init_sw_vars,
188*4882a593Smuzhiyun 	.deinit_sw_vars = rtl92d_deinit_sw_vars,
189*4882a593Smuzhiyun 	.read_eeprom_info = rtl92de_read_eeprom_info,
190*4882a593Smuzhiyun 	.interrupt_recognized = rtl92de_interrupt_recognized,
191*4882a593Smuzhiyun 	.hw_init = rtl92de_hw_init,
192*4882a593Smuzhiyun 	.hw_disable = rtl92de_card_disable,
193*4882a593Smuzhiyun 	.hw_suspend = rtl92de_suspend,
194*4882a593Smuzhiyun 	.hw_resume = rtl92de_resume,
195*4882a593Smuzhiyun 	.enable_interrupt = rtl92de_enable_interrupt,
196*4882a593Smuzhiyun 	.disable_interrupt = rtl92de_disable_interrupt,
197*4882a593Smuzhiyun 	.set_network_type = rtl92de_set_network_type,
198*4882a593Smuzhiyun 	.set_chk_bssid = rtl92de_set_check_bssid,
199*4882a593Smuzhiyun 	.set_qos = rtl92de_set_qos,
200*4882a593Smuzhiyun 	.set_bcn_reg = rtl92de_set_beacon_related_registers,
201*4882a593Smuzhiyun 	.set_bcn_intv = rtl92de_set_beacon_interval,
202*4882a593Smuzhiyun 	.update_interrupt_mask = rtl92de_update_interrupt_mask,
203*4882a593Smuzhiyun 	.get_hw_reg = rtl92de_get_hw_reg,
204*4882a593Smuzhiyun 	.set_hw_reg = rtl92de_set_hw_reg,
205*4882a593Smuzhiyun 	.update_rate_tbl = rtl92de_update_hal_rate_tbl,
206*4882a593Smuzhiyun 	.fill_tx_desc = rtl92de_tx_fill_desc,
207*4882a593Smuzhiyun 	.fill_tx_cmddesc = rtl92de_tx_fill_cmddesc,
208*4882a593Smuzhiyun 	.query_rx_desc = rtl92de_rx_query_desc,
209*4882a593Smuzhiyun 	.set_channel_access = rtl92de_update_channel_access_setting,
210*4882a593Smuzhiyun 	.radio_onoff_checking = rtl92de_gpio_radio_on_off_checking,
211*4882a593Smuzhiyun 	.set_bw_mode = rtl92d_phy_set_bw_mode,
212*4882a593Smuzhiyun 	.switch_channel = rtl92d_phy_sw_chnl,
213*4882a593Smuzhiyun 	.dm_watchdog = rtl92d_dm_watchdog,
214*4882a593Smuzhiyun 	.scan_operation_backup = rtl_phy_scan_operation_backup,
215*4882a593Smuzhiyun 	.set_rf_power_state = rtl92d_phy_set_rf_power_state,
216*4882a593Smuzhiyun 	.led_control = rtl92de_led_control,
217*4882a593Smuzhiyun 	.set_desc = rtl92de_set_desc,
218*4882a593Smuzhiyun 	.get_desc = rtl92de_get_desc,
219*4882a593Smuzhiyun 	.is_tx_desc_closed = rtl92de_is_tx_desc_closed,
220*4882a593Smuzhiyun 	.tx_polling = rtl92de_tx_polling,
221*4882a593Smuzhiyun 	.enable_hw_sec = rtl92de_enable_hw_security_config,
222*4882a593Smuzhiyun 	.set_key = rtl92de_set_key,
223*4882a593Smuzhiyun 	.init_sw_leds = rtl92de_init_sw_leds,
224*4882a593Smuzhiyun 	.get_bbreg = rtl92d_phy_query_bb_reg,
225*4882a593Smuzhiyun 	.set_bbreg = rtl92d_phy_set_bb_reg,
226*4882a593Smuzhiyun 	.get_rfreg = rtl92d_phy_query_rf_reg,
227*4882a593Smuzhiyun 	.set_rfreg = rtl92d_phy_set_rf_reg,
228*4882a593Smuzhiyun 	.linked_set_reg = rtl92d_linked_set_reg,
229*4882a593Smuzhiyun 	.get_btc_status = rtl_btc_status_false,
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun static struct rtl_mod_params rtl92de_mod_params = {
233*4882a593Smuzhiyun 	.sw_crypto = false,
234*4882a593Smuzhiyun 	.inactiveps = true,
235*4882a593Smuzhiyun 	.swctrl_lps = true,
236*4882a593Smuzhiyun 	.fwctrl_lps = false,
237*4882a593Smuzhiyun 	.aspm_support = 1,
238*4882a593Smuzhiyun 	.debug_level = 0,
239*4882a593Smuzhiyun 	.debug_mask = 0,
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static const struct rtl_hal_cfg rtl92de_hal_cfg = {
243*4882a593Smuzhiyun 	.bar_id = 2,
244*4882a593Smuzhiyun 	.write_readback = true,
245*4882a593Smuzhiyun 	.name = "rtl8192de",
246*4882a593Smuzhiyun 	.ops = &rtl8192de_hal_ops,
247*4882a593Smuzhiyun 	.mod_params = &rtl92de_mod_params,
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	.maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
250*4882a593Smuzhiyun 	.maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
251*4882a593Smuzhiyun 	.maps[SYS_CLK] = REG_SYS_CLKR,
252*4882a593Smuzhiyun 	.maps[MAC_RCR_AM] = RCR_AM,
253*4882a593Smuzhiyun 	.maps[MAC_RCR_AB] = RCR_AB,
254*4882a593Smuzhiyun 	.maps[MAC_RCR_ACRC32] = RCR_ACRC32,
255*4882a593Smuzhiyun 	.maps[MAC_RCR_ACF] = RCR_ACF,
256*4882a593Smuzhiyun 	.maps[MAC_RCR_AAP] = RCR_AAP,
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	.maps[EFUSE_TEST] = REG_EFUSE_TEST,
259*4882a593Smuzhiyun 	.maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
260*4882a593Smuzhiyun 	.maps[EFUSE_CLK] = 0,	/* just for 92se */
261*4882a593Smuzhiyun 	.maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
262*4882a593Smuzhiyun 	.maps[EFUSE_PWC_EV12V] = PWC_EV12V,
263*4882a593Smuzhiyun 	.maps[EFUSE_FEN_ELDR] = FEN_ELDR,
264*4882a593Smuzhiyun 	.maps[EFUSE_LOADER_CLK_EN] = LOADER_CLK_EN,
265*4882a593Smuzhiyun 	.maps[EFUSE_ANA8M] = 0,	/* just for 92se */
266*4882a593Smuzhiyun 	.maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE,
267*4882a593Smuzhiyun 	.maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
268*4882a593Smuzhiyun 	.maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	.maps[RWCAM] = REG_CAMCMD,
271*4882a593Smuzhiyun 	.maps[WCAMI] = REG_CAMWRITE,
272*4882a593Smuzhiyun 	.maps[RCAMO] = REG_CAMREAD,
273*4882a593Smuzhiyun 	.maps[CAMDBG] = REG_CAMDBG,
274*4882a593Smuzhiyun 	.maps[SECR] = REG_SECCFG,
275*4882a593Smuzhiyun 	.maps[SEC_CAM_NONE] = CAM_NONE,
276*4882a593Smuzhiyun 	.maps[SEC_CAM_WEP40] = CAM_WEP40,
277*4882a593Smuzhiyun 	.maps[SEC_CAM_TKIP] = CAM_TKIP,
278*4882a593Smuzhiyun 	.maps[SEC_CAM_AES] = CAM_AES,
279*4882a593Smuzhiyun 	.maps[SEC_CAM_WEP104] = CAM_WEP104,
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
282*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
283*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
284*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
285*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
286*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
287*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNDOK8] = IMR_BCNDOK8,
288*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
289*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
290*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
291*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
292*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
293*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
294*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
295*4882a593Smuzhiyun 	.maps[RTL_IMR_TIMEOUT2] = IMR_TIMEOUT2,
296*4882a593Smuzhiyun 	.maps[RTL_IMR_TIMEOUT1] = IMR_TIMEOUT1,
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	.maps[RTL_IMR_TXFOVW] = IMR_TXFOVW,
299*4882a593Smuzhiyun 	.maps[RTL_IMR_PSTIMEOUT] = IMR_PSTIMEOUT,
300*4882a593Smuzhiyun 	.maps[RTL_IMR_BCNINT] = IMR_BCNINT,
301*4882a593Smuzhiyun 	.maps[RTL_IMR_RXFOVW] = IMR_RXFOVW,
302*4882a593Smuzhiyun 	.maps[RTL_IMR_RDU] = IMR_RDU,
303*4882a593Smuzhiyun 	.maps[RTL_IMR_ATIMEND] = IMR_ATIMEND,
304*4882a593Smuzhiyun 	.maps[RTL_IMR_BDOK] = IMR_BDOK,
305*4882a593Smuzhiyun 	.maps[RTL_IMR_MGNTDOK] = IMR_MGNTDOK,
306*4882a593Smuzhiyun 	.maps[RTL_IMR_TBDER] = IMR_TBDER,
307*4882a593Smuzhiyun 	.maps[RTL_IMR_HIGHDOK] = IMR_HIGHDOK,
308*4882a593Smuzhiyun 	.maps[RTL_IMR_TBDOK] = IMR_TBDOK,
309*4882a593Smuzhiyun 	.maps[RTL_IMR_BKDOK] = IMR_BKDOK,
310*4882a593Smuzhiyun 	.maps[RTL_IMR_BEDOK] = IMR_BEDOK,
311*4882a593Smuzhiyun 	.maps[RTL_IMR_VIDOK] = IMR_VIDOK,
312*4882a593Smuzhiyun 	.maps[RTL_IMR_VODOK] = IMR_VODOK,
313*4882a593Smuzhiyun 	.maps[RTL_IMR_ROK] = IMR_ROK,
314*4882a593Smuzhiyun 	.maps[RTL_IBSS_INT_MASKS] = (IMR_BCNINT | IMR_TBDOK | IMR_TBDER),
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	.maps[RTL_RC_CCK_RATE1M] = DESC_RATE1M,
317*4882a593Smuzhiyun 	.maps[RTL_RC_CCK_RATE2M] = DESC_RATE2M,
318*4882a593Smuzhiyun 	.maps[RTL_RC_CCK_RATE5_5M] = DESC_RATE5_5M,
319*4882a593Smuzhiyun 	.maps[RTL_RC_CCK_RATE11M] = DESC_RATE11M,
320*4882a593Smuzhiyun 	.maps[RTL_RC_OFDM_RATE6M] = DESC_RATE6M,
321*4882a593Smuzhiyun 	.maps[RTL_RC_OFDM_RATE9M] = DESC_RATE9M,
322*4882a593Smuzhiyun 	.maps[RTL_RC_OFDM_RATE12M] = DESC_RATE12M,
323*4882a593Smuzhiyun 	.maps[RTL_RC_OFDM_RATE18M] = DESC_RATE18M,
324*4882a593Smuzhiyun 	.maps[RTL_RC_OFDM_RATE24M] = DESC_RATE24M,
325*4882a593Smuzhiyun 	.maps[RTL_RC_OFDM_RATE36M] = DESC_RATE36M,
326*4882a593Smuzhiyun 	.maps[RTL_RC_OFDM_RATE48M] = DESC_RATE48M,
327*4882a593Smuzhiyun 	.maps[RTL_RC_OFDM_RATE54M] = DESC_RATE54M,
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	.maps[RTL_RC_HT_RATEMCS7] = DESC_RATEMCS7,
330*4882a593Smuzhiyun 	.maps[RTL_RC_HT_RATEMCS15] = DESC_RATEMCS15,
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static const struct pci_device_id rtl92de_pci_ids[] = {
334*4882a593Smuzhiyun 	{RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8193, rtl92de_hal_cfg)},
335*4882a593Smuzhiyun 	{RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x002B, rtl92de_hal_cfg)},
336*4882a593Smuzhiyun 	{},
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, rtl92de_pci_ids);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun MODULE_AUTHOR("lizhaoming	<chaoming_li@realsil.com.cn>");
342*4882a593Smuzhiyun MODULE_AUTHOR("Realtek WlanFAE	<wlanfae@realtek.com>");
343*4882a593Smuzhiyun MODULE_AUTHOR("Larry Finger	<Larry.Finger@lwfinger.net>");
344*4882a593Smuzhiyun MODULE_LICENSE("GPL");
345*4882a593Smuzhiyun MODULE_DESCRIPTION("Realtek 8192DE 802.11n Dual Mac PCI wireless");
346*4882a593Smuzhiyun MODULE_FIRMWARE("rtlwifi/rtl8192defw.bin");
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun module_param_named(swenc, rtl92de_mod_params.sw_crypto, bool, 0444);
349*4882a593Smuzhiyun module_param_named(debug_level, rtl92de_mod_params.debug_level, int, 0644);
350*4882a593Smuzhiyun module_param_named(ips, rtl92de_mod_params.inactiveps, bool, 0444);
351*4882a593Smuzhiyun module_param_named(swlps, rtl92de_mod_params.swctrl_lps, bool, 0444);
352*4882a593Smuzhiyun module_param_named(fwlps, rtl92de_mod_params.fwctrl_lps, bool, 0444);
353*4882a593Smuzhiyun module_param_named(aspm, rtl92de_mod_params.aspm_support, int, 0444);
354*4882a593Smuzhiyun module_param_named(debug_mask, rtl92de_mod_params.debug_mask, ullong, 0644);
355*4882a593Smuzhiyun MODULE_PARM_DESC(swenc, "Set to 1 for software crypto (default 0)\n");
356*4882a593Smuzhiyun MODULE_PARM_DESC(ips, "Set to 0 to not use link power save (default 1)\n");
357*4882a593Smuzhiyun MODULE_PARM_DESC(swlps, "Set to 1 to use SW control power save (default 1)\n");
358*4882a593Smuzhiyun MODULE_PARM_DESC(fwlps, "Set to 1 to use FW control power save (default 0)\n");
359*4882a593Smuzhiyun MODULE_PARM_DESC(aspm, "Set to 1 to enable ASPM (default 1)\n");
360*4882a593Smuzhiyun MODULE_PARM_DESC(debug_level, "Set debug level (0-5) (default 0)");
361*4882a593Smuzhiyun MODULE_PARM_DESC(debug_mask, "Set debug mask (default 0)");
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(rtlwifi_pm_ops, rtl_pci_suspend, rtl_pci_resume);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun static struct pci_driver rtl92de_driver = {
366*4882a593Smuzhiyun 	.name = KBUILD_MODNAME,
367*4882a593Smuzhiyun 	.id_table = rtl92de_pci_ids,
368*4882a593Smuzhiyun 	.probe = rtl_pci_probe,
369*4882a593Smuzhiyun 	.remove = rtl_pci_disconnect,
370*4882a593Smuzhiyun 	.driver.pm = &rtlwifi_pm_ops,
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun /* add global spin lock to solve the problem that
374*4882a593Smuzhiyun  * Dul mac register operation on the same time */
375*4882a593Smuzhiyun spinlock_t globalmutex_power;
376*4882a593Smuzhiyun spinlock_t globalmutex_for_fwdownload;
377*4882a593Smuzhiyun spinlock_t globalmutex_for_power_and_efuse;
378*4882a593Smuzhiyun 
rtl92de_module_init(void)379*4882a593Smuzhiyun static int __init rtl92de_module_init(void)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	int ret = 0;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	spin_lock_init(&globalmutex_power);
384*4882a593Smuzhiyun 	spin_lock_init(&globalmutex_for_fwdownload);
385*4882a593Smuzhiyun 	spin_lock_init(&globalmutex_for_power_and_efuse);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	ret = pci_register_driver(&rtl92de_driver);
388*4882a593Smuzhiyun 	if (ret)
389*4882a593Smuzhiyun 		WARN_ONCE(true, "rtl8192de: No device found\n");
390*4882a593Smuzhiyun 	return ret;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
rtl92de_module_exit(void)393*4882a593Smuzhiyun static void __exit rtl92de_module_exit(void)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	pci_unregister_driver(&rtl92de_driver);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun module_init(rtl92de_module_init);
399*4882a593Smuzhiyun module_exit(rtl92de_module_exit);
400