1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* Copyright(c) 2009-2012 Realtek Corporation.*/ 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun #ifndef __RTL92D_REG_H__ 5*4882a593Smuzhiyun #define __RTL92D_REG_H__ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* ----------------------------------------------------- */ 8*4882a593Smuzhiyun /* 0x0000h ~ 0x00FFh System Configuration */ 9*4882a593Smuzhiyun /* ----------------------------------------------------- */ 10*4882a593Smuzhiyun #define REG_SYS_ISO_CTRL 0x0000 11*4882a593Smuzhiyun #define REG_SYS_FUNC_EN 0x0002 12*4882a593Smuzhiyun #define REG_APS_FSMCO 0x0004 13*4882a593Smuzhiyun #define REG_SYS_CLKR 0x0008 14*4882a593Smuzhiyun #define REG_9346CR 0x000A 15*4882a593Smuzhiyun #define REG_EE_VPD 0x000C 16*4882a593Smuzhiyun #define REG_AFE_MISC 0x0010 17*4882a593Smuzhiyun #define REG_SPS0_CTRL 0x0011 18*4882a593Smuzhiyun #define REG_POWER_OFF_IN_PROCESS 0x0017 19*4882a593Smuzhiyun #define REG_SPS_OCP_CFG 0x0018 20*4882a593Smuzhiyun #define REG_RSV_CTRL 0x001C 21*4882a593Smuzhiyun #define REG_RF_CTRL 0x001F 22*4882a593Smuzhiyun #define REG_LDOA15_CTRL 0x0020 23*4882a593Smuzhiyun #define REG_LDOV12D_CTRL 0x0021 24*4882a593Smuzhiyun #define REG_LDOHCI12_CTRL 0x0022 25*4882a593Smuzhiyun #define REG_LPLDO_CTRL 0x0023 26*4882a593Smuzhiyun #define REG_AFE_XTAL_CTRL 0x0024 27*4882a593Smuzhiyun #define REG_AFE_PLL_CTRL 0x0028 28*4882a593Smuzhiyun /* for 92d, DMDP,SMSP,DMSP contrl */ 29*4882a593Smuzhiyun #define REG_MAC_PHY_CTRL 0x002c 30*4882a593Smuzhiyun #define REG_EFUSE_CTRL 0x0030 31*4882a593Smuzhiyun #define REG_EFUSE_TEST 0x0034 32*4882a593Smuzhiyun #define REG_PWR_DATA 0x0038 33*4882a593Smuzhiyun #define REG_CAL_TIMER 0x003C 34*4882a593Smuzhiyun #define REG_ACLK_MON 0x003E 35*4882a593Smuzhiyun #define REG_GPIO_MUXCFG 0x0040 36*4882a593Smuzhiyun #define REG_GPIO_IO_SEL 0x0042 37*4882a593Smuzhiyun #define REG_MAC_PINMUX_CFG 0x0043 38*4882a593Smuzhiyun #define REG_GPIO_PIN_CTRL 0x0044 39*4882a593Smuzhiyun #define REG_GPIO_INTM 0x0048 40*4882a593Smuzhiyun #define REG_LEDCFG0 0x004C 41*4882a593Smuzhiyun #define REG_LEDCFG1 0x004D 42*4882a593Smuzhiyun #define REG_LEDCFG2 0x004E 43*4882a593Smuzhiyun #define REG_LEDCFG3 0x004F 44*4882a593Smuzhiyun #define REG_FSIMR 0x0050 45*4882a593Smuzhiyun #define REG_FSISR 0x0054 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define REG_MCUFWDL 0x0080 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #define REG_HMEBOX_EXT_0 0x0088 50*4882a593Smuzhiyun #define REG_HMEBOX_EXT_1 0x008A 51*4882a593Smuzhiyun #define REG_HMEBOX_EXT_2 0x008C 52*4882a593Smuzhiyun #define REG_HMEBOX_EXT_3 0x008E 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define REG_BIST_SCAN 0x00D0 55*4882a593Smuzhiyun #define REG_BIST_RPT 0x00D4 56*4882a593Smuzhiyun #define REG_BIST_ROM_RPT 0x00D8 57*4882a593Smuzhiyun #define REG_USB_SIE_INTF 0x00E0 58*4882a593Smuzhiyun #define REG_PCIE_MIO_INTF 0x00E4 59*4882a593Smuzhiyun #define REG_PCIE_MIO_INTD 0x00E8 60*4882a593Smuzhiyun #define REG_HPON_FSM 0x00EC 61*4882a593Smuzhiyun #define REG_SYS_CFG 0x00F0 62*4882a593Smuzhiyun #define REG_MAC_PHY_CTRL_NORMAL 0x00f8 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #define REG_MAC0 0x0081 65*4882a593Smuzhiyun #define REG_MAC1 0x0053 66*4882a593Smuzhiyun #define FW_MAC0_READY 0x18 67*4882a593Smuzhiyun #define FW_MAC1_READY 0x1A 68*4882a593Smuzhiyun #define MAC0_ON BIT(7) 69*4882a593Smuzhiyun #define MAC1_ON BIT(0) 70*4882a593Smuzhiyun #define MAC0_READY BIT(0) 71*4882a593Smuzhiyun #define MAC1_READY BIT(0) 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* ----------------------------------------------------- */ 74*4882a593Smuzhiyun /* 0x0100h ~ 0x01FFh MACTOP General Configuration */ 75*4882a593Smuzhiyun /* ----------------------------------------------------- */ 76*4882a593Smuzhiyun #define REG_CR 0x0100 77*4882a593Smuzhiyun #define REG_PBP 0x0104 78*4882a593Smuzhiyun #define REG_TRXDMA_CTRL 0x010C 79*4882a593Smuzhiyun #define REG_TRXFF_BNDY 0x0114 80*4882a593Smuzhiyun #define REG_TRXFF_STATUS 0x0118 81*4882a593Smuzhiyun #define REG_RXFF_PTR 0x011C 82*4882a593Smuzhiyun #define REG_HIMR 0x0120 83*4882a593Smuzhiyun #define REG_HISR 0x0124 84*4882a593Smuzhiyun #define REG_HIMRE 0x0128 85*4882a593Smuzhiyun #define REG_HISRE 0x012C 86*4882a593Smuzhiyun #define REG_CPWM 0x012F 87*4882a593Smuzhiyun #define REG_FWIMR 0x0130 88*4882a593Smuzhiyun #define REG_FWISR 0x0134 89*4882a593Smuzhiyun #define REG_PKTBUF_DBG_CTRL 0x0140 90*4882a593Smuzhiyun #define REG_PKTBUF_DBG_DATA_L 0x0144 91*4882a593Smuzhiyun #define REG_PKTBUF_DBG_DATA_H 0x0148 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define REG_TC0_CTRL 0x0150 94*4882a593Smuzhiyun #define REG_TC1_CTRL 0x0154 95*4882a593Smuzhiyun #define REG_TC2_CTRL 0x0158 96*4882a593Smuzhiyun #define REG_TC3_CTRL 0x015C 97*4882a593Smuzhiyun #define REG_TC4_CTRL 0x0160 98*4882a593Smuzhiyun #define REG_TCUNIT_BASE 0x0164 99*4882a593Smuzhiyun #define REG_MBIST_START 0x0174 100*4882a593Smuzhiyun #define REG_MBIST_DONE 0x0178 101*4882a593Smuzhiyun #define REG_MBIST_FAIL 0x017C 102*4882a593Smuzhiyun #define REG_C2HEVT_MSG_NORMAL 0x01A0 103*4882a593Smuzhiyun #define REG_C2HEVT_MSG_TEST 0x01B8 104*4882a593Smuzhiyun #define REG_C2HEVT_CLEAR 0x01BF 105*4882a593Smuzhiyun #define REG_MCUTST_1 0x01c0 106*4882a593Smuzhiyun #define REG_FMETHR 0x01C8 107*4882a593Smuzhiyun #define REG_HMETFR 0x01CC 108*4882a593Smuzhiyun #define REG_HMEBOX_0 0x01D0 109*4882a593Smuzhiyun #define REG_HMEBOX_1 0x01D4 110*4882a593Smuzhiyun #define REG_HMEBOX_2 0x01D8 111*4882a593Smuzhiyun #define REG_HMEBOX_3 0x01DC 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #define REG_LLT_INIT 0x01E0 114*4882a593Smuzhiyun #define REG_BB_ACCEESS_CTRL 0x01E8 115*4882a593Smuzhiyun #define REG_BB_ACCESS_DATA 0x01EC 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun /* ----------------------------------------------------- */ 119*4882a593Smuzhiyun /* 0x0200h ~ 0x027Fh TXDMA Configuration */ 120*4882a593Smuzhiyun /* ----------------------------------------------------- */ 121*4882a593Smuzhiyun #define REG_RQPN 0x0200 122*4882a593Smuzhiyun #define REG_FIFOPAGE 0x0204 123*4882a593Smuzhiyun #define REG_TDECTRL 0x0208 124*4882a593Smuzhiyun #define REG_TXDMA_OFFSET_CHK 0x020C 125*4882a593Smuzhiyun #define REG_TXDMA_STATUS 0x0210 126*4882a593Smuzhiyun #define REG_RQPN_NPQ 0x0214 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /* ----------------------------------------------------- */ 129*4882a593Smuzhiyun /* 0x0280h ~ 0x02FFh RXDMA Configuration */ 130*4882a593Smuzhiyun /* ----------------------------------------------------- */ 131*4882a593Smuzhiyun #define REG_RXDMA_AGG_PG_TH 0x0280 132*4882a593Smuzhiyun #define REG_RXPKT_NUM 0x0284 133*4882a593Smuzhiyun #define REG_RXDMA_STATUS 0x0288 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun /* ----------------------------------------------------- */ 136*4882a593Smuzhiyun /* 0x0300h ~ 0x03FFh PCIe */ 137*4882a593Smuzhiyun /* ----------------------------------------------------- */ 138*4882a593Smuzhiyun #define REG_PCIE_CTRL_REG 0x0300 139*4882a593Smuzhiyun #define REG_INT_MIG 0x0304 140*4882a593Smuzhiyun #define REG_BCNQ_DESA 0x0308 141*4882a593Smuzhiyun #define REG_HQ_DESA 0x0310 142*4882a593Smuzhiyun #define REG_MGQ_DESA 0x0318 143*4882a593Smuzhiyun #define REG_VOQ_DESA 0x0320 144*4882a593Smuzhiyun #define REG_VIQ_DESA 0x0328 145*4882a593Smuzhiyun #define REG_BEQ_DESA 0x0330 146*4882a593Smuzhiyun #define REG_BKQ_DESA 0x0338 147*4882a593Smuzhiyun #define REG_RX_DESA 0x0340 148*4882a593Smuzhiyun #define REG_DBI 0x0348 149*4882a593Smuzhiyun #define REG_DBI_WDATA 0x0348 150*4882a593Smuzhiyun #define REG_DBI_RDATA 0x034C 151*4882a593Smuzhiyun #define REG_DBI_CTRL 0x0350 152*4882a593Smuzhiyun #define REG_DBI_FLAG 0x0352 153*4882a593Smuzhiyun #define REG_MDIO 0x0354 154*4882a593Smuzhiyun #define REG_DBG_SEL 0x0360 155*4882a593Smuzhiyun #define REG_PCIE_HRPWM 0x0361 156*4882a593Smuzhiyun #define REG_PCIE_HCPWM 0x0363 157*4882a593Smuzhiyun #define REG_UART_CTRL 0x0364 158*4882a593Smuzhiyun #define REG_UART_TX_DESA 0x0370 159*4882a593Smuzhiyun #define REG_UART_RX_DESA 0x0378 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* ----------------------------------------------------- */ 162*4882a593Smuzhiyun /* 0x0400h ~ 0x047Fh Protocol Configuration */ 163*4882a593Smuzhiyun /* ----------------------------------------------------- */ 164*4882a593Smuzhiyun #define REG_VOQ_INFORMATION 0x0400 165*4882a593Smuzhiyun #define REG_VIQ_INFORMATION 0x0404 166*4882a593Smuzhiyun #define REG_BEQ_INFORMATION 0x0408 167*4882a593Smuzhiyun #define REG_BKQ_INFORMATION 0x040C 168*4882a593Smuzhiyun #define REG_MGQ_INFORMATION 0x0410 169*4882a593Smuzhiyun #define REG_HGQ_INFORMATION 0x0414 170*4882a593Smuzhiyun #define REG_BCNQ_INFORMATION 0x0418 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define REG_CPU_MGQ_INFORMATION 0x041C 174*4882a593Smuzhiyun #define REG_FWHW_TXQ_CTRL 0x0420 175*4882a593Smuzhiyun #define REG_HWSEQ_CTRL 0x0423 176*4882a593Smuzhiyun #define REG_TXPKTBUF_BCNQ_BDNY 0x0424 177*4882a593Smuzhiyun #define REG_TXPKTBUF_MGQ_BDNY 0x0425 178*4882a593Smuzhiyun #define REG_MULTI_BCNQ_EN 0x0426 179*4882a593Smuzhiyun #define REG_MULTI_BCNQ_OFFSET 0x0427 180*4882a593Smuzhiyun #define REG_SPEC_SIFS 0x0428 181*4882a593Smuzhiyun #define REG_RL 0x042A 182*4882a593Smuzhiyun #define REG_DARFRC 0x0430 183*4882a593Smuzhiyun #define REG_RARFRC 0x0438 184*4882a593Smuzhiyun #define REG_RRSR 0x0440 185*4882a593Smuzhiyun #define REG_ARFR0 0x0444 186*4882a593Smuzhiyun #define REG_ARFR1 0x0448 187*4882a593Smuzhiyun #define REG_ARFR2 0x044C 188*4882a593Smuzhiyun #define REG_ARFR3 0x0450 189*4882a593Smuzhiyun #define REG_AGGLEN_LMT 0x0458 190*4882a593Smuzhiyun #define REG_AMPDU_MIN_SPACE 0x045C 191*4882a593Smuzhiyun #define REG_TXPKTBUF_WMAC_LBK_BF_HD 0x045D 192*4882a593Smuzhiyun #define REG_FAST_EDCA_CTRL 0x0460 193*4882a593Smuzhiyun #define REG_RD_RESP_PKT_TH 0x0463 194*4882a593Smuzhiyun #define REG_INIRTS_RATE_SEL 0x0480 195*4882a593Smuzhiyun #define REG_INIDATA_RATE_SEL 0x0484 196*4882a593Smuzhiyun #define REG_POWER_STATUS 0x04A4 197*4882a593Smuzhiyun #define REG_POWER_STAGE1 0x04B4 198*4882a593Smuzhiyun #define REG_POWER_STAGE2 0x04B8 199*4882a593Smuzhiyun #define REG_PKT_LIFE_TIME 0x04C0 200*4882a593Smuzhiyun #define REG_STBC_SETTING 0x04C4 201*4882a593Smuzhiyun #define REG_PROT_MODE_CTRL 0x04C8 202*4882a593Smuzhiyun #define REG_MAX_AGGR_NUM 0x04CA 203*4882a593Smuzhiyun #define REG_RTS_MAX_AGGR_NUM 0x04CB 204*4882a593Smuzhiyun #define REG_BAR_MODE_CTRL 0x04CC 205*4882a593Smuzhiyun #define REG_RA_TRY_RATE_AGG_LMT 0x04CF 206*4882a593Smuzhiyun #define REG_EARLY_MODE_CONTROL 0x4D0 207*4882a593Smuzhiyun #define REG_NQOS_SEQ 0x04DC 208*4882a593Smuzhiyun #define REG_QOS_SEQ 0x04DE 209*4882a593Smuzhiyun #define REG_NEED_CPU_HANDLE 0x04E0 210*4882a593Smuzhiyun #define REG_PKT_LOSE_RPT 0x04E1 211*4882a593Smuzhiyun #define REG_PTCL_ERR_STATUS 0x04E2 212*4882a593Smuzhiyun #define REG_DUMMY 0x04FC 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun /* ----------------------------------------------------- */ 215*4882a593Smuzhiyun /* 0x0500h ~ 0x05FFh EDCA Configuration */ 216*4882a593Smuzhiyun /* ----------------------------------------------------- */ 217*4882a593Smuzhiyun #define REG_EDCA_VO_PARAM 0x0500 218*4882a593Smuzhiyun #define REG_EDCA_VI_PARAM 0x0504 219*4882a593Smuzhiyun #define REG_EDCA_BE_PARAM 0x0508 220*4882a593Smuzhiyun #define REG_EDCA_BK_PARAM 0x050C 221*4882a593Smuzhiyun #define REG_BCNTCFG 0x0510 222*4882a593Smuzhiyun #define REG_PIFS 0x0512 223*4882a593Smuzhiyun #define REG_RDG_PIFS 0x0513 224*4882a593Smuzhiyun #define REG_SIFS_CTX 0x0514 225*4882a593Smuzhiyun #define REG_SIFS_TRX 0x0516 226*4882a593Smuzhiyun #define REG_AGGR_BREAK_TIME 0x051A 227*4882a593Smuzhiyun #define REG_SLOT 0x051B 228*4882a593Smuzhiyun #define REG_TX_PTCL_CTRL 0x0520 229*4882a593Smuzhiyun #define REG_TXPAUSE 0x0522 230*4882a593Smuzhiyun #define REG_DIS_TXREQ_CLR 0x0523 231*4882a593Smuzhiyun #define REG_RD_CTRL 0x0524 232*4882a593Smuzhiyun #define REG_TBTT_PROHIBIT 0x0540 233*4882a593Smuzhiyun #define REG_RD_NAV_NXT 0x0544 234*4882a593Smuzhiyun #define REG_NAV_PROT_LEN 0x0546 235*4882a593Smuzhiyun #define REG_BCN_CTRL 0x0550 236*4882a593Smuzhiyun #define REG_MBID_NUM 0x0552 237*4882a593Smuzhiyun #define REG_DUAL_TSF_RST 0x0553 238*4882a593Smuzhiyun #define REG_BCN_INTERVAL 0x0554 239*4882a593Smuzhiyun #define REG_MBSSID_BCN_SPACE 0x0554 240*4882a593Smuzhiyun #define REG_DRVERLYINT 0x0558 241*4882a593Smuzhiyun #define REG_BCNDMATIM 0x0559 242*4882a593Smuzhiyun #define REG_ATIMWND 0x055A 243*4882a593Smuzhiyun #define REG_USTIME_TSF 0x055C 244*4882a593Smuzhiyun #define REG_BCN_MAX_ERR 0x055D 245*4882a593Smuzhiyun #define REG_RXTSF_OFFSET_CCK 0x055E 246*4882a593Smuzhiyun #define REG_RXTSF_OFFSET_OFDM 0x055F 247*4882a593Smuzhiyun #define REG_TSFTR 0x0560 248*4882a593Smuzhiyun #define REG_INIT_TSFTR 0x0564 249*4882a593Smuzhiyun #define REG_PSTIMER 0x0580 250*4882a593Smuzhiyun #define REG_TIMER0 0x0584 251*4882a593Smuzhiyun #define REG_TIMER1 0x0588 252*4882a593Smuzhiyun #define REG_ACMHWCTRL 0x05C0 253*4882a593Smuzhiyun #define REG_ACMRSTCTRL 0x05C1 254*4882a593Smuzhiyun #define REG_ACMAVG 0x05C2 255*4882a593Smuzhiyun #define REG_VO_ADMTIME 0x05C4 256*4882a593Smuzhiyun #define REG_VI_ADMTIME 0x05C6 257*4882a593Smuzhiyun #define REG_BE_ADMTIME 0x05C8 258*4882a593Smuzhiyun #define REG_EDCA_RANDOM_GEN 0x05CC 259*4882a593Smuzhiyun #define REG_SCH_TXCMD 0x05D0 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun /* Dual MAC Co-Existence Register */ 262*4882a593Smuzhiyun #define REG_DMC 0x05F0 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun /* ----------------------------------------------------- */ 265*4882a593Smuzhiyun /* 0x0600h ~ 0x07FFh WMAC Configuration */ 266*4882a593Smuzhiyun /* ----------------------------------------------------- */ 267*4882a593Smuzhiyun #define REG_APSD_CTRL 0x0600 268*4882a593Smuzhiyun #define REG_BWOPMODE 0x0603 269*4882a593Smuzhiyun #define REG_TCR 0x0604 270*4882a593Smuzhiyun #define REG_RCR 0x0608 271*4882a593Smuzhiyun #define REG_RX_PKT_LIMIT 0x060C 272*4882a593Smuzhiyun #define REG_RX_DLK_TIME 0x060D 273*4882a593Smuzhiyun #define REG_RX_DRVINFO_SZ 0x060F 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun #define REG_MACID 0x0610 276*4882a593Smuzhiyun #define REG_BSSID 0x0618 277*4882a593Smuzhiyun #define REG_MAR 0x0620 278*4882a593Smuzhiyun #define REG_MBIDCAMCFG 0x0628 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define REG_USTIME_EDCA 0x0638 281*4882a593Smuzhiyun #define REG_MAC_SPEC_SIFS 0x063A 282*4882a593Smuzhiyun #define REG_RESP_SIFS_CCK 0x063C 283*4882a593Smuzhiyun #define REG_RESP_SIFS_OFDM 0x063E 284*4882a593Smuzhiyun #define REG_ACKTO 0x0640 285*4882a593Smuzhiyun #define REG_CTS2TO 0x0641 286*4882a593Smuzhiyun #define REG_EIFS 0x0642 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun /* WMA, BA, CCX */ 290*4882a593Smuzhiyun #define REG_NAV_CTRL 0x0650 291*4882a593Smuzhiyun #define REG_BACAMCMD 0x0654 292*4882a593Smuzhiyun #define REG_BACAMCONTENT 0x0658 293*4882a593Smuzhiyun #define REG_LBDLY 0x0660 294*4882a593Smuzhiyun #define REG_FWDLY 0x0661 295*4882a593Smuzhiyun #define REG_RXERR_RPT 0x0664 296*4882a593Smuzhiyun #define REG_WMAC_TRXPTCL_CTL 0x0668 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun /* Security */ 300*4882a593Smuzhiyun #define REG_CAMCMD 0x0670 301*4882a593Smuzhiyun #define REG_CAMWRITE 0x0674 302*4882a593Smuzhiyun #define REG_CAMREAD 0x0678 303*4882a593Smuzhiyun #define REG_CAMDBG 0x067C 304*4882a593Smuzhiyun #define REG_SECCFG 0x0680 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun /* Power */ 307*4882a593Smuzhiyun #define REG_WOW_CTRL 0x0690 308*4882a593Smuzhiyun #define REG_PSSTATUS 0x0691 309*4882a593Smuzhiyun #define REG_PS_RX_INFO 0x0692 310*4882a593Smuzhiyun #define REG_LPNAV_CTRL 0x0694 311*4882a593Smuzhiyun #define REG_WKFMCAM_CMD 0x0698 312*4882a593Smuzhiyun #define REG_WKFMCAM_RWD 0x069C 313*4882a593Smuzhiyun #define REG_RXFLTMAP0 0x06A0 314*4882a593Smuzhiyun #define REG_RXFLTMAP1 0x06A2 315*4882a593Smuzhiyun #define REG_RXFLTMAP2 0x06A4 316*4882a593Smuzhiyun #define REG_BCN_PSR_RPT 0x06A8 317*4882a593Smuzhiyun #define REG_CALB32K_CTRL 0x06AC 318*4882a593Smuzhiyun #define REG_PKT_MON_CTRL 0x06B4 319*4882a593Smuzhiyun #define REG_BT_COEX_TABLE 0x06C0 320*4882a593Smuzhiyun #define REG_WMAC_RESP_TXINFO 0x06D8 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun /* ----------------------------------------------------- */ 324*4882a593Smuzhiyun /* Redifine 8192C register definition for compatibility */ 325*4882a593Smuzhiyun /* ----------------------------------------------------- */ 326*4882a593Smuzhiyun #define CR9346 REG_9346CR 327*4882a593Smuzhiyun #define MSR (REG_CR + 2) 328*4882a593Smuzhiyun #define ISR REG_HISR 329*4882a593Smuzhiyun #define TSFR REG_TSFTR 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun #define MACIDR0 REG_MACID 332*4882a593Smuzhiyun #define MACIDR4 (REG_MACID + 4) 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun #define PBP REG_PBP 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun #define IDR0 MACIDR0 337*4882a593Smuzhiyun #define IDR4 MACIDR4 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun /* ----------------------------------------------------- */ 340*4882a593Smuzhiyun /* 8192C (MSR) Media Status Register(Offset 0x4C, 8 bits)*/ 341*4882a593Smuzhiyun /* ----------------------------------------------------- */ 342*4882a593Smuzhiyun #define MSR_NOLINK 0x00 343*4882a593Smuzhiyun #define MSR_ADHOC 0x01 344*4882a593Smuzhiyun #define MSR_INFRA 0x02 345*4882a593Smuzhiyun #define MSR_AP 0x03 346*4882a593Smuzhiyun #define MSR_MASK 0x03 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun /* 6. Adaptive Control Registers (Offset: 0x0160 - 0x01CF) */ 349*4882a593Smuzhiyun /* ----------------------------------------------------- */ 350*4882a593Smuzhiyun /* 8192C Response Rate Set Register(offset 0x181, 24bits)*/ 351*4882a593Smuzhiyun /* ----------------------------------------------------- */ 352*4882a593Smuzhiyun #define RRSR_RSC_OFFSET 21 353*4882a593Smuzhiyun #define RRSR_SHORT_OFFSET 23 354*4882a593Smuzhiyun #define RRSR_RSC_BW_40M 0x600000 355*4882a593Smuzhiyun #define RRSR_RSC_UPSUBCHNL 0x400000 356*4882a593Smuzhiyun #define RRSR_RSC_LOWSUBCHNL 0x200000 357*4882a593Smuzhiyun #define RRSR_SHORT 0x800000 358*4882a593Smuzhiyun #define RRSR_1M BIT0 359*4882a593Smuzhiyun #define RRSR_2M BIT1 360*4882a593Smuzhiyun #define RRSR_5_5M BIT2 361*4882a593Smuzhiyun #define RRSR_11M BIT3 362*4882a593Smuzhiyun #define RRSR_6M BIT4 363*4882a593Smuzhiyun #define RRSR_9M BIT5 364*4882a593Smuzhiyun #define RRSR_12M BIT6 365*4882a593Smuzhiyun #define RRSR_18M BIT7 366*4882a593Smuzhiyun #define RRSR_24M BIT8 367*4882a593Smuzhiyun #define RRSR_36M BIT9 368*4882a593Smuzhiyun #define RRSR_48M BIT10 369*4882a593Smuzhiyun #define RRSR_54M BIT11 370*4882a593Smuzhiyun #define RRSR_MCS0 BIT12 371*4882a593Smuzhiyun #define RRSR_MCS1 BIT13 372*4882a593Smuzhiyun #define RRSR_MCS2 BIT14 373*4882a593Smuzhiyun #define RRSR_MCS3 BIT15 374*4882a593Smuzhiyun #define RRSR_MCS4 BIT16 375*4882a593Smuzhiyun #define RRSR_MCS5 BIT17 376*4882a593Smuzhiyun #define RRSR_MCS6 BIT18 377*4882a593Smuzhiyun #define RRSR_MCS7 BIT19 378*4882a593Smuzhiyun #define BRSR_ACKSHORTPMB BIT23 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun /* ----------------------------------------------------- */ 381*4882a593Smuzhiyun /* 8192C Rate Definition */ 382*4882a593Smuzhiyun /* ----------------------------------------------------- */ 383*4882a593Smuzhiyun /* CCK */ 384*4882a593Smuzhiyun #define RATR_1M 0x00000001 385*4882a593Smuzhiyun #define RATR_2M 0x00000002 386*4882a593Smuzhiyun #define RATR_55M 0x00000004 387*4882a593Smuzhiyun #define RATR_11M 0x00000008 388*4882a593Smuzhiyun /* OFDM */ 389*4882a593Smuzhiyun #define RATR_6M 0x00000010 390*4882a593Smuzhiyun #define RATR_9M 0x00000020 391*4882a593Smuzhiyun #define RATR_12M 0x00000040 392*4882a593Smuzhiyun #define RATR_18M 0x00000080 393*4882a593Smuzhiyun #define RATR_24M 0x00000100 394*4882a593Smuzhiyun #define RATR_36M 0x00000200 395*4882a593Smuzhiyun #define RATR_48M 0x00000400 396*4882a593Smuzhiyun #define RATR_54M 0x00000800 397*4882a593Smuzhiyun /* MCS 1 Spatial Stream */ 398*4882a593Smuzhiyun #define RATR_MCS0 0x00001000 399*4882a593Smuzhiyun #define RATR_MCS1 0x00002000 400*4882a593Smuzhiyun #define RATR_MCS2 0x00004000 401*4882a593Smuzhiyun #define RATR_MCS3 0x00008000 402*4882a593Smuzhiyun #define RATR_MCS4 0x00010000 403*4882a593Smuzhiyun #define RATR_MCS5 0x00020000 404*4882a593Smuzhiyun #define RATR_MCS6 0x00040000 405*4882a593Smuzhiyun #define RATR_MCS7 0x00080000 406*4882a593Smuzhiyun /* MCS 2 Spatial Stream */ 407*4882a593Smuzhiyun #define RATR_MCS8 0x00100000 408*4882a593Smuzhiyun #define RATR_MCS9 0x00200000 409*4882a593Smuzhiyun #define RATR_MCS10 0x00400000 410*4882a593Smuzhiyun #define RATR_MCS11 0x00800000 411*4882a593Smuzhiyun #define RATR_MCS12 0x01000000 412*4882a593Smuzhiyun #define RATR_MCS13 0x02000000 413*4882a593Smuzhiyun #define RATR_MCS14 0x04000000 414*4882a593Smuzhiyun #define RATR_MCS15 0x08000000 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun /* CCK */ 417*4882a593Smuzhiyun #define RATE_1M BIT(0) 418*4882a593Smuzhiyun #define RATE_2M BIT(1) 419*4882a593Smuzhiyun #define RATE_5_5M BIT(2) 420*4882a593Smuzhiyun #define RATE_11M BIT(3) 421*4882a593Smuzhiyun /* OFDM */ 422*4882a593Smuzhiyun #define RATE_6M BIT(4) 423*4882a593Smuzhiyun #define RATE_9M BIT(5) 424*4882a593Smuzhiyun #define RATE_12M BIT(6) 425*4882a593Smuzhiyun #define RATE_18M BIT(7) 426*4882a593Smuzhiyun #define RATE_24M BIT(8) 427*4882a593Smuzhiyun #define RATE_36M BIT(9) 428*4882a593Smuzhiyun #define RATE_48M BIT(10) 429*4882a593Smuzhiyun #define RATE_54M BIT(11) 430*4882a593Smuzhiyun /* MCS 1 Spatial Stream */ 431*4882a593Smuzhiyun #define RATE_MCS0 BIT(12) 432*4882a593Smuzhiyun #define RATE_MCS1 BIT(13) 433*4882a593Smuzhiyun #define RATE_MCS2 BIT(14) 434*4882a593Smuzhiyun #define RATE_MCS3 BIT(15) 435*4882a593Smuzhiyun #define RATE_MCS4 BIT(16) 436*4882a593Smuzhiyun #define RATE_MCS5 BIT(17) 437*4882a593Smuzhiyun #define RATE_MCS6 BIT(18) 438*4882a593Smuzhiyun #define RATE_MCS7 BIT(19) 439*4882a593Smuzhiyun /* MCS 2 Spatial Stream */ 440*4882a593Smuzhiyun #define RATE_MCS8 BIT(20) 441*4882a593Smuzhiyun #define RATE_MCS9 BIT(21) 442*4882a593Smuzhiyun #define RATE_MCS10 BIT(22) 443*4882a593Smuzhiyun #define RATE_MCS11 BIT(23) 444*4882a593Smuzhiyun #define RATE_MCS12 BIT(24) 445*4882a593Smuzhiyun #define RATE_MCS13 BIT(25) 446*4882a593Smuzhiyun #define RATE_MCS14 BIT(26) 447*4882a593Smuzhiyun #define RATE_MCS15 BIT(27) 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun /* ALL CCK Rate */ 450*4882a593Smuzhiyun #define RATE_ALL_CCK (RATR_1M | RATR_2M | RATR_55M | \ 451*4882a593Smuzhiyun RATR_11M) 452*4882a593Smuzhiyun #define RATE_ALL_OFDM_AG (RATR_6M | RATR_9M | RATR_12M | \ 453*4882a593Smuzhiyun RATR_18M | RATR_24M | \ 454*4882a593Smuzhiyun RATR_36M | RATR_48M | RATR_54M) 455*4882a593Smuzhiyun #define RATE_ALL_OFDM_1SS (RATR_MCS0 | RATR_MCS1 | RATR_MCS2 | \ 456*4882a593Smuzhiyun RATR_MCS3 | RATR_MCS4 | RATR_MCS5 | \ 457*4882a593Smuzhiyun RATR_MCS6 | RATR_MCS7) 458*4882a593Smuzhiyun #define RATE_ALL_OFDM_2SS (RATR_MCS8 | RATR_MCS9 | RATR_MCS10 | \ 459*4882a593Smuzhiyun RATR_MCS11 | RATR_MCS12 | RATR_MCS13 | \ 460*4882a593Smuzhiyun RATR_MCS14 | RATR_MCS15) 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun /* ----------------------------------------------------- */ 463*4882a593Smuzhiyun /* 8192C BW_OPMODE bits (Offset 0x203, 8bit) */ 464*4882a593Smuzhiyun /* ----------------------------------------------------- */ 465*4882a593Smuzhiyun #define BW_OPMODE_20MHZ BIT(2) 466*4882a593Smuzhiyun #define BW_OPMODE_5G BIT(1) 467*4882a593Smuzhiyun #define BW_OPMODE_11J BIT(0) 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun /* ----------------------------------------------------- */ 471*4882a593Smuzhiyun /* 8192C CAM Config Setting (offset 0x250, 1 byte) */ 472*4882a593Smuzhiyun /* ----------------------------------------------------- */ 473*4882a593Smuzhiyun #define CAM_VALID BIT(15) 474*4882a593Smuzhiyun #define CAM_NOTVALID 0x0000 475*4882a593Smuzhiyun #define CAM_USEDK BIT(5) 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun #define CAM_NONE 0x0 478*4882a593Smuzhiyun #define CAM_WEP40 0x01 479*4882a593Smuzhiyun #define CAM_TKIP 0x02 480*4882a593Smuzhiyun #define CAM_AES 0x04 481*4882a593Smuzhiyun #define CAM_WEP104 0x05 482*4882a593Smuzhiyun #define CAM_SMS4 0x6 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun #define TOTAL_CAM_ENTRY 32 486*4882a593Smuzhiyun #define HALF_CAM_ENTRY 16 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun #define CAM_WRITE BIT(16) 489*4882a593Smuzhiyun #define CAM_READ 0x00000000 490*4882a593Smuzhiyun #define CAM_POLLINIG BIT(31) 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun /* 10. Power Save Control Registers (Offset: 0x0260 - 0x02DF) */ 493*4882a593Smuzhiyun #define WOW_PMEN BIT0 /* Power management Enable. */ 494*4882a593Smuzhiyun #define WOW_WOMEN BIT1 /* WoW function on or off. */ 495*4882a593Smuzhiyun #define WOW_MAGIC BIT2 /* Magic packet */ 496*4882a593Smuzhiyun #define WOW_UWF BIT3 /* Unicast Wakeup frame. */ 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun /* 12. Host Interrupt Status Registers (Offset: 0x0300 - 0x030F) */ 499*4882a593Smuzhiyun /* ----------------------------------------------------- */ 500*4882a593Smuzhiyun /* 8190 IMR/ISR bits (offset 0xfd, 8bits) */ 501*4882a593Smuzhiyun /* ----------------------------------------------------- */ 502*4882a593Smuzhiyun #define IMR8190_DISABLED 0x0 503*4882a593Smuzhiyun #define IMR_BCNDMAINT6 BIT(31) 504*4882a593Smuzhiyun #define IMR_BCNDMAINT5 BIT(30) 505*4882a593Smuzhiyun #define IMR_BCNDMAINT4 BIT(29) 506*4882a593Smuzhiyun #define IMR_BCNDMAINT3 BIT(28) 507*4882a593Smuzhiyun #define IMR_BCNDMAINT2 BIT(27) 508*4882a593Smuzhiyun #define IMR_BCNDMAINT1 BIT(26) 509*4882a593Smuzhiyun #define IMR_BCNDOK8 BIT(25) 510*4882a593Smuzhiyun #define IMR_BCNDOK7 BIT(24) 511*4882a593Smuzhiyun #define IMR_BCNDOK6 BIT(23) 512*4882a593Smuzhiyun #define IMR_BCNDOK5 BIT(22) 513*4882a593Smuzhiyun #define IMR_BCNDOK4 BIT(21) 514*4882a593Smuzhiyun #define IMR_BCNDOK3 BIT(20) 515*4882a593Smuzhiyun #define IMR_BCNDOK2 BIT(19) 516*4882a593Smuzhiyun #define IMR_BCNDOK1 BIT(18) 517*4882a593Smuzhiyun #define IMR_TIMEOUT2 BIT(17) 518*4882a593Smuzhiyun #define IMR_TIMEOUT1 BIT(16) 519*4882a593Smuzhiyun #define IMR_TXFOVW BIT(15) 520*4882a593Smuzhiyun #define IMR_PSTIMEOUT BIT(14) 521*4882a593Smuzhiyun #define IMR_BCNINT BIT(13) 522*4882a593Smuzhiyun #define IMR_RXFOVW BIT(12) 523*4882a593Smuzhiyun #define IMR_RDU BIT(11) 524*4882a593Smuzhiyun #define IMR_ATIMEND BIT(10) 525*4882a593Smuzhiyun #define IMR_BDOK BIT(9) 526*4882a593Smuzhiyun #define IMR_HIGHDOK BIT(8) 527*4882a593Smuzhiyun #define IMR_TBDOK BIT(7) 528*4882a593Smuzhiyun #define IMR_MGNTDOK BIT(6) 529*4882a593Smuzhiyun #define IMR_TBDER BIT(5) 530*4882a593Smuzhiyun #define IMR_BKDOK BIT(4) 531*4882a593Smuzhiyun #define IMR_BEDOK BIT(3) 532*4882a593Smuzhiyun #define IMR_VIDOK BIT(2) 533*4882a593Smuzhiyun #define IMR_VODOK BIT(1) 534*4882a593Smuzhiyun #define IMR_ROK BIT(0) 535*4882a593Smuzhiyun 536*4882a593Smuzhiyun #define IMR_TXERR BIT(11) 537*4882a593Smuzhiyun #define IMR_RXERR BIT(10) 538*4882a593Smuzhiyun #define IMR_C2HCMD BIT(9) 539*4882a593Smuzhiyun #define IMR_CPWM BIT(8) 540*4882a593Smuzhiyun #define IMR_OCPINT BIT(1) 541*4882a593Smuzhiyun #define IMR_WLANOFF BIT(0) 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun /* ----------------------------------------------------- */ 544*4882a593Smuzhiyun /* 8192C EFUSE */ 545*4882a593Smuzhiyun /* ----------------------------------------------------- */ 546*4882a593Smuzhiyun #define HWSET_MAX_SIZE 256 547*4882a593Smuzhiyun #define EFUSE_MAX_SECTION 32 548*4882a593Smuzhiyun #define EFUSE_REAL_CONTENT_LEN 512 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun /* ----------------------------------------------------- */ 551*4882a593Smuzhiyun /* 8192C EEPROM/EFUSE share register definition. */ 552*4882a593Smuzhiyun /* ----------------------------------------------------- */ 553*4882a593Smuzhiyun #define EEPROM_DEFAULT_TSSI 0x0 554*4882a593Smuzhiyun #define EEPROM_DEFAULT_CRYSTALCAP 0x0 555*4882a593Smuzhiyun #define EEPROM_DEFAULT_THERMALMETER 0x12 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun #define EEPROM_DEFAULT_TXPOWERLEVEL_2G 0x2C 558*4882a593Smuzhiyun #define EEPROM_DEFAULT_TXPOWERLEVEL_5G 0x22 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun #define EEPROM_DEFAULT_HT40_2SDIFF 0x0 561*4882a593Smuzhiyun /* HT20<->40 default Tx Power Index Difference */ 562*4882a593Smuzhiyun #define EEPROM_DEFAULT_HT20_DIFF 2 563*4882a593Smuzhiyun /* OFDM Tx Power index diff */ 564*4882a593Smuzhiyun #define EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF 0x4 565*4882a593Smuzhiyun #define EEPROM_DEFAULT_HT40_PWRMAXOFFSET 0 566*4882a593Smuzhiyun #define EEPROM_DEFAULT_HT20_PWRMAXOFFSET 0 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_FCC 0x0 569*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_IC 0x1 570*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_ETSI 0x2 571*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_SPAIN 0x3 572*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_FRANCE 0x4 573*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_MKK 0x5 574*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_MKK1 0x6 575*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_ISRAEL 0x7 576*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_TELEC 0x8 577*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_GLOBAL_DOMAIN 0x9 578*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_WORLD_WIDE_13 0xA 579*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_NCC 0xB 580*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN_BY_HW_MASK 0x80 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun #define EEPROM_CID_DEFAULT 0x0 583*4882a593Smuzhiyun #define EEPROM_CID_TOSHIBA 0x4 584*4882a593Smuzhiyun #define EEPROM_CID_CCX 0x10 585*4882a593Smuzhiyun #define EEPROM_CID_QMI 0x0D 586*4882a593Smuzhiyun #define EEPROM_CID_WHQL 0xFE 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun #define RTL8192_EEPROM_ID 0x8129 590*4882a593Smuzhiyun #define EEPROM_WAPI_SUPPORT 0x78 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun #define RTL8190_EEPROM_ID 0x8129 /* 0-1 */ 594*4882a593Smuzhiyun #define EEPROM_HPON 0x02 /* LDO settings.2-5 */ 595*4882a593Smuzhiyun #define EEPROM_CLK 0x06 /* Clock settings.6-7 */ 596*4882a593Smuzhiyun #define EEPROM_MAC_FUNCTION 0x08 /* SE Test mode.8 */ 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun #define EEPROM_VID 0x28 /* SE Vendor ID.A-B */ 599*4882a593Smuzhiyun #define EEPROM_DID 0x2A /* SE Device ID. C-D */ 600*4882a593Smuzhiyun #define EEPROM_SVID 0x2C /* SE Vendor ID.E-F */ 601*4882a593Smuzhiyun #define EEPROM_SMID 0x2E /* SE PCI Subsystem ID. 10-11 */ 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun #define EEPROM_MAC_ADDR 0x16 /* SEMAC Address. 12-17 */ 604*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_MAC0_92D 0x55 605*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_MAC1_92D 0x5B 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun /* 2.4G band Tx power index setting */ 608*4882a593Smuzhiyun #define EEPROM_CCK_TX_PWR_INX_2G 0x61 609*4882a593Smuzhiyun #define EEPROM_HT40_1S_TX_PWR_INX_2G 0x67 610*4882a593Smuzhiyun #define EEPROM_HT40_2S_TX_PWR_INX_DIFF_2G 0x6D 611*4882a593Smuzhiyun #define EEPROM_HT20_TX_PWR_INX_DIFF_2G 0x70 612*4882a593Smuzhiyun #define EEPROM_OFDM_TX_PWR_INX_DIFF_2G 0x73 613*4882a593Smuzhiyun #define EEPROM_HT40_MAX_PWR_OFFSET_2G 0x76 614*4882a593Smuzhiyun #define EEPROM_HT20_MAX_PWR_OFFSET_2G 0x79 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun /*5GL channel 32-64 */ 617*4882a593Smuzhiyun #define EEPROM_HT40_1S_TX_PWR_INX_5GL 0x7C 618*4882a593Smuzhiyun #define EEPROM_HT40_2S_TX_PWR_INX_DIFF_5GL 0x82 619*4882a593Smuzhiyun #define EEPROM_HT20_TX_PWR_INX_DIFF_5GL 0x85 620*4882a593Smuzhiyun #define EEPROM_OFDM_TX_PWR_INX_DIFF_5GL 0x88 621*4882a593Smuzhiyun #define EEPROM_HT40_MAX_PWR_OFFSET_5GL 0x8B 622*4882a593Smuzhiyun #define EEPROM_HT20_MAX_PWR_OFFSET_5GL 0x8E 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun /* 5GM channel 100-140 */ 625*4882a593Smuzhiyun #define EEPROM_HT40_1S_TX_PWR_INX_5GM 0x91 626*4882a593Smuzhiyun #define EEPROM_HT40_2S_TX_PWR_INX_DIFF_5GM 0x97 627*4882a593Smuzhiyun #define EEPROM_HT20_TX_PWR_INX_DIFF_5GM 0x9A 628*4882a593Smuzhiyun #define EEPROM_OFDM_TX_PWR_INX_DIFF_5GM 0x9D 629*4882a593Smuzhiyun #define EEPROM_HT40_MAX_PWR_OFFSET_5GM 0xA0 630*4882a593Smuzhiyun #define EEPROM_HT20_MAX_PWR_OFFSET_5GM 0xA3 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun /* 5GH channel 149-165 */ 633*4882a593Smuzhiyun #define EEPROM_HT40_1S_TX_PWR_INX_5GH 0xA6 634*4882a593Smuzhiyun #define EEPROM_HT40_2S_TX_PWR_INX_DIFF_5GH 0xAC 635*4882a593Smuzhiyun #define EEPROM_HT20_TX_PWR_INX_DIFF_5GH 0xAF 636*4882a593Smuzhiyun #define EEPROM_OFDM_TX_PWR_INX_DIFF_5GH 0xB2 637*4882a593Smuzhiyun #define EEPROM_HT40_MAX_PWR_OFFSET_5GH 0xB5 638*4882a593Smuzhiyun #define EEPROM_HT20_MAX_PWR_OFFSET_5GH 0xB8 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun /* Map of supported channels. */ 641*4882a593Smuzhiyun #define EEPROM_CHANNEL_PLAN 0xBB 642*4882a593Smuzhiyun #define EEPROM_IQK_DELTA 0xBC 643*4882a593Smuzhiyun #define EEPROM_LCK_DELTA 0xBC 644*4882a593Smuzhiyun #define EEPROM_XTAL_K 0xBD /* [7:5] */ 645*4882a593Smuzhiyun #define EEPROM_TSSI_A_5G 0xBE 646*4882a593Smuzhiyun #define EEPROM_TSSI_B_5G 0xBF 647*4882a593Smuzhiyun #define EEPROM_TSSI_AB_5G 0xC0 648*4882a593Smuzhiyun #define EEPROM_THERMAL_METER 0xC3 /* [4:0] */ 649*4882a593Smuzhiyun #define EEPROM_RF_OPT1 0xC4 650*4882a593Smuzhiyun #define EEPROM_RF_OPT2 0xC5 651*4882a593Smuzhiyun #define EEPROM_RF_OPT3 0xC6 652*4882a593Smuzhiyun #define EEPROM_RF_OPT4 0xC7 653*4882a593Smuzhiyun #define EEPROM_RF_OPT5 0xC8 654*4882a593Smuzhiyun #define EEPROM_RF_OPT6 0xC9 655*4882a593Smuzhiyun #define EEPROM_VERSION 0xCA 656*4882a593Smuzhiyun #define EEPROM_CUSTOMER_ID 0xCB 657*4882a593Smuzhiyun #define EEPROM_RF_OPT7 0xCC 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun #define EEPROM_DEF_PART_NO 0x3FD /* Byte */ 660*4882a593Smuzhiyun #define EEPROME_CHIP_VERSION_L 0x3FF 661*4882a593Smuzhiyun #define EEPROME_CHIP_VERSION_H 0x3FE 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun /* 664*4882a593Smuzhiyun * Current IOREG MAP 665*4882a593Smuzhiyun * 0x0000h ~ 0x00FFh System Configuration (256 Bytes) 666*4882a593Smuzhiyun * 0x0100h ~ 0x01FFh MACTOP General Configuration (256 Bytes) 667*4882a593Smuzhiyun * 0x0200h ~ 0x027Fh TXDMA Configuration (128 Bytes) 668*4882a593Smuzhiyun * 0x0280h ~ 0x02FFh RXDMA Configuration (128 Bytes) 669*4882a593Smuzhiyun * 0x0300h ~ 0x03FFh PCIE EMAC Reserved Region (256 Bytes) 670*4882a593Smuzhiyun * 0x0400h ~ 0x04FFh Protocol Configuration (256 Bytes) 671*4882a593Smuzhiyun * 0x0500h ~ 0x05FFh EDCA Configuration (256 Bytes) 672*4882a593Smuzhiyun * 0x0600h ~ 0x07FFh WMAC Configuration (512 Bytes) 673*4882a593Smuzhiyun * 0x2000h ~ 0x3FFFh 8051 FW Download Region (8196 Bytes) 674*4882a593Smuzhiyun */ 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun /* ----------------------------------------------------- */ 677*4882a593Smuzhiyun /* 8192C (RCR) (Offset 0x608, 32 bits) */ 678*4882a593Smuzhiyun /* ----------------------------------------------------- */ 679*4882a593Smuzhiyun #define RCR_APPFCS BIT(31) 680*4882a593Smuzhiyun #define RCR_APP_MIC BIT(30) 681*4882a593Smuzhiyun #define RCR_APP_ICV BIT(29) 682*4882a593Smuzhiyun #define RCR_APP_PHYST_RXFF BIT(28) 683*4882a593Smuzhiyun #define RCR_APP_BA_SSN BIT(27) 684*4882a593Smuzhiyun #define RCR_ENMBID BIT(24) 685*4882a593Smuzhiyun #define RCR_LSIGEN BIT(23) 686*4882a593Smuzhiyun #define RCR_MFBEN BIT(22) 687*4882a593Smuzhiyun #define RCR_HTC_LOC_CTRL BIT(14) 688*4882a593Smuzhiyun #define RCR_AMF BIT(13) 689*4882a593Smuzhiyun #define RCR_ACF BIT(12) 690*4882a593Smuzhiyun #define RCR_ADF BIT(11) 691*4882a593Smuzhiyun #define RCR_AICV BIT(9) 692*4882a593Smuzhiyun #define RCR_ACRC32 BIT(8) 693*4882a593Smuzhiyun #define RCR_CBSSID_BCN BIT(7) 694*4882a593Smuzhiyun #define RCR_CBSSID_DATA BIT(6) 695*4882a593Smuzhiyun #define RCR_APWRMGT BIT(5) 696*4882a593Smuzhiyun #define RCR_ADD3 BIT(4) 697*4882a593Smuzhiyun #define RCR_AB BIT(3) 698*4882a593Smuzhiyun #define RCR_AM BIT(2) 699*4882a593Smuzhiyun #define RCR_APM BIT(1) 700*4882a593Smuzhiyun #define RCR_AAP BIT(0) 701*4882a593Smuzhiyun #define RCR_MXDMA_OFFSET 8 702*4882a593Smuzhiyun #define RCR_FIFO_OFFSET 13 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun /* ----------------------------------------------------- */ 705*4882a593Smuzhiyun /* 8192C Regsiter Bit and Content definition */ 706*4882a593Smuzhiyun /* ----------------------------------------------------- */ 707*4882a593Smuzhiyun /* ----------------------------------------------------- */ 708*4882a593Smuzhiyun /* 0x0000h ~ 0x00FFh System Configuration */ 709*4882a593Smuzhiyun /* ----------------------------------------------------- */ 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun /* SPS0_CTRL */ 712*4882a593Smuzhiyun #define SW18_FPWM BIT(3) 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun /* SYS_ISO_CTRL */ 716*4882a593Smuzhiyun #define ISO_MD2PP BIT(0) 717*4882a593Smuzhiyun #define ISO_UA2USB BIT(1) 718*4882a593Smuzhiyun #define ISO_UD2CORE BIT(2) 719*4882a593Smuzhiyun #define ISO_PA2PCIE BIT(3) 720*4882a593Smuzhiyun #define ISO_PD2CORE BIT(4) 721*4882a593Smuzhiyun #define ISO_IP2MAC BIT(5) 722*4882a593Smuzhiyun #define ISO_DIOP BIT(6) 723*4882a593Smuzhiyun #define ISO_DIOE BIT(7) 724*4882a593Smuzhiyun #define ISO_EB2CORE BIT(8) 725*4882a593Smuzhiyun #define ISO_DIOR BIT(9) 726*4882a593Smuzhiyun 727*4882a593Smuzhiyun #define PWC_EV25V BIT(14) 728*4882a593Smuzhiyun #define PWC_EV12V BIT(15) 729*4882a593Smuzhiyun 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun /* SYS_FUNC_EN */ 732*4882a593Smuzhiyun #define FEN_BBRSTB BIT(0) 733*4882a593Smuzhiyun #define FEN_BB_GLB_RSTN BIT(1) 734*4882a593Smuzhiyun #define FEN_USBA BIT(2) 735*4882a593Smuzhiyun #define FEN_UPLL BIT(3) 736*4882a593Smuzhiyun #define FEN_USBD BIT(4) 737*4882a593Smuzhiyun #define FEN_DIO_PCIE BIT(5) 738*4882a593Smuzhiyun #define FEN_PCIEA BIT(6) 739*4882a593Smuzhiyun #define FEN_PPLL BIT(7) 740*4882a593Smuzhiyun #define FEN_PCIED BIT(8) 741*4882a593Smuzhiyun #define FEN_DIOE BIT(9) 742*4882a593Smuzhiyun #define FEN_CPUEN BIT(10) 743*4882a593Smuzhiyun #define FEN_DCORE BIT(11) 744*4882a593Smuzhiyun #define FEN_ELDR BIT(12) 745*4882a593Smuzhiyun #define FEN_DIO_RF BIT(13) 746*4882a593Smuzhiyun #define FEN_HWPDN BIT(14) 747*4882a593Smuzhiyun #define FEN_MREGEN BIT(15) 748*4882a593Smuzhiyun 749*4882a593Smuzhiyun /* APS_FSMCO */ 750*4882a593Smuzhiyun #define PFM_LDALL BIT(0) 751*4882a593Smuzhiyun #define PFM_ALDN BIT(1) 752*4882a593Smuzhiyun #define PFM_LDKP BIT(2) 753*4882a593Smuzhiyun #define PFM_WOWL BIT(3) 754*4882a593Smuzhiyun #define ENPDN BIT(4) 755*4882a593Smuzhiyun #define PDN_PL BIT(5) 756*4882a593Smuzhiyun #define APFM_ONMAC BIT(8) 757*4882a593Smuzhiyun #define APFM_OFF BIT(9) 758*4882a593Smuzhiyun #define APFM_RSM BIT(10) 759*4882a593Smuzhiyun #define AFSM_HSUS BIT(11) 760*4882a593Smuzhiyun #define AFSM_PCIE BIT(12) 761*4882a593Smuzhiyun #define APDM_MAC BIT(13) 762*4882a593Smuzhiyun #define APDM_HOST BIT(14) 763*4882a593Smuzhiyun #define APDM_HPDN BIT(15) 764*4882a593Smuzhiyun #define RDY_MACON BIT(16) 765*4882a593Smuzhiyun #define SUS_HOST BIT(17) 766*4882a593Smuzhiyun #define ROP_ALD BIT(20) 767*4882a593Smuzhiyun #define ROP_PWR BIT(21) 768*4882a593Smuzhiyun #define ROP_SPS BIT(22) 769*4882a593Smuzhiyun #define SOP_MRST BIT(25) 770*4882a593Smuzhiyun #define SOP_FUSE BIT(26) 771*4882a593Smuzhiyun #define SOP_ABG BIT(27) 772*4882a593Smuzhiyun #define SOP_AMB BIT(28) 773*4882a593Smuzhiyun #define SOP_RCK BIT(29) 774*4882a593Smuzhiyun #define SOP_A8M BIT(30) 775*4882a593Smuzhiyun #define XOP_BTCK BIT(31) 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun /* SYS_CLKR */ 778*4882a593Smuzhiyun #define ANAD16V_EN BIT(0) 779*4882a593Smuzhiyun #define ANA8M BIT(1) 780*4882a593Smuzhiyun #define MACSLP BIT(4) 781*4882a593Smuzhiyun #define LOADER_CLK_EN BIT(5) 782*4882a593Smuzhiyun #define _80M_SSC_DIS BIT(7) 783*4882a593Smuzhiyun #define _80M_SSC_EN_HO BIT(8) 784*4882a593Smuzhiyun #define PHY_SSC_RSTB BIT(9) 785*4882a593Smuzhiyun #define SEC_CLK_EN BIT(10) 786*4882a593Smuzhiyun #define MAC_CLK_EN BIT(11) 787*4882a593Smuzhiyun #define SYS_CLK_EN BIT(12) 788*4882a593Smuzhiyun #define RING_CLK_EN BIT(13) 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun /* 9346CR */ 792*4882a593Smuzhiyun #define BOOT_FROM_EEPROM BIT(4) 793*4882a593Smuzhiyun #define EEPROM_EN BIT(5) 794*4882a593Smuzhiyun 795*4882a593Smuzhiyun /* AFE_MISC */ 796*4882a593Smuzhiyun #define AFE_BGEN BIT(0) 797*4882a593Smuzhiyun #define AFE_MBEN BIT(1) 798*4882a593Smuzhiyun #define MAC_ID_EN BIT(7) 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun /* RSV_CTRL */ 801*4882a593Smuzhiyun #define WLOCK_ALL BIT(0) 802*4882a593Smuzhiyun #define WLOCK_00 BIT(1) 803*4882a593Smuzhiyun #define WLOCK_04 BIT(2) 804*4882a593Smuzhiyun #define WLOCK_08 BIT(3) 805*4882a593Smuzhiyun #define WLOCK_40 BIT(4) 806*4882a593Smuzhiyun #define R_DIS_PRST_0 BIT(5) 807*4882a593Smuzhiyun #define R_DIS_PRST_1 BIT(6) 808*4882a593Smuzhiyun #define LOCK_ALL_EN BIT(7) 809*4882a593Smuzhiyun 810*4882a593Smuzhiyun /* RF_CTRL */ 811*4882a593Smuzhiyun #define RF_EN BIT(0) 812*4882a593Smuzhiyun #define RF_RSTB BIT(1) 813*4882a593Smuzhiyun #define RF_SDMRSTB BIT(2) 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun 816*4882a593Smuzhiyun 817*4882a593Smuzhiyun /* LDOA15_CTRL */ 818*4882a593Smuzhiyun #define LDA15_EN BIT(0) 819*4882a593Smuzhiyun #define LDA15_STBY BIT(1) 820*4882a593Smuzhiyun #define LDA15_OBUF BIT(2) 821*4882a593Smuzhiyun #define LDA15_REG_VOS BIT(3) 822*4882a593Smuzhiyun #define _LDA15_VOADJ(x) (((x) & 0x7) << 4) 823*4882a593Smuzhiyun 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun /* LDOV12D_CTRL */ 827*4882a593Smuzhiyun #define LDV12_EN BIT(0) 828*4882a593Smuzhiyun #define LDV12_SDBY BIT(1) 829*4882a593Smuzhiyun #define LPLDO_HSM BIT(2) 830*4882a593Smuzhiyun #define LPLDO_LSM_DIS BIT(3) 831*4882a593Smuzhiyun #define _LDV12_VADJ(x) (((x) & 0xF) << 4) 832*4882a593Smuzhiyun 833*4882a593Smuzhiyun 834*4882a593Smuzhiyun /* AFE_XTAL_CTRL */ 835*4882a593Smuzhiyun #define XTAL_EN BIT(0) 836*4882a593Smuzhiyun #define XTAL_BSEL BIT(1) 837*4882a593Smuzhiyun #define _XTAL_BOSC(x) (((x) & 0x3) << 2) 838*4882a593Smuzhiyun #define _XTAL_CADJ(x) (((x) & 0xF) << 4) 839*4882a593Smuzhiyun #define XTAL_GATE_USB BIT(8) 840*4882a593Smuzhiyun #define _XTAL_USB_DRV(x) (((x) & 0x3) << 9) 841*4882a593Smuzhiyun #define XTAL_GATE_AFE BIT(11) 842*4882a593Smuzhiyun #define _XTAL_AFE_DRV(x) (((x) & 0x3) << 12) 843*4882a593Smuzhiyun #define XTAL_RF_GATE BIT(14) 844*4882a593Smuzhiyun #define _XTAL_RF_DRV(x) (((x) & 0x3) << 15) 845*4882a593Smuzhiyun #define XTAL_GATE_DIG BIT(17) 846*4882a593Smuzhiyun #define _XTAL_DIG_DRV(x) (((x) & 0x3) << 18) 847*4882a593Smuzhiyun #define XTAL_BT_GATE BIT(20) 848*4882a593Smuzhiyun #define _XTAL_BT_DRV(x) (((x) & 0x3) << 21) 849*4882a593Smuzhiyun #define _XTAL_GPIO(x) (((x) & 0x7) << 23) 850*4882a593Smuzhiyun 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun #define CKDLY_AFE BIT(26) 853*4882a593Smuzhiyun #define CKDLY_USB BIT(27) 854*4882a593Smuzhiyun #define CKDLY_DIG BIT(28) 855*4882a593Smuzhiyun #define CKDLY_BT BIT(29) 856*4882a593Smuzhiyun 857*4882a593Smuzhiyun 858*4882a593Smuzhiyun /* AFE_PLL_CTRL */ 859*4882a593Smuzhiyun #define APLL_EN BIT(0) 860*4882a593Smuzhiyun #define APLL_320_EN BIT(1) 861*4882a593Smuzhiyun #define APLL_FREF_SEL BIT(2) 862*4882a593Smuzhiyun #define APLL_EDGE_SEL BIT(3) 863*4882a593Smuzhiyun #define APLL_WDOGB BIT(4) 864*4882a593Smuzhiyun #define APLL_LPFEN BIT(5) 865*4882a593Smuzhiyun 866*4882a593Smuzhiyun #define APLL_REF_CLK_13MHZ 0x1 867*4882a593Smuzhiyun #define APLL_REF_CLK_19_2MHZ 0x2 868*4882a593Smuzhiyun #define APLL_REF_CLK_20MHZ 0x3 869*4882a593Smuzhiyun #define APLL_REF_CLK_25MHZ 0x4 870*4882a593Smuzhiyun #define APLL_REF_CLK_26MHZ 0x5 871*4882a593Smuzhiyun #define APLL_REF_CLK_38_4MHZ 0x6 872*4882a593Smuzhiyun #define APLL_REF_CLK_40MHZ 0x7 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun #define APLL_320EN BIT(14) 875*4882a593Smuzhiyun #define APLL_80EN BIT(15) 876*4882a593Smuzhiyun #define APLL_1MEN BIT(24) 877*4882a593Smuzhiyun 878*4882a593Smuzhiyun 879*4882a593Smuzhiyun /* EFUSE_CTRL */ 880*4882a593Smuzhiyun #define ALD_EN BIT(18) 881*4882a593Smuzhiyun #define EF_PD BIT(19) 882*4882a593Smuzhiyun #define EF_FLAG BIT(31) 883*4882a593Smuzhiyun 884*4882a593Smuzhiyun /* EFUSE_TEST */ 885*4882a593Smuzhiyun #define EF_TRPT BIT(7) 886*4882a593Smuzhiyun #define LDOE25_EN BIT(31) 887*4882a593Smuzhiyun 888*4882a593Smuzhiyun /* MCUFWDL */ 889*4882a593Smuzhiyun #define MCUFWDL_EN BIT(0) 890*4882a593Smuzhiyun #define MCUFWDL_RDY BIT(1) 891*4882a593Smuzhiyun #define FWDL_CHKSUM_RPT BIT(2) 892*4882a593Smuzhiyun #define MACINI_RDY BIT(3) 893*4882a593Smuzhiyun #define BBINI_RDY BIT(4) 894*4882a593Smuzhiyun #define RFINI_RDY BIT(5) 895*4882a593Smuzhiyun #define WINTINI_RDY BIT(6) 896*4882a593Smuzhiyun #define MAC1_WINTINI_RDY BIT(11) 897*4882a593Smuzhiyun #define CPRST BIT(23) 898*4882a593Smuzhiyun 899*4882a593Smuzhiyun /* REG_SYS_CFG */ 900*4882a593Smuzhiyun #define XCLK_VLD BIT(0) 901*4882a593Smuzhiyun #define ACLK_VLD BIT(1) 902*4882a593Smuzhiyun #define UCLK_VLD BIT(2) 903*4882a593Smuzhiyun #define PCLK_VLD BIT(3) 904*4882a593Smuzhiyun #define PCIRSTB BIT(4) 905*4882a593Smuzhiyun #define V15_VLD BIT(5) 906*4882a593Smuzhiyun #define TRP_B15V_EN BIT(7) 907*4882a593Smuzhiyun #define SIC_IDLE BIT(8) 908*4882a593Smuzhiyun #define BD_MAC2 BIT(9) 909*4882a593Smuzhiyun #define BD_MAC1 BIT(10) 910*4882a593Smuzhiyun #define IC_MACPHY_MODE BIT(11) 911*4882a593Smuzhiyun #define PAD_HWPD_IDN BIT(22) 912*4882a593Smuzhiyun #define TRP_VAUX_EN BIT(23) 913*4882a593Smuzhiyun #define TRP_BT_EN BIT(24) 914*4882a593Smuzhiyun #define BD_PKG_SEL BIT(25) 915*4882a593Smuzhiyun #define BD_HCI_SEL BIT(26) 916*4882a593Smuzhiyun #define TYPE_ID BIT(27) 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun /* LLT_INIT */ 919*4882a593Smuzhiyun #define _LLT_NO_ACTIVE 0x0 920*4882a593Smuzhiyun #define _LLT_WRITE_ACCESS 0x1 921*4882a593Smuzhiyun #define _LLT_READ_ACCESS 0x2 922*4882a593Smuzhiyun 923*4882a593Smuzhiyun #define _LLT_INIT_DATA(x) ((x) & 0xFF) 924*4882a593Smuzhiyun #define _LLT_INIT_ADDR(x) (((x) & 0xFF) << 8) 925*4882a593Smuzhiyun #define _LLT_OP(x) (((x) & 0x3) << 30) 926*4882a593Smuzhiyun #define _LLT_OP_VALUE(x) (((x) >> 30) & 0x3) 927*4882a593Smuzhiyun 928*4882a593Smuzhiyun 929*4882a593Smuzhiyun /* ----------------------------------------------------- */ 930*4882a593Smuzhiyun /* 0x0400h ~ 0x047Fh Protocol Configuration */ 931*4882a593Smuzhiyun /* ----------------------------------------------------- */ 932*4882a593Smuzhiyun #define RETRY_LIMIT_SHORT_SHIFT 8 933*4882a593Smuzhiyun #define RETRY_LIMIT_LONG_SHIFT 0 934*4882a593Smuzhiyun 935*4882a593Smuzhiyun 936*4882a593Smuzhiyun /* ----------------------------------------------------- */ 937*4882a593Smuzhiyun /* 0x0500h ~ 0x05FFh EDCA Configuration */ 938*4882a593Smuzhiyun /* ----------------------------------------------------- */ 939*4882a593Smuzhiyun /* EDCA setting */ 940*4882a593Smuzhiyun #define AC_PARAM_TXOP_LIMIT_OFFSET 16 941*4882a593Smuzhiyun #define AC_PARAM_ECW_MAX_OFFSET 12 942*4882a593Smuzhiyun #define AC_PARAM_ECW_MIN_OFFSET 8 943*4882a593Smuzhiyun #define AC_PARAM_AIFS_OFFSET 0 944*4882a593Smuzhiyun 945*4882a593Smuzhiyun /* ACMHWCTRL */ 946*4882a593Smuzhiyun #define ACMHW_HWEN BIT(0) 947*4882a593Smuzhiyun #define ACMHW_BEQEN BIT(1) 948*4882a593Smuzhiyun #define ACMHW_VIQEN BIT(2) 949*4882a593Smuzhiyun #define ACMHW_VOQEN BIT(3) 950*4882a593Smuzhiyun 951*4882a593Smuzhiyun /* ----------------------------------------------------- */ 952*4882a593Smuzhiyun /* 0x0600h ~ 0x07FFh WMAC Configuration */ 953*4882a593Smuzhiyun /* ----------------------------------------------------- */ 954*4882a593Smuzhiyun 955*4882a593Smuzhiyun /* TCR */ 956*4882a593Smuzhiyun #define TSFRST BIT(0) 957*4882a593Smuzhiyun #define DIS_GCLK BIT(1) 958*4882a593Smuzhiyun #define PAD_SEL BIT(2) 959*4882a593Smuzhiyun #define PWR_ST BIT(6) 960*4882a593Smuzhiyun #define PWRBIT_OW_EN BIT(7) 961*4882a593Smuzhiyun #define ACRC BIT(8) 962*4882a593Smuzhiyun #define CFENDFORM BIT(9) 963*4882a593Smuzhiyun #define ICV BIT(10) 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun /* SECCFG */ 966*4882a593Smuzhiyun #define SCR_TXUSEDK BIT(0) 967*4882a593Smuzhiyun #define SCR_RXUSEDK BIT(1) 968*4882a593Smuzhiyun #define SCR_TXENCENABLE BIT(2) 969*4882a593Smuzhiyun #define SCR_RXENCENABLE BIT(3) 970*4882a593Smuzhiyun #define SCR_SKBYA2 BIT(4) 971*4882a593Smuzhiyun #define SCR_NOSKMC BIT(5) 972*4882a593Smuzhiyun #define SCR_TXBCUSEDK BIT(6) 973*4882a593Smuzhiyun #define SCR_RXBCUSEDK BIT(7) 974*4882a593Smuzhiyun 975*4882a593Smuzhiyun /* General definitions */ 976*4882a593Smuzhiyun #define LAST_ENTRY_OF_TX_PKT_BUFFER 255 977*4882a593Smuzhiyun #define LAST_ENTRY_OF_TX_PKT_BUFFER_DUAL_MAC 127 978*4882a593Smuzhiyun 979*4882a593Smuzhiyun #define POLLING_LLT_THRESHOLD 20 980*4882a593Smuzhiyun #define POLLING_READY_TIMEOUT_COUNT 1000 981*4882a593Smuzhiyun 982*4882a593Smuzhiyun /* Min Spacing related settings. */ 983*4882a593Smuzhiyun #define MAX_MSS_DENSITY_2T 0x13 984*4882a593Smuzhiyun #define MAX_MSS_DENSITY_1T 0x0A 985*4882a593Smuzhiyun 986*4882a593Smuzhiyun 987*4882a593Smuzhiyun /* BB-PHY register PMAC 0x100 PHY 0x800 - 0xEFF */ 988*4882a593Smuzhiyun /* 1. PMAC duplicate register due to connection: */ 989*4882a593Smuzhiyun /* RF_Mode, TRxRN, NumOf L-STF */ 990*4882a593Smuzhiyun /* 2. 0x800/0x900/0xA00/0xC00/0xD00/0xE00 */ 991*4882a593Smuzhiyun /* 3. RF register 0x00-2E */ 992*4882a593Smuzhiyun /* 4. Bit Mask for BB/RF register */ 993*4882a593Smuzhiyun /* 5. Other defintion for BB/RF R/W */ 994*4882a593Smuzhiyun 995*4882a593Smuzhiyun /* 3. Page8(0x800) */ 996*4882a593Smuzhiyun #define RFPGA0_RFMOD 0x800 997*4882a593Smuzhiyun 998*4882a593Smuzhiyun #define RFPGA0_TXINFO 0x804 999*4882a593Smuzhiyun #define RFPGA0_PSDFUNCTION 0x808 1000*4882a593Smuzhiyun 1001*4882a593Smuzhiyun #define RFPGA0_TXGAINSTAGE 0x80c 1002*4882a593Smuzhiyun 1003*4882a593Smuzhiyun #define RFPGA0_RFTIMING1 0x810 1004*4882a593Smuzhiyun #define RFPGA0_RFTIMING2 0x814 1005*4882a593Smuzhiyun 1006*4882a593Smuzhiyun #define RFPGA0_XA_HSSIPARAMETER1 0x820 1007*4882a593Smuzhiyun #define RFPGA0_XA_HSSIPARAMETER2 0x824 1008*4882a593Smuzhiyun #define RFPGA0_XB_HSSIPARAMETER1 0x828 1009*4882a593Smuzhiyun #define RFPGA0_XB_HSSIPARAMETER2 0x82c 1010*4882a593Smuzhiyun 1011*4882a593Smuzhiyun #define RFPGA0_XA_LSSIPARAMETER 0x840 1012*4882a593Smuzhiyun #define RFPGA0_XB_LSSIPARAMETER 0x844 1013*4882a593Smuzhiyun 1014*4882a593Smuzhiyun #define RFPGA0_RFWAKEUPPARAMETER 0x850 1015*4882a593Smuzhiyun #define RFPGA0_RFSLEEPUPPARAMETER 0x854 1016*4882a593Smuzhiyun 1017*4882a593Smuzhiyun #define RFPGA0_XAB_SWITCHCONTROL 0x858 1018*4882a593Smuzhiyun #define RFPGA0_XCD_SWITCHCONTROL 0x85c 1019*4882a593Smuzhiyun 1020*4882a593Smuzhiyun #define RFPGA0_XA_RFINTERFACEOE 0x860 1021*4882a593Smuzhiyun #define RFPGA0_XB_RFINTERFACEOE 0x864 1022*4882a593Smuzhiyun 1023*4882a593Smuzhiyun #define RFPGA0_XAB_RFINTERFACESW 0x870 1024*4882a593Smuzhiyun #define RFPGA0_XCD_RFINTERFACESW 0x874 1025*4882a593Smuzhiyun 1026*4882a593Smuzhiyun #define RFPGA0_XAB_RFPARAMETER 0x878 1027*4882a593Smuzhiyun #define RFPGA0_XCD_RFPARAMETER 0x87c 1028*4882a593Smuzhiyun 1029*4882a593Smuzhiyun #define RFPGA0_ANALOGPARAMETER1 0x880 1030*4882a593Smuzhiyun #define RFPGA0_ANALOGPARAMETER2 0x884 1031*4882a593Smuzhiyun #define RFPGA0_ANALOGPARAMETER3 0x888 1032*4882a593Smuzhiyun #define RFPGA0_ADDALLOCKEN 0x888 1033*4882a593Smuzhiyun #define RFPGA0_ANALOGPARAMETER4 0x88c 1034*4882a593Smuzhiyun 1035*4882a593Smuzhiyun #define RFPGA0_XA_LSSIREADBACK 0x8a0 1036*4882a593Smuzhiyun #define RFPGA0_XB_LSSIREADBACK 0x8a4 1037*4882a593Smuzhiyun #define RFPGA0_XC_LSSIREADBACK 0x8a8 1038*4882a593Smuzhiyun #define RFPGA0_XD_LSSIREADBACK 0x8ac 1039*4882a593Smuzhiyun 1040*4882a593Smuzhiyun #define RFPGA0_PSDREPORT 0x8b4 1041*4882a593Smuzhiyun #define TRANSCEIVERA_HSPI_READBACK 0x8b8 1042*4882a593Smuzhiyun #define TRANSCEIVERB_HSPI_READBACK 0x8bc 1043*4882a593Smuzhiyun #define RFPGA0_XAB_RFINTERFACERB 0x8e0 1044*4882a593Smuzhiyun #define RFPGA0_XCD_RFINTERFACERB 0x8e4 1045*4882a593Smuzhiyun 1046*4882a593Smuzhiyun /* 4. Page9(0x900) */ 1047*4882a593Smuzhiyun #define RFPGA1_RFMOD 0x900 1048*4882a593Smuzhiyun 1049*4882a593Smuzhiyun #define RFPGA1_TXBLOCK 0x904 1050*4882a593Smuzhiyun #define RFPGA1_DEBUGSELECT 0x908 1051*4882a593Smuzhiyun #define RFPGA1_TXINFO 0x90c 1052*4882a593Smuzhiyun 1053*4882a593Smuzhiyun /* 5. PageA(0xA00) */ 1054*4882a593Smuzhiyun #define RCCK0_SYSTEM 0xa00 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun #define RCCK0_AFESSTTING 0xa04 1057*4882a593Smuzhiyun #define RCCK0_CCA 0xa08 1058*4882a593Smuzhiyun 1059*4882a593Smuzhiyun #define RCCK0_RXAGC1 0xa0c 1060*4882a593Smuzhiyun #define RCCK0_RXAGC2 0xa10 1061*4882a593Smuzhiyun 1062*4882a593Smuzhiyun #define RCCK0_RXHP 0xa14 1063*4882a593Smuzhiyun 1064*4882a593Smuzhiyun #define RCCK0_DSPPARAMETER1 0xa18 1065*4882a593Smuzhiyun #define RCCK0_DSPPARAMETER2 0xa1c 1066*4882a593Smuzhiyun 1067*4882a593Smuzhiyun #define RCCK0_TXFILTER1 0xa20 1068*4882a593Smuzhiyun #define RCCK0_TXFILTER2 0xa24 1069*4882a593Smuzhiyun #define RCCK0_DEBUGPORT 0xa28 1070*4882a593Smuzhiyun #define RCCK0_FALSEALARMREPORT 0xa2c 1071*4882a593Smuzhiyun #define RCCK0_TRSSIREPORT 0xa50 1072*4882a593Smuzhiyun #define RCCK0_RXREPORT 0xa54 1073*4882a593Smuzhiyun #define RCCK0_FACOUNTERLOWER 0xa5c 1074*4882a593Smuzhiyun #define RCCK0_FACOUNTERUPPER 0xa58 1075*4882a593Smuzhiyun 1076*4882a593Smuzhiyun /* 6. PageC(0xC00) */ 1077*4882a593Smuzhiyun #define ROFDM0_LSTF 0xc00 1078*4882a593Smuzhiyun 1079*4882a593Smuzhiyun #define ROFDM0_TRXPATHENABLE 0xc04 1080*4882a593Smuzhiyun #define ROFDM0_TRMUXPAR 0xc08 1081*4882a593Smuzhiyun #define ROFDM0_TRSWISOLATION 0xc0c 1082*4882a593Smuzhiyun 1083*4882a593Smuzhiyun #define ROFDM0_XARXAFE 0xc10 1084*4882a593Smuzhiyun #define ROFDM0_XARXIQIMBALANCE 0xc14 1085*4882a593Smuzhiyun #define ROFDM0_XBRXAFE 0xc18 1086*4882a593Smuzhiyun #define ROFDM0_XBRXIQIMBALANCE 0xc1c 1087*4882a593Smuzhiyun #define ROFDM0_XCRXAFE 0xc20 1088*4882a593Smuzhiyun #define ROFDM0_XCRXIQIMBALANCE 0xc24 1089*4882a593Smuzhiyun #define ROFDM0_XDRXAFE 0xc28 1090*4882a593Smuzhiyun #define ROFDM0_XDRXIQIMBALANCE 0xc2c 1091*4882a593Smuzhiyun 1092*4882a593Smuzhiyun #define ROFDM0_RXDETECTOR1 0xc30 1093*4882a593Smuzhiyun #define ROFDM0_RXDETECTOR2 0xc34 1094*4882a593Smuzhiyun #define ROFDM0_RXDETECTOR3 0xc38 1095*4882a593Smuzhiyun #define ROFDM0_RXDETECTOR4 0xc3c 1096*4882a593Smuzhiyun 1097*4882a593Smuzhiyun #define ROFDM0_RXDSP 0xc40 1098*4882a593Smuzhiyun #define ROFDM0_CFOANDDAGC 0xc44 1099*4882a593Smuzhiyun #define ROFDM0_CCADROPTHRESHOLD 0xc48 1100*4882a593Smuzhiyun #define ROFDM0_ECCATHRESHOLD 0xc4c 1101*4882a593Smuzhiyun 1102*4882a593Smuzhiyun #define ROFDM0_XAAGCCORE1 0xc50 1103*4882a593Smuzhiyun #define ROFDM0_XAAGCCORE2 0xc54 1104*4882a593Smuzhiyun #define ROFDM0_XBAGCCORE1 0xc58 1105*4882a593Smuzhiyun #define ROFDM0_XBAGCCORE2 0xc5c 1106*4882a593Smuzhiyun #define ROFDM0_XCAGCCORE1 0xc60 1107*4882a593Smuzhiyun #define ROFDM0_XCAGCCORE2 0xc64 1108*4882a593Smuzhiyun #define ROFDM0_XDAGCCORE1 0xc68 1109*4882a593Smuzhiyun #define ROFDM0_XDAGCCORE2 0xc6c 1110*4882a593Smuzhiyun 1111*4882a593Smuzhiyun #define ROFDM0_AGCPARAMETER1 0xc70 1112*4882a593Smuzhiyun #define ROFDM0_AGCPARAMETER2 0xc74 1113*4882a593Smuzhiyun #define ROFDM0_AGCRSSITABLE 0xc78 1114*4882a593Smuzhiyun #define ROFDM0_HTSTFAGC 0xc7c 1115*4882a593Smuzhiyun 1116*4882a593Smuzhiyun #define ROFDM0_XATXIQIMBALANCE 0xc80 1117*4882a593Smuzhiyun #define ROFDM0_XATXAFE 0xc84 1118*4882a593Smuzhiyun #define ROFDM0_XBTXIQIMBALANCE 0xc88 1119*4882a593Smuzhiyun #define ROFDM0_XBTXAFE 0xc8c 1120*4882a593Smuzhiyun #define ROFDM0_XCTXIQIMBALANCE 0xc90 1121*4882a593Smuzhiyun #define ROFDM0_XCTXAFE 0xc94 1122*4882a593Smuzhiyun #define ROFDM0_XDTXIQIMBALANCE 0xc98 1123*4882a593Smuzhiyun #define ROFDM0_XDTXAFE 0xc9c 1124*4882a593Smuzhiyun 1125*4882a593Smuzhiyun #define ROFDM0_RXHPPARAMETER 0xce0 1126*4882a593Smuzhiyun #define ROFDM0_TXPSEUDONOISEWGT 0xce4 1127*4882a593Smuzhiyun #define ROFDM0_FRAMESYNC 0xcf0 1128*4882a593Smuzhiyun #define ROFDM0_DFSREPORT 0xcf4 1129*4882a593Smuzhiyun #define ROFDM0_TXCOEFF1 0xca4 1130*4882a593Smuzhiyun #define ROFDM0_TXCOEFF2 0xca8 1131*4882a593Smuzhiyun #define ROFDM0_TXCOEFF3 0xcac 1132*4882a593Smuzhiyun #define ROFDM0_TXCOEFF4 0xcb0 1133*4882a593Smuzhiyun #define ROFDM0_TXCOEFF5 0xcb4 1134*4882a593Smuzhiyun #define ROFDM0_TXCOEFF6 0xcb8 1135*4882a593Smuzhiyun 1136*4882a593Smuzhiyun /* 7. PageD(0xD00) */ 1137*4882a593Smuzhiyun #define ROFDM1_LSTF 0xd00 1138*4882a593Smuzhiyun #define ROFDM1_TRXPATHENABLE 0xd04 1139*4882a593Smuzhiyun 1140*4882a593Smuzhiyun #define ROFDM1_CFO 0xd08 1141*4882a593Smuzhiyun #define ROFDM1_CSI1 0xd10 1142*4882a593Smuzhiyun #define ROFDM1_SBD 0xd14 1143*4882a593Smuzhiyun #define ROFDM1_CSI2 0xd18 1144*4882a593Smuzhiyun #define ROFDM1_CFOTRACKING 0xd2c 1145*4882a593Smuzhiyun #define ROFDM1_TRXMESAURE1 0xd34 1146*4882a593Smuzhiyun #define ROFDM1_INTFDET 0xd3c 1147*4882a593Smuzhiyun #define ROFDM1_PSEUDONOISESTATEAB 0xd50 1148*4882a593Smuzhiyun #define ROFDM1_PSEUDONOISESTATECD 0xd54 1149*4882a593Smuzhiyun #define ROFDM1_RXPSEUDONOISEWGT 0xd58 1150*4882a593Smuzhiyun 1151*4882a593Smuzhiyun #define ROFDM_PHYCOUNTER1 0xda0 1152*4882a593Smuzhiyun #define ROFDM_PHYCOUNTER2 0xda4 1153*4882a593Smuzhiyun #define ROFDM_PHYCOUNTER3 0xda8 1154*4882a593Smuzhiyun 1155*4882a593Smuzhiyun #define ROFDM_SHORTCFOAB 0xdac 1156*4882a593Smuzhiyun #define ROFDM_SHORTCFOCD 0xdb0 1157*4882a593Smuzhiyun #define ROFDM_LONGCFOAB 0xdb4 1158*4882a593Smuzhiyun #define ROFDM_LONGCFOCD 0xdb8 1159*4882a593Smuzhiyun #define ROFDM_TAILCFOAB 0xdbc 1160*4882a593Smuzhiyun #define ROFDM_TAILCFOCD 0xdc0 1161*4882a593Smuzhiyun #define ROFDM_PWMEASURE1 0xdc4 1162*4882a593Smuzhiyun #define ROFDM_PWMEASURE2 0xdc8 1163*4882a593Smuzhiyun #define ROFDM_BWREPORT 0xdcc 1164*4882a593Smuzhiyun #define ROFDM_AGCREPORT 0xdd0 1165*4882a593Smuzhiyun #define ROFDM_RXSNR 0xdd4 1166*4882a593Smuzhiyun #define ROFDM_RXEVMCSI 0xdd8 1167*4882a593Smuzhiyun #define ROFDM_SIGREPORT 0xddc 1168*4882a593Smuzhiyun 1169*4882a593Smuzhiyun /* 8. PageE(0xE00) */ 1170*4882a593Smuzhiyun #define RTXAGC_A_RATE18_06 0xe00 1171*4882a593Smuzhiyun #define RTXAGC_A_RATE54_24 0xe04 1172*4882a593Smuzhiyun #define RTXAGC_A_CCK1_MCS32 0xe08 1173*4882a593Smuzhiyun #define RTXAGC_A_MCS03_MCS00 0xe10 1174*4882a593Smuzhiyun #define RTXAGC_A_MCS07_MCS04 0xe14 1175*4882a593Smuzhiyun #define RTXAGC_A_MCS11_MCS08 0xe18 1176*4882a593Smuzhiyun #define RTXAGC_A_MCS15_MCS12 0xe1c 1177*4882a593Smuzhiyun 1178*4882a593Smuzhiyun #define RTXAGC_B_RATE18_06 0x830 1179*4882a593Smuzhiyun #define RTXAGC_B_RATE54_24 0x834 1180*4882a593Smuzhiyun #define RTXAGC_B_CCK1_55_MCS32 0x838 1181*4882a593Smuzhiyun #define RTXAGC_B_MCS03_MCS00 0x83c 1182*4882a593Smuzhiyun #define RTXAGC_B_MCS07_MCS04 0x848 1183*4882a593Smuzhiyun #define RTXAGC_B_MCS11_MCS08 0x84c 1184*4882a593Smuzhiyun #define RTXAGC_B_MCS15_MCS12 0x868 1185*4882a593Smuzhiyun #define RTXAGC_B_CCK11_A_CCK2_11 0x86c 1186*4882a593Smuzhiyun 1187*4882a593Smuzhiyun /* RL6052 Register definition */ 1188*4882a593Smuzhiyun #define RF_AC 0x00 1189*4882a593Smuzhiyun 1190*4882a593Smuzhiyun #define RF_IQADJ_G1 0x01 1191*4882a593Smuzhiyun #define RF_IQADJ_G2 0x02 1192*4882a593Smuzhiyun #define RF_POW_TRSW 0x05 1193*4882a593Smuzhiyun 1194*4882a593Smuzhiyun #define RF_GAIN_RX 0x06 1195*4882a593Smuzhiyun #define RF_GAIN_TX 0x07 1196*4882a593Smuzhiyun 1197*4882a593Smuzhiyun #define RF_TXM_IDAC 0x08 1198*4882a593Smuzhiyun #define RF_BS_IQGEN 0x0F 1199*4882a593Smuzhiyun 1200*4882a593Smuzhiyun #define RF_MODE1 0x10 1201*4882a593Smuzhiyun #define RF_MODE2 0x11 1202*4882a593Smuzhiyun 1203*4882a593Smuzhiyun #define RF_RX_AGC_HP 0x12 1204*4882a593Smuzhiyun #define RF_TX_AGC 0x13 1205*4882a593Smuzhiyun #define RF_BIAS 0x14 1206*4882a593Smuzhiyun #define RF_IPA 0x15 1207*4882a593Smuzhiyun #define RF_POW_ABILITY 0x17 1208*4882a593Smuzhiyun #define RF_MODE_AG 0x18 1209*4882a593Smuzhiyun #define rfchannel 0x18 1210*4882a593Smuzhiyun #define RF_CHNLBW 0x18 1211*4882a593Smuzhiyun #define RF_TOP 0x19 1212*4882a593Smuzhiyun 1213*4882a593Smuzhiyun #define RF_RX_G1 0x1A 1214*4882a593Smuzhiyun #define RF_RX_G2 0x1B 1215*4882a593Smuzhiyun 1216*4882a593Smuzhiyun #define RF_RX_BB2 0x1C 1217*4882a593Smuzhiyun #define RF_RX_BB1 0x1D 1218*4882a593Smuzhiyun 1219*4882a593Smuzhiyun #define RF_RCK1 0x1E 1220*4882a593Smuzhiyun #define RF_RCK2 0x1F 1221*4882a593Smuzhiyun 1222*4882a593Smuzhiyun #define RF_TX_G1 0x20 1223*4882a593Smuzhiyun #define RF_TX_G2 0x21 1224*4882a593Smuzhiyun #define RF_TX_G3 0x22 1225*4882a593Smuzhiyun 1226*4882a593Smuzhiyun #define RF_TX_BB1 0x23 1227*4882a593Smuzhiyun 1228*4882a593Smuzhiyun #define RF_T_METER 0x42 1229*4882a593Smuzhiyun 1230*4882a593Smuzhiyun #define RF_SYN_G1 0x25 1231*4882a593Smuzhiyun #define RF_SYN_G2 0x26 1232*4882a593Smuzhiyun #define RF_SYN_G3 0x27 1233*4882a593Smuzhiyun #define RF_SYN_G4 0x28 1234*4882a593Smuzhiyun #define RF_SYN_G5 0x29 1235*4882a593Smuzhiyun #define RF_SYN_G6 0x2A 1236*4882a593Smuzhiyun #define RF_SYN_G7 0x2B 1237*4882a593Smuzhiyun #define RF_SYN_G8 0x2C 1238*4882a593Smuzhiyun 1239*4882a593Smuzhiyun #define RF_RCK_OS 0x30 1240*4882a593Smuzhiyun 1241*4882a593Smuzhiyun #define RF_TXPA_G1 0x31 1242*4882a593Smuzhiyun #define RF_TXPA_G2 0x32 1243*4882a593Smuzhiyun #define RF_TXPA_G3 0x33 1244*4882a593Smuzhiyun 1245*4882a593Smuzhiyun /* Bit Mask */ 1246*4882a593Smuzhiyun 1247*4882a593Smuzhiyun /* 2. Page8(0x800) */ 1248*4882a593Smuzhiyun #define BRFMOD 0x1 1249*4882a593Smuzhiyun #define BCCKTXSC 0x30 1250*4882a593Smuzhiyun #define BCCKEN 0x1000000 1251*4882a593Smuzhiyun #define BOFDMEN 0x2000000 1252*4882a593Smuzhiyun 1253*4882a593Smuzhiyun #define B3WIREDATALENGTH 0x800 1254*4882a593Smuzhiyun #define B3WIREADDRESSLENGTH 0x400 1255*4882a593Smuzhiyun 1256*4882a593Smuzhiyun #define BRFSI_RFENV 0x10 1257*4882a593Smuzhiyun 1258*4882a593Smuzhiyun #define BLSSIREADADDRESS 0x7f800000 1259*4882a593Smuzhiyun #define BLSSIREADEDGE 0x80000000 1260*4882a593Smuzhiyun #define BLSSIREADBACKDATA 0xfffff 1261*4882a593Smuzhiyun /* 4. PageA(0xA00) */ 1262*4882a593Smuzhiyun #define BCCKSIDEBAND 0x10 1263*4882a593Smuzhiyun 1264*4882a593Smuzhiyun /* Other Definition */ 1265*4882a593Smuzhiyun #define BBYTE0 0x1 1266*4882a593Smuzhiyun #define BBYTE1 0x2 1267*4882a593Smuzhiyun #define BBYTE2 0x4 1268*4882a593Smuzhiyun #define BBYTE3 0x8 1269*4882a593Smuzhiyun #define BWORD0 0x3 1270*4882a593Smuzhiyun #define BWORD1 0xc 1271*4882a593Smuzhiyun #define BDWORD 0xf 1272*4882a593Smuzhiyun 1273*4882a593Smuzhiyun #endif 1274