1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012 Realtek Corporation.*/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../efuse.h"
6*4882a593Smuzhiyun #include "../base.h"
7*4882a593Smuzhiyun #include "../regd.h"
8*4882a593Smuzhiyun #include "../cam.h"
9*4882a593Smuzhiyun #include "../ps.h"
10*4882a593Smuzhiyun #include "../pci.h"
11*4882a593Smuzhiyun #include "reg.h"
12*4882a593Smuzhiyun #include "def.h"
13*4882a593Smuzhiyun #include "phy.h"
14*4882a593Smuzhiyun #include "dm.h"
15*4882a593Smuzhiyun #include "fw.h"
16*4882a593Smuzhiyun #include "led.h"
17*4882a593Smuzhiyun #include "sw.h"
18*4882a593Smuzhiyun #include "hw.h"
19*4882a593Smuzhiyun
rtl92de_read_dword_dbi(struct ieee80211_hw * hw,u16 offset,u8 direct)20*4882a593Smuzhiyun u32 rtl92de_read_dword_dbi(struct ieee80211_hw *hw, u16 offset, u8 direct)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
23*4882a593Smuzhiyun u32 value;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_DBI_CTRL, (offset & 0xFFC));
26*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_DBI_FLAG, BIT(1) | direct);
27*4882a593Smuzhiyun udelay(10);
28*4882a593Smuzhiyun value = rtl_read_dword(rtlpriv, REG_DBI_RDATA);
29*4882a593Smuzhiyun return value;
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun
rtl92de_write_dword_dbi(struct ieee80211_hw * hw,u16 offset,u32 value,u8 direct)32*4882a593Smuzhiyun void rtl92de_write_dword_dbi(struct ieee80211_hw *hw,
33*4882a593Smuzhiyun u16 offset, u32 value, u8 direct)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_DBI_CTRL, ((offset & 0xFFC) | 0xF000));
38*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_DBI_WDATA, value);
39*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_DBI_FLAG, BIT(0) | direct);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
_rtl92de_set_bcn_ctrl_reg(struct ieee80211_hw * hw,u8 set_bits,u8 clear_bits)42*4882a593Smuzhiyun static void _rtl92de_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
43*4882a593Smuzhiyun u8 set_bits, u8 clear_bits)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
46*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun rtlpci->reg_bcn_ctrl_val |= set_bits;
49*4882a593Smuzhiyun rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
50*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
_rtl92de_stop_tx_beacon(struct ieee80211_hw * hw)53*4882a593Smuzhiyun static void _rtl92de_stop_tx_beacon(struct ieee80211_hw *hw)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
56*4882a593Smuzhiyun u8 tmp1byte;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
59*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
60*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
61*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
62*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
63*4882a593Smuzhiyun tmp1byte &= ~(BIT(0));
64*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
_rtl92de_resume_tx_beacon(struct ieee80211_hw * hw)67*4882a593Smuzhiyun static void _rtl92de_resume_tx_beacon(struct ieee80211_hw *hw)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
70*4882a593Smuzhiyun u8 tmp1byte;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
73*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
74*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0x0a);
75*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
76*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
77*4882a593Smuzhiyun tmp1byte |= BIT(0);
78*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
_rtl92de_enable_bcn_sub_func(struct ieee80211_hw * hw)81*4882a593Smuzhiyun static void _rtl92de_enable_bcn_sub_func(struct ieee80211_hw *hw)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(1));
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
_rtl92de_disable_bcn_sub_func(struct ieee80211_hw * hw)86*4882a593Smuzhiyun static void _rtl92de_disable_bcn_sub_func(struct ieee80211_hw *hw)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun _rtl92de_set_bcn_ctrl_reg(hw, BIT(1), 0);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
rtl92de_get_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)91*4882a593Smuzhiyun void rtl92de_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
94*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
95*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun switch (variable) {
98*4882a593Smuzhiyun case HW_VAR_RCR:
99*4882a593Smuzhiyun *((u32 *) (val)) = rtlpci->receive_config;
100*4882a593Smuzhiyun break;
101*4882a593Smuzhiyun case HW_VAR_RF_STATE:
102*4882a593Smuzhiyun *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
103*4882a593Smuzhiyun break;
104*4882a593Smuzhiyun case HW_VAR_FWLPS_RF_ON:{
105*4882a593Smuzhiyun enum rf_pwrstate rfstate;
106*4882a593Smuzhiyun u32 val_rcr;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
109*4882a593Smuzhiyun (u8 *)(&rfstate));
110*4882a593Smuzhiyun if (rfstate == ERFOFF) {
111*4882a593Smuzhiyun *((bool *) (val)) = true;
112*4882a593Smuzhiyun } else {
113*4882a593Smuzhiyun val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
114*4882a593Smuzhiyun val_rcr &= 0x00070000;
115*4882a593Smuzhiyun if (val_rcr)
116*4882a593Smuzhiyun *((bool *) (val)) = false;
117*4882a593Smuzhiyun else
118*4882a593Smuzhiyun *((bool *) (val)) = true;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun break;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun case HW_VAR_FW_PSMODE_STATUS:
123*4882a593Smuzhiyun *((bool *) (val)) = ppsc->fw_current_inpsmode;
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun case HW_VAR_CORRECT_TSF:{
126*4882a593Smuzhiyun u64 tsf;
127*4882a593Smuzhiyun u32 *ptsf_low = (u32 *)&tsf;
128*4882a593Smuzhiyun u32 *ptsf_high = ((u32 *)&tsf) + 1;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
131*4882a593Smuzhiyun *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
132*4882a593Smuzhiyun *((u64 *) (val)) = tsf;
133*4882a593Smuzhiyun break;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun case HW_VAR_INT_MIGRATION:
136*4882a593Smuzhiyun *((bool *)(val)) = rtlpriv->dm.interrupt_migration;
137*4882a593Smuzhiyun break;
138*4882a593Smuzhiyun case HW_VAR_INT_AC:
139*4882a593Smuzhiyun *((bool *)(val)) = rtlpriv->dm.disable_tx_int;
140*4882a593Smuzhiyun break;
141*4882a593Smuzhiyun case HAL_DEF_WOWLAN:
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun default:
144*4882a593Smuzhiyun pr_err("switch case %#x not processed\n", variable);
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
rtl92de_set_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)149*4882a593Smuzhiyun void rtl92de_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
152*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
153*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
154*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
155*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
156*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
157*4882a593Smuzhiyun u8 idx;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun switch (variable) {
160*4882a593Smuzhiyun case HW_VAR_ETHER_ADDR:
161*4882a593Smuzhiyun for (idx = 0; idx < ETH_ALEN; idx++) {
162*4882a593Smuzhiyun rtl_write_byte(rtlpriv, (REG_MACID + idx),
163*4882a593Smuzhiyun val[idx]);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun break;
166*4882a593Smuzhiyun case HW_VAR_BASIC_RATE: {
167*4882a593Smuzhiyun u16 rate_cfg = ((u16 *) val)[0];
168*4882a593Smuzhiyun u8 rate_index = 0;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun rate_cfg = rate_cfg & 0x15f;
171*4882a593Smuzhiyun if (mac->vendor == PEER_CISCO &&
172*4882a593Smuzhiyun ((rate_cfg & 0x150) == 0))
173*4882a593Smuzhiyun rate_cfg |= 0x01;
174*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
175*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RRSR + 1,
176*4882a593Smuzhiyun (rate_cfg >> 8) & 0xff);
177*4882a593Smuzhiyun while (rate_cfg > 0x1) {
178*4882a593Smuzhiyun rate_cfg = (rate_cfg >> 1);
179*4882a593Smuzhiyun rate_index++;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun if (rtlhal->fw_version > 0xe)
182*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
183*4882a593Smuzhiyun rate_index);
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun case HW_VAR_BSSID:
187*4882a593Smuzhiyun for (idx = 0; idx < ETH_ALEN; idx++) {
188*4882a593Smuzhiyun rtl_write_byte(rtlpriv, (REG_BSSID + idx),
189*4882a593Smuzhiyun val[idx]);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun break;
192*4882a593Smuzhiyun case HW_VAR_SIFS:
193*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
194*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
195*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
196*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
197*4882a593Smuzhiyun if (!mac->ht_enable)
198*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
199*4882a593Smuzhiyun 0x0e0e);
200*4882a593Smuzhiyun else
201*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
202*4882a593Smuzhiyun *((u16 *) val));
203*4882a593Smuzhiyun break;
204*4882a593Smuzhiyun case HW_VAR_SLOT_TIME: {
205*4882a593Smuzhiyun u8 e_aci;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
208*4882a593Smuzhiyun "HW_VAR_SLOT_TIME %x\n", val[0]);
209*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
210*4882a593Smuzhiyun for (e_aci = 0; e_aci < AC_MAX; e_aci++)
211*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw,
212*4882a593Smuzhiyun HW_VAR_AC_PARAM,
213*4882a593Smuzhiyun (&e_aci));
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun case HW_VAR_ACK_PREAMBLE: {
217*4882a593Smuzhiyun u8 reg_tmp;
218*4882a593Smuzhiyun u8 short_preamble = (bool) (*val);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun reg_tmp = (mac->cur_40_prime_sc) << 5;
221*4882a593Smuzhiyun if (short_preamble)
222*4882a593Smuzhiyun reg_tmp |= 0x80;
223*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
224*4882a593Smuzhiyun break;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun case HW_VAR_AMPDU_MIN_SPACE: {
227*4882a593Smuzhiyun u8 min_spacing_to_set;
228*4882a593Smuzhiyun u8 sec_min_space;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun min_spacing_to_set = *val;
231*4882a593Smuzhiyun if (min_spacing_to_set <= 7) {
232*4882a593Smuzhiyun sec_min_space = 0;
233*4882a593Smuzhiyun if (min_spacing_to_set < sec_min_space)
234*4882a593Smuzhiyun min_spacing_to_set = sec_min_space;
235*4882a593Smuzhiyun mac->min_space_cfg = ((mac->min_space_cfg & 0xf8) |
236*4882a593Smuzhiyun min_spacing_to_set);
237*4882a593Smuzhiyun *val = min_spacing_to_set;
238*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
239*4882a593Smuzhiyun "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
240*4882a593Smuzhiyun mac->min_space_cfg);
241*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
242*4882a593Smuzhiyun mac->min_space_cfg);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun break;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun case HW_VAR_SHORTGI_DENSITY: {
247*4882a593Smuzhiyun u8 density_to_set;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun density_to_set = *val;
250*4882a593Smuzhiyun mac->min_space_cfg = rtlpriv->rtlhal.minspace_cfg;
251*4882a593Smuzhiyun mac->min_space_cfg |= (density_to_set << 3);
252*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
253*4882a593Smuzhiyun "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
254*4882a593Smuzhiyun mac->min_space_cfg);
255*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
256*4882a593Smuzhiyun mac->min_space_cfg);
257*4882a593Smuzhiyun break;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun case HW_VAR_AMPDU_FACTOR: {
260*4882a593Smuzhiyun u8 factor_toset;
261*4882a593Smuzhiyun u32 regtoset;
262*4882a593Smuzhiyun u8 *ptmp_byte = NULL;
263*4882a593Smuzhiyun u8 index;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (rtlhal->macphymode == DUALMAC_DUALPHY)
266*4882a593Smuzhiyun regtoset = 0xb9726641;
267*4882a593Smuzhiyun else if (rtlhal->macphymode == DUALMAC_SINGLEPHY)
268*4882a593Smuzhiyun regtoset = 0x66626641;
269*4882a593Smuzhiyun else
270*4882a593Smuzhiyun regtoset = 0xb972a841;
271*4882a593Smuzhiyun factor_toset = *val;
272*4882a593Smuzhiyun if (factor_toset <= 3) {
273*4882a593Smuzhiyun factor_toset = (1 << (factor_toset + 2));
274*4882a593Smuzhiyun if (factor_toset > 0xf)
275*4882a593Smuzhiyun factor_toset = 0xf;
276*4882a593Smuzhiyun for (index = 0; index < 4; index++) {
277*4882a593Smuzhiyun ptmp_byte = (u8 *)(®toset) + index;
278*4882a593Smuzhiyun if ((*ptmp_byte & 0xf0) >
279*4882a593Smuzhiyun (factor_toset << 4))
280*4882a593Smuzhiyun *ptmp_byte = (*ptmp_byte & 0x0f)
281*4882a593Smuzhiyun | (factor_toset << 4);
282*4882a593Smuzhiyun if ((*ptmp_byte & 0x0f) > factor_toset)
283*4882a593Smuzhiyun *ptmp_byte = (*ptmp_byte & 0xf0)
284*4882a593Smuzhiyun | (factor_toset);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, regtoset);
287*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
288*4882a593Smuzhiyun "Set HW_VAR_AMPDU_FACTOR: %#x\n",
289*4882a593Smuzhiyun factor_toset);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun break;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun case HW_VAR_AC_PARAM: {
294*4882a593Smuzhiyun u8 e_aci = *val;
295*4882a593Smuzhiyun rtl92d_dm_init_edca_turbo(hw);
296*4882a593Smuzhiyun if (rtlpci->acm_method != EACMWAY2_SW)
297*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ACM_CTRL,
298*4882a593Smuzhiyun &e_aci);
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun case HW_VAR_ACM_CTRL: {
302*4882a593Smuzhiyun u8 e_aci = *val;
303*4882a593Smuzhiyun union aci_aifsn *p_aci_aifsn =
304*4882a593Smuzhiyun (union aci_aifsn *)(&(mac->ac[0].aifs));
305*4882a593Smuzhiyun u8 acm = p_aci_aifsn->f.acm;
306*4882a593Smuzhiyun u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun acm_ctrl = acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
309*4882a593Smuzhiyun if (acm) {
310*4882a593Smuzhiyun switch (e_aci) {
311*4882a593Smuzhiyun case AC0_BE:
312*4882a593Smuzhiyun acm_ctrl |= ACMHW_BEQEN;
313*4882a593Smuzhiyun break;
314*4882a593Smuzhiyun case AC2_VI:
315*4882a593Smuzhiyun acm_ctrl |= ACMHW_VIQEN;
316*4882a593Smuzhiyun break;
317*4882a593Smuzhiyun case AC3_VO:
318*4882a593Smuzhiyun acm_ctrl |= ACMHW_VOQEN;
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun default:
321*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
322*4882a593Smuzhiyun "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
323*4882a593Smuzhiyun acm);
324*4882a593Smuzhiyun break;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun } else {
327*4882a593Smuzhiyun switch (e_aci) {
328*4882a593Smuzhiyun case AC0_BE:
329*4882a593Smuzhiyun acm_ctrl &= (~ACMHW_BEQEN);
330*4882a593Smuzhiyun break;
331*4882a593Smuzhiyun case AC2_VI:
332*4882a593Smuzhiyun acm_ctrl &= (~ACMHW_VIQEN);
333*4882a593Smuzhiyun break;
334*4882a593Smuzhiyun case AC3_VO:
335*4882a593Smuzhiyun acm_ctrl &= (~ACMHW_VOQEN);
336*4882a593Smuzhiyun break;
337*4882a593Smuzhiyun default:
338*4882a593Smuzhiyun pr_err("switch case %#x not processed\n",
339*4882a593Smuzhiyun e_aci);
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_QOS, DBG_TRACE,
344*4882a593Smuzhiyun "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
345*4882a593Smuzhiyun acm_ctrl);
346*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
347*4882a593Smuzhiyun break;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun case HW_VAR_RCR:
350*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
351*4882a593Smuzhiyun rtlpci->receive_config = ((u32 *) (val))[0];
352*4882a593Smuzhiyun break;
353*4882a593Smuzhiyun case HW_VAR_RETRY_LIMIT: {
354*4882a593Smuzhiyun u8 retry_limit = val[0];
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RL,
357*4882a593Smuzhiyun retry_limit << RETRY_LIMIT_SHORT_SHIFT |
358*4882a593Smuzhiyun retry_limit << RETRY_LIMIT_LONG_SHIFT);
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun case HW_VAR_DUAL_TSF_RST:
362*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
363*4882a593Smuzhiyun break;
364*4882a593Smuzhiyun case HW_VAR_EFUSE_BYTES:
365*4882a593Smuzhiyun rtlefuse->efuse_usedbytes = *((u16 *) val);
366*4882a593Smuzhiyun break;
367*4882a593Smuzhiyun case HW_VAR_EFUSE_USAGE:
368*4882a593Smuzhiyun rtlefuse->efuse_usedpercentage = *val;
369*4882a593Smuzhiyun break;
370*4882a593Smuzhiyun case HW_VAR_IO_CMD:
371*4882a593Smuzhiyun rtl92d_phy_set_io_cmd(hw, (*(enum io_type *)val));
372*4882a593Smuzhiyun break;
373*4882a593Smuzhiyun case HW_VAR_WPA_CONFIG:
374*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SECCFG, *val);
375*4882a593Smuzhiyun break;
376*4882a593Smuzhiyun case HW_VAR_SET_RPWM:
377*4882a593Smuzhiyun rtl92d_fill_h2c_cmd(hw, H2C_PWRM, 1, (val));
378*4882a593Smuzhiyun break;
379*4882a593Smuzhiyun case HW_VAR_H2C_FW_PWRMODE:
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun case HW_VAR_FW_PSMODE_STATUS:
382*4882a593Smuzhiyun ppsc->fw_current_inpsmode = *((bool *) val);
383*4882a593Smuzhiyun break;
384*4882a593Smuzhiyun case HW_VAR_H2C_FW_JOINBSSRPT: {
385*4882a593Smuzhiyun u8 mstatus = (*val);
386*4882a593Smuzhiyun u8 tmp_regcr, tmp_reg422;
387*4882a593Smuzhiyun bool recover = false;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (mstatus == RT_MEDIA_CONNECT) {
390*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw,
391*4882a593Smuzhiyun HW_VAR_AID, NULL);
392*4882a593Smuzhiyun tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
393*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR + 1,
394*4882a593Smuzhiyun (tmp_regcr | BIT(0)));
395*4882a593Smuzhiyun _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(3));
396*4882a593Smuzhiyun _rtl92de_set_bcn_ctrl_reg(hw, BIT(4), 0);
397*4882a593Smuzhiyun tmp_reg422 = rtl_read_byte(rtlpriv,
398*4882a593Smuzhiyun REG_FWHW_TXQ_CTRL + 2);
399*4882a593Smuzhiyun if (tmp_reg422 & BIT(6))
400*4882a593Smuzhiyun recover = true;
401*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
402*4882a593Smuzhiyun tmp_reg422 & (~BIT(6)));
403*4882a593Smuzhiyun rtl92d_set_fw_rsvdpagepkt(hw, 0);
404*4882a593Smuzhiyun _rtl92de_set_bcn_ctrl_reg(hw, BIT(3), 0);
405*4882a593Smuzhiyun _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(4));
406*4882a593Smuzhiyun if (recover)
407*4882a593Smuzhiyun rtl_write_byte(rtlpriv,
408*4882a593Smuzhiyun REG_FWHW_TXQ_CTRL + 2,
409*4882a593Smuzhiyun tmp_reg422);
410*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR + 1,
411*4882a593Smuzhiyun (tmp_regcr & ~(BIT(0))));
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun rtl92d_set_fw_joinbss_report_cmd(hw, (*val));
414*4882a593Smuzhiyun break;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun case HW_VAR_AID: {
417*4882a593Smuzhiyun u16 u2btmp;
418*4882a593Smuzhiyun u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
419*4882a593Smuzhiyun u2btmp &= 0xC000;
420*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
421*4882a593Smuzhiyun mac->assoc_id));
422*4882a593Smuzhiyun break;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun case HW_VAR_CORRECT_TSF: {
425*4882a593Smuzhiyun u8 btype_ibss = val[0];
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (btype_ibss)
428*4882a593Smuzhiyun _rtl92de_stop_tx_beacon(hw);
429*4882a593Smuzhiyun _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(3));
430*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TSFTR,
431*4882a593Smuzhiyun (u32) (mac->tsf & 0xffffffff));
432*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TSFTR + 4,
433*4882a593Smuzhiyun (u32) ((mac->tsf >> 32) & 0xffffffff));
434*4882a593Smuzhiyun _rtl92de_set_bcn_ctrl_reg(hw, BIT(3), 0);
435*4882a593Smuzhiyun if (btype_ibss)
436*4882a593Smuzhiyun _rtl92de_resume_tx_beacon(hw);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun break;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun case HW_VAR_INT_MIGRATION: {
441*4882a593Smuzhiyun bool int_migration = *(bool *) (val);
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun if (int_migration) {
444*4882a593Smuzhiyun /* Set interrupt migration timer and
445*4882a593Smuzhiyun * corresponding Tx/Rx counter.
446*4882a593Smuzhiyun * timer 25ns*0xfa0=100us for 0xf packets.
447*4882a593Smuzhiyun * 0x306:Rx, 0x307:Tx */
448*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_INT_MIG, 0xfe000fa0);
449*4882a593Smuzhiyun rtlpriv->dm.interrupt_migration = int_migration;
450*4882a593Smuzhiyun } else {
451*4882a593Smuzhiyun /* Reset all interrupt migration settings. */
452*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
453*4882a593Smuzhiyun rtlpriv->dm.interrupt_migration = int_migration;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun break;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun case HW_VAR_INT_AC: {
458*4882a593Smuzhiyun bool disable_ac_int = *((bool *) val);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* Disable four ACs interrupts. */
461*4882a593Smuzhiyun if (disable_ac_int) {
462*4882a593Smuzhiyun /* Disable VO, VI, BE and BK four AC interrupts
463*4882a593Smuzhiyun * to gain more efficient CPU utilization.
464*4882a593Smuzhiyun * When extremely highly Rx OK occurs,
465*4882a593Smuzhiyun * we will disable Tx interrupts.
466*4882a593Smuzhiyun */
467*4882a593Smuzhiyun rtlpriv->cfg->ops->update_interrupt_mask(hw, 0,
468*4882a593Smuzhiyun RT_AC_INT_MASKS);
469*4882a593Smuzhiyun rtlpriv->dm.disable_tx_int = disable_ac_int;
470*4882a593Smuzhiyun /* Enable four ACs interrupts. */
471*4882a593Smuzhiyun } else {
472*4882a593Smuzhiyun rtlpriv->cfg->ops->update_interrupt_mask(hw,
473*4882a593Smuzhiyun RT_AC_INT_MASKS, 0);
474*4882a593Smuzhiyun rtlpriv->dm.disable_tx_int = disable_ac_int;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun break;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun default:
479*4882a593Smuzhiyun pr_err("switch case %#x not processed\n", variable);
480*4882a593Smuzhiyun break;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
_rtl92de_llt_write(struct ieee80211_hw * hw,u32 address,u32 data)484*4882a593Smuzhiyun static bool _rtl92de_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
487*4882a593Smuzhiyun bool status = true;
488*4882a593Smuzhiyun long count = 0;
489*4882a593Smuzhiyun u32 value = _LLT_INIT_ADDR(address) |
490*4882a593Smuzhiyun _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
493*4882a593Smuzhiyun do {
494*4882a593Smuzhiyun value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
495*4882a593Smuzhiyun if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
496*4882a593Smuzhiyun break;
497*4882a593Smuzhiyun if (count > POLLING_LLT_THRESHOLD) {
498*4882a593Smuzhiyun pr_err("Failed to polling write LLT done at address %d!\n",
499*4882a593Smuzhiyun address);
500*4882a593Smuzhiyun status = false;
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun } while (++count);
504*4882a593Smuzhiyun return status;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
_rtl92de_llt_table_init(struct ieee80211_hw * hw)507*4882a593Smuzhiyun static bool _rtl92de_llt_table_init(struct ieee80211_hw *hw)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
510*4882a593Smuzhiyun unsigned short i;
511*4882a593Smuzhiyun u8 txpktbuf_bndy;
512*4882a593Smuzhiyun u8 maxpage;
513*4882a593Smuzhiyun bool status;
514*4882a593Smuzhiyun u32 value32; /* High+low page number */
515*4882a593Smuzhiyun u8 value8; /* normal page number */
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (rtlpriv->rtlhal.macphymode == SINGLEMAC_SINGLEPHY) {
518*4882a593Smuzhiyun maxpage = 255;
519*4882a593Smuzhiyun txpktbuf_bndy = 246;
520*4882a593Smuzhiyun value8 = 0;
521*4882a593Smuzhiyun value32 = 0x80bf0d29;
522*4882a593Smuzhiyun } else {
523*4882a593Smuzhiyun maxpage = 127;
524*4882a593Smuzhiyun txpktbuf_bndy = 123;
525*4882a593Smuzhiyun value8 = 0;
526*4882a593Smuzhiyun value32 = 0x80750005;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /* Set reserved page for each queue */
530*4882a593Smuzhiyun /* 11. RQPN 0x200[31:0] = 0x80BD1C1C */
531*4882a593Smuzhiyun /* load RQPN */
532*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
533*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RQPN, value32);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* 12. TXRKTBUG_PG_BNDY 0x114[31:0] = 0x27FF00F6 */
536*4882a593Smuzhiyun /* TXRKTBUG_PG_BNDY */
537*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TRXFF_BNDY,
538*4882a593Smuzhiyun (rtl_read_word(rtlpriv, REG_TRXFF_BNDY + 2) << 16 |
539*4882a593Smuzhiyun txpktbuf_bndy));
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* 13. TDECTRL[15:8] 0x209[7:0] = 0xF6 */
542*4882a593Smuzhiyun /* Beacon Head for TXDMA */
543*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun /* 14. BCNQ_PGBNDY 0x424[7:0] = 0xF6 */
546*4882a593Smuzhiyun /* BCNQ_PGBNDY */
547*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
548*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* 15. WMAC_LBK_BF_HD 0x45D[7:0] = 0xF6 */
551*4882a593Smuzhiyun /* WMAC_LBK_BF_HD */
552*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* Set Tx/Rx page size (Tx must be 128 Bytes, */
555*4882a593Smuzhiyun /* Rx can be 64,128,256,512,1024 bytes) */
556*4882a593Smuzhiyun /* 16. PBP [7:0] = 0x11 */
557*4882a593Smuzhiyun /* TRX page size */
558*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PBP, 0x11);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun /* 17. DRV_INFO_SZ = 0x04 */
561*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* 18. LLT_table_init(Adapter); */
564*4882a593Smuzhiyun for (i = 0; i < (txpktbuf_bndy - 1); i++) {
565*4882a593Smuzhiyun status = _rtl92de_llt_write(hw, i, i + 1);
566*4882a593Smuzhiyun if (!status)
567*4882a593Smuzhiyun return status;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun /* end of list */
571*4882a593Smuzhiyun status = _rtl92de_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
572*4882a593Smuzhiyun if (!status)
573*4882a593Smuzhiyun return status;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* Make the other pages as ring buffer */
576*4882a593Smuzhiyun /* This ring buffer is used as beacon buffer if we */
577*4882a593Smuzhiyun /* config this MAC as two MAC transfer. */
578*4882a593Smuzhiyun /* Otherwise used as local loopback buffer. */
579*4882a593Smuzhiyun for (i = txpktbuf_bndy; i < maxpage; i++) {
580*4882a593Smuzhiyun status = _rtl92de_llt_write(hw, i, (i + 1));
581*4882a593Smuzhiyun if (!status)
582*4882a593Smuzhiyun return status;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /* Let last entry point to the start entry of ring buffer */
586*4882a593Smuzhiyun status = _rtl92de_llt_write(hw, maxpage, txpktbuf_bndy);
587*4882a593Smuzhiyun if (!status)
588*4882a593Smuzhiyun return status;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun return true;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
_rtl92de_gen_refresh_led_state(struct ieee80211_hw * hw)593*4882a593Smuzhiyun static void _rtl92de_gen_refresh_led_state(struct ieee80211_hw *hw)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
596*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
597*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
598*4882a593Smuzhiyun struct rtl_led *pled0 = &rtlpriv->ledctl.sw_led0;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun if (rtlpci->up_first_time)
601*4882a593Smuzhiyun return;
602*4882a593Smuzhiyun if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
603*4882a593Smuzhiyun rtl92de_sw_led_on(hw, pled0);
604*4882a593Smuzhiyun else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
605*4882a593Smuzhiyun rtl92de_sw_led_on(hw, pled0);
606*4882a593Smuzhiyun else
607*4882a593Smuzhiyun rtl92de_sw_led_off(hw, pled0);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
_rtl92de_init_mac(struct ieee80211_hw * hw)610*4882a593Smuzhiyun static bool _rtl92de_init_mac(struct ieee80211_hw *hw)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
613*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
614*4882a593Smuzhiyun unsigned char bytetmp;
615*4882a593Smuzhiyun unsigned short wordtmp;
616*4882a593Smuzhiyun u16 retry;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun rtl92d_phy_set_poweron(hw);
619*4882a593Smuzhiyun /* Add for resume sequence of power domain according
620*4882a593Smuzhiyun * to power document V11. Chapter V.11.... */
621*4882a593Smuzhiyun /* 0. RSV_CTRL 0x1C[7:0] = 0x00 */
622*4882a593Smuzhiyun /* unlock ISO/CLK/Power control register */
623*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
624*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x05);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun /* 1. AFE_XTAL_CTRL [7:0] = 0x0F enable XTAL */
627*4882a593Smuzhiyun /* 2. SPS0_CTRL 0x11[7:0] = 0x2b enable SPS into PWM mode */
628*4882a593Smuzhiyun /* 3. delay (1ms) this is not necessary when initially power on */
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* C. Resume Sequence */
631*4882a593Smuzhiyun /* a. SPS0_CTRL 0x11[7:0] = 0x2b */
632*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /* b. AFE_XTAL_CTRL [7:0] = 0x0F */
635*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /* c. DRV runs power on init flow */
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun /* auto enable WLAN */
640*4882a593Smuzhiyun /* 4. APS_FSMCO 0x04[8] = 1; wait till 0x04[8] = 0 */
641*4882a593Smuzhiyun /* Power On Reset for MAC Block */
642*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
643*4882a593Smuzhiyun udelay(2);
644*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
645*4882a593Smuzhiyun udelay(2);
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /* 5. Wait while 0x04[8] == 0 goto 2, otherwise goto 1 */
648*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
649*4882a593Smuzhiyun udelay(50);
650*4882a593Smuzhiyun retry = 0;
651*4882a593Smuzhiyun while ((bytetmp & BIT(0)) && retry < 1000) {
652*4882a593Smuzhiyun retry++;
653*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
654*4882a593Smuzhiyun udelay(50);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /* Enable Radio off, GPIO, and LED function */
658*4882a593Smuzhiyun /* 6. APS_FSMCO 0x04[15:0] = 0x0012 when enable HWPDN */
659*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun /* release RF digital isolation */
662*4882a593Smuzhiyun /* 7. SYS_ISO_CTRL 0x01[1] = 0x0; */
663*4882a593Smuzhiyun /*Set REG_SYS_ISO_CTRL 0x1=0x82 to prevent wake# problem. */
664*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
665*4882a593Smuzhiyun udelay(2);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /* make sure that BB reset OK. */
668*4882a593Smuzhiyun /* rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3); */
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /* Disable REG_CR before enable it to assure reset */
671*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_CR, 0x0);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /* Release MAC IO register reset */
674*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_CR, 0x2ff);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /* clear stopping tx/rx dma */
677*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0x0);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* rtl_write_word(rtlpriv,REG_CR+2, 0x2); */
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /* System init */
682*4882a593Smuzhiyun /* 18. LLT_table_init(Adapter); */
683*4882a593Smuzhiyun if (!_rtl92de_llt_table_init(hw))
684*4882a593Smuzhiyun return false;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* Clear interrupt and enable interrupt */
687*4882a593Smuzhiyun /* 19. HISR 0x124[31:0] = 0xffffffff; */
688*4882a593Smuzhiyun /* HISRE 0x12C[7:0] = 0xFF */
689*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
690*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun /* 20. HIMR 0x120[31:0] |= [enable INT mask bit map]; */
693*4882a593Smuzhiyun /* 21. HIMRE 0x128[7:0] = [enable INT mask bit map] */
694*4882a593Smuzhiyun /* The IMR should be enabled later after all init sequence
695*4882a593Smuzhiyun * is finished. */
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /* 22. PCIE configuration space configuration */
698*4882a593Smuzhiyun /* 23. Ensure PCIe Device 0x80[15:0] = 0x0143 (ASPM+CLKREQ), */
699*4882a593Smuzhiyun /* and PCIe gated clock function is enabled. */
700*4882a593Smuzhiyun /* PCIE configuration space will be written after
701*4882a593Smuzhiyun * all init sequence.(Or by BIOS) */
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun rtl92d_phy_config_maccoexist_rfpage(hw);
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /* THe below section is not related to power document Vxx . */
706*4882a593Smuzhiyun /* This is only useful for driver and OS setting. */
707*4882a593Smuzhiyun /* -------------------Software Relative Setting---------------------- */
708*4882a593Smuzhiyun wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
709*4882a593Smuzhiyun wordtmp &= 0xf;
710*4882a593Smuzhiyun wordtmp |= 0xF771;
711*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun /* Reported Tx status from HW for rate adaptive. */
714*4882a593Smuzhiyun /* This should be realtive to power on step 14. But in document V11 */
715*4882a593Smuzhiyun /* still not contain the description.!!! */
716*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /* Set Tx/Rx page size (Tx must be 128 Bytes,
719*4882a593Smuzhiyun * Rx can be 64,128,256,512,1024 bytes) */
720*4882a593Smuzhiyun /* rtl_write_byte(rtlpriv,REG_PBP, 0x11); */
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* Set RCR register */
723*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
724*4882a593Smuzhiyun /* rtl_write_byte(rtlpriv,REG_RX_DRVINFO_SZ, 4); */
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun /* Set TCR register */
727*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun /* disable earlymode */
730*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x4d0, 0x0);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /* Set TX/RX descriptor physical address(from OS API). */
733*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
734*4882a593Smuzhiyun rtlpci->tx_ring[BEACON_QUEUE].dma);
735*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MGQ_DESA, rtlpci->tx_ring[MGNT_QUEUE].dma);
736*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_VOQ_DESA, rtlpci->tx_ring[VO_QUEUE].dma);
737*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_VIQ_DESA, rtlpci->tx_ring[VI_QUEUE].dma);
738*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BEQ_DESA, rtlpci->tx_ring[BE_QUEUE].dma);
739*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BKQ_DESA, rtlpci->tx_ring[BK_QUEUE].dma);
740*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HQ_DESA, rtlpci->tx_ring[HIGH_QUEUE].dma);
741*4882a593Smuzhiyun /* Set RX Desc Address */
742*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RX_DESA,
743*4882a593Smuzhiyun rtlpci->rx_ring[RX_MPDU_QUEUE].dma);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* if we want to support 64 bit DMA, we should set it here,
746*4882a593Smuzhiyun * but now we do not support 64 bit DMA*/
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x33);
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun /* Reset interrupt migration setting when initialization */
751*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* Reconsider when to do this operation after asking HWSD. */
754*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
755*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
756*4882a593Smuzhiyun do {
757*4882a593Smuzhiyun retry++;
758*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
759*4882a593Smuzhiyun } while ((retry < 200) && !(bytetmp & BIT(7)));
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun /* After MACIO reset,we must refresh LED state. */
762*4882a593Smuzhiyun _rtl92de_gen_refresh_led_state(hw);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* Reset H2C protection register */
765*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun return true;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
_rtl92de_hw_configure(struct ieee80211_hw * hw)770*4882a593Smuzhiyun static void _rtl92de_hw_configure(struct ieee80211_hw *hw)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
773*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
774*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
775*4882a593Smuzhiyun u8 reg_bw_opmode = BW_OPMODE_20MHZ;
776*4882a593Smuzhiyun u32 reg_rrsr;
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun reg_rrsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
779*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
780*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
781*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RRSR, reg_rrsr);
782*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
783*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
784*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
785*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RL, 0x0707);
786*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
787*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
788*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
789*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
790*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
791*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
792*4882a593Smuzhiyun /* Aggregation threshold */
793*4882a593Smuzhiyun if (rtlhal->macphymode == DUALMAC_DUALPHY)
794*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb9726641);
795*4882a593Smuzhiyun else if (rtlhal->macphymode == DUALMAC_SINGLEPHY)
796*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x66626641);
797*4882a593Smuzhiyun else
798*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
799*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
800*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0x0a);
801*4882a593Smuzhiyun rtlpci->reg_bcn_ctrl_val = 0x1f;
802*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
803*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
804*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
805*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
806*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
807*4882a593Smuzhiyun /* For throughput */
808*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_FAST_EDCA_CTRL, 0x6666);
809*4882a593Smuzhiyun /* ACKTO for IOT issue. */
810*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
811*4882a593Smuzhiyun /* Set Spec SIFS (used in NAV) */
812*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
813*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
814*4882a593Smuzhiyun /* Set SIFS for CCK */
815*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
816*4882a593Smuzhiyun /* Set SIFS for OFDM */
817*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
818*4882a593Smuzhiyun /* Set Multicast Address. */
819*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
820*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
821*4882a593Smuzhiyun switch (rtlpriv->phy.rf_type) {
822*4882a593Smuzhiyun case RF_1T2R:
823*4882a593Smuzhiyun case RF_1T1R:
824*4882a593Smuzhiyun rtlhal->minspace_cfg = (MAX_MSS_DENSITY_1T << 3);
825*4882a593Smuzhiyun break;
826*4882a593Smuzhiyun case RF_2T2R:
827*4882a593Smuzhiyun case RF_2T2R_GREEN:
828*4882a593Smuzhiyun rtlhal->minspace_cfg = (MAX_MSS_DENSITY_2T << 3);
829*4882a593Smuzhiyun break;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
_rtl92de_enable_aspm_back_door(struct ieee80211_hw * hw)833*4882a593Smuzhiyun static void _rtl92de_enable_aspm_back_door(struct ieee80211_hw *hw)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
836*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x34b, 0x93);
839*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x350, 0x870c);
840*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x352, 0x1);
841*4882a593Smuzhiyun if (ppsc->support_backdoor)
842*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x349, 0x1b);
843*4882a593Smuzhiyun else
844*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x349, 0x03);
845*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x350, 0x2718);
846*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x352, 0x1);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
rtl92de_enable_hw_security_config(struct ieee80211_hw * hw)849*4882a593Smuzhiyun void rtl92de_enable_hw_security_config(struct ieee80211_hw *hw)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
852*4882a593Smuzhiyun u8 sec_reg_value;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
855*4882a593Smuzhiyun "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
856*4882a593Smuzhiyun rtlpriv->sec.pairwise_enc_algorithm,
857*4882a593Smuzhiyun rtlpriv->sec.group_enc_algorithm);
858*4882a593Smuzhiyun if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
859*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
860*4882a593Smuzhiyun "not open hw encryption\n");
861*4882a593Smuzhiyun return;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun sec_reg_value = SCR_TXENCENABLE | SCR_RXENCENABLE;
864*4882a593Smuzhiyun if (rtlpriv->sec.use_defaultkey) {
865*4882a593Smuzhiyun sec_reg_value |= SCR_TXUSEDK;
866*4882a593Smuzhiyun sec_reg_value |= SCR_RXUSEDK;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
869*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
870*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_LOUD,
871*4882a593Smuzhiyun "The SECR-value %x\n", sec_reg_value);
872*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
rtl92de_hw_init(struct ieee80211_hw * hw)875*4882a593Smuzhiyun int rtl92de_hw_init(struct ieee80211_hw *hw)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
878*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
879*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
880*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
881*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
882*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
883*4882a593Smuzhiyun bool rtstatus = true;
884*4882a593Smuzhiyun u8 tmp_u1b;
885*4882a593Smuzhiyun int i;
886*4882a593Smuzhiyun int err;
887*4882a593Smuzhiyun unsigned long flags;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun rtlpci->being_init_adapter = true;
890*4882a593Smuzhiyun rtlpci->init_ready = false;
891*4882a593Smuzhiyun spin_lock_irqsave(&globalmutex_for_power_and_efuse, flags);
892*4882a593Smuzhiyun /* we should do iqk after disable/enable */
893*4882a593Smuzhiyun rtl92d_phy_reset_iqk_result(hw);
894*4882a593Smuzhiyun /* rtlpriv->intf_ops->disable_aspm(hw); */
895*4882a593Smuzhiyun rtstatus = _rtl92de_init_mac(hw);
896*4882a593Smuzhiyun if (!rtstatus) {
897*4882a593Smuzhiyun pr_err("Init MAC failed\n");
898*4882a593Smuzhiyun err = 1;
899*4882a593Smuzhiyun spin_unlock_irqrestore(&globalmutex_for_power_and_efuse, flags);
900*4882a593Smuzhiyun return err;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun err = rtl92d_download_fw(hw);
903*4882a593Smuzhiyun spin_unlock_irqrestore(&globalmutex_for_power_and_efuse, flags);
904*4882a593Smuzhiyun if (err) {
905*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
906*4882a593Smuzhiyun "Failed to download FW. Init HW without FW..\n");
907*4882a593Smuzhiyun return 1;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun rtlhal->last_hmeboxnum = 0;
910*4882a593Smuzhiyun rtlpriv->psc.fw_current_inpsmode = false;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun tmp_u1b = rtl_read_byte(rtlpriv, 0x605);
913*4882a593Smuzhiyun tmp_u1b = tmp_u1b | 0x30;
914*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x605, tmp_u1b);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun if (rtlhal->earlymode_enable) {
917*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
918*4882a593Smuzhiyun "EarlyMode Enabled!!!\n");
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun tmp_u1b = rtl_read_byte(rtlpriv, 0x4d0);
921*4882a593Smuzhiyun tmp_u1b = tmp_u1b | 0x1f;
922*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x4d0, tmp_u1b);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x4d3, 0x80);
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun tmp_u1b = rtl_read_byte(rtlpriv, 0x605);
927*4882a593Smuzhiyun tmp_u1b = tmp_u1b | 0x40;
928*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x605, tmp_u1b);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (mac->rdg_en) {
932*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RD_CTRL, 0xff);
933*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RD_NAV_NXT, 0x200);
934*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RD_RESP_PKT_TH, 0x05);
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun rtl92d_phy_mac_config(hw);
938*4882a593Smuzhiyun /* because last function modify RCR, so we update
939*4882a593Smuzhiyun * rcr var here, or TP will unstable for receive_config
940*4882a593Smuzhiyun * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
941*4882a593Smuzhiyun * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252*/
942*4882a593Smuzhiyun rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
943*4882a593Smuzhiyun rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun rtl92d_phy_bb_config(hw);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
948*4882a593Smuzhiyun /* set before initialize RF */
949*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER4, 0x00f00000, 0xf);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* config RF */
952*4882a593Smuzhiyun rtl92d_phy_rf_config(hw);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /* After read predefined TXT, we must set BB/MAC/RF
955*4882a593Smuzhiyun * register as our requirement */
956*4882a593Smuzhiyun /* After load BB,RF params,we need do more for 92D. */
957*4882a593Smuzhiyun rtl92d_update_bbrf_configuration(hw);
958*4882a593Smuzhiyun /* set default value after initialize RF, */
959*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER4, 0x00f00000, 0);
960*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
961*4882a593Smuzhiyun RF_CHNLBW, RFREG_OFFSET_MASK);
962*4882a593Smuzhiyun rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
963*4882a593Smuzhiyun RF_CHNLBW, RFREG_OFFSET_MASK);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun /*---- Set CCK and OFDM Block "ON"----*/
966*4882a593Smuzhiyun if (rtlhal->current_bandtype == BAND_ON_2_4G)
967*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
968*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
969*4882a593Smuzhiyun if (rtlhal->interfaceindex == 0) {
970*4882a593Smuzhiyun /* RFPGA0_ANALOGPARAMETER2: cck clock select,
971*4882a593Smuzhiyun * set to 20MHz by default */
972*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10) |
973*4882a593Smuzhiyun BIT(11), 3);
974*4882a593Smuzhiyun } else {
975*4882a593Smuzhiyun /* Mac1 */
976*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(11) |
977*4882a593Smuzhiyun BIT(10), 3);
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun _rtl92de_hw_configure(hw);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /* reset hw sec */
983*4882a593Smuzhiyun rtl_cam_reset_all_entry(hw);
984*4882a593Smuzhiyun rtl92de_enable_hw_security_config(hw);
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun /* Read EEPROM TX power index and PHY_REG_PG.txt to capture correct */
987*4882a593Smuzhiyun /* TX power index for different rate set. */
988*4882a593Smuzhiyun rtl92d_phy_get_hw_reg_originalvalue(hw);
989*4882a593Smuzhiyun rtl92d_phy_set_txpower_level(hw, rtlphy->current_channel);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun ppsc->rfpwr_state = ERFON;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun _rtl92de_enable_aspm_back_door(hw);
996*4882a593Smuzhiyun /* rtlpriv->intf_ops->enable_aspm(hw); */
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun rtl92d_dm_init(hw);
999*4882a593Smuzhiyun rtlpci->being_init_adapter = false;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (ppsc->rfpwr_state == ERFON) {
1002*4882a593Smuzhiyun rtl92d_phy_lc_calibrate(hw);
1003*4882a593Smuzhiyun /* 5G and 2.4G must wait sometime to let RF LO ready */
1004*4882a593Smuzhiyun if (rtlhal->macphymode == DUALMAC_DUALPHY) {
1005*4882a593Smuzhiyun u32 tmp_rega;
1006*4882a593Smuzhiyun for (i = 0; i < 10000; i++) {
1007*4882a593Smuzhiyun udelay(MAX_STALL_TIME);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun tmp_rega = rtl_get_rfreg(hw,
1010*4882a593Smuzhiyun (enum radio_path)RF90_PATH_A,
1011*4882a593Smuzhiyun 0x2a, MASKDWORD);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun if (((tmp_rega & BIT(11)) == BIT(11)))
1014*4882a593Smuzhiyun break;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun /* check that loop was successful. If not, exit now */
1017*4882a593Smuzhiyun if (i == 10000) {
1018*4882a593Smuzhiyun rtlpci->init_ready = false;
1019*4882a593Smuzhiyun return 1;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun rtlpci->init_ready = true;
1024*4882a593Smuzhiyun return err;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
_rtl92de_read_chip_version(struct ieee80211_hw * hw)1027*4882a593Smuzhiyun static enum version_8192d _rtl92de_read_chip_version(struct ieee80211_hw *hw)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1030*4882a593Smuzhiyun enum version_8192d version = VERSION_NORMAL_CHIP_92D_SINGLEPHY;
1031*4882a593Smuzhiyun u32 value32;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
1034*4882a593Smuzhiyun if (!(value32 & 0x000f0000)) {
1035*4882a593Smuzhiyun version = VERSION_TEST_CHIP_92D_SINGLEPHY;
1036*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "TEST CHIP!!!\n");
1037*4882a593Smuzhiyun } else {
1038*4882a593Smuzhiyun version = VERSION_NORMAL_CHIP_92D_SINGLEPHY;
1039*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Normal CHIP!!!\n");
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun return version;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
_rtl92de_set_media_status(struct ieee80211_hw * hw,enum nl80211_iftype type)1044*4882a593Smuzhiyun static int _rtl92de_set_media_status(struct ieee80211_hw *hw,
1045*4882a593Smuzhiyun enum nl80211_iftype type)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1048*4882a593Smuzhiyun u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
1049*4882a593Smuzhiyun enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1050*4882a593Smuzhiyun u8 bcnfunc_enable;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun bt_msr &= 0xfc;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun if (type == NL80211_IFTYPE_UNSPECIFIED ||
1055*4882a593Smuzhiyun type == NL80211_IFTYPE_STATION) {
1056*4882a593Smuzhiyun _rtl92de_stop_tx_beacon(hw);
1057*4882a593Smuzhiyun _rtl92de_enable_bcn_sub_func(hw);
1058*4882a593Smuzhiyun } else if (type == NL80211_IFTYPE_ADHOC ||
1059*4882a593Smuzhiyun type == NL80211_IFTYPE_AP) {
1060*4882a593Smuzhiyun _rtl92de_resume_tx_beacon(hw);
1061*4882a593Smuzhiyun _rtl92de_disable_bcn_sub_func(hw);
1062*4882a593Smuzhiyun } else {
1063*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1064*4882a593Smuzhiyun "Set HW_VAR_MEDIA_STATUS: No such media status(%x)\n",
1065*4882a593Smuzhiyun type);
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun bcnfunc_enable = rtl_read_byte(rtlpriv, REG_BCN_CTRL);
1068*4882a593Smuzhiyun switch (type) {
1069*4882a593Smuzhiyun case NL80211_IFTYPE_UNSPECIFIED:
1070*4882a593Smuzhiyun bt_msr |= MSR_NOLINK;
1071*4882a593Smuzhiyun ledaction = LED_CTL_LINK;
1072*4882a593Smuzhiyun bcnfunc_enable &= 0xF7;
1073*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1074*4882a593Smuzhiyun "Set Network type to NO LINK!\n");
1075*4882a593Smuzhiyun break;
1076*4882a593Smuzhiyun case NL80211_IFTYPE_ADHOC:
1077*4882a593Smuzhiyun bt_msr |= MSR_ADHOC;
1078*4882a593Smuzhiyun bcnfunc_enable |= 0x08;
1079*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1080*4882a593Smuzhiyun "Set Network type to Ad Hoc!\n");
1081*4882a593Smuzhiyun break;
1082*4882a593Smuzhiyun case NL80211_IFTYPE_STATION:
1083*4882a593Smuzhiyun bt_msr |= MSR_INFRA;
1084*4882a593Smuzhiyun ledaction = LED_CTL_LINK;
1085*4882a593Smuzhiyun bcnfunc_enable &= 0xF7;
1086*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1087*4882a593Smuzhiyun "Set Network type to STA!\n");
1088*4882a593Smuzhiyun break;
1089*4882a593Smuzhiyun case NL80211_IFTYPE_AP:
1090*4882a593Smuzhiyun bt_msr |= MSR_AP;
1091*4882a593Smuzhiyun bcnfunc_enable |= 0x08;
1092*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1093*4882a593Smuzhiyun "Set Network type to AP!\n");
1094*4882a593Smuzhiyun break;
1095*4882a593Smuzhiyun default:
1096*4882a593Smuzhiyun pr_err("Network type %d not supported!\n", type);
1097*4882a593Smuzhiyun return 1;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun rtl_write_byte(rtlpriv, MSR, bt_msr);
1100*4882a593Smuzhiyun rtlpriv->cfg->ops->led_control(hw, ledaction);
1101*4882a593Smuzhiyun if ((bt_msr & MSR_MASK) == MSR_AP)
1102*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1103*4882a593Smuzhiyun else
1104*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1105*4882a593Smuzhiyun return 0;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
rtl92de_set_check_bssid(struct ieee80211_hw * hw,bool check_bssid)1108*4882a593Smuzhiyun void rtl92de_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1111*4882a593Smuzhiyun u32 reg_rcr;
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun if (rtlpriv->psc.rfpwr_state != ERFON)
1114*4882a593Smuzhiyun return;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(®_rcr));
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun if (check_bssid) {
1119*4882a593Smuzhiyun reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1120*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR, (u8 *)(®_rcr));
1121*4882a593Smuzhiyun _rtl92de_set_bcn_ctrl_reg(hw, 0, BIT(4));
1122*4882a593Smuzhiyun } else if (!check_bssid) {
1123*4882a593Smuzhiyun reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1124*4882a593Smuzhiyun _rtl92de_set_bcn_ctrl_reg(hw, BIT(4), 0);
1125*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR, (u8 *)(®_rcr));
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
rtl92de_set_network_type(struct ieee80211_hw * hw,enum nl80211_iftype type)1129*4882a593Smuzhiyun int rtl92de_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun if (_rtl92de_set_media_status(hw, type))
1134*4882a593Smuzhiyun return -EOPNOTSUPP;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun /* check bssid */
1137*4882a593Smuzhiyun if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1138*4882a593Smuzhiyun if (type != NL80211_IFTYPE_AP)
1139*4882a593Smuzhiyun rtl92de_set_check_bssid(hw, true);
1140*4882a593Smuzhiyun } else {
1141*4882a593Smuzhiyun rtl92de_set_check_bssid(hw, false);
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun return 0;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun /* do iqk or reload iqk */
1147*4882a593Smuzhiyun /* windows just rtl92d_phy_reload_iqk_setting in set channel,
1148*4882a593Smuzhiyun * but it's very strict for time sequence so we add
1149*4882a593Smuzhiyun * rtl92d_phy_reload_iqk_setting here */
rtl92d_linked_set_reg(struct ieee80211_hw * hw)1150*4882a593Smuzhiyun void rtl92d_linked_set_reg(struct ieee80211_hw *hw)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1153*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
1154*4882a593Smuzhiyun u8 indexforchannel;
1155*4882a593Smuzhiyun u8 channel = rtlphy->current_channel;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun indexforchannel = rtl92d_get_rightchnlplace_for_iqk(channel);
1158*4882a593Smuzhiyun if (!rtlphy->iqk_matrix[indexforchannel].iqk_done) {
1159*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SCAN | COMP_INIT, DBG_DMESG,
1160*4882a593Smuzhiyun "Do IQK for channel:%d\n", channel);
1161*4882a593Smuzhiyun rtl92d_phy_iq_calibrate(hw);
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun /* don't set REG_EDCA_BE_PARAM here because
1166*4882a593Smuzhiyun * mac80211 will send pkt when scan */
rtl92de_set_qos(struct ieee80211_hw * hw,int aci)1167*4882a593Smuzhiyun void rtl92de_set_qos(struct ieee80211_hw *hw, int aci)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun rtl92d_dm_init_edca_turbo(hw);
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun
rtl92de_enable_interrupt(struct ieee80211_hw * hw)1172*4882a593Smuzhiyun void rtl92de_enable_interrupt(struct ieee80211_hw *hw)
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1175*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1178*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
1179*4882a593Smuzhiyun rtlpci->irq_enabled = true;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
rtl92de_disable_interrupt(struct ieee80211_hw * hw)1182*4882a593Smuzhiyun void rtl92de_disable_interrupt(struct ieee80211_hw *hw)
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1185*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
1188*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
1189*4882a593Smuzhiyun rtlpci->irq_enabled = false;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun
_rtl92de_poweroff_adapter(struct ieee80211_hw * hw)1192*4882a593Smuzhiyun static void _rtl92de_poweroff_adapter(struct ieee80211_hw *hw)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1195*4882a593Smuzhiyun u8 u1b_tmp;
1196*4882a593Smuzhiyun unsigned long flags;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun rtlpriv->intf_ops->enable_aspm(hw);
1199*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1200*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_XCD_RFPARAMETER, BIT(3), 0);
1201*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_XCD_RFPARAMETER, BIT(15), 0);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun /* 0x20:value 05-->04 */
1204*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x04);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun /* ==== Reset digital sequence ====== */
1207*4882a593Smuzhiyun rtl92d_firmware_selfreset(hw);
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun /* f. SYS_FUNC_EN 0x03[7:0]=0x51 reset MCU, MAC register, DCORE */
1210*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /* g. MCUFWDL 0x80[1:0]=0 reset MCU ready status */
1213*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /* ==== Pull GPIO PIN to balance level and LED control ====== */
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun /* h. GPIO_PIN_CTRL 0x44[31:0]=0x000 */
1218*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun /* i. Value = GPIO_PIN_CTRL[7:0] */
1221*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun /* j. GPIO_PIN_CTRL 0x44[31:0] = 0x00FF0000 | (value <<8); */
1224*4882a593Smuzhiyun /* write external PIN level */
1225*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL,
1226*4882a593Smuzhiyun 0x00FF0000 | (u1b_tmp << 8));
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun /* k. GPIO_MUXCFG 0x42 [15:0] = 0x0780 */
1229*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun /* l. LEDCFG 0x4C[15:0] = 0x8080 */
1232*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun /* ==== Disable analog sequence === */
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun /* m. AFE_PLL_CTRL[7:0] = 0x80 disable PLL */
1237*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /* n. SPS0_CTRL 0x11[7:0] = 0x22 enter PFM mode */
1240*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun /* o. AFE_XTAL_CTRL 0x24[7:0] = 0x0E disable XTAL, if No BT COEX */
1243*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun /* p. RSV_CTRL 0x1C[7:0] = 0x0E lock ISO/CLK/Power control register */
1246*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun /* ==== interface into suspend === */
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun /* q. APS_FSMCO[15:8] = 0x58 PCIe suspend mode */
1251*4882a593Smuzhiyun /* According to power document V11, we need to set this */
1252*4882a593Smuzhiyun /* value as 0x18. Otherwise, we may not L0s sometimes. */
1253*4882a593Smuzhiyun /* This indluences power consumption. Bases on SD1's test, */
1254*4882a593Smuzhiyun /* set as 0x00 do not affect power current. And if it */
1255*4882a593Smuzhiyun /* is set as 0x18, they had ever met auto load fail problem. */
1256*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1259*4882a593Smuzhiyun "In PowerOff,reg0x%x=%X\n",
1260*4882a593Smuzhiyun REG_SPS0_CTRL, rtl_read_byte(rtlpriv, REG_SPS0_CTRL));
1261*4882a593Smuzhiyun /* r. Note: for PCIe interface, PON will not turn */
1262*4882a593Smuzhiyun /* off m-bias and BandGap in PCIe suspend mode. */
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun /* 0x17[7] 1b': power off in process 0b' : power off over */
1265*4882a593Smuzhiyun if (rtlpriv->rtlhal.macphymode != SINGLEMAC_SINGLEPHY) {
1266*4882a593Smuzhiyun spin_lock_irqsave(&globalmutex_power, flags);
1267*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_POWER_OFF_IN_PROCESS);
1268*4882a593Smuzhiyun u1b_tmp &= (~BIT(7));
1269*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_POWER_OFF_IN_PROCESS, u1b_tmp);
1270*4882a593Smuzhiyun spin_unlock_irqrestore(&globalmutex_power, flags);
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "<=======\n");
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
rtl92de_card_disable(struct ieee80211_hw * hw)1276*4882a593Smuzhiyun void rtl92de_card_disable(struct ieee80211_hw *hw)
1277*4882a593Smuzhiyun {
1278*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1279*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1280*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1281*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1282*4882a593Smuzhiyun enum nl80211_iftype opmode;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun mac->link_state = MAC80211_NOLINK;
1285*4882a593Smuzhiyun opmode = NL80211_IFTYPE_UNSPECIFIED;
1286*4882a593Smuzhiyun _rtl92de_set_media_status(hw, opmode);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun if (rtlpci->driver_is_goingto_unload ||
1289*4882a593Smuzhiyun ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1290*4882a593Smuzhiyun rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1291*4882a593Smuzhiyun RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1292*4882a593Smuzhiyun /* Power sequence for each MAC. */
1293*4882a593Smuzhiyun /* a. stop tx DMA */
1294*4882a593Smuzhiyun /* b. close RF */
1295*4882a593Smuzhiyun /* c. clear rx buf */
1296*4882a593Smuzhiyun /* d. stop rx DMA */
1297*4882a593Smuzhiyun /* e. reset MAC */
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /* a. stop tx DMA */
1300*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFE);
1301*4882a593Smuzhiyun udelay(50);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun /* b. TXPAUSE 0x522[7:0] = 0xFF Pause MAC TX queue */
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun /* c. ========RF OFF sequence========== */
1306*4882a593Smuzhiyun /* 0x88c[23:20] = 0xf. */
1307*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER4, 0x00f00000, 0xf);
1308*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun /* APSD_CTRL 0x600[7:0] = 0x40 */
1311*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun /* Close antenna 0,0xc04,0xd04 */
1314*4882a593Smuzhiyun rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE, MASKBYTE0, 0);
1315*4882a593Smuzhiyun rtl_set_bbreg(hw, ROFDM1_TRXPATHENABLE, BDWORD, 0);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun /* SYS_FUNC_EN 0x02[7:0] = 0xE2 reset BB state machine */
1318*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun /* Mac0 can not do Global reset. Mac1 can do. */
1321*4882a593Smuzhiyun /* SYS_FUNC_EN 0x02[7:0] = 0xE0 reset BB state machine */
1322*4882a593Smuzhiyun if (rtlpriv->rtlhal.interfaceindex == 1)
1323*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
1324*4882a593Smuzhiyun udelay(50);
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun /* d. stop tx/rx dma before disable REG_CR (0x100) to fix */
1327*4882a593Smuzhiyun /* dma hang issue when disable/enable device. */
1328*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xff);
1329*4882a593Smuzhiyun udelay(50);
1330*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR, 0x0);
1331*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "==> Do power off.......\n");
1332*4882a593Smuzhiyun if (rtl92d_phy_check_poweroff(hw))
1333*4882a593Smuzhiyun _rtl92de_poweroff_adapter(hw);
1334*4882a593Smuzhiyun return;
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun
rtl92de_interrupt_recognized(struct ieee80211_hw * hw,struct rtl_int * intvec)1337*4882a593Smuzhiyun void rtl92de_interrupt_recognized(struct ieee80211_hw *hw,
1338*4882a593Smuzhiyun struct rtl_int *intvec)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1341*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun intvec->inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
1344*4882a593Smuzhiyun rtl_write_dword(rtlpriv, ISR, intvec->inta);
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun
rtl92de_set_beacon_related_registers(struct ieee80211_hw * hw)1347*4882a593Smuzhiyun void rtl92de_set_beacon_related_registers(struct ieee80211_hw *hw)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1350*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1351*4882a593Smuzhiyun u16 bcn_interval, atim_window;
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun bcn_interval = mac->beacon_interval;
1354*4882a593Smuzhiyun atim_window = 2;
1355*4882a593Smuzhiyun rtl92de_disable_interrupt(hw);
1356*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1357*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1358*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1359*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x20);
1360*4882a593Smuzhiyun if (rtlpriv->rtlhal.current_bandtype == BAND_ON_5G)
1361*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x30);
1362*4882a593Smuzhiyun else
1363*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x20);
1364*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x606, 0x30);
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
rtl92de_set_beacon_interval(struct ieee80211_hw * hw)1367*4882a593Smuzhiyun void rtl92de_set_beacon_interval(struct ieee80211_hw *hw)
1368*4882a593Smuzhiyun {
1369*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1370*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1371*4882a593Smuzhiyun u16 bcn_interval = mac->beacon_interval;
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BEACON, DBG_DMESG,
1374*4882a593Smuzhiyun "beacon_interval:%d\n", bcn_interval);
1375*4882a593Smuzhiyun rtl92de_disable_interrupt(hw);
1376*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1377*4882a593Smuzhiyun rtl92de_enable_interrupt(hw);
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
rtl92de_update_interrupt_mask(struct ieee80211_hw * hw,u32 add_msr,u32 rm_msr)1380*4882a593Smuzhiyun void rtl92de_update_interrupt_mask(struct ieee80211_hw *hw,
1381*4882a593Smuzhiyun u32 add_msr, u32 rm_msr)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1384*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD, "add_msr:%x, rm_msr:%x\n",
1387*4882a593Smuzhiyun add_msr, rm_msr);
1388*4882a593Smuzhiyun if (add_msr)
1389*4882a593Smuzhiyun rtlpci->irq_mask[0] |= add_msr;
1390*4882a593Smuzhiyun if (rm_msr)
1391*4882a593Smuzhiyun rtlpci->irq_mask[0] &= (~rm_msr);
1392*4882a593Smuzhiyun rtl92de_disable_interrupt(hw);
1393*4882a593Smuzhiyun rtl92de_enable_interrupt(hw);
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
_rtl92de_readpowervalue_fromprom(struct txpower_info * pwrinfo,u8 * rom_content,bool autoloadfail)1396*4882a593Smuzhiyun static void _rtl92de_readpowervalue_fromprom(struct txpower_info *pwrinfo,
1397*4882a593Smuzhiyun u8 *rom_content, bool autoloadfail)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun u32 rfpath, eeaddr, group, offset1, offset2;
1400*4882a593Smuzhiyun u8 i;
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun memset(pwrinfo, 0, sizeof(struct txpower_info));
1403*4882a593Smuzhiyun if (autoloadfail) {
1404*4882a593Smuzhiyun for (group = 0; group < CHANNEL_GROUP_MAX; group++) {
1405*4882a593Smuzhiyun for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) {
1406*4882a593Smuzhiyun if (group < CHANNEL_GROUP_MAX_2G) {
1407*4882a593Smuzhiyun pwrinfo->cck_index[rfpath][group] =
1408*4882a593Smuzhiyun EEPROM_DEFAULT_TXPOWERLEVEL_2G;
1409*4882a593Smuzhiyun pwrinfo->ht40_1sindex[rfpath][group] =
1410*4882a593Smuzhiyun EEPROM_DEFAULT_TXPOWERLEVEL_2G;
1411*4882a593Smuzhiyun } else {
1412*4882a593Smuzhiyun pwrinfo->ht40_1sindex[rfpath][group] =
1413*4882a593Smuzhiyun EEPROM_DEFAULT_TXPOWERLEVEL_5G;
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun pwrinfo->ht40_2sindexdiff[rfpath][group] =
1416*4882a593Smuzhiyun EEPROM_DEFAULT_HT40_2SDIFF;
1417*4882a593Smuzhiyun pwrinfo->ht20indexdiff[rfpath][group] =
1418*4882a593Smuzhiyun EEPROM_DEFAULT_HT20_DIFF;
1419*4882a593Smuzhiyun pwrinfo->ofdmindexdiff[rfpath][group] =
1420*4882a593Smuzhiyun EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1421*4882a593Smuzhiyun pwrinfo->ht40maxoffset[rfpath][group] =
1422*4882a593Smuzhiyun EEPROM_DEFAULT_HT40_PWRMAXOFFSET;
1423*4882a593Smuzhiyun pwrinfo->ht20maxoffset[rfpath][group] =
1424*4882a593Smuzhiyun EEPROM_DEFAULT_HT20_PWRMAXOFFSET;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1428*4882a593Smuzhiyun pwrinfo->tssi_a[i] = EEPROM_DEFAULT_TSSI;
1429*4882a593Smuzhiyun pwrinfo->tssi_b[i] = EEPROM_DEFAULT_TSSI;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun return;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun /* Maybe autoload OK,buf the tx power index value is not filled.
1435*4882a593Smuzhiyun * If we find it, we set it to default value. */
1436*4882a593Smuzhiyun for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) {
1437*4882a593Smuzhiyun for (group = 0; group < CHANNEL_GROUP_MAX_2G; group++) {
1438*4882a593Smuzhiyun eeaddr = EEPROM_CCK_TX_PWR_INX_2G + (rfpath * 3)
1439*4882a593Smuzhiyun + group;
1440*4882a593Smuzhiyun pwrinfo->cck_index[rfpath][group] =
1441*4882a593Smuzhiyun (rom_content[eeaddr] == 0xFF) ?
1442*4882a593Smuzhiyun (eeaddr > 0x7B ?
1443*4882a593Smuzhiyun EEPROM_DEFAULT_TXPOWERLEVEL_5G :
1444*4882a593Smuzhiyun EEPROM_DEFAULT_TXPOWERLEVEL_2G) :
1445*4882a593Smuzhiyun rom_content[eeaddr];
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) {
1449*4882a593Smuzhiyun for (group = 0; group < CHANNEL_GROUP_MAX; group++) {
1450*4882a593Smuzhiyun offset1 = group / 3;
1451*4882a593Smuzhiyun offset2 = group % 3;
1452*4882a593Smuzhiyun eeaddr = EEPROM_HT40_1S_TX_PWR_INX_2G + (rfpath * 3) +
1453*4882a593Smuzhiyun offset2 + offset1 * 21;
1454*4882a593Smuzhiyun pwrinfo->ht40_1sindex[rfpath][group] =
1455*4882a593Smuzhiyun (rom_content[eeaddr] == 0xFF) ? (eeaddr > 0x7B ?
1456*4882a593Smuzhiyun EEPROM_DEFAULT_TXPOWERLEVEL_5G :
1457*4882a593Smuzhiyun EEPROM_DEFAULT_TXPOWERLEVEL_2G) :
1458*4882a593Smuzhiyun rom_content[eeaddr];
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun /* These just for 92D efuse offset. */
1462*4882a593Smuzhiyun for (group = 0; group < CHANNEL_GROUP_MAX; group++) {
1463*4882a593Smuzhiyun for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) {
1464*4882a593Smuzhiyun int base1 = EEPROM_HT40_2S_TX_PWR_INX_DIFF_2G;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun offset1 = group / 3;
1467*4882a593Smuzhiyun offset2 = group % 3;
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun if (rom_content[base1 + offset2 + offset1 * 21] != 0xFF)
1470*4882a593Smuzhiyun pwrinfo->ht40_2sindexdiff[rfpath][group] =
1471*4882a593Smuzhiyun (rom_content[base1 +
1472*4882a593Smuzhiyun offset2 + offset1 * 21] >> (rfpath * 4))
1473*4882a593Smuzhiyun & 0xF;
1474*4882a593Smuzhiyun else
1475*4882a593Smuzhiyun pwrinfo->ht40_2sindexdiff[rfpath][group] =
1476*4882a593Smuzhiyun EEPROM_DEFAULT_HT40_2SDIFF;
1477*4882a593Smuzhiyun if (rom_content[EEPROM_HT20_TX_PWR_INX_DIFF_2G + offset2
1478*4882a593Smuzhiyun + offset1 * 21] != 0xFF)
1479*4882a593Smuzhiyun pwrinfo->ht20indexdiff[rfpath][group] =
1480*4882a593Smuzhiyun (rom_content[EEPROM_HT20_TX_PWR_INX_DIFF_2G
1481*4882a593Smuzhiyun + offset2 + offset1 * 21] >> (rfpath * 4))
1482*4882a593Smuzhiyun & 0xF;
1483*4882a593Smuzhiyun else
1484*4882a593Smuzhiyun pwrinfo->ht20indexdiff[rfpath][group] =
1485*4882a593Smuzhiyun EEPROM_DEFAULT_HT20_DIFF;
1486*4882a593Smuzhiyun if (rom_content[EEPROM_OFDM_TX_PWR_INX_DIFF_2G + offset2
1487*4882a593Smuzhiyun + offset1 * 21] != 0xFF)
1488*4882a593Smuzhiyun pwrinfo->ofdmindexdiff[rfpath][group] =
1489*4882a593Smuzhiyun (rom_content[EEPROM_OFDM_TX_PWR_INX_DIFF_2G
1490*4882a593Smuzhiyun + offset2 + offset1 * 21] >> (rfpath * 4))
1491*4882a593Smuzhiyun & 0xF;
1492*4882a593Smuzhiyun else
1493*4882a593Smuzhiyun pwrinfo->ofdmindexdiff[rfpath][group] =
1494*4882a593Smuzhiyun EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1495*4882a593Smuzhiyun if (rom_content[EEPROM_HT40_MAX_PWR_OFFSET_2G + offset2
1496*4882a593Smuzhiyun + offset1 * 21] != 0xFF)
1497*4882a593Smuzhiyun pwrinfo->ht40maxoffset[rfpath][group] =
1498*4882a593Smuzhiyun (rom_content[EEPROM_HT40_MAX_PWR_OFFSET_2G
1499*4882a593Smuzhiyun + offset2 + offset1 * 21] >> (rfpath * 4))
1500*4882a593Smuzhiyun & 0xF;
1501*4882a593Smuzhiyun else
1502*4882a593Smuzhiyun pwrinfo->ht40maxoffset[rfpath][group] =
1503*4882a593Smuzhiyun EEPROM_DEFAULT_HT40_PWRMAXOFFSET;
1504*4882a593Smuzhiyun if (rom_content[EEPROM_HT20_MAX_PWR_OFFSET_2G + offset2
1505*4882a593Smuzhiyun + offset1 * 21] != 0xFF)
1506*4882a593Smuzhiyun pwrinfo->ht20maxoffset[rfpath][group] =
1507*4882a593Smuzhiyun (rom_content[EEPROM_HT20_MAX_PWR_OFFSET_2G +
1508*4882a593Smuzhiyun offset2 + offset1 * 21] >> (rfpath * 4)) &
1509*4882a593Smuzhiyun 0xF;
1510*4882a593Smuzhiyun else
1511*4882a593Smuzhiyun pwrinfo->ht20maxoffset[rfpath][group] =
1512*4882a593Smuzhiyun EEPROM_DEFAULT_HT20_PWRMAXOFFSET;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun if (rom_content[EEPROM_TSSI_A_5G] != 0xFF) {
1516*4882a593Smuzhiyun /* 5GL */
1517*4882a593Smuzhiyun pwrinfo->tssi_a[0] = rom_content[EEPROM_TSSI_A_5G] & 0x3F;
1518*4882a593Smuzhiyun pwrinfo->tssi_b[0] = rom_content[EEPROM_TSSI_B_5G] & 0x3F;
1519*4882a593Smuzhiyun /* 5GM */
1520*4882a593Smuzhiyun pwrinfo->tssi_a[1] = rom_content[EEPROM_TSSI_AB_5G] & 0x3F;
1521*4882a593Smuzhiyun pwrinfo->tssi_b[1] =
1522*4882a593Smuzhiyun (rom_content[EEPROM_TSSI_AB_5G] & 0xC0) >> 6 |
1523*4882a593Smuzhiyun (rom_content[EEPROM_TSSI_AB_5G + 1] & 0x0F) << 2;
1524*4882a593Smuzhiyun /* 5GH */
1525*4882a593Smuzhiyun pwrinfo->tssi_a[2] = (rom_content[EEPROM_TSSI_AB_5G + 1] &
1526*4882a593Smuzhiyun 0xF0) >> 4 |
1527*4882a593Smuzhiyun (rom_content[EEPROM_TSSI_AB_5G + 2] & 0x03) << 4;
1528*4882a593Smuzhiyun pwrinfo->tssi_b[2] = (rom_content[EEPROM_TSSI_AB_5G + 2] &
1529*4882a593Smuzhiyun 0xFC) >> 2;
1530*4882a593Smuzhiyun } else {
1531*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1532*4882a593Smuzhiyun pwrinfo->tssi_a[i] = EEPROM_DEFAULT_TSSI;
1533*4882a593Smuzhiyun pwrinfo->tssi_b[i] = EEPROM_DEFAULT_TSSI;
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun
_rtl92de_read_txpower_info(struct ieee80211_hw * hw,bool autoload_fail,u8 * hwinfo)1538*4882a593Smuzhiyun static void _rtl92de_read_txpower_info(struct ieee80211_hw *hw,
1539*4882a593Smuzhiyun bool autoload_fail, u8 *hwinfo)
1540*4882a593Smuzhiyun {
1541*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1542*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1543*4882a593Smuzhiyun struct txpower_info pwrinfo;
1544*4882a593Smuzhiyun u8 tempval[2], i, pwr, diff;
1545*4882a593Smuzhiyun u32 ch, rfpath, group;
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun _rtl92de_readpowervalue_fromprom(&pwrinfo, hwinfo, autoload_fail);
1548*4882a593Smuzhiyun if (!autoload_fail) {
1549*4882a593Smuzhiyun /* bit0~2 */
1550*4882a593Smuzhiyun rtlefuse->eeprom_regulatory = (hwinfo[EEPROM_RF_OPT1] & 0x7);
1551*4882a593Smuzhiyun rtlefuse->eeprom_thermalmeter =
1552*4882a593Smuzhiyun hwinfo[EEPROM_THERMAL_METER] & 0x1f;
1553*4882a593Smuzhiyun rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_K];
1554*4882a593Smuzhiyun tempval[0] = hwinfo[EEPROM_IQK_DELTA] & 0x03;
1555*4882a593Smuzhiyun tempval[1] = (hwinfo[EEPROM_LCK_DELTA] & 0x0C) >> 2;
1556*4882a593Smuzhiyun rtlefuse->txpwr_fromeprom = true;
1557*4882a593Smuzhiyun if (IS_92D_D_CUT(rtlpriv->rtlhal.version) ||
1558*4882a593Smuzhiyun IS_92D_E_CUT(rtlpriv->rtlhal.version)) {
1559*4882a593Smuzhiyun rtlefuse->internal_pa_5g[0] =
1560*4882a593Smuzhiyun !((hwinfo[EEPROM_TSSI_A_5G] & BIT(6)) >> 6);
1561*4882a593Smuzhiyun rtlefuse->internal_pa_5g[1] =
1562*4882a593Smuzhiyun !((hwinfo[EEPROM_TSSI_B_5G] & BIT(6)) >> 6);
1563*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1564*4882a593Smuzhiyun "Is D cut,Internal PA0 %d Internal PA1 %d\n",
1565*4882a593Smuzhiyun rtlefuse->internal_pa_5g[0],
1566*4882a593Smuzhiyun rtlefuse->internal_pa_5g[1]);
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun rtlefuse->eeprom_c9 = hwinfo[EEPROM_RF_OPT6];
1569*4882a593Smuzhiyun rtlefuse->eeprom_cc = hwinfo[EEPROM_RF_OPT7];
1570*4882a593Smuzhiyun } else {
1571*4882a593Smuzhiyun rtlefuse->eeprom_regulatory = 0;
1572*4882a593Smuzhiyun rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
1573*4882a593Smuzhiyun rtlefuse->crystalcap = EEPROM_DEFAULT_CRYSTALCAP;
1574*4882a593Smuzhiyun tempval[0] = tempval[1] = 3;
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun /* Use default value to fill parameters if
1578*4882a593Smuzhiyun * efuse is not filled on some place. */
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun /* ThermalMeter from EEPROM */
1581*4882a593Smuzhiyun if (rtlefuse->eeprom_thermalmeter < 0x06 ||
1582*4882a593Smuzhiyun rtlefuse->eeprom_thermalmeter > 0x1c)
1583*4882a593Smuzhiyun rtlefuse->eeprom_thermalmeter = 0x12;
1584*4882a593Smuzhiyun rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun /* check XTAL_K */
1587*4882a593Smuzhiyun if (rtlefuse->crystalcap == 0xFF)
1588*4882a593Smuzhiyun rtlefuse->crystalcap = 0;
1589*4882a593Smuzhiyun if (rtlefuse->eeprom_regulatory > 3)
1590*4882a593Smuzhiyun rtlefuse->eeprom_regulatory = 0;
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
1593*4882a593Smuzhiyun switch (tempval[i]) {
1594*4882a593Smuzhiyun case 0:
1595*4882a593Smuzhiyun tempval[i] = 5;
1596*4882a593Smuzhiyun break;
1597*4882a593Smuzhiyun case 1:
1598*4882a593Smuzhiyun tempval[i] = 4;
1599*4882a593Smuzhiyun break;
1600*4882a593Smuzhiyun case 2:
1601*4882a593Smuzhiyun tempval[i] = 3;
1602*4882a593Smuzhiyun break;
1603*4882a593Smuzhiyun case 3:
1604*4882a593Smuzhiyun default:
1605*4882a593Smuzhiyun tempval[i] = 0;
1606*4882a593Smuzhiyun break;
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun rtlefuse->delta_iqk = tempval[0];
1611*4882a593Smuzhiyun if (tempval[1] > 0)
1612*4882a593Smuzhiyun rtlefuse->delta_lck = tempval[1] - 1;
1613*4882a593Smuzhiyun if (rtlefuse->eeprom_c9 == 0xFF)
1614*4882a593Smuzhiyun rtlefuse->eeprom_c9 = 0x00;
1615*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD,
1616*4882a593Smuzhiyun "EEPROMRegulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
1617*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD,
1618*4882a593Smuzhiyun "ThermalMeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
1619*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD,
1620*4882a593Smuzhiyun "CrystalCap = 0x%x\n", rtlefuse->crystalcap);
1621*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD,
1622*4882a593Smuzhiyun "Delta_IQK = 0x%x Delta_LCK = 0x%x\n",
1623*4882a593Smuzhiyun rtlefuse->delta_iqk, rtlefuse->delta_lck);
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun for (rfpath = 0; rfpath < RF6052_MAX_PATH; rfpath++) {
1626*4882a593Smuzhiyun for (ch = 0; ch < CHANNEL_MAX_NUMBER; ch++) {
1627*4882a593Smuzhiyun group = rtl92d_get_chnlgroup_fromarray((u8) ch);
1628*4882a593Smuzhiyun if (ch < CHANNEL_MAX_NUMBER_2G)
1629*4882a593Smuzhiyun rtlefuse->txpwrlevel_cck[rfpath][ch] =
1630*4882a593Smuzhiyun pwrinfo.cck_index[rfpath][group];
1631*4882a593Smuzhiyun rtlefuse->txpwrlevel_ht40_1s[rfpath][ch] =
1632*4882a593Smuzhiyun pwrinfo.ht40_1sindex[rfpath][group];
1633*4882a593Smuzhiyun rtlefuse->txpwr_ht20diff[rfpath][ch] =
1634*4882a593Smuzhiyun pwrinfo.ht20indexdiff[rfpath][group];
1635*4882a593Smuzhiyun rtlefuse->txpwr_legacyhtdiff[rfpath][ch] =
1636*4882a593Smuzhiyun pwrinfo.ofdmindexdiff[rfpath][group];
1637*4882a593Smuzhiyun rtlefuse->pwrgroup_ht20[rfpath][ch] =
1638*4882a593Smuzhiyun pwrinfo.ht20maxoffset[rfpath][group];
1639*4882a593Smuzhiyun rtlefuse->pwrgroup_ht40[rfpath][ch] =
1640*4882a593Smuzhiyun pwrinfo.ht40maxoffset[rfpath][group];
1641*4882a593Smuzhiyun pwr = pwrinfo.ht40_1sindex[rfpath][group];
1642*4882a593Smuzhiyun diff = pwrinfo.ht40_2sindexdiff[rfpath][group];
1643*4882a593Smuzhiyun rtlefuse->txpwrlevel_ht40_2s[rfpath][ch] =
1644*4882a593Smuzhiyun (pwr > diff) ? (pwr - diff) : 0;
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun
_rtl92de_read_macphymode_from_prom(struct ieee80211_hw * hw,u8 * content)1649*4882a593Smuzhiyun static void _rtl92de_read_macphymode_from_prom(struct ieee80211_hw *hw,
1650*4882a593Smuzhiyun u8 *content)
1651*4882a593Smuzhiyun {
1652*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1653*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1654*4882a593Smuzhiyun u8 macphy_crvalue = content[EEPROM_MAC_FUNCTION];
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun if (macphy_crvalue & BIT(3)) {
1657*4882a593Smuzhiyun rtlhal->macphymode = SINGLEMAC_SINGLEPHY;
1658*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1659*4882a593Smuzhiyun "MacPhyMode SINGLEMAC_SINGLEPHY\n");
1660*4882a593Smuzhiyun } else {
1661*4882a593Smuzhiyun rtlhal->macphymode = DUALMAC_DUALPHY;
1662*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1663*4882a593Smuzhiyun "MacPhyMode DUALMAC_DUALPHY\n");
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun
_rtl92de_read_macphymode_and_bandtype(struct ieee80211_hw * hw,u8 * content)1667*4882a593Smuzhiyun static void _rtl92de_read_macphymode_and_bandtype(struct ieee80211_hw *hw,
1668*4882a593Smuzhiyun u8 *content)
1669*4882a593Smuzhiyun {
1670*4882a593Smuzhiyun _rtl92de_read_macphymode_from_prom(hw, content);
1671*4882a593Smuzhiyun rtl92d_phy_config_macphymode(hw);
1672*4882a593Smuzhiyun rtl92d_phy_config_macphymode_info(hw);
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun
_rtl92de_efuse_update_chip_version(struct ieee80211_hw * hw)1675*4882a593Smuzhiyun static void _rtl92de_efuse_update_chip_version(struct ieee80211_hw *hw)
1676*4882a593Smuzhiyun {
1677*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1678*4882a593Smuzhiyun enum version_8192d chipver = rtlpriv->rtlhal.version;
1679*4882a593Smuzhiyun u8 cutvalue[2];
1680*4882a593Smuzhiyun u16 chipvalue;
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun rtlpriv->intf_ops->read_efuse_byte(hw, EEPROME_CHIP_VERSION_H,
1683*4882a593Smuzhiyun &cutvalue[1]);
1684*4882a593Smuzhiyun rtlpriv->intf_ops->read_efuse_byte(hw, EEPROME_CHIP_VERSION_L,
1685*4882a593Smuzhiyun &cutvalue[0]);
1686*4882a593Smuzhiyun chipvalue = (cutvalue[1] << 8) | cutvalue[0];
1687*4882a593Smuzhiyun switch (chipvalue) {
1688*4882a593Smuzhiyun case 0xAA55:
1689*4882a593Smuzhiyun chipver |= CHIP_92D_C_CUT;
1690*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "C-CUT!!!\n");
1691*4882a593Smuzhiyun break;
1692*4882a593Smuzhiyun case 0x9966:
1693*4882a593Smuzhiyun chipver |= CHIP_92D_D_CUT;
1694*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "D-CUT!!!\n");
1695*4882a593Smuzhiyun break;
1696*4882a593Smuzhiyun case 0xCC33:
1697*4882a593Smuzhiyun chipver |= CHIP_92D_E_CUT;
1698*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "E-CUT!!!\n");
1699*4882a593Smuzhiyun break;
1700*4882a593Smuzhiyun default:
1701*4882a593Smuzhiyun chipver |= CHIP_92D_D_CUT;
1702*4882a593Smuzhiyun pr_err("Unknown CUT!\n");
1703*4882a593Smuzhiyun break;
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun rtlpriv->rtlhal.version = chipver;
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun
_rtl92de_read_adapter_info(struct ieee80211_hw * hw)1708*4882a593Smuzhiyun static void _rtl92de_read_adapter_info(struct ieee80211_hw *hw)
1709*4882a593Smuzhiyun {
1710*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1711*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1712*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1713*4882a593Smuzhiyun int params[] = {RTL8190_EEPROM_ID, EEPROM_VID, EEPROM_DID,
1714*4882a593Smuzhiyun EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR_MAC0_92D,
1715*4882a593Smuzhiyun EEPROM_CHANNEL_PLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID,
1716*4882a593Smuzhiyun COUNTRY_CODE_WORLD_WIDE_13};
1717*4882a593Smuzhiyun int i;
1718*4882a593Smuzhiyun u16 usvalue;
1719*4882a593Smuzhiyun u8 *hwinfo;
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL);
1722*4882a593Smuzhiyun if (!hwinfo)
1723*4882a593Smuzhiyun return;
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params))
1726*4882a593Smuzhiyun goto exit;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun _rtl92de_efuse_update_chip_version(hw);
1729*4882a593Smuzhiyun _rtl92de_read_macphymode_and_bandtype(hw, hwinfo);
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun /* Read Permanent MAC address for 2nd interface */
1732*4882a593Smuzhiyun if (rtlhal->interfaceindex != 0) {
1733*4882a593Smuzhiyun for (i = 0; i < 6; i += 2) {
1734*4882a593Smuzhiyun usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR_MAC1_92D + i];
1735*4882a593Smuzhiyun *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR,
1739*4882a593Smuzhiyun rtlefuse->dev_addr);
1740*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "%pM\n", rtlefuse->dev_addr);
1741*4882a593Smuzhiyun _rtl92de_read_txpower_info(hw, rtlefuse->autoload_failflag, hwinfo);
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun /* Read Channel Plan */
1744*4882a593Smuzhiyun switch (rtlhal->bandset) {
1745*4882a593Smuzhiyun case BAND_ON_2_4G:
1746*4882a593Smuzhiyun rtlefuse->channel_plan = COUNTRY_CODE_TELEC;
1747*4882a593Smuzhiyun break;
1748*4882a593Smuzhiyun case BAND_ON_5G:
1749*4882a593Smuzhiyun rtlefuse->channel_plan = COUNTRY_CODE_FCC;
1750*4882a593Smuzhiyun break;
1751*4882a593Smuzhiyun case BAND_ON_BOTH:
1752*4882a593Smuzhiyun rtlefuse->channel_plan = COUNTRY_CODE_FCC;
1753*4882a593Smuzhiyun break;
1754*4882a593Smuzhiyun default:
1755*4882a593Smuzhiyun rtlefuse->channel_plan = COUNTRY_CODE_FCC;
1756*4882a593Smuzhiyun break;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun rtlefuse->txpwr_fromeprom = true;
1759*4882a593Smuzhiyun exit:
1760*4882a593Smuzhiyun kfree(hwinfo);
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun
rtl92de_read_eeprom_info(struct ieee80211_hw * hw)1763*4882a593Smuzhiyun void rtl92de_read_eeprom_info(struct ieee80211_hw *hw)
1764*4882a593Smuzhiyun {
1765*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1766*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1767*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1768*4882a593Smuzhiyun u8 tmp_u1b;
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun rtlhal->version = _rtl92de_read_chip_version(hw);
1771*4882a593Smuzhiyun tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1772*4882a593Smuzhiyun rtlefuse->autoload_status = tmp_u1b;
1773*4882a593Smuzhiyun if (tmp_u1b & BIT(4)) {
1774*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
1775*4882a593Smuzhiyun rtlefuse->epromtype = EEPROM_93C46;
1776*4882a593Smuzhiyun } else {
1777*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
1778*4882a593Smuzhiyun rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun if (tmp_u1b & BIT(5)) {
1781*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun rtlefuse->autoload_failflag = false;
1784*4882a593Smuzhiyun _rtl92de_read_adapter_info(hw);
1785*4882a593Smuzhiyun } else {
1786*4882a593Smuzhiyun pr_err("Autoload ERR!!\n");
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun return;
1789*4882a593Smuzhiyun }
1790*4882a593Smuzhiyun
rtl92de_update_hal_rate_table(struct ieee80211_hw * hw,struct ieee80211_sta * sta)1791*4882a593Smuzhiyun static void rtl92de_update_hal_rate_table(struct ieee80211_hw *hw,
1792*4882a593Smuzhiyun struct ieee80211_sta *sta)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1795*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
1796*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1797*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1798*4882a593Smuzhiyun u32 ratr_value;
1799*4882a593Smuzhiyun u8 ratr_index = 0;
1800*4882a593Smuzhiyun u8 nmode = mac->ht_enable;
1801*4882a593Smuzhiyun u8 mimo_ps = IEEE80211_SMPS_OFF;
1802*4882a593Smuzhiyun u16 shortgi_rate;
1803*4882a593Smuzhiyun u32 tmp_ratr_value;
1804*4882a593Smuzhiyun u8 curtxbw_40mhz = mac->bw_40;
1805*4882a593Smuzhiyun u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1806*4882a593Smuzhiyun 1 : 0;
1807*4882a593Smuzhiyun u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1808*4882a593Smuzhiyun 1 : 0;
1809*4882a593Smuzhiyun enum wireless_mode wirelessmode = mac->mode;
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun if (rtlhal->current_bandtype == BAND_ON_5G)
1812*4882a593Smuzhiyun ratr_value = sta->supp_rates[1] << 4;
1813*4882a593Smuzhiyun else
1814*4882a593Smuzhiyun ratr_value = sta->supp_rates[0];
1815*4882a593Smuzhiyun ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1816*4882a593Smuzhiyun sta->ht_cap.mcs.rx_mask[0] << 12);
1817*4882a593Smuzhiyun switch (wirelessmode) {
1818*4882a593Smuzhiyun case WIRELESS_MODE_A:
1819*4882a593Smuzhiyun ratr_value &= 0x00000FF0;
1820*4882a593Smuzhiyun break;
1821*4882a593Smuzhiyun case WIRELESS_MODE_B:
1822*4882a593Smuzhiyun if (ratr_value & 0x0000000c)
1823*4882a593Smuzhiyun ratr_value &= 0x0000000d;
1824*4882a593Smuzhiyun else
1825*4882a593Smuzhiyun ratr_value &= 0x0000000f;
1826*4882a593Smuzhiyun break;
1827*4882a593Smuzhiyun case WIRELESS_MODE_G:
1828*4882a593Smuzhiyun ratr_value &= 0x00000FF5;
1829*4882a593Smuzhiyun break;
1830*4882a593Smuzhiyun case WIRELESS_MODE_N_24G:
1831*4882a593Smuzhiyun case WIRELESS_MODE_N_5G:
1832*4882a593Smuzhiyun nmode = 1;
1833*4882a593Smuzhiyun if (mimo_ps == IEEE80211_SMPS_STATIC) {
1834*4882a593Smuzhiyun ratr_value &= 0x0007F005;
1835*4882a593Smuzhiyun } else {
1836*4882a593Smuzhiyun u32 ratr_mask;
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun if (get_rf_type(rtlphy) == RF_1T2R ||
1839*4882a593Smuzhiyun get_rf_type(rtlphy) == RF_1T1R) {
1840*4882a593Smuzhiyun ratr_mask = 0x000ff005;
1841*4882a593Smuzhiyun } else {
1842*4882a593Smuzhiyun ratr_mask = 0x0f0ff005;
1843*4882a593Smuzhiyun }
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun ratr_value &= ratr_mask;
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun break;
1848*4882a593Smuzhiyun default:
1849*4882a593Smuzhiyun if (rtlphy->rf_type == RF_1T2R)
1850*4882a593Smuzhiyun ratr_value &= 0x000ff0ff;
1851*4882a593Smuzhiyun else
1852*4882a593Smuzhiyun ratr_value &= 0x0f0ff0ff;
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun break;
1855*4882a593Smuzhiyun }
1856*4882a593Smuzhiyun ratr_value &= 0x0FFFFFFF;
1857*4882a593Smuzhiyun if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) ||
1858*4882a593Smuzhiyun (!curtxbw_40mhz && curshortgi_20mhz))) {
1859*4882a593Smuzhiyun ratr_value |= 0x10000000;
1860*4882a593Smuzhiyun tmp_ratr_value = (ratr_value >> 12);
1861*4882a593Smuzhiyun for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
1862*4882a593Smuzhiyun if ((1 << shortgi_rate) & tmp_ratr_value)
1863*4882a593Smuzhiyun break;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
1866*4882a593Smuzhiyun (shortgi_rate << 4) | (shortgi_rate);
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
1869*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
1870*4882a593Smuzhiyun rtl_read_dword(rtlpriv, REG_ARFR0));
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun
rtl92de_update_hal_rate_mask(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)1873*4882a593Smuzhiyun static void rtl92de_update_hal_rate_mask(struct ieee80211_hw *hw,
1874*4882a593Smuzhiyun struct ieee80211_sta *sta, u8 rssi_level, bool update_bw)
1875*4882a593Smuzhiyun {
1876*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1877*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
1878*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1879*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1880*4882a593Smuzhiyun struct rtl_sta_info *sta_entry = NULL;
1881*4882a593Smuzhiyun u32 ratr_bitmap;
1882*4882a593Smuzhiyun u8 ratr_index;
1883*4882a593Smuzhiyun u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
1884*4882a593Smuzhiyun u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1885*4882a593Smuzhiyun 1 : 0;
1886*4882a593Smuzhiyun u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1887*4882a593Smuzhiyun 1 : 0;
1888*4882a593Smuzhiyun enum wireless_mode wirelessmode = 0;
1889*4882a593Smuzhiyun bool shortgi = false;
1890*4882a593Smuzhiyun u32 value[2];
1891*4882a593Smuzhiyun u8 macid = 0;
1892*4882a593Smuzhiyun u8 mimo_ps = IEEE80211_SMPS_OFF;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun sta_entry = (struct rtl_sta_info *) sta->drv_priv;
1895*4882a593Smuzhiyun mimo_ps = sta_entry->mimo_ps;
1896*4882a593Smuzhiyun wirelessmode = sta_entry->wireless_mode;
1897*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_STATION)
1898*4882a593Smuzhiyun curtxbw_40mhz = mac->bw_40;
1899*4882a593Smuzhiyun else if (mac->opmode == NL80211_IFTYPE_AP ||
1900*4882a593Smuzhiyun mac->opmode == NL80211_IFTYPE_ADHOC)
1901*4882a593Smuzhiyun macid = sta->aid + 1;
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun if (rtlhal->current_bandtype == BAND_ON_5G)
1904*4882a593Smuzhiyun ratr_bitmap = sta->supp_rates[1] << 4;
1905*4882a593Smuzhiyun else
1906*4882a593Smuzhiyun ratr_bitmap = sta->supp_rates[0];
1907*4882a593Smuzhiyun ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1908*4882a593Smuzhiyun sta->ht_cap.mcs.rx_mask[0] << 12);
1909*4882a593Smuzhiyun switch (wirelessmode) {
1910*4882a593Smuzhiyun case WIRELESS_MODE_B:
1911*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_B;
1912*4882a593Smuzhiyun if (ratr_bitmap & 0x0000000c)
1913*4882a593Smuzhiyun ratr_bitmap &= 0x0000000d;
1914*4882a593Smuzhiyun else
1915*4882a593Smuzhiyun ratr_bitmap &= 0x0000000f;
1916*4882a593Smuzhiyun break;
1917*4882a593Smuzhiyun case WIRELESS_MODE_G:
1918*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_GB;
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun if (rssi_level == 1)
1921*4882a593Smuzhiyun ratr_bitmap &= 0x00000f00;
1922*4882a593Smuzhiyun else if (rssi_level == 2)
1923*4882a593Smuzhiyun ratr_bitmap &= 0x00000ff0;
1924*4882a593Smuzhiyun else
1925*4882a593Smuzhiyun ratr_bitmap &= 0x00000ff5;
1926*4882a593Smuzhiyun break;
1927*4882a593Smuzhiyun case WIRELESS_MODE_A:
1928*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_G;
1929*4882a593Smuzhiyun ratr_bitmap &= 0x00000ff0;
1930*4882a593Smuzhiyun break;
1931*4882a593Smuzhiyun case WIRELESS_MODE_N_24G:
1932*4882a593Smuzhiyun case WIRELESS_MODE_N_5G:
1933*4882a593Smuzhiyun if (wirelessmode == WIRELESS_MODE_N_24G)
1934*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_NGB;
1935*4882a593Smuzhiyun else
1936*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_NG;
1937*4882a593Smuzhiyun if (mimo_ps == IEEE80211_SMPS_STATIC) {
1938*4882a593Smuzhiyun if (rssi_level == 1)
1939*4882a593Smuzhiyun ratr_bitmap &= 0x00070000;
1940*4882a593Smuzhiyun else if (rssi_level == 2)
1941*4882a593Smuzhiyun ratr_bitmap &= 0x0007f000;
1942*4882a593Smuzhiyun else
1943*4882a593Smuzhiyun ratr_bitmap &= 0x0007f005;
1944*4882a593Smuzhiyun } else {
1945*4882a593Smuzhiyun if (rtlphy->rf_type == RF_1T2R ||
1946*4882a593Smuzhiyun rtlphy->rf_type == RF_1T1R) {
1947*4882a593Smuzhiyun if (curtxbw_40mhz) {
1948*4882a593Smuzhiyun if (rssi_level == 1)
1949*4882a593Smuzhiyun ratr_bitmap &= 0x000f0000;
1950*4882a593Smuzhiyun else if (rssi_level == 2)
1951*4882a593Smuzhiyun ratr_bitmap &= 0x000ff000;
1952*4882a593Smuzhiyun else
1953*4882a593Smuzhiyun ratr_bitmap &= 0x000ff015;
1954*4882a593Smuzhiyun } else {
1955*4882a593Smuzhiyun if (rssi_level == 1)
1956*4882a593Smuzhiyun ratr_bitmap &= 0x000f0000;
1957*4882a593Smuzhiyun else if (rssi_level == 2)
1958*4882a593Smuzhiyun ratr_bitmap &= 0x000ff000;
1959*4882a593Smuzhiyun else
1960*4882a593Smuzhiyun ratr_bitmap &= 0x000ff005;
1961*4882a593Smuzhiyun }
1962*4882a593Smuzhiyun } else {
1963*4882a593Smuzhiyun if (curtxbw_40mhz) {
1964*4882a593Smuzhiyun if (rssi_level == 1)
1965*4882a593Smuzhiyun ratr_bitmap &= 0x0f0f0000;
1966*4882a593Smuzhiyun else if (rssi_level == 2)
1967*4882a593Smuzhiyun ratr_bitmap &= 0x0f0ff000;
1968*4882a593Smuzhiyun else
1969*4882a593Smuzhiyun ratr_bitmap &= 0x0f0ff015;
1970*4882a593Smuzhiyun } else {
1971*4882a593Smuzhiyun if (rssi_level == 1)
1972*4882a593Smuzhiyun ratr_bitmap &= 0x0f0f0000;
1973*4882a593Smuzhiyun else if (rssi_level == 2)
1974*4882a593Smuzhiyun ratr_bitmap &= 0x0f0ff000;
1975*4882a593Smuzhiyun else
1976*4882a593Smuzhiyun ratr_bitmap &= 0x0f0ff005;
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun }
1980*4882a593Smuzhiyun if ((curtxbw_40mhz && curshortgi_40mhz) ||
1981*4882a593Smuzhiyun (!curtxbw_40mhz && curshortgi_20mhz)) {
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun if (macid == 0)
1984*4882a593Smuzhiyun shortgi = true;
1985*4882a593Smuzhiyun else if (macid == 1)
1986*4882a593Smuzhiyun shortgi = false;
1987*4882a593Smuzhiyun }
1988*4882a593Smuzhiyun break;
1989*4882a593Smuzhiyun default:
1990*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_NGB;
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun if (rtlphy->rf_type == RF_1T2R)
1993*4882a593Smuzhiyun ratr_bitmap &= 0x000ff0ff;
1994*4882a593Smuzhiyun else
1995*4882a593Smuzhiyun ratr_bitmap &= 0x0f0ff0ff;
1996*4882a593Smuzhiyun break;
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun value[0] = (ratr_bitmap & 0x0fffffff) | (ratr_index << 28);
2000*4882a593Smuzhiyun value[1] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
2001*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG,
2002*4882a593Smuzhiyun "ratr_bitmap :%x value0:%x value1:%x\n",
2003*4882a593Smuzhiyun ratr_bitmap, value[0], value[1]);
2004*4882a593Smuzhiyun rtl92d_fill_h2c_cmd(hw, H2C_RA_MASK, 5, (u8 *) value);
2005*4882a593Smuzhiyun if (macid != 0)
2006*4882a593Smuzhiyun sta_entry->ratr_index = ratr_index;
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun
rtl92de_update_hal_rate_tbl(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)2009*4882a593Smuzhiyun void rtl92de_update_hal_rate_tbl(struct ieee80211_hw *hw,
2010*4882a593Smuzhiyun struct ieee80211_sta *sta, u8 rssi_level, bool update_bw)
2011*4882a593Smuzhiyun {
2012*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun if (rtlpriv->dm.useramask)
2015*4882a593Smuzhiyun rtl92de_update_hal_rate_mask(hw, sta, rssi_level, update_bw);
2016*4882a593Smuzhiyun else
2017*4882a593Smuzhiyun rtl92de_update_hal_rate_table(hw, sta);
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun
rtl92de_update_channel_access_setting(struct ieee80211_hw * hw)2020*4882a593Smuzhiyun void rtl92de_update_channel_access_setting(struct ieee80211_hw *hw)
2021*4882a593Smuzhiyun {
2022*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2023*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2024*4882a593Smuzhiyun u16 sifs_timer;
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
2027*4882a593Smuzhiyun &mac->slot_time);
2028*4882a593Smuzhiyun if (!mac->ht_enable)
2029*4882a593Smuzhiyun sifs_timer = 0x0a0a;
2030*4882a593Smuzhiyun else
2031*4882a593Smuzhiyun sifs_timer = 0x1010;
2032*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun
rtl92de_gpio_radio_on_off_checking(struct ieee80211_hw * hw,u8 * valid)2035*4882a593Smuzhiyun bool rtl92de_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
2036*4882a593Smuzhiyun {
2037*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2038*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2039*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2040*4882a593Smuzhiyun enum rf_pwrstate e_rfpowerstate_toset;
2041*4882a593Smuzhiyun u8 u1tmp;
2042*4882a593Smuzhiyun bool actuallyset = false;
2043*4882a593Smuzhiyun unsigned long flag;
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun if (rtlpci->being_init_adapter)
2046*4882a593Smuzhiyun return false;
2047*4882a593Smuzhiyun if (ppsc->swrf_processing)
2048*4882a593Smuzhiyun return false;
2049*4882a593Smuzhiyun spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2050*4882a593Smuzhiyun if (ppsc->rfchange_inprogress) {
2051*4882a593Smuzhiyun spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2052*4882a593Smuzhiyun return false;
2053*4882a593Smuzhiyun } else {
2054*4882a593Smuzhiyun ppsc->rfchange_inprogress = true;
2055*4882a593Smuzhiyun spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2056*4882a593Smuzhiyun }
2057*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
2058*4882a593Smuzhiyun REG_MAC_PINMUX_CFG) & ~(BIT(3)));
2059*4882a593Smuzhiyun u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
2060*4882a593Smuzhiyun e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
2061*4882a593Smuzhiyun if (ppsc->hwradiooff && (e_rfpowerstate_toset == ERFON)) {
2062*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
2063*4882a593Smuzhiyun "GPIOChangeRF - HW Radio ON, RF ON\n");
2064*4882a593Smuzhiyun e_rfpowerstate_toset = ERFON;
2065*4882a593Smuzhiyun ppsc->hwradiooff = false;
2066*4882a593Smuzhiyun actuallyset = true;
2067*4882a593Smuzhiyun } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
2068*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
2069*4882a593Smuzhiyun "GPIOChangeRF - HW Radio OFF, RF OFF\n");
2070*4882a593Smuzhiyun e_rfpowerstate_toset = ERFOFF;
2071*4882a593Smuzhiyun ppsc->hwradiooff = true;
2072*4882a593Smuzhiyun actuallyset = true;
2073*4882a593Smuzhiyun }
2074*4882a593Smuzhiyun if (actuallyset) {
2075*4882a593Smuzhiyun spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2076*4882a593Smuzhiyun ppsc->rfchange_inprogress = false;
2077*4882a593Smuzhiyun spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2078*4882a593Smuzhiyun } else {
2079*4882a593Smuzhiyun if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2080*4882a593Smuzhiyun RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2081*4882a593Smuzhiyun spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2082*4882a593Smuzhiyun ppsc->rfchange_inprogress = false;
2083*4882a593Smuzhiyun spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2084*4882a593Smuzhiyun }
2085*4882a593Smuzhiyun *valid = 1;
2086*4882a593Smuzhiyun return !ppsc->hwradiooff;
2087*4882a593Smuzhiyun }
2088*4882a593Smuzhiyun
rtl92de_set_key(struct ieee80211_hw * hw,u32 key_index,u8 * p_macaddr,bool is_group,u8 enc_algo,bool is_wepkey,bool clear_all)2089*4882a593Smuzhiyun void rtl92de_set_key(struct ieee80211_hw *hw, u32 key_index,
2090*4882a593Smuzhiyun u8 *p_macaddr, bool is_group, u8 enc_algo,
2091*4882a593Smuzhiyun bool is_wepkey, bool clear_all)
2092*4882a593Smuzhiyun {
2093*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2094*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2095*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2096*4882a593Smuzhiyun u8 *macaddr = p_macaddr;
2097*4882a593Smuzhiyun u32 entry_id;
2098*4882a593Smuzhiyun bool is_pairwise = false;
2099*4882a593Smuzhiyun static u8 cam_const_addr[4][6] = {
2100*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2101*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2102*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2103*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2104*4882a593Smuzhiyun };
2105*4882a593Smuzhiyun static u8 cam_const_broad[] = {
2106*4882a593Smuzhiyun 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2107*4882a593Smuzhiyun };
2108*4882a593Smuzhiyun
2109*4882a593Smuzhiyun if (clear_all) {
2110*4882a593Smuzhiyun u8 idx;
2111*4882a593Smuzhiyun u8 cam_offset = 0;
2112*4882a593Smuzhiyun u8 clear_number = 5;
2113*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
2114*4882a593Smuzhiyun for (idx = 0; idx < clear_number; idx++) {
2115*4882a593Smuzhiyun rtl_cam_mark_invalid(hw, cam_offset + idx);
2116*4882a593Smuzhiyun rtl_cam_empty_entry(hw, cam_offset + idx);
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun if (idx < 5) {
2119*4882a593Smuzhiyun memset(rtlpriv->sec.key_buf[idx], 0,
2120*4882a593Smuzhiyun MAX_KEY_LEN);
2121*4882a593Smuzhiyun rtlpriv->sec.key_len[idx] = 0;
2122*4882a593Smuzhiyun }
2123*4882a593Smuzhiyun }
2124*4882a593Smuzhiyun } else {
2125*4882a593Smuzhiyun switch (enc_algo) {
2126*4882a593Smuzhiyun case WEP40_ENCRYPTION:
2127*4882a593Smuzhiyun enc_algo = CAM_WEP40;
2128*4882a593Smuzhiyun break;
2129*4882a593Smuzhiyun case WEP104_ENCRYPTION:
2130*4882a593Smuzhiyun enc_algo = CAM_WEP104;
2131*4882a593Smuzhiyun break;
2132*4882a593Smuzhiyun case TKIP_ENCRYPTION:
2133*4882a593Smuzhiyun enc_algo = CAM_TKIP;
2134*4882a593Smuzhiyun break;
2135*4882a593Smuzhiyun case AESCCMP_ENCRYPTION:
2136*4882a593Smuzhiyun enc_algo = CAM_AES;
2137*4882a593Smuzhiyun break;
2138*4882a593Smuzhiyun default:
2139*4882a593Smuzhiyun pr_err("switch case %#x not processed\n",
2140*4882a593Smuzhiyun enc_algo);
2141*4882a593Smuzhiyun enc_algo = CAM_TKIP;
2142*4882a593Smuzhiyun break;
2143*4882a593Smuzhiyun }
2144*4882a593Smuzhiyun if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2145*4882a593Smuzhiyun macaddr = cam_const_addr[key_index];
2146*4882a593Smuzhiyun entry_id = key_index;
2147*4882a593Smuzhiyun } else {
2148*4882a593Smuzhiyun if (is_group) {
2149*4882a593Smuzhiyun macaddr = cam_const_broad;
2150*4882a593Smuzhiyun entry_id = key_index;
2151*4882a593Smuzhiyun } else {
2152*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_AP) {
2153*4882a593Smuzhiyun entry_id = rtl_cam_get_free_entry(hw,
2154*4882a593Smuzhiyun p_macaddr);
2155*4882a593Smuzhiyun if (entry_id >= TOTAL_CAM_ENTRY) {
2156*4882a593Smuzhiyun pr_err("Can not find free hw security cam entry\n");
2157*4882a593Smuzhiyun return;
2158*4882a593Smuzhiyun }
2159*4882a593Smuzhiyun } else {
2160*4882a593Smuzhiyun entry_id = CAM_PAIRWISE_KEY_POSITION;
2161*4882a593Smuzhiyun }
2162*4882a593Smuzhiyun key_index = PAIRWISE_KEYIDX;
2163*4882a593Smuzhiyun is_pairwise = true;
2164*4882a593Smuzhiyun }
2165*4882a593Smuzhiyun }
2166*4882a593Smuzhiyun if (rtlpriv->sec.key_len[key_index] == 0) {
2167*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2168*4882a593Smuzhiyun "delete one entry, entry_id is %d\n",
2169*4882a593Smuzhiyun entry_id);
2170*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_AP)
2171*4882a593Smuzhiyun rtl_cam_del_entry(hw, p_macaddr);
2172*4882a593Smuzhiyun rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2173*4882a593Smuzhiyun } else {
2174*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_LOUD,
2175*4882a593Smuzhiyun "The insert KEY length is %d\n",
2176*4882a593Smuzhiyun rtlpriv->sec.key_len[PAIRWISE_KEYIDX]);
2177*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_LOUD,
2178*4882a593Smuzhiyun "The insert KEY is %x %x\n",
2179*4882a593Smuzhiyun rtlpriv->sec.key_buf[0][0],
2180*4882a593Smuzhiyun rtlpriv->sec.key_buf[0][1]);
2181*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2182*4882a593Smuzhiyun "add one entry\n");
2183*4882a593Smuzhiyun if (is_pairwise) {
2184*4882a593Smuzhiyun RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
2185*4882a593Smuzhiyun "Pairwise Key content",
2186*4882a593Smuzhiyun rtlpriv->sec.pairwise_key,
2187*4882a593Smuzhiyun rtlpriv->
2188*4882a593Smuzhiyun sec.key_len[PAIRWISE_KEYIDX]);
2189*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2190*4882a593Smuzhiyun "set Pairwise key\n");
2191*4882a593Smuzhiyun rtl_cam_add_one_entry(hw, macaddr, key_index,
2192*4882a593Smuzhiyun entry_id, enc_algo,
2193*4882a593Smuzhiyun CAM_CONFIG_NO_USEDK,
2194*4882a593Smuzhiyun rtlpriv->
2195*4882a593Smuzhiyun sec.key_buf[key_index]);
2196*4882a593Smuzhiyun } else {
2197*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2198*4882a593Smuzhiyun "set group key\n");
2199*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2200*4882a593Smuzhiyun rtl_cam_add_one_entry(hw,
2201*4882a593Smuzhiyun rtlefuse->dev_addr,
2202*4882a593Smuzhiyun PAIRWISE_KEYIDX,
2203*4882a593Smuzhiyun CAM_PAIRWISE_KEY_POSITION,
2204*4882a593Smuzhiyun enc_algo, CAM_CONFIG_NO_USEDK,
2205*4882a593Smuzhiyun rtlpriv->sec.key_buf[entry_id]);
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun rtl_cam_add_one_entry(hw, macaddr, key_index,
2208*4882a593Smuzhiyun entry_id, enc_algo,
2209*4882a593Smuzhiyun CAM_CONFIG_NO_USEDK,
2210*4882a593Smuzhiyun rtlpriv->sec.key_buf
2211*4882a593Smuzhiyun [entry_id]);
2212*4882a593Smuzhiyun }
2213*4882a593Smuzhiyun }
2214*4882a593Smuzhiyun }
2215*4882a593Smuzhiyun }
2216*4882a593Smuzhiyun
rtl92de_suspend(struct ieee80211_hw * hw)2217*4882a593Smuzhiyun void rtl92de_suspend(struct ieee80211_hw *hw)
2218*4882a593Smuzhiyun {
2219*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun rtlpriv->rtlhal.macphyctl_reg = rtl_read_byte(rtlpriv,
2222*4882a593Smuzhiyun REG_MAC_PHY_CTRL_NORMAL);
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun
rtl92de_resume(struct ieee80211_hw * hw)2225*4882a593Smuzhiyun void rtl92de_resume(struct ieee80211_hw *hw)
2226*4882a593Smuzhiyun {
2227*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL,
2230*4882a593Smuzhiyun rtlpriv->rtlhal.macphyctl_reg);
2231*4882a593Smuzhiyun }
2232