1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* Copyright(c) 2009-2012 Realtek Corporation.*/ 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun #ifndef __RTL92D_DEF_H__ 5*4882a593Smuzhiyun #define __RTL92D_DEF_H__ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* Min Spacing related settings. */ 8*4882a593Smuzhiyun #define MAX_MSS_DENSITY_2T 0x13 9*4882a593Smuzhiyun #define MAX_MSS_DENSITY_1T 0x0A 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define RF6052_MAX_TX_PWR 0x3F 12*4882a593Smuzhiyun #define RF6052_MAX_PATH 2 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define PHY_RSSI_SLID_WIN_MAX 100 15*4882a593Smuzhiyun #define PHY_LINKQUALITY_SLID_WIN_MAX 20 16*4882a593Smuzhiyun #define PHY_BEACON_RSSI_SLID_WIN_MAX 10 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define RT_AC_INT_MASKS (IMR_VIDOK | IMR_VODOK | IMR_BEDOK|IMR_BKDOK) 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define RX_SMOOTH_FACTOR 20 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #define HAL_PRIME_CHNL_OFFSET_DONT_CARE 0 23*4882a593Smuzhiyun #define HAL_PRIME_CHNL_OFFSET_LOWER 1 24*4882a593Smuzhiyun #define HAL_PRIME_CHNL_OFFSET_UPPER 2 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define RX_MPDU_QUEUE 0 27*4882a593Smuzhiyun #define RX_CMD_QUEUE 1 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun enum version_8192d { 30*4882a593Smuzhiyun VERSION_TEST_CHIP_88C = 0x0000, 31*4882a593Smuzhiyun VERSION_TEST_CHIP_92C = 0x0020, 32*4882a593Smuzhiyun VERSION_TEST_UMC_CHIP_8723 = 0x0081, 33*4882a593Smuzhiyun VERSION_NORMAL_TSMC_CHIP_88C = 0x0008, 34*4882a593Smuzhiyun VERSION_NORMAL_TSMC_CHIP_92C = 0x0028, 35*4882a593Smuzhiyun VERSION_NORMAL_TSMC_CHIP_92C_1T2R = 0x0018, 36*4882a593Smuzhiyun VERSION_NORMAL_UMC_CHIP_88C_A_CUT = 0x0088, 37*4882a593Smuzhiyun VERSION_NORMAL_UMC_CHIP_92C_A_CUT = 0x00a8, 38*4882a593Smuzhiyun VERSION_NORMAL_UMC_CHIP_92C_1T2R_A_CUT = 0x0098, 39*4882a593Smuzhiyun VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT = 0x0089, 40*4882a593Smuzhiyun VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT = 0x1089, 41*4882a593Smuzhiyun VERSION_NORMAL_UMC_CHIP_88C_B_CUT = 0x1088, 42*4882a593Smuzhiyun VERSION_NORMAL_UMC_CHIP_92C_B_CUT = 0x10a8, 43*4882a593Smuzhiyun VERSION_NORMAL_UMC_CHIP_92C_1T2R_B_CUT = 0x1090, 44*4882a593Smuzhiyun VERSION_TEST_CHIP_92D_SINGLEPHY = 0x0022, 45*4882a593Smuzhiyun VERSION_TEST_CHIP_92D_DUALPHY = 0x0002, 46*4882a593Smuzhiyun VERSION_NORMAL_CHIP_92D_SINGLEPHY = 0x002a, 47*4882a593Smuzhiyun VERSION_NORMAL_CHIP_92D_DUALPHY = 0x000a, 48*4882a593Smuzhiyun VERSION_NORMAL_CHIP_92D_C_CUT_SINGLEPHY = 0x202a, 49*4882a593Smuzhiyun VERSION_NORMAL_CHIP_92D_C_CUT_DUALPHY = 0x200a, 50*4882a593Smuzhiyun VERSION_NORMAL_CHIP_92D_D_CUT_SINGLEPHY = 0x302a, 51*4882a593Smuzhiyun VERSION_NORMAL_CHIP_92D_D_CUT_DUALPHY = 0x300a, 52*4882a593Smuzhiyun VERSION_NORMAL_CHIP_92D_E_CUT_SINGLEPHY = 0x402a, 53*4882a593Smuzhiyun VERSION_NORMAL_CHIP_92D_E_CUT_DUALPHY = 0x400a, 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /* for 92D */ 57*4882a593Smuzhiyun #define CHIP_92D_SINGLEPHY BIT(9) 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* Chip specific */ 60*4882a593Smuzhiyun #define CHIP_BONDING_IDENTIFIER(_value) (((_value)>>22)&0x3) 61*4882a593Smuzhiyun #define CHIP_BONDING_92C_1T2R 0x1 62*4882a593Smuzhiyun #define CHIP_BONDING_88C_USB_MCARD 0x2 63*4882a593Smuzhiyun #define CHIP_BONDING_88C_USB_HP 0x1 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun /* [15:12] IC version(CUT): A-cut=0, B-cut=1, C-cut=2, D-cut=3 */ 66*4882a593Smuzhiyun /* [7] Manufacturer: TSMC=0, UMC=1 */ 67*4882a593Smuzhiyun /* [6:4] RF type: 1T1R=0, 1T2R=1, 2T2R=2 */ 68*4882a593Smuzhiyun /* [3] Chip type: TEST=0, NORMAL=1 */ 69*4882a593Smuzhiyun /* [2:0] IC type: 81xxC=0, 8723=1, 92D=2 */ 70*4882a593Smuzhiyun #define CHIP_8723 BIT(0) 71*4882a593Smuzhiyun #define CHIP_92D BIT(1) 72*4882a593Smuzhiyun #define NORMAL_CHIP BIT(3) 73*4882a593Smuzhiyun #define RF_TYPE_1T1R (~(BIT(4)|BIT(5)|BIT(6))) 74*4882a593Smuzhiyun #define RF_TYPE_1T2R BIT(4) 75*4882a593Smuzhiyun #define RF_TYPE_2T2R BIT(5) 76*4882a593Smuzhiyun #define CHIP_VENDOR_UMC BIT(7) 77*4882a593Smuzhiyun #define CHIP_92D_B_CUT BIT(12) 78*4882a593Smuzhiyun #define CHIP_92D_C_CUT BIT(13) 79*4882a593Smuzhiyun #define CHIP_92D_D_CUT (BIT(13)|BIT(12)) 80*4882a593Smuzhiyun #define CHIP_92D_E_CUT BIT(14) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* MASK */ 83*4882a593Smuzhiyun #define IC_TYPE_MASK (BIT(0)|BIT(1)|BIT(2)) 84*4882a593Smuzhiyun #define CHIP_TYPE_MASK BIT(3) 85*4882a593Smuzhiyun #define RF_TYPE_MASK (BIT(4)|BIT(5)|BIT(6)) 86*4882a593Smuzhiyun #define MANUFACTUER_MASK BIT(7) 87*4882a593Smuzhiyun #define ROM_VERSION_MASK (BIT(11)|BIT(10)|BIT(9)|BIT(8)) 88*4882a593Smuzhiyun #define CUT_VERSION_MASK (BIT(15)|BIT(14)|BIT(13)|BIT(12)) 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* Get element */ 92*4882a593Smuzhiyun #define GET_CVID_IC_TYPE(version) ((version) & IC_TYPE_MASK) 93*4882a593Smuzhiyun #define GET_CVID_CHIP_TYPE(version) ((version) & CHIP_TYPE_MASK) 94*4882a593Smuzhiyun #define GET_CVID_RF_TYPE(version) ((version) & RF_TYPE_MASK) 95*4882a593Smuzhiyun #define GET_CVID_MANUFACTUER(version) ((version) & MANUFACTUER_MASK) 96*4882a593Smuzhiyun #define GET_CVID_ROM_VERSION(version) ((version) & ROM_VERSION_MASK) 97*4882a593Smuzhiyun #define GET_CVID_CUT_VERSION(version) ((version) & CUT_VERSION_MASK) 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define IS_1T1R(version) ((GET_CVID_RF_TYPE(version)) ? \ 100*4882a593Smuzhiyun false : true) 101*4882a593Smuzhiyun #define IS_1T2R(version) ((GET_CVID_RF_TYPE(version) == \ 102*4882a593Smuzhiyun RF_TYPE_1T2R) ? true : false) 103*4882a593Smuzhiyun #define IS_2T2R(version) ((GET_CVID_RF_TYPE(version) == \ 104*4882a593Smuzhiyun RF_TYPE_2T2R) ? true : false) 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define IS_92D_SINGLEPHY(version) ((IS_92D(version)) ? \ 107*4882a593Smuzhiyun (IS_2T2R(version) ? true : false) : false) 108*4882a593Smuzhiyun #define IS_92D(version) ((GET_CVID_IC_TYPE(version) == \ 109*4882a593Smuzhiyun CHIP_92D) ? true : false) 110*4882a593Smuzhiyun #define IS_92D_C_CUT(version) ((IS_92D(version)) ? \ 111*4882a593Smuzhiyun ((GET_CVID_CUT_VERSION(version) == \ 112*4882a593Smuzhiyun CHIP_92D_C_CUT) ? true : false) : false) 113*4882a593Smuzhiyun #define IS_92D_D_CUT(version) ((IS_92D(version)) ? \ 114*4882a593Smuzhiyun ((GET_CVID_CUT_VERSION(version) == \ 115*4882a593Smuzhiyun CHIP_92D_D_CUT) ? true : false) : false) 116*4882a593Smuzhiyun #define IS_92D_E_CUT(version) ((IS_92D(version)) ? \ 117*4882a593Smuzhiyun ((GET_CVID_CUT_VERSION(version) == \ 118*4882a593Smuzhiyun CHIP_92D_E_CUT) ? true : false) : false) 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun enum rf_optype { 121*4882a593Smuzhiyun RF_OP_BY_SW_3WIRE = 0, 122*4882a593Smuzhiyun RF_OP_BY_FW, 123*4882a593Smuzhiyun RF_OP_MAX 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun enum rtl_desc_qsel { 127*4882a593Smuzhiyun QSLT_BK = 0x2, 128*4882a593Smuzhiyun QSLT_BE = 0x0, 129*4882a593Smuzhiyun QSLT_VI = 0x5, 130*4882a593Smuzhiyun QSLT_VO = 0x7, 131*4882a593Smuzhiyun QSLT_BEACON = 0x10, 132*4882a593Smuzhiyun QSLT_HIGH = 0x11, 133*4882a593Smuzhiyun QSLT_MGNT = 0x12, 134*4882a593Smuzhiyun QSLT_CMD = 0x13, 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun enum channel_plan { 138*4882a593Smuzhiyun CHPL_FCC = 0, 139*4882a593Smuzhiyun CHPL_IC = 1, 140*4882a593Smuzhiyun CHPL_ETSI = 2, 141*4882a593Smuzhiyun CHPL_SPAIN = 3, 142*4882a593Smuzhiyun CHPL_FRANCE = 4, 143*4882a593Smuzhiyun CHPL_MKK = 5, 144*4882a593Smuzhiyun CHPL_MKK1 = 6, 145*4882a593Smuzhiyun CHPL_ISRAEL = 7, 146*4882a593Smuzhiyun CHPL_TELEC = 8, 147*4882a593Smuzhiyun CHPL_GLOBAL = 9, 148*4882a593Smuzhiyun CHPL_WORLD = 10, 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun struct phy_sts_cck_8192d { 152*4882a593Smuzhiyun u8 adc_pwdb_X[4]; 153*4882a593Smuzhiyun u8 sq_rpt; 154*4882a593Smuzhiyun u8 cck_agc_rpt; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun struct h2c_cmd_8192c { 158*4882a593Smuzhiyun u8 element_id; 159*4882a593Smuzhiyun u32 cmd_len; 160*4882a593Smuzhiyun u8 *p_cmdbuffer; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun struct txpower_info { 164*4882a593Smuzhiyun u8 cck_index[RF6052_MAX_PATH][CHANNEL_GROUP_MAX]; 165*4882a593Smuzhiyun u8 ht40_1sindex[RF6052_MAX_PATH][CHANNEL_GROUP_MAX]; 166*4882a593Smuzhiyun u8 ht40_2sindexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX]; 167*4882a593Smuzhiyun u8 ht20indexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX]; 168*4882a593Smuzhiyun u8 ofdmindexdiff[RF6052_MAX_PATH][CHANNEL_GROUP_MAX]; 169*4882a593Smuzhiyun u8 ht40maxoffset[RF6052_MAX_PATH][CHANNEL_GROUP_MAX]; 170*4882a593Smuzhiyun u8 ht20maxoffset[RF6052_MAX_PATH][CHANNEL_GROUP_MAX]; 171*4882a593Smuzhiyun u8 tssi_a[3]; /* 5GL/5GM/5GH */ 172*4882a593Smuzhiyun u8 tssi_b[3]; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun #endif 176