1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012 Realtek Corporation.*/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "reg.h"
6*4882a593Smuzhiyun #include "def.h"
7*4882a593Smuzhiyun #include "phy.h"
8*4882a593Smuzhiyun #include "rf.h"
9*4882a593Smuzhiyun #include "dm.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun static bool _rtl92c_phy_rf6052_config_parafile(struct ieee80211_hw *hw);
12*4882a593Smuzhiyun
rtl92cu_phy_rf6052_set_bandwidth(struct ieee80211_hw * hw,u8 bandwidth)13*4882a593Smuzhiyun void rtl92cu_phy_rf6052_set_bandwidth(struct ieee80211_hw *hw, u8 bandwidth)
14*4882a593Smuzhiyun {
15*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
16*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun switch (bandwidth) {
19*4882a593Smuzhiyun case HT_CHANNEL_WIDTH_20:
20*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
21*4882a593Smuzhiyun 0xfffff3ff) | 0x0400);
22*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
23*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0]);
24*4882a593Smuzhiyun break;
25*4882a593Smuzhiyun case HT_CHANNEL_WIDTH_20_40:
26*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
27*4882a593Smuzhiyun 0xfffff3ff));
28*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
29*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0]);
30*4882a593Smuzhiyun break;
31*4882a593Smuzhiyun default:
32*4882a593Smuzhiyun pr_err("unknown bandwidth: %#X\n", bandwidth);
33*4882a593Smuzhiyun break;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
rtl92cu_phy_rf6052_set_cck_txpower(struct ieee80211_hw * hw,u8 * ppowerlevel)37*4882a593Smuzhiyun void rtl92cu_phy_rf6052_set_cck_txpower(struct ieee80211_hw *hw,
38*4882a593Smuzhiyun u8 *ppowerlevel)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
41*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
42*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
43*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
44*4882a593Smuzhiyun u32 tx_agc[2] = { 0, 0 }, tmpval = 0;
45*4882a593Smuzhiyun u8 idx1, idx2;
46*4882a593Smuzhiyun u8 *ptr;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun if (mac->act_scanning) {
49*4882a593Smuzhiyun tx_agc[RF90_PATH_A] = 0x3f3f3f3f;
50*4882a593Smuzhiyun tx_agc[RF90_PATH_B] = 0x3f3f3f3f;
51*4882a593Smuzhiyun for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
52*4882a593Smuzhiyun tx_agc[idx1] = ppowerlevel[idx1] |
53*4882a593Smuzhiyun (ppowerlevel[idx1] << 8) |
54*4882a593Smuzhiyun (ppowerlevel[idx1] << 16) |
55*4882a593Smuzhiyun (ppowerlevel[idx1] << 24);
56*4882a593Smuzhiyun if (tx_agc[idx1] > 0x20 && rtlefuse->external_pa)
57*4882a593Smuzhiyun tx_agc[idx1] = 0x20;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun } else {
60*4882a593Smuzhiyun if (rtlpriv->dm.dynamic_txhighpower_lvl ==
61*4882a593Smuzhiyun TXHIGHPWRLEVEL_LEVEL1) {
62*4882a593Smuzhiyun tx_agc[RF90_PATH_A] = 0x10101010;
63*4882a593Smuzhiyun tx_agc[RF90_PATH_B] = 0x10101010;
64*4882a593Smuzhiyun } else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
65*4882a593Smuzhiyun TXHIGHPWRLEVEL_LEVEL2) {
66*4882a593Smuzhiyun tx_agc[RF90_PATH_A] = 0x00000000;
67*4882a593Smuzhiyun tx_agc[RF90_PATH_B] = 0x00000000;
68*4882a593Smuzhiyun } else {
69*4882a593Smuzhiyun for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
70*4882a593Smuzhiyun tx_agc[idx1] = ppowerlevel[idx1] |
71*4882a593Smuzhiyun (ppowerlevel[idx1] << 8) |
72*4882a593Smuzhiyun (ppowerlevel[idx1] << 16) |
73*4882a593Smuzhiyun (ppowerlevel[idx1] << 24);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun if (rtlefuse->eeprom_regulatory == 0) {
76*4882a593Smuzhiyun tmpval = (rtlphy->mcs_offset[0][6]) +
77*4882a593Smuzhiyun (rtlphy->mcs_offset[0][7] << 8);
78*4882a593Smuzhiyun tx_agc[RF90_PATH_A] += tmpval;
79*4882a593Smuzhiyun tmpval = (rtlphy->mcs_offset[0][14]) +
80*4882a593Smuzhiyun (rtlphy->mcs_offset[0][15] << 24);
81*4882a593Smuzhiyun tx_agc[RF90_PATH_B] += tmpval;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
86*4882a593Smuzhiyun ptr = (u8 *) (&(tx_agc[idx1]));
87*4882a593Smuzhiyun for (idx2 = 0; idx2 < 4; idx2++) {
88*4882a593Smuzhiyun if (*ptr > RF6052_MAX_TX_PWR)
89*4882a593Smuzhiyun *ptr = RF6052_MAX_TX_PWR;
90*4882a593Smuzhiyun ptr++;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun tmpval = tx_agc[RF90_PATH_A] & 0xff;
94*4882a593Smuzhiyun rtl_set_bbreg(hw, RTXAGC_A_CCK1_MCS32, MASKBYTE1, tmpval);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
97*4882a593Smuzhiyun "CCK PWR 1M (rf-A) = 0x%x (reg 0x%x)\n",
98*4882a593Smuzhiyun tmpval, RTXAGC_A_CCK1_MCS32);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun tmpval = tx_agc[RF90_PATH_A] >> 8;
101*4882a593Smuzhiyun if (mac->mode == WIRELESS_MODE_B)
102*4882a593Smuzhiyun tmpval = tmpval & 0xff00ffff;
103*4882a593Smuzhiyun rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, 0xffffff00, tmpval);
104*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
105*4882a593Smuzhiyun "CCK PWR 2~11M (rf-A) = 0x%x (reg 0x%x)\n",
106*4882a593Smuzhiyun tmpval, RTXAGC_B_CCK11_A_CCK2_11);
107*4882a593Smuzhiyun tmpval = tx_agc[RF90_PATH_B] >> 24;
108*4882a593Smuzhiyun rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE0, tmpval);
109*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
110*4882a593Smuzhiyun "CCK PWR 11M (rf-B) = 0x%x (reg 0x%x)\n",
111*4882a593Smuzhiyun tmpval, RTXAGC_B_CCK11_A_CCK2_11);
112*4882a593Smuzhiyun tmpval = tx_agc[RF90_PATH_B] & 0x00ffffff;
113*4882a593Smuzhiyun rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, 0xffffff00, tmpval);
114*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
115*4882a593Smuzhiyun "CCK PWR 1~5.5M (rf-B) = 0x%x (reg 0x%x)\n",
116*4882a593Smuzhiyun tmpval, RTXAGC_B_CCK1_55_MCS32);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
rtl92c_phy_get_power_base(struct ieee80211_hw * hw,u8 * ppowerlevel,u8 channel,u32 * ofdmbase,u32 * mcsbase)119*4882a593Smuzhiyun static void rtl92c_phy_get_power_base(struct ieee80211_hw *hw,
120*4882a593Smuzhiyun u8 *ppowerlevel, u8 channel,
121*4882a593Smuzhiyun u32 *ofdmbase, u32 *mcsbase)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
124*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
125*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
126*4882a593Smuzhiyun u32 powerbase0, powerbase1;
127*4882a593Smuzhiyun u8 legacy_pwrdiff = 0, ht20_pwrdiff = 0;
128*4882a593Smuzhiyun u8 i, powerlevel[2];
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
131*4882a593Smuzhiyun powerlevel[i] = ppowerlevel[i];
132*4882a593Smuzhiyun legacy_pwrdiff = rtlefuse->txpwr_legacyhtdiff[i][channel - 1];
133*4882a593Smuzhiyun powerbase0 = powerlevel[i] + legacy_pwrdiff;
134*4882a593Smuzhiyun powerbase0 = (powerbase0 << 24) | (powerbase0 << 16) |
135*4882a593Smuzhiyun (powerbase0 << 8) | powerbase0;
136*4882a593Smuzhiyun *(ofdmbase + i) = powerbase0;
137*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
138*4882a593Smuzhiyun " [OFDM power base index rf(%c) = 0x%x]\n",
139*4882a593Smuzhiyun i == 0 ? 'A' : 'B', *(ofdmbase + i));
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
142*4882a593Smuzhiyun if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20) {
143*4882a593Smuzhiyun ht20_pwrdiff = rtlefuse->txpwr_ht20diff[i][channel - 1];
144*4882a593Smuzhiyun powerlevel[i] += ht20_pwrdiff;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun powerbase1 = powerlevel[i];
147*4882a593Smuzhiyun powerbase1 = (powerbase1 << 24) |
148*4882a593Smuzhiyun (powerbase1 << 16) | (powerbase1 << 8) | powerbase1;
149*4882a593Smuzhiyun *(mcsbase + i) = powerbase1;
150*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
151*4882a593Smuzhiyun " [MCS power base index rf(%c) = 0x%x]\n",
152*4882a593Smuzhiyun i == 0 ? 'A' : 'B', *(mcsbase + i));
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
_rtl92c_get_txpower_writeval_by_regulatory(struct ieee80211_hw * hw,u8 channel,u8 index,u32 * powerbase0,u32 * powerbase1,u32 * p_outwriteval)156*4882a593Smuzhiyun static void _rtl92c_get_txpower_writeval_by_regulatory(struct ieee80211_hw *hw,
157*4882a593Smuzhiyun u8 channel, u8 index,
158*4882a593Smuzhiyun u32 *powerbase0,
159*4882a593Smuzhiyun u32 *powerbase1,
160*4882a593Smuzhiyun u32 *p_outwriteval)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
163*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
164*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
165*4882a593Smuzhiyun u8 i, chnlgroup = 0, pwr_diff_limit[4];
166*4882a593Smuzhiyun u32 writeval, customer_limit, rf;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun for (rf = 0; rf < 2; rf++) {
169*4882a593Smuzhiyun switch (rtlefuse->eeprom_regulatory) {
170*4882a593Smuzhiyun case 0:
171*4882a593Smuzhiyun chnlgroup = 0;
172*4882a593Smuzhiyun writeval = rtlphy->mcs_offset
173*4882a593Smuzhiyun [chnlgroup][index + (rf ? 8 : 0)]
174*4882a593Smuzhiyun + ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
175*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
176*4882a593Smuzhiyun "RTK better performance,writeval(%c) = 0x%x\n",
177*4882a593Smuzhiyun rf == 0 ? 'A' : 'B', writeval);
178*4882a593Smuzhiyun break;
179*4882a593Smuzhiyun case 1:
180*4882a593Smuzhiyun if (rtlphy->pwrgroup_cnt == 1)
181*4882a593Smuzhiyun chnlgroup = 0;
182*4882a593Smuzhiyun if (rtlphy->pwrgroup_cnt >= 3) {
183*4882a593Smuzhiyun if (channel <= 3)
184*4882a593Smuzhiyun chnlgroup = 0;
185*4882a593Smuzhiyun else if (channel >= 4 && channel <= 9)
186*4882a593Smuzhiyun chnlgroup = 1;
187*4882a593Smuzhiyun else if (channel > 9)
188*4882a593Smuzhiyun chnlgroup = 2;
189*4882a593Smuzhiyun if (rtlphy->current_chan_bw ==
190*4882a593Smuzhiyun HT_CHANNEL_WIDTH_20)
191*4882a593Smuzhiyun chnlgroup++;
192*4882a593Smuzhiyun else
193*4882a593Smuzhiyun chnlgroup += 4;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun writeval = rtlphy->mcs_offset[chnlgroup][index +
196*4882a593Smuzhiyun (rf ? 8 : 0)] +
197*4882a593Smuzhiyun ((index < 2) ? powerbase0[rf] :
198*4882a593Smuzhiyun powerbase1[rf]);
199*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
200*4882a593Smuzhiyun "Realtek regulatory, 20MHz, writeval(%c) = 0x%x\n",
201*4882a593Smuzhiyun rf == 0 ? 'A' : 'B', writeval);
202*4882a593Smuzhiyun break;
203*4882a593Smuzhiyun case 2:
204*4882a593Smuzhiyun writeval = ((index < 2) ? powerbase0[rf] :
205*4882a593Smuzhiyun powerbase1[rf]);
206*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
207*4882a593Smuzhiyun "Better regulatory,writeval(%c) = 0x%x\n",
208*4882a593Smuzhiyun rf == 0 ? 'A' : 'B', writeval);
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun case 3:
211*4882a593Smuzhiyun chnlgroup = 0;
212*4882a593Smuzhiyun if (rtlphy->current_chan_bw ==
213*4882a593Smuzhiyun HT_CHANNEL_WIDTH_20_40) {
214*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
215*4882a593Smuzhiyun "customer's limit, 40MHzrf(%c) = 0x%x\n",
216*4882a593Smuzhiyun rf == 0 ? 'A' : 'B',
217*4882a593Smuzhiyun rtlefuse->pwrgroup_ht40[rf]
218*4882a593Smuzhiyun [channel - 1]);
219*4882a593Smuzhiyun } else {
220*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
221*4882a593Smuzhiyun "customer's limit, 20MHz rf(%c) = 0x%x\n",
222*4882a593Smuzhiyun rf == 0 ? 'A' : 'B',
223*4882a593Smuzhiyun rtlefuse->pwrgroup_ht20[rf]
224*4882a593Smuzhiyun [channel - 1]);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
227*4882a593Smuzhiyun pwr_diff_limit[i] = (u8) ((rtlphy->mcs_offset
228*4882a593Smuzhiyun [chnlgroup][index + (rf ? 8 : 0)]
229*4882a593Smuzhiyun & (0x7f << (i * 8))) >> (i * 8));
230*4882a593Smuzhiyun if (rtlphy->current_chan_bw ==
231*4882a593Smuzhiyun HT_CHANNEL_WIDTH_20_40) {
232*4882a593Smuzhiyun if (pwr_diff_limit[i] >
233*4882a593Smuzhiyun rtlefuse->pwrgroup_ht40[rf]
234*4882a593Smuzhiyun [channel - 1])
235*4882a593Smuzhiyun pwr_diff_limit[i] = rtlefuse->
236*4882a593Smuzhiyun pwrgroup_ht40[rf]
237*4882a593Smuzhiyun [channel - 1];
238*4882a593Smuzhiyun } else {
239*4882a593Smuzhiyun if (pwr_diff_limit[i] >
240*4882a593Smuzhiyun rtlefuse->pwrgroup_ht20[rf]
241*4882a593Smuzhiyun [channel - 1])
242*4882a593Smuzhiyun pwr_diff_limit[i] =
243*4882a593Smuzhiyun rtlefuse->pwrgroup_ht20[rf]
244*4882a593Smuzhiyun [channel - 1];
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun customer_limit = (pwr_diff_limit[3] << 24) |
248*4882a593Smuzhiyun (pwr_diff_limit[2] << 16) |
249*4882a593Smuzhiyun (pwr_diff_limit[1] << 8) | (pwr_diff_limit[0]);
250*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
251*4882a593Smuzhiyun "Customer's limit rf(%c) = 0x%x\n",
252*4882a593Smuzhiyun rf == 0 ? 'A' : 'B', customer_limit);
253*4882a593Smuzhiyun writeval = customer_limit + ((index < 2) ?
254*4882a593Smuzhiyun powerbase0[rf] : powerbase1[rf]);
255*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
256*4882a593Smuzhiyun "Customer, writeval rf(%c)= 0x%x\n",
257*4882a593Smuzhiyun rf == 0 ? 'A' : 'B', writeval);
258*4882a593Smuzhiyun break;
259*4882a593Smuzhiyun default:
260*4882a593Smuzhiyun chnlgroup = 0;
261*4882a593Smuzhiyun writeval = rtlphy->mcs_offset[chnlgroup]
262*4882a593Smuzhiyun [index + (rf ? 8 : 0)] + ((index < 2) ?
263*4882a593Smuzhiyun powerbase0[rf] : powerbase1[rf]);
264*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
265*4882a593Smuzhiyun "RTK better performance, writevalrf(%c) = 0x%x\n",
266*4882a593Smuzhiyun rf == 0 ? 'A' : 'B', writeval);
267*4882a593Smuzhiyun break;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun if (rtlpriv->dm.dynamic_txhighpower_lvl ==
270*4882a593Smuzhiyun TXHIGHPWRLEVEL_LEVEL1)
271*4882a593Smuzhiyun writeval = 0x14141414;
272*4882a593Smuzhiyun else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
273*4882a593Smuzhiyun TXHIGHPWRLEVEL_LEVEL2)
274*4882a593Smuzhiyun writeval = 0x00000000;
275*4882a593Smuzhiyun if (rtlpriv->dm.dynamic_txhighpower_lvl == TXHIGHPWRLEVEL_BT1)
276*4882a593Smuzhiyun writeval = writeval - 0x06060606;
277*4882a593Smuzhiyun *(p_outwriteval + rf) = writeval;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
_rtl92c_write_ofdm_power_reg(struct ieee80211_hw * hw,u8 index,u32 * value)281*4882a593Smuzhiyun static void _rtl92c_write_ofdm_power_reg(struct ieee80211_hw *hw,
282*4882a593Smuzhiyun u8 index, u32 *value)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
285*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
286*4882a593Smuzhiyun u16 regoffset_a[6] = {
287*4882a593Smuzhiyun RTXAGC_A_RATE18_06, RTXAGC_A_RATE54_24,
288*4882a593Smuzhiyun RTXAGC_A_MCS03_MCS00, RTXAGC_A_MCS07_MCS04,
289*4882a593Smuzhiyun RTXAGC_A_MCS11_MCS08, RTXAGC_A_MCS15_MCS12
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun u16 regoffset_b[6] = {
292*4882a593Smuzhiyun RTXAGC_B_RATE18_06, RTXAGC_B_RATE54_24,
293*4882a593Smuzhiyun RTXAGC_B_MCS03_MCS00, RTXAGC_B_MCS07_MCS04,
294*4882a593Smuzhiyun RTXAGC_B_MCS11_MCS08, RTXAGC_B_MCS15_MCS12
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun u8 i, rf, pwr_val[4];
297*4882a593Smuzhiyun u32 writeval;
298*4882a593Smuzhiyun u16 regoffset;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun for (rf = 0; rf < 2; rf++) {
301*4882a593Smuzhiyun writeval = value[rf];
302*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
303*4882a593Smuzhiyun pwr_val[i] = (u8)((writeval & (0x7f << (i * 8))) >>
304*4882a593Smuzhiyun (i * 8));
305*4882a593Smuzhiyun if (pwr_val[i] > RF6052_MAX_TX_PWR)
306*4882a593Smuzhiyun pwr_val[i] = RF6052_MAX_TX_PWR;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun writeval = (pwr_val[3] << 24) | (pwr_val[2] << 16) |
309*4882a593Smuzhiyun (pwr_val[1] << 8) | pwr_val[0];
310*4882a593Smuzhiyun if (rf == 0)
311*4882a593Smuzhiyun regoffset = regoffset_a[index];
312*4882a593Smuzhiyun else
313*4882a593Smuzhiyun regoffset = regoffset_b[index];
314*4882a593Smuzhiyun rtl_set_bbreg(hw, regoffset, MASKDWORD, writeval);
315*4882a593Smuzhiyun RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
316*4882a593Smuzhiyun "Set 0x%x = %08x\n", regoffset, writeval);
317*4882a593Smuzhiyun if (((get_rf_type(rtlphy) == RF_2T2R) &&
318*4882a593Smuzhiyun (regoffset == RTXAGC_A_MCS15_MCS12 ||
319*4882a593Smuzhiyun regoffset == RTXAGC_B_MCS15_MCS12)) ||
320*4882a593Smuzhiyun ((get_rf_type(rtlphy) != RF_2T2R) &&
321*4882a593Smuzhiyun (regoffset == RTXAGC_A_MCS07_MCS04 ||
322*4882a593Smuzhiyun regoffset == RTXAGC_B_MCS07_MCS04))) {
323*4882a593Smuzhiyun writeval = pwr_val[3];
324*4882a593Smuzhiyun if (regoffset == RTXAGC_A_MCS15_MCS12 ||
325*4882a593Smuzhiyun regoffset == RTXAGC_A_MCS07_MCS04)
326*4882a593Smuzhiyun regoffset = 0xc90;
327*4882a593Smuzhiyun if (regoffset == RTXAGC_B_MCS15_MCS12 ||
328*4882a593Smuzhiyun regoffset == RTXAGC_B_MCS07_MCS04)
329*4882a593Smuzhiyun regoffset = 0xc98;
330*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
331*4882a593Smuzhiyun if (i != 2)
332*4882a593Smuzhiyun writeval = (writeval > 8) ?
333*4882a593Smuzhiyun (writeval - 8) : 0;
334*4882a593Smuzhiyun else
335*4882a593Smuzhiyun writeval = (writeval > 6) ?
336*4882a593Smuzhiyun (writeval - 6) : 0;
337*4882a593Smuzhiyun rtl_write_byte(rtlpriv, (u32)(regoffset + i),
338*4882a593Smuzhiyun (u8)writeval);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
rtl92cu_phy_rf6052_set_ofdm_txpower(struct ieee80211_hw * hw,u8 * ppowerlevel,u8 channel)344*4882a593Smuzhiyun void rtl92cu_phy_rf6052_set_ofdm_txpower(struct ieee80211_hw *hw,
345*4882a593Smuzhiyun u8 *ppowerlevel, u8 channel)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun u32 writeval[2], powerbase0[2], powerbase1[2];
348*4882a593Smuzhiyun u8 index = 0;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun rtl92c_phy_get_power_base(hw, ppowerlevel,
351*4882a593Smuzhiyun channel, &powerbase0[0], &powerbase1[0]);
352*4882a593Smuzhiyun for (index = 0; index < 6; index++) {
353*4882a593Smuzhiyun _rtl92c_get_txpower_writeval_by_regulatory(hw,
354*4882a593Smuzhiyun channel, index,
355*4882a593Smuzhiyun &powerbase0[0],
356*4882a593Smuzhiyun &powerbase1[0],
357*4882a593Smuzhiyun &writeval[0]);
358*4882a593Smuzhiyun _rtl92c_write_ofdm_power_reg(hw, index, &writeval[0]);
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
rtl92cu_phy_rf6052_config(struct ieee80211_hw * hw)362*4882a593Smuzhiyun bool rtl92cu_phy_rf6052_config(struct ieee80211_hw *hw)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
365*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
366*4882a593Smuzhiyun bool rtstatus = true;
367*4882a593Smuzhiyun u8 b_reg_hwparafile = 1;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun if (rtlphy->rf_type == RF_1T1R)
370*4882a593Smuzhiyun rtlphy->num_total_rfpath = 1;
371*4882a593Smuzhiyun else
372*4882a593Smuzhiyun rtlphy->num_total_rfpath = 2;
373*4882a593Smuzhiyun if (b_reg_hwparafile == 1)
374*4882a593Smuzhiyun rtstatus = _rtl92c_phy_rf6052_config_parafile(hw);
375*4882a593Smuzhiyun return rtstatus;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
_rtl92c_phy_rf6052_config_parafile(struct ieee80211_hw * hw)378*4882a593Smuzhiyun static bool _rtl92c_phy_rf6052_config_parafile(struct ieee80211_hw *hw)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
381*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
382*4882a593Smuzhiyun u32 u4_regvalue = 0;
383*4882a593Smuzhiyun u8 rfpath;
384*4882a593Smuzhiyun bool rtstatus = true;
385*4882a593Smuzhiyun struct bb_reg_def *pphyreg;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun for (rfpath = 0; rfpath < rtlphy->num_total_rfpath; rfpath++) {
388*4882a593Smuzhiyun pphyreg = &rtlphy->phyreg_def[rfpath];
389*4882a593Smuzhiyun switch (rfpath) {
390*4882a593Smuzhiyun case RF90_PATH_A:
391*4882a593Smuzhiyun case RF90_PATH_C:
392*4882a593Smuzhiyun u4_regvalue = rtl_get_bbreg(hw, pphyreg->rfintfs,
393*4882a593Smuzhiyun BRFSI_RFENV);
394*4882a593Smuzhiyun break;
395*4882a593Smuzhiyun case RF90_PATH_B:
396*4882a593Smuzhiyun case RF90_PATH_D:
397*4882a593Smuzhiyun u4_regvalue = rtl_get_bbreg(hw, pphyreg->rfintfs,
398*4882a593Smuzhiyun BRFSI_RFENV << 16);
399*4882a593Smuzhiyun break;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun rtl_set_bbreg(hw, pphyreg->rfintfe, BRFSI_RFENV << 16, 0x1);
402*4882a593Smuzhiyun udelay(1);
403*4882a593Smuzhiyun rtl_set_bbreg(hw, pphyreg->rfintfo, BRFSI_RFENV, 0x1);
404*4882a593Smuzhiyun udelay(1);
405*4882a593Smuzhiyun rtl_set_bbreg(hw, pphyreg->rfhssi_para2,
406*4882a593Smuzhiyun B3WIREADDREAALENGTH, 0x0);
407*4882a593Smuzhiyun udelay(1);
408*4882a593Smuzhiyun rtl_set_bbreg(hw, pphyreg->rfhssi_para2, B3WIREDATALENGTH, 0x0);
409*4882a593Smuzhiyun udelay(1);
410*4882a593Smuzhiyun switch (rfpath) {
411*4882a593Smuzhiyun case RF90_PATH_A:
412*4882a593Smuzhiyun case RF90_PATH_B:
413*4882a593Smuzhiyun rtstatus = rtl92cu_phy_config_rf_with_headerfile(hw,
414*4882a593Smuzhiyun (enum radio_path) rfpath);
415*4882a593Smuzhiyun break;
416*4882a593Smuzhiyun case RF90_PATH_C:
417*4882a593Smuzhiyun break;
418*4882a593Smuzhiyun case RF90_PATH_D:
419*4882a593Smuzhiyun break;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun switch (rfpath) {
422*4882a593Smuzhiyun case RF90_PATH_A:
423*4882a593Smuzhiyun case RF90_PATH_C:
424*4882a593Smuzhiyun rtl_set_bbreg(hw, pphyreg->rfintfs,
425*4882a593Smuzhiyun BRFSI_RFENV, u4_regvalue);
426*4882a593Smuzhiyun break;
427*4882a593Smuzhiyun case RF90_PATH_B:
428*4882a593Smuzhiyun case RF90_PATH_D:
429*4882a593Smuzhiyun rtl_set_bbreg(hw, pphyreg->rfintfs,
430*4882a593Smuzhiyun BRFSI_RFENV << 16, u4_regvalue);
431*4882a593Smuzhiyun break;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun if (!rtstatus) {
434*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
435*4882a593Smuzhiyun "Radio[%d] Fail!!\n", rfpath);
436*4882a593Smuzhiyun goto phy_rf_cfg_fail;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "<---\n");
440*4882a593Smuzhiyun phy_rf_cfg_fail:
441*4882a593Smuzhiyun return rtstatus;
442*4882a593Smuzhiyun }
443