xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/rtl8192cu/phy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../pci.h"
6*4882a593Smuzhiyun #include "../ps.h"
7*4882a593Smuzhiyun #include "../core.h"
8*4882a593Smuzhiyun #include "reg.h"
9*4882a593Smuzhiyun #include "def.h"
10*4882a593Smuzhiyun #include "phy.h"
11*4882a593Smuzhiyun #include "../rtl8192c/phy_common.h"
12*4882a593Smuzhiyun #include "rf.h"
13*4882a593Smuzhiyun #include "dm.h"
14*4882a593Smuzhiyun #include "../rtl8192c/dm_common.h"
15*4882a593Smuzhiyun #include "../rtl8192c/fw_common.h"
16*4882a593Smuzhiyun #include "table.h"
17*4882a593Smuzhiyun 
rtl92cu_phy_query_rf_reg(struct ieee80211_hw * hw,enum radio_path rfpath,u32 regaddr,u32 bitmask)18*4882a593Smuzhiyun u32 rtl92cu_phy_query_rf_reg(struct ieee80211_hw *hw,
19*4882a593Smuzhiyun 			     enum radio_path rfpath, u32 regaddr, u32 bitmask)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
22*4882a593Smuzhiyun 	u32 original_value, readback_value, bitshift;
23*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
26*4882a593Smuzhiyun 		"regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
27*4882a593Smuzhiyun 		regaddr, rfpath, bitmask);
28*4882a593Smuzhiyun 	if (rtlphy->rf_mode != RF_OP_BY_FW) {
29*4882a593Smuzhiyun 		original_value = _rtl92c_phy_rf_serial_read(hw,
30*4882a593Smuzhiyun 							    rfpath, regaddr);
31*4882a593Smuzhiyun 	} else {
32*4882a593Smuzhiyun 		original_value = _rtl92c_phy_fw_rf_serial_read(hw,
33*4882a593Smuzhiyun 							       rfpath, regaddr);
34*4882a593Smuzhiyun 	}
35*4882a593Smuzhiyun 	bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
36*4882a593Smuzhiyun 	readback_value = (original_value & bitmask) >> bitshift;
37*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
38*4882a593Smuzhiyun 		"regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
39*4882a593Smuzhiyun 		regaddr, rfpath, bitmask, original_value);
40*4882a593Smuzhiyun 	return readback_value;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
rtl92cu_phy_set_rf_reg(struct ieee80211_hw * hw,enum radio_path rfpath,u32 regaddr,u32 bitmask,u32 data)43*4882a593Smuzhiyun void rtl92cu_phy_set_rf_reg(struct ieee80211_hw *hw,
44*4882a593Smuzhiyun 			    enum radio_path rfpath,
45*4882a593Smuzhiyun 			    u32 regaddr, u32 bitmask, u32 data)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
48*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
49*4882a593Smuzhiyun 	u32 original_value, bitshift;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
52*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
53*4882a593Smuzhiyun 		regaddr, bitmask, data, rfpath);
54*4882a593Smuzhiyun 	if (rtlphy->rf_mode != RF_OP_BY_FW) {
55*4882a593Smuzhiyun 		if (bitmask != RFREG_OFFSET_MASK) {
56*4882a593Smuzhiyun 			original_value = _rtl92c_phy_rf_serial_read(hw,
57*4882a593Smuzhiyun 								    rfpath,
58*4882a593Smuzhiyun 								    regaddr);
59*4882a593Smuzhiyun 			bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
60*4882a593Smuzhiyun 			data =
61*4882a593Smuzhiyun 			    ((original_value & (~bitmask)) |
62*4882a593Smuzhiyun 			     (data << bitshift));
63*4882a593Smuzhiyun 		}
64*4882a593Smuzhiyun 		_rtl92c_phy_rf_serial_write(hw, rfpath, regaddr, data);
65*4882a593Smuzhiyun 	} else {
66*4882a593Smuzhiyun 		if (bitmask != RFREG_OFFSET_MASK) {
67*4882a593Smuzhiyun 			original_value = _rtl92c_phy_fw_rf_serial_read(hw,
68*4882a593Smuzhiyun 								       rfpath,
69*4882a593Smuzhiyun 								       regaddr);
70*4882a593Smuzhiyun 			bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
71*4882a593Smuzhiyun 			data =
72*4882a593Smuzhiyun 			    ((original_value & (~bitmask)) |
73*4882a593Smuzhiyun 			     (data << bitshift));
74*4882a593Smuzhiyun 		}
75*4882a593Smuzhiyun 		_rtl92c_phy_fw_rf_serial_write(hw, rfpath, regaddr, data);
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
78*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
79*4882a593Smuzhiyun 		regaddr, bitmask, data, rfpath);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
rtl92cu_phy_mac_config(struct ieee80211_hw * hw)82*4882a593Smuzhiyun bool rtl92cu_phy_mac_config(struct ieee80211_hw *hw)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	bool rtstatus;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	rtstatus = _rtl92cu_phy_config_mac_with_headerfile(hw);
87*4882a593Smuzhiyun 	return rtstatus;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
rtl92cu_phy_bb_config(struct ieee80211_hw * hw)90*4882a593Smuzhiyun bool rtl92cu_phy_bb_config(struct ieee80211_hw *hw)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	bool rtstatus = true;
93*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
94*4882a593Smuzhiyun 	u16 regval;
95*4882a593Smuzhiyun 	u32 regval32;
96*4882a593Smuzhiyun 	u8 b_reg_hwparafile = 1;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	_rtl92c_phy_init_bb_rf_register_definition(hw);
99*4882a593Smuzhiyun 	regval = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
100*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, regval | BIT(13) |
101*4882a593Smuzhiyun 		       BIT(0) | BIT(1));
102*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x83);
103*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL + 1, 0xdb);
104*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RF_CTRL, RF_EN | RF_RSTB | RF_SDMRSTB);
105*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, FEN_USBA | FEN_USBD |
106*4882a593Smuzhiyun 		       FEN_BB_GLB_RSTN | FEN_BBRSTB);
107*4882a593Smuzhiyun 	regval32 = rtl_read_dword(rtlpriv, 0x87c);
108*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, 0x87c, regval32 & (~BIT(31)));
109*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_LDOHCI12_CTRL, 0x0f);
110*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL + 1, 0x80);
111*4882a593Smuzhiyun 	if (b_reg_hwparafile == 1)
112*4882a593Smuzhiyun 		rtstatus = _rtl92c_phy_bb8192c_config_parafile(hw);
113*4882a593Smuzhiyun 	return rtstatus;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
_rtl92cu_phy_config_mac_with_headerfile(struct ieee80211_hw * hw)116*4882a593Smuzhiyun bool _rtl92cu_phy_config_mac_with_headerfile(struct ieee80211_hw *hw)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
119*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
120*4882a593Smuzhiyun 	u32 i;
121*4882a593Smuzhiyun 	u32 arraylength;
122*4882a593Smuzhiyun 	u32 *ptrarray;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "Read Rtl819XMACPHY_ARRAY\n");
125*4882a593Smuzhiyun 	arraylength =  rtlphy->hwparam_tables[MAC_REG].length ;
126*4882a593Smuzhiyun 	ptrarray = rtlphy->hwparam_tables[MAC_REG].pdata;
127*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "Img:RTL8192CUMAC_2T_ARRAY\n");
128*4882a593Smuzhiyun 	for (i = 0; i < arraylength; i = i + 2)
129*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, ptrarray[i], (u8) ptrarray[i + 1]);
130*4882a593Smuzhiyun 	return true;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
_rtl92cu_phy_config_bb_with_headerfile(struct ieee80211_hw * hw,u8 configtype)133*4882a593Smuzhiyun bool _rtl92cu_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
134*4882a593Smuzhiyun 					    u8 configtype)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	int i;
137*4882a593Smuzhiyun 	u32 *phy_regarray_table;
138*4882a593Smuzhiyun 	u32 *agctab_array_table;
139*4882a593Smuzhiyun 	u16 phy_reg_arraylen, agctab_arraylen;
140*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
141*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
142*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	if (IS_92C_SERIAL(rtlhal->version)) {
145*4882a593Smuzhiyun 		agctab_arraylen = rtlphy->hwparam_tables[AGCTAB_2T].length;
146*4882a593Smuzhiyun 		agctab_array_table =  rtlphy->hwparam_tables[AGCTAB_2T].pdata;
147*4882a593Smuzhiyun 		phy_reg_arraylen = rtlphy->hwparam_tables[PHY_REG_2T].length;
148*4882a593Smuzhiyun 		phy_regarray_table = rtlphy->hwparam_tables[PHY_REG_2T].pdata;
149*4882a593Smuzhiyun 	} else {
150*4882a593Smuzhiyun 		agctab_arraylen = rtlphy->hwparam_tables[AGCTAB_1T].length;
151*4882a593Smuzhiyun 		agctab_array_table =  rtlphy->hwparam_tables[AGCTAB_1T].pdata;
152*4882a593Smuzhiyun 		phy_reg_arraylen = rtlphy->hwparam_tables[PHY_REG_1T].length;
153*4882a593Smuzhiyun 		phy_regarray_table = rtlphy->hwparam_tables[PHY_REG_1T].pdata;
154*4882a593Smuzhiyun 	}
155*4882a593Smuzhiyun 	if (configtype == BASEBAND_CONFIG_PHY_REG) {
156*4882a593Smuzhiyun 		for (i = 0; i < phy_reg_arraylen; i = i + 2) {
157*4882a593Smuzhiyun 			rtl_addr_delay(phy_regarray_table[i]);
158*4882a593Smuzhiyun 			rtl_set_bbreg(hw, phy_regarray_table[i], MASKDWORD,
159*4882a593Smuzhiyun 				      phy_regarray_table[i + 1]);
160*4882a593Smuzhiyun 			udelay(1);
161*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
162*4882a593Smuzhiyun 				"The phy_regarray_table[0] is %x Rtl819XPHY_REGARRAY[1] is %x\n",
163*4882a593Smuzhiyun 				phy_regarray_table[i],
164*4882a593Smuzhiyun 				phy_regarray_table[i + 1]);
165*4882a593Smuzhiyun 		}
166*4882a593Smuzhiyun 	} else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
167*4882a593Smuzhiyun 		for (i = 0; i < agctab_arraylen; i = i + 2) {
168*4882a593Smuzhiyun 			rtl_set_bbreg(hw, agctab_array_table[i], MASKDWORD,
169*4882a593Smuzhiyun 				      agctab_array_table[i + 1]);
170*4882a593Smuzhiyun 			udelay(1);
171*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
172*4882a593Smuzhiyun 				"The agctab_array_table[0] is %x Rtl819XPHY_REGARRAY[1] is %x\n",
173*4882a593Smuzhiyun 				agctab_array_table[i],
174*4882a593Smuzhiyun 				agctab_array_table[i + 1]);
175*4882a593Smuzhiyun 		}
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 	return true;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
_rtl92cu_phy_config_bb_with_pgheaderfile(struct ieee80211_hw * hw,u8 configtype)180*4882a593Smuzhiyun bool _rtl92cu_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
181*4882a593Smuzhiyun 					      u8 configtype)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
184*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
185*4882a593Smuzhiyun 	int i;
186*4882a593Smuzhiyun 	u32 *phy_regarray_table_pg;
187*4882a593Smuzhiyun 	u16 phy_regarray_pg_len;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	rtlphy->pwrgroup_cnt = 0;
190*4882a593Smuzhiyun 	phy_regarray_pg_len = rtlphy->hwparam_tables[PHY_REG_PG].length;
191*4882a593Smuzhiyun 	phy_regarray_table_pg = rtlphy->hwparam_tables[PHY_REG_PG].pdata;
192*4882a593Smuzhiyun 	if (configtype == BASEBAND_CONFIG_PHY_REG) {
193*4882a593Smuzhiyun 		for (i = 0; i < phy_regarray_pg_len; i = i + 3) {
194*4882a593Smuzhiyun 			rtl_addr_delay(phy_regarray_table_pg[i]);
195*4882a593Smuzhiyun 			_rtl92c_store_pwrindex_diffrate_offset(hw,
196*4882a593Smuzhiyun 						  phy_regarray_table_pg[i],
197*4882a593Smuzhiyun 						  phy_regarray_table_pg[i + 1],
198*4882a593Smuzhiyun 						  phy_regarray_table_pg[i + 2]);
199*4882a593Smuzhiyun 		}
200*4882a593Smuzhiyun 	} else {
201*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_SEND, DBG_TRACE,
202*4882a593Smuzhiyun 			"configtype != BaseBand_Config_PHY_REG\n");
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 	return true;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
rtl92cu_phy_config_rf_with_headerfile(struct ieee80211_hw * hw,enum radio_path rfpath)207*4882a593Smuzhiyun bool rtl92cu_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
208*4882a593Smuzhiyun 					  enum radio_path rfpath)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	int i;
211*4882a593Smuzhiyun 	u32 *radioa_array_table;
212*4882a593Smuzhiyun 	u32 *radiob_array_table;
213*4882a593Smuzhiyun 	u16 radioa_arraylen, radiob_arraylen;
214*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
215*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
216*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if (IS_92C_SERIAL(rtlhal->version)) {
219*4882a593Smuzhiyun 		radioa_arraylen = rtlphy->hwparam_tables[RADIOA_2T].length;
220*4882a593Smuzhiyun 		radioa_array_table = rtlphy->hwparam_tables[RADIOA_2T].pdata;
221*4882a593Smuzhiyun 		radiob_arraylen = rtlphy->hwparam_tables[RADIOB_2T].length;
222*4882a593Smuzhiyun 		radiob_array_table = rtlphy->hwparam_tables[RADIOB_2T].pdata;
223*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
224*4882a593Smuzhiyun 			"Radio_A:RTL8192CURADIOA_2TARRAY\n");
225*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
226*4882a593Smuzhiyun 			"Radio_B:RTL8192CU_RADIOB_2TARRAY\n");
227*4882a593Smuzhiyun 	} else {
228*4882a593Smuzhiyun 		radioa_arraylen = rtlphy->hwparam_tables[RADIOA_1T].length;
229*4882a593Smuzhiyun 		radioa_array_table = rtlphy->hwparam_tables[RADIOA_1T].pdata;
230*4882a593Smuzhiyun 		radiob_arraylen = rtlphy->hwparam_tables[RADIOB_1T].length;
231*4882a593Smuzhiyun 		radiob_array_table = rtlphy->hwparam_tables[RADIOB_1T].pdata;
232*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
233*4882a593Smuzhiyun 			"Radio_A:RTL8192CU_RADIOA_1TARRAY\n");
234*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
235*4882a593Smuzhiyun 			"Radio_B:RTL8192CU_RADIOB_1TARRAY\n");
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "Radio No %x\n", rfpath);
238*4882a593Smuzhiyun 	switch (rfpath) {
239*4882a593Smuzhiyun 	case RF90_PATH_A:
240*4882a593Smuzhiyun 		for (i = 0; i < radioa_arraylen; i = i + 2) {
241*4882a593Smuzhiyun 			rtl_rfreg_delay(hw, rfpath, radioa_array_table[i],
242*4882a593Smuzhiyun 					RFREG_OFFSET_MASK,
243*4882a593Smuzhiyun 					radioa_array_table[i + 1]);
244*4882a593Smuzhiyun 		}
245*4882a593Smuzhiyun 		break;
246*4882a593Smuzhiyun 	case RF90_PATH_B:
247*4882a593Smuzhiyun 		for (i = 0; i < radiob_arraylen; i = i + 2) {
248*4882a593Smuzhiyun 			rtl_rfreg_delay(hw, rfpath, radiob_array_table[i],
249*4882a593Smuzhiyun 					RFREG_OFFSET_MASK,
250*4882a593Smuzhiyun 					radiob_array_table[i + 1]);
251*4882a593Smuzhiyun 		}
252*4882a593Smuzhiyun 		break;
253*4882a593Smuzhiyun 	case RF90_PATH_C:
254*4882a593Smuzhiyun 	case RF90_PATH_D:
255*4882a593Smuzhiyun 		pr_err("switch case %#x not processed\n", rfpath);
256*4882a593Smuzhiyun 		break;
257*4882a593Smuzhiyun 	default:
258*4882a593Smuzhiyun 		break;
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun 	return true;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
rtl92cu_phy_set_bw_mode_callback(struct ieee80211_hw * hw)263*4882a593Smuzhiyun void rtl92cu_phy_set_bw_mode_callback(struct ieee80211_hw *hw)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
266*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
267*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
268*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
269*4882a593Smuzhiyun 	u8 reg_bw_opmode;
270*4882a593Smuzhiyun 	u8 reg_prsr_rsc;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE, "Switch to %s bandwidth\n",
273*4882a593Smuzhiyun 		rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
274*4882a593Smuzhiyun 		"20MHz" : "40MHz");
275*4882a593Smuzhiyun 	if (is_hal_stop(rtlhal)) {
276*4882a593Smuzhiyun 		rtlphy->set_bwmode_inprogress = false;
277*4882a593Smuzhiyun 		return;
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 	reg_bw_opmode = rtl_read_byte(rtlpriv, REG_BWOPMODE);
280*4882a593Smuzhiyun 	reg_prsr_rsc = rtl_read_byte(rtlpriv, REG_RRSR + 2);
281*4882a593Smuzhiyun 	switch (rtlphy->current_chan_bw) {
282*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20:
283*4882a593Smuzhiyun 		reg_bw_opmode |= BW_OPMODE_20MHZ;
284*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
285*4882a593Smuzhiyun 		break;
286*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20_40:
287*4882a593Smuzhiyun 		reg_bw_opmode &= ~BW_OPMODE_20MHZ;
288*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
289*4882a593Smuzhiyun 		reg_prsr_rsc =
290*4882a593Smuzhiyun 		    (reg_prsr_rsc & 0x90) | (mac->cur_40_prime_sc << 5);
291*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_prsr_rsc);
292*4882a593Smuzhiyun 		break;
293*4882a593Smuzhiyun 	default:
294*4882a593Smuzhiyun 		pr_err("unknown bandwidth: %#X\n",
295*4882a593Smuzhiyun 		       rtlphy->current_chan_bw);
296*4882a593Smuzhiyun 		break;
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 	switch (rtlphy->current_chan_bw) {
299*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20:
300*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x0);
301*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x0);
302*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
303*4882a593Smuzhiyun 		break;
304*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20_40:
305*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x1);
306*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x1);
307*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RCCK0_SYSTEM, BCCK_SIDEBAND,
308*4882a593Smuzhiyun 			      (mac->cur_40_prime_sc >> 1));
309*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM1_LSTF, 0xC00, mac->cur_40_prime_sc);
310*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 0);
311*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0x818, (BIT(26) | BIT(27)),
312*4882a593Smuzhiyun 			      (mac->cur_40_prime_sc ==
313*4882a593Smuzhiyun 			       HAL_PRIME_CHNL_OFFSET_LOWER) ? 2 : 1);
314*4882a593Smuzhiyun 		break;
315*4882a593Smuzhiyun 	default:
316*4882a593Smuzhiyun 		pr_err("unknown bandwidth: %#X\n",
317*4882a593Smuzhiyun 		       rtlphy->current_chan_bw);
318*4882a593Smuzhiyun 		break;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 	rtl92cu_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
321*4882a593Smuzhiyun 	rtlphy->set_bwmode_inprogress = false;
322*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE, "<==\n");
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
rtl92cu_bb_block_on(struct ieee80211_hw * hw)325*4882a593Smuzhiyun void rtl92cu_bb_block_on(struct ieee80211_hw *hw)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	mutex_lock(&rtlpriv->io.bb_mutex);
330*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
331*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
332*4882a593Smuzhiyun 	mutex_unlock(&rtlpriv->io.bb_mutex);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
_rtl92cu_phy_lc_calibrate(struct ieee80211_hw * hw,bool is2t)335*4882a593Smuzhiyun void _rtl92cu_phy_lc_calibrate(struct ieee80211_hw *hw, bool is2t)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	u8 tmpreg;
338*4882a593Smuzhiyun 	u32 rf_a_mode = 0, rf_b_mode = 0, lc_cal;
339*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	tmpreg = rtl_read_byte(rtlpriv, 0xd03);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	if ((tmpreg & 0x70) != 0)
344*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0xd03, tmpreg & 0x8F);
345*4882a593Smuzhiyun 	else
346*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	if ((tmpreg & 0x70) != 0) {
349*4882a593Smuzhiyun 		rf_a_mode = rtl_get_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS);
350*4882a593Smuzhiyun 		if (is2t)
351*4882a593Smuzhiyun 			rf_b_mode = rtl_get_rfreg(hw, RF90_PATH_B, 0x00,
352*4882a593Smuzhiyun 						  MASK12BITS);
353*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS,
354*4882a593Smuzhiyun 			      (rf_a_mode & 0x8FFFF) | 0x10000);
355*4882a593Smuzhiyun 		if (is2t)
356*4882a593Smuzhiyun 			rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
357*4882a593Smuzhiyun 				      (rf_b_mode & 0x8FFFF) | 0x10000);
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 	lc_cal = rtl_get_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS);
360*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS, lc_cal | 0x08000);
361*4882a593Smuzhiyun 	mdelay(100);
362*4882a593Smuzhiyun 	if ((tmpreg & 0x70) != 0) {
363*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0xd03, tmpreg);
364*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS, rf_a_mode);
365*4882a593Smuzhiyun 		if (is2t)
366*4882a593Smuzhiyun 			rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
367*4882a593Smuzhiyun 				      rf_b_mode);
368*4882a593Smuzhiyun 	} else {
369*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
_rtl92cu_phy_set_rf_power_state(struct ieee80211_hw * hw,enum rf_pwrstate rfpwr_state)373*4882a593Smuzhiyun static bool _rtl92cu_phy_set_rf_power_state(struct ieee80211_hw *hw,
374*4882a593Smuzhiyun 					    enum rf_pwrstate rfpwr_state)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
377*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
378*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
379*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
380*4882a593Smuzhiyun 	bool bresult = true;
381*4882a593Smuzhiyun 	u8 i, queue_id;
382*4882a593Smuzhiyun 	struct rtl8192_tx_ring *ring = NULL;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	switch (rfpwr_state) {
385*4882a593Smuzhiyun 	case ERFON:
386*4882a593Smuzhiyun 		if ((ppsc->rfpwr_state == ERFOFF) &&
387*4882a593Smuzhiyun 		    RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
388*4882a593Smuzhiyun 			bool rtstatus;
389*4882a593Smuzhiyun 			u32 init_count = 0;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 			do {
392*4882a593Smuzhiyun 				init_count++;
393*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
394*4882a593Smuzhiyun 					"IPS Set eRf nic enable\n");
395*4882a593Smuzhiyun 				rtstatus = rtl_ps_enable_nic(hw);
396*4882a593Smuzhiyun 			} while (!rtstatus && (init_count < 10));
397*4882a593Smuzhiyun 			RT_CLEAR_PS_LEVEL(ppsc,
398*4882a593Smuzhiyun 					  RT_RF_OFF_LEVL_HALT_NIC);
399*4882a593Smuzhiyun 		} else {
400*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
401*4882a593Smuzhiyun 				"Set ERFON slept:%d ms\n",
402*4882a593Smuzhiyun 				jiffies_to_msecs(jiffies -
403*4882a593Smuzhiyun 						 ppsc->last_sleep_jiffies));
404*4882a593Smuzhiyun 			ppsc->last_awake_jiffies = jiffies;
405*4882a593Smuzhiyun 			rtl92ce_phy_set_rf_on(hw);
406*4882a593Smuzhiyun 		}
407*4882a593Smuzhiyun 		if (mac->link_state == MAC80211_LINKED) {
408*4882a593Smuzhiyun 			rtlpriv->cfg->ops->led_control(hw,
409*4882a593Smuzhiyun 						       LED_CTL_LINK);
410*4882a593Smuzhiyun 		} else {
411*4882a593Smuzhiyun 			rtlpriv->cfg->ops->led_control(hw,
412*4882a593Smuzhiyun 						       LED_CTL_NO_LINK);
413*4882a593Smuzhiyun 		}
414*4882a593Smuzhiyun 		break;
415*4882a593Smuzhiyun 	case ERFOFF:
416*4882a593Smuzhiyun 		for (queue_id = 0, i = 0;
417*4882a593Smuzhiyun 		     queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
418*4882a593Smuzhiyun 			ring = &pcipriv->dev.tx_ring[queue_id];
419*4882a593Smuzhiyun 			if (skb_queue_len(&ring->queue) == 0 ||
420*4882a593Smuzhiyun 				queue_id == BEACON_QUEUE) {
421*4882a593Smuzhiyun 				queue_id++;
422*4882a593Smuzhiyun 				continue;
423*4882a593Smuzhiyun 			} else {
424*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
425*4882a593Smuzhiyun 					"eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
426*4882a593Smuzhiyun 					i + 1,
427*4882a593Smuzhiyun 					queue_id,
428*4882a593Smuzhiyun 					skb_queue_len(&ring->queue));
429*4882a593Smuzhiyun 				udelay(10);
430*4882a593Smuzhiyun 				i++;
431*4882a593Smuzhiyun 			}
432*4882a593Smuzhiyun 			if (i >= MAX_DOZE_WAITING_TIMES_9x) {
433*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
434*4882a593Smuzhiyun 					"ERFOFF: %d times TcbBusyQueue[%d] = %d !\n",
435*4882a593Smuzhiyun 					MAX_DOZE_WAITING_TIMES_9x,
436*4882a593Smuzhiyun 					queue_id,
437*4882a593Smuzhiyun 					skb_queue_len(&ring->queue));
438*4882a593Smuzhiyun 				break;
439*4882a593Smuzhiyun 			}
440*4882a593Smuzhiyun 		}
441*4882a593Smuzhiyun 		if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
442*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
443*4882a593Smuzhiyun 				"IPS Set eRf nic disable\n");
444*4882a593Smuzhiyun 			rtl_ps_disable_nic(hw);
445*4882a593Smuzhiyun 			RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
446*4882a593Smuzhiyun 		} else {
447*4882a593Smuzhiyun 			if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) {
448*4882a593Smuzhiyun 				rtlpriv->cfg->ops->led_control(hw,
449*4882a593Smuzhiyun 							 LED_CTL_NO_LINK);
450*4882a593Smuzhiyun 			} else {
451*4882a593Smuzhiyun 				rtlpriv->cfg->ops->led_control(hw,
452*4882a593Smuzhiyun 							 LED_CTL_POWER_OFF);
453*4882a593Smuzhiyun 			}
454*4882a593Smuzhiyun 		}
455*4882a593Smuzhiyun 		break;
456*4882a593Smuzhiyun 	case ERFSLEEP:
457*4882a593Smuzhiyun 		if (ppsc->rfpwr_state == ERFOFF)
458*4882a593Smuzhiyun 			return false;
459*4882a593Smuzhiyun 		for (queue_id = 0, i = 0;
460*4882a593Smuzhiyun 		     queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
461*4882a593Smuzhiyun 			ring = &pcipriv->dev.tx_ring[queue_id];
462*4882a593Smuzhiyun 			if (skb_queue_len(&ring->queue) == 0) {
463*4882a593Smuzhiyun 				queue_id++;
464*4882a593Smuzhiyun 				continue;
465*4882a593Smuzhiyun 			} else {
466*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
467*4882a593Smuzhiyun 					"eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
468*4882a593Smuzhiyun 					i + 1, queue_id,
469*4882a593Smuzhiyun 					skb_queue_len(&ring->queue));
470*4882a593Smuzhiyun 				udelay(10);
471*4882a593Smuzhiyun 				i++;
472*4882a593Smuzhiyun 			}
473*4882a593Smuzhiyun 			if (i >= MAX_DOZE_WAITING_TIMES_9x) {
474*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
475*4882a593Smuzhiyun 					"ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
476*4882a593Smuzhiyun 					MAX_DOZE_WAITING_TIMES_9x,
477*4882a593Smuzhiyun 					queue_id,
478*4882a593Smuzhiyun 					skb_queue_len(&ring->queue));
479*4882a593Smuzhiyun 				break;
480*4882a593Smuzhiyun 			}
481*4882a593Smuzhiyun 		}
482*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
483*4882a593Smuzhiyun 			"Set ERFSLEEP awaked:%d ms\n",
484*4882a593Smuzhiyun 			jiffies_to_msecs(jiffies - ppsc->last_awake_jiffies));
485*4882a593Smuzhiyun 		ppsc->last_sleep_jiffies = jiffies;
486*4882a593Smuzhiyun 		_rtl92c_phy_set_rf_sleep(hw);
487*4882a593Smuzhiyun 		break;
488*4882a593Smuzhiyun 	default:
489*4882a593Smuzhiyun 		pr_err("switch case %#x not processed\n",
490*4882a593Smuzhiyun 		       rfpwr_state);
491*4882a593Smuzhiyun 		bresult = false;
492*4882a593Smuzhiyun 		break;
493*4882a593Smuzhiyun 	}
494*4882a593Smuzhiyun 	if (bresult)
495*4882a593Smuzhiyun 		ppsc->rfpwr_state = rfpwr_state;
496*4882a593Smuzhiyun 	return bresult;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
rtl92cu_phy_set_rf_power_state(struct ieee80211_hw * hw,enum rf_pwrstate rfpwr_state)499*4882a593Smuzhiyun bool rtl92cu_phy_set_rf_power_state(struct ieee80211_hw *hw,
500*4882a593Smuzhiyun 				    enum rf_pwrstate rfpwr_state)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
503*4882a593Smuzhiyun 	bool bresult = false;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	if (rfpwr_state == ppsc->rfpwr_state)
506*4882a593Smuzhiyun 		return bresult;
507*4882a593Smuzhiyun 	bresult = _rtl92cu_phy_set_rf_power_state(hw, rfpwr_state);
508*4882a593Smuzhiyun 	return bresult;
509*4882a593Smuzhiyun }
510