xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/rtl8192cu/hw.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../efuse.h"
6*4882a593Smuzhiyun #include "../base.h"
7*4882a593Smuzhiyun #include "../cam.h"
8*4882a593Smuzhiyun #include "../ps.h"
9*4882a593Smuzhiyun #include "../usb.h"
10*4882a593Smuzhiyun #include "reg.h"
11*4882a593Smuzhiyun #include "def.h"
12*4882a593Smuzhiyun #include "phy.h"
13*4882a593Smuzhiyun #include "../rtl8192c/phy_common.h"
14*4882a593Smuzhiyun #include "mac.h"
15*4882a593Smuzhiyun #include "dm.h"
16*4882a593Smuzhiyun #include "../rtl8192c/dm_common.h"
17*4882a593Smuzhiyun #include "../rtl8192c/fw_common.h"
18*4882a593Smuzhiyun #include "hw.h"
19*4882a593Smuzhiyun #include "../rtl8192ce/hw.h"
20*4882a593Smuzhiyun #include "trx.h"
21*4882a593Smuzhiyun #include "led.h"
22*4882a593Smuzhiyun #include "table.h"
23*4882a593Smuzhiyun 
_rtl92cu_phy_param_tab_init(struct ieee80211_hw * hw)24*4882a593Smuzhiyun static void _rtl92cu_phy_param_tab_init(struct ieee80211_hw *hw)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
27*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
28*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	rtlphy->hwparam_tables[MAC_REG].length = RTL8192CUMAC_2T_ARRAYLENGTH;
31*4882a593Smuzhiyun 	rtlphy->hwparam_tables[MAC_REG].pdata = RTL8192CUMAC_2T_ARRAY;
32*4882a593Smuzhiyun 	if (IS_HIGHT_PA(rtlefuse->board_type)) {
33*4882a593Smuzhiyun 		rtlphy->hwparam_tables[PHY_REG_PG].length =
34*4882a593Smuzhiyun 			RTL8192CUPHY_REG_ARRAY_PG_HPLENGTH;
35*4882a593Smuzhiyun 		rtlphy->hwparam_tables[PHY_REG_PG].pdata =
36*4882a593Smuzhiyun 			RTL8192CUPHY_REG_ARRAY_PG_HP;
37*4882a593Smuzhiyun 	} else {
38*4882a593Smuzhiyun 		rtlphy->hwparam_tables[PHY_REG_PG].length =
39*4882a593Smuzhiyun 			RTL8192CUPHY_REG_ARRAY_PGLENGTH;
40*4882a593Smuzhiyun 		rtlphy->hwparam_tables[PHY_REG_PG].pdata =
41*4882a593Smuzhiyun 			RTL8192CUPHY_REG_ARRAY_PG;
42*4882a593Smuzhiyun 	}
43*4882a593Smuzhiyun 	/* 2T */
44*4882a593Smuzhiyun 	rtlphy->hwparam_tables[PHY_REG_2T].length =
45*4882a593Smuzhiyun 			RTL8192CUPHY_REG_2TARRAY_LENGTH;
46*4882a593Smuzhiyun 	rtlphy->hwparam_tables[PHY_REG_2T].pdata =
47*4882a593Smuzhiyun 			RTL8192CUPHY_REG_2TARRAY;
48*4882a593Smuzhiyun 	rtlphy->hwparam_tables[RADIOA_2T].length =
49*4882a593Smuzhiyun 			RTL8192CURADIOA_2TARRAYLENGTH;
50*4882a593Smuzhiyun 	rtlphy->hwparam_tables[RADIOA_2T].pdata =
51*4882a593Smuzhiyun 			RTL8192CURADIOA_2TARRAY;
52*4882a593Smuzhiyun 	rtlphy->hwparam_tables[RADIOB_2T].length =
53*4882a593Smuzhiyun 			RTL8192CURADIOB_2TARRAYLENGTH;
54*4882a593Smuzhiyun 	rtlphy->hwparam_tables[RADIOB_2T].pdata =
55*4882a593Smuzhiyun 			RTL8192CU_RADIOB_2TARRAY;
56*4882a593Smuzhiyun 	rtlphy->hwparam_tables[AGCTAB_2T].length =
57*4882a593Smuzhiyun 			RTL8192CUAGCTAB_2TARRAYLENGTH;
58*4882a593Smuzhiyun 	rtlphy->hwparam_tables[AGCTAB_2T].pdata =
59*4882a593Smuzhiyun 			RTL8192CUAGCTAB_2TARRAY;
60*4882a593Smuzhiyun 	/* 1T */
61*4882a593Smuzhiyun 	if (IS_HIGHT_PA(rtlefuse->board_type)) {
62*4882a593Smuzhiyun 		rtlphy->hwparam_tables[PHY_REG_1T].length =
63*4882a593Smuzhiyun 			RTL8192CUPHY_REG_1T_HPARRAYLENGTH;
64*4882a593Smuzhiyun 		rtlphy->hwparam_tables[PHY_REG_1T].pdata =
65*4882a593Smuzhiyun 			RTL8192CUPHY_REG_1T_HPARRAY;
66*4882a593Smuzhiyun 		rtlphy->hwparam_tables[RADIOA_1T].length =
67*4882a593Smuzhiyun 			RTL8192CURADIOA_1T_HPARRAYLENGTH;
68*4882a593Smuzhiyun 		rtlphy->hwparam_tables[RADIOA_1T].pdata =
69*4882a593Smuzhiyun 			RTL8192CURADIOA_1T_HPARRAY;
70*4882a593Smuzhiyun 		rtlphy->hwparam_tables[RADIOB_1T].length =
71*4882a593Smuzhiyun 			RTL8192CURADIOB_1TARRAYLENGTH;
72*4882a593Smuzhiyun 		rtlphy->hwparam_tables[RADIOB_1T].pdata =
73*4882a593Smuzhiyun 			RTL8192CU_RADIOB_1TARRAY;
74*4882a593Smuzhiyun 		rtlphy->hwparam_tables[AGCTAB_1T].length =
75*4882a593Smuzhiyun 			RTL8192CUAGCTAB_1T_HPARRAYLENGTH;
76*4882a593Smuzhiyun 		rtlphy->hwparam_tables[AGCTAB_1T].pdata =
77*4882a593Smuzhiyun 			RTL8192CUAGCTAB_1T_HPARRAY;
78*4882a593Smuzhiyun 	} else {
79*4882a593Smuzhiyun 		rtlphy->hwparam_tables[PHY_REG_1T].length =
80*4882a593Smuzhiyun 			 RTL8192CUPHY_REG_1TARRAY_LENGTH;
81*4882a593Smuzhiyun 		rtlphy->hwparam_tables[PHY_REG_1T].pdata =
82*4882a593Smuzhiyun 			RTL8192CUPHY_REG_1TARRAY;
83*4882a593Smuzhiyun 		rtlphy->hwparam_tables[RADIOA_1T].length =
84*4882a593Smuzhiyun 			RTL8192CURADIOA_1TARRAYLENGTH;
85*4882a593Smuzhiyun 		rtlphy->hwparam_tables[RADIOA_1T].pdata =
86*4882a593Smuzhiyun 			RTL8192CU_RADIOA_1TARRAY;
87*4882a593Smuzhiyun 		rtlphy->hwparam_tables[RADIOB_1T].length =
88*4882a593Smuzhiyun 			RTL8192CURADIOB_1TARRAYLENGTH;
89*4882a593Smuzhiyun 		rtlphy->hwparam_tables[RADIOB_1T].pdata =
90*4882a593Smuzhiyun 			RTL8192CU_RADIOB_1TARRAY;
91*4882a593Smuzhiyun 		rtlphy->hwparam_tables[AGCTAB_1T].length =
92*4882a593Smuzhiyun 			RTL8192CUAGCTAB_1TARRAYLENGTH;
93*4882a593Smuzhiyun 		rtlphy->hwparam_tables[AGCTAB_1T].pdata =
94*4882a593Smuzhiyun 			RTL8192CUAGCTAB_1TARRAY;
95*4882a593Smuzhiyun 	}
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
_rtl92cu_read_txpower_info_from_hwpg(struct ieee80211_hw * hw,bool autoload_fail,u8 * hwinfo)98*4882a593Smuzhiyun static void _rtl92cu_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
99*4882a593Smuzhiyun 						 bool autoload_fail,
100*4882a593Smuzhiyun 						 u8 *hwinfo)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
103*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
104*4882a593Smuzhiyun 	u8 rf_path, index, tempval;
105*4882a593Smuzhiyun 	u16 i;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++) {
108*4882a593Smuzhiyun 		for (i = 0; i < 3; i++) {
109*4882a593Smuzhiyun 			if (!autoload_fail) {
110*4882a593Smuzhiyun 				rtlefuse->
111*4882a593Smuzhiyun 				    eeprom_chnlarea_txpwr_cck[rf_path][i] =
112*4882a593Smuzhiyun 				    hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
113*4882a593Smuzhiyun 				rtlefuse->
114*4882a593Smuzhiyun 				    eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
115*4882a593Smuzhiyun 				    hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
116*4882a593Smuzhiyun 					   i];
117*4882a593Smuzhiyun 			} else {
118*4882a593Smuzhiyun 				rtlefuse->
119*4882a593Smuzhiyun 				    eeprom_chnlarea_txpwr_cck[rf_path][i] =
120*4882a593Smuzhiyun 				    EEPROM_DEFAULT_TXPOWERLEVEL;
121*4882a593Smuzhiyun 				rtlefuse->
122*4882a593Smuzhiyun 				    eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
123*4882a593Smuzhiyun 				    EEPROM_DEFAULT_TXPOWERLEVEL;
124*4882a593Smuzhiyun 			}
125*4882a593Smuzhiyun 		}
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
128*4882a593Smuzhiyun 		if (!autoload_fail)
129*4882a593Smuzhiyun 			tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
130*4882a593Smuzhiyun 		else
131*4882a593Smuzhiyun 			tempval = EEPROM_DEFAULT_HT40_2SDIFF;
132*4882a593Smuzhiyun 		rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
133*4882a593Smuzhiyun 		    (tempval & 0xf);
134*4882a593Smuzhiyun 		rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
135*4882a593Smuzhiyun 		    ((tempval & 0xf0) >> 4);
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++)
138*4882a593Smuzhiyun 		for (i = 0; i < 3; i++)
139*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
140*4882a593Smuzhiyun 				"RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
141*4882a593Smuzhiyun 				rf_path, i,
142*4882a593Smuzhiyun 				rtlefuse->
143*4882a593Smuzhiyun 				eeprom_chnlarea_txpwr_cck[rf_path][i]);
144*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++)
145*4882a593Smuzhiyun 		for (i = 0; i < 3; i++)
146*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
147*4882a593Smuzhiyun 				"RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
148*4882a593Smuzhiyun 				rf_path, i,
149*4882a593Smuzhiyun 				rtlefuse->
150*4882a593Smuzhiyun 				eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]);
151*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++)
152*4882a593Smuzhiyun 		for (i = 0; i < 3; i++)
153*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
154*4882a593Smuzhiyun 				"RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
155*4882a593Smuzhiyun 				rf_path, i,
156*4882a593Smuzhiyun 				rtlefuse->
157*4882a593Smuzhiyun 				eprom_chnl_txpwr_ht40_2sdf[rf_path][i]);
158*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++) {
159*4882a593Smuzhiyun 		for (i = 0; i < 14; i++) {
160*4882a593Smuzhiyun 			index = rtl92c_get_chnl_group((u8)i);
161*4882a593Smuzhiyun 			rtlefuse->txpwrlevel_cck[rf_path][i] =
162*4882a593Smuzhiyun 			    rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
163*4882a593Smuzhiyun 			rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
164*4882a593Smuzhiyun 			    rtlefuse->
165*4882a593Smuzhiyun 			    eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
166*4882a593Smuzhiyun 			if ((rtlefuse->
167*4882a593Smuzhiyun 			     eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
168*4882a593Smuzhiyun 			     rtlefuse->
169*4882a593Smuzhiyun 			     eprom_chnl_txpwr_ht40_2sdf[rf_path][index])
170*4882a593Smuzhiyun 			    > 0) {
171*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
172*4882a593Smuzhiyun 				    rtlefuse->
173*4882a593Smuzhiyun 				    eeprom_chnlarea_txpwr_ht40_1s[rf_path]
174*4882a593Smuzhiyun 				    [index] - rtlefuse->
175*4882a593Smuzhiyun 				    eprom_chnl_txpwr_ht40_2sdf[rf_path]
176*4882a593Smuzhiyun 				    [index];
177*4882a593Smuzhiyun 			} else {
178*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
179*4882a593Smuzhiyun 			}
180*4882a593Smuzhiyun 		}
181*4882a593Smuzhiyun 		for (i = 0; i < 14; i++) {
182*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
183*4882a593Smuzhiyun 				"RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n", rf_path, i,
184*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_cck[rf_path][i],
185*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
186*4882a593Smuzhiyun 				rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
187*4882a593Smuzhiyun 		}
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
190*4882a593Smuzhiyun 		if (!autoload_fail) {
191*4882a593Smuzhiyun 			rtlefuse->eeprom_pwrlimit_ht40[i] =
192*4882a593Smuzhiyun 			    hwinfo[EEPROM_TXPWR_GROUP + i];
193*4882a593Smuzhiyun 			rtlefuse->eeprom_pwrlimit_ht20[i] =
194*4882a593Smuzhiyun 			    hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
195*4882a593Smuzhiyun 		} else {
196*4882a593Smuzhiyun 			rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
197*4882a593Smuzhiyun 			rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
198*4882a593Smuzhiyun 		}
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++) {
201*4882a593Smuzhiyun 		for (i = 0; i < 14; i++) {
202*4882a593Smuzhiyun 			index = rtl92c_get_chnl_group((u8)i);
203*4882a593Smuzhiyun 			if (rf_path == RF90_PATH_A) {
204*4882a593Smuzhiyun 				rtlefuse->pwrgroup_ht20[rf_path][i] =
205*4882a593Smuzhiyun 				    (rtlefuse->eeprom_pwrlimit_ht20[index]
206*4882a593Smuzhiyun 				     & 0xf);
207*4882a593Smuzhiyun 				rtlefuse->pwrgroup_ht40[rf_path][i] =
208*4882a593Smuzhiyun 				    (rtlefuse->eeprom_pwrlimit_ht40[index]
209*4882a593Smuzhiyun 				     & 0xf);
210*4882a593Smuzhiyun 			} else if (rf_path == RF90_PATH_B) {
211*4882a593Smuzhiyun 				rtlefuse->pwrgroup_ht20[rf_path][i] =
212*4882a593Smuzhiyun 				    ((rtlefuse->eeprom_pwrlimit_ht20[index]
213*4882a593Smuzhiyun 				      & 0xf0) >> 4);
214*4882a593Smuzhiyun 				rtlefuse->pwrgroup_ht40[rf_path][i] =
215*4882a593Smuzhiyun 				    ((rtlefuse->eeprom_pwrlimit_ht40[index]
216*4882a593Smuzhiyun 				      & 0xf0) >> 4);
217*4882a593Smuzhiyun 			}
218*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
219*4882a593Smuzhiyun 				"RF-%d pwrgroup_ht20[%d] = 0x%x\n",
220*4882a593Smuzhiyun 				rf_path, i,
221*4882a593Smuzhiyun 				rtlefuse->pwrgroup_ht20[rf_path][i]);
222*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
223*4882a593Smuzhiyun 				"RF-%d pwrgroup_ht40[%d] = 0x%x\n",
224*4882a593Smuzhiyun 				rf_path, i,
225*4882a593Smuzhiyun 				rtlefuse->pwrgroup_ht40[rf_path][i]);
226*4882a593Smuzhiyun 		}
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun 	for (i = 0; i < 14; i++) {
229*4882a593Smuzhiyun 		index = rtl92c_get_chnl_group((u8)i);
230*4882a593Smuzhiyun 		if (!autoload_fail)
231*4882a593Smuzhiyun 			tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
232*4882a593Smuzhiyun 		else
233*4882a593Smuzhiyun 			tempval = EEPROM_DEFAULT_HT20_DIFF;
234*4882a593Smuzhiyun 		rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
235*4882a593Smuzhiyun 		rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
236*4882a593Smuzhiyun 		    ((tempval >> 4) & 0xF);
237*4882a593Smuzhiyun 		if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
238*4882a593Smuzhiyun 			rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
239*4882a593Smuzhiyun 		if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
240*4882a593Smuzhiyun 			rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
241*4882a593Smuzhiyun 		index = rtl92c_get_chnl_group((u8)i);
242*4882a593Smuzhiyun 		if (!autoload_fail)
243*4882a593Smuzhiyun 			tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
244*4882a593Smuzhiyun 		else
245*4882a593Smuzhiyun 			tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
246*4882a593Smuzhiyun 		rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
247*4882a593Smuzhiyun 		rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
248*4882a593Smuzhiyun 		    ((tempval >> 4) & 0xF);
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 	rtlefuse->legacy_ht_txpowerdiff =
251*4882a593Smuzhiyun 	    rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
252*4882a593Smuzhiyun 	for (i = 0; i < 14; i++)
253*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
254*4882a593Smuzhiyun 			"RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
255*4882a593Smuzhiyun 			i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
256*4882a593Smuzhiyun 	for (i = 0; i < 14; i++)
257*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
258*4882a593Smuzhiyun 			"RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
259*4882a593Smuzhiyun 			i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
260*4882a593Smuzhiyun 	for (i = 0; i < 14; i++)
261*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
262*4882a593Smuzhiyun 			"RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
263*4882a593Smuzhiyun 			i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
264*4882a593Smuzhiyun 	for (i = 0; i < 14; i++)
265*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
266*4882a593Smuzhiyun 			"RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
267*4882a593Smuzhiyun 			i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
268*4882a593Smuzhiyun 	if (!autoload_fail)
269*4882a593Smuzhiyun 		rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
270*4882a593Smuzhiyun 	else
271*4882a593Smuzhiyun 		rtlefuse->eeprom_regulatory = 0;
272*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
273*4882a593Smuzhiyun 		"eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
274*4882a593Smuzhiyun 	if (!autoload_fail) {
275*4882a593Smuzhiyun 		rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
276*4882a593Smuzhiyun 		rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
277*4882a593Smuzhiyun 	} else {
278*4882a593Smuzhiyun 		rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
279*4882a593Smuzhiyun 		rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
282*4882a593Smuzhiyun 		"TSSI_A = 0x%x, TSSI_B = 0x%x\n",
283*4882a593Smuzhiyun 		rtlefuse->eeprom_tssi[RF90_PATH_A],
284*4882a593Smuzhiyun 		rtlefuse->eeprom_tssi[RF90_PATH_B]);
285*4882a593Smuzhiyun 	if (!autoload_fail)
286*4882a593Smuzhiyun 		tempval = hwinfo[EEPROM_THERMAL_METER];
287*4882a593Smuzhiyun 	else
288*4882a593Smuzhiyun 		tempval = EEPROM_DEFAULT_THERMALMETER;
289*4882a593Smuzhiyun 	rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
290*4882a593Smuzhiyun 	if (rtlefuse->eeprom_thermalmeter < 0x06 ||
291*4882a593Smuzhiyun 	    rtlefuse->eeprom_thermalmeter > 0x1c)
292*4882a593Smuzhiyun 		rtlefuse->eeprom_thermalmeter = 0x12;
293*4882a593Smuzhiyun 	if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
294*4882a593Smuzhiyun 		rtlefuse->apk_thermalmeterignore = true;
295*4882a593Smuzhiyun 	rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
296*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
297*4882a593Smuzhiyun 		"thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
_rtl92cu_read_board_type(struct ieee80211_hw * hw,u8 * contents)300*4882a593Smuzhiyun static void _rtl92cu_read_board_type(struct ieee80211_hw *hw, u8 *contents)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
303*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
304*4882a593Smuzhiyun 	u8 boardtype;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	if (IS_NORMAL_CHIP(rtlhal->version)) {
307*4882a593Smuzhiyun 		boardtype = ((contents[EEPROM_RF_OPT1]) &
308*4882a593Smuzhiyun 			    BOARD_TYPE_NORMAL_MASK) >> 5; /*bit[7:5]*/
309*4882a593Smuzhiyun 	} else {
310*4882a593Smuzhiyun 		boardtype = contents[EEPROM_RF_OPT4];
311*4882a593Smuzhiyun 		boardtype &= BOARD_TYPE_TEST_MASK;
312*4882a593Smuzhiyun 	}
313*4882a593Smuzhiyun 	rtlefuse->board_type = boardtype;
314*4882a593Smuzhiyun 	if (IS_HIGHT_PA(rtlefuse->board_type))
315*4882a593Smuzhiyun 		rtlefuse->external_pa = 1;
316*4882a593Smuzhiyun 	pr_info("Board Type %x\n", rtlefuse->board_type);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
_rtl92cu_read_adapter_info(struct ieee80211_hw * hw)319*4882a593Smuzhiyun static void _rtl92cu_read_adapter_info(struct ieee80211_hw *hw)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
322*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
323*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
324*4882a593Smuzhiyun 	int params[] = {RTL8190_EEPROM_ID, EEPROM_VID, EEPROM_DID,
325*4882a593Smuzhiyun 			EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR,
326*4882a593Smuzhiyun 			EEPROM_CHANNELPLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID,
327*4882a593Smuzhiyun 			0};
328*4882a593Smuzhiyun 	u8 *hwinfo;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL);
331*4882a593Smuzhiyun 	if (!hwinfo)
332*4882a593Smuzhiyun 		return;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params))
335*4882a593Smuzhiyun 		goto exit;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	_rtl92cu_read_txpower_info_from_hwpg(hw,
338*4882a593Smuzhiyun 					   rtlefuse->autoload_failflag, hwinfo);
339*4882a593Smuzhiyun 	_rtl92cu_read_board_type(hw, hwinfo);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	rtlefuse->txpwr_fromeprom = true;
342*4882a593Smuzhiyun 	if (rtlhal->oem_id == RT_CID_DEFAULT) {
343*4882a593Smuzhiyun 		switch (rtlefuse->eeprom_oemid) {
344*4882a593Smuzhiyun 		case EEPROM_CID_DEFAULT:
345*4882a593Smuzhiyun 			if (rtlefuse->eeprom_did == 0x8176) {
346*4882a593Smuzhiyun 				if ((rtlefuse->eeprom_svid == 0x103C &&
347*4882a593Smuzhiyun 				     rtlefuse->eeprom_smid == 0x1629))
348*4882a593Smuzhiyun 					rtlhal->oem_id = RT_CID_819X_HP;
349*4882a593Smuzhiyun 				else
350*4882a593Smuzhiyun 					rtlhal->oem_id = RT_CID_DEFAULT;
351*4882a593Smuzhiyun 			} else {
352*4882a593Smuzhiyun 				rtlhal->oem_id = RT_CID_DEFAULT;
353*4882a593Smuzhiyun 			}
354*4882a593Smuzhiyun 			break;
355*4882a593Smuzhiyun 		case EEPROM_CID_TOSHIBA:
356*4882a593Smuzhiyun 			rtlhal->oem_id = RT_CID_TOSHIBA;
357*4882a593Smuzhiyun 			break;
358*4882a593Smuzhiyun 		case EEPROM_CID_QMI:
359*4882a593Smuzhiyun 			rtlhal->oem_id = RT_CID_819X_QMI;
360*4882a593Smuzhiyun 			break;
361*4882a593Smuzhiyun 		case EEPROM_CID_WHQL:
362*4882a593Smuzhiyun 		default:
363*4882a593Smuzhiyun 			rtlhal->oem_id = RT_CID_DEFAULT;
364*4882a593Smuzhiyun 			break;
365*4882a593Smuzhiyun 		}
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun exit:
368*4882a593Smuzhiyun 	kfree(hwinfo);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
_rtl92cu_hal_customized_behavior(struct ieee80211_hw * hw)371*4882a593Smuzhiyun static void _rtl92cu_hal_customized_behavior(struct ieee80211_hw *hw)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
374*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	switch (rtlhal->oem_id) {
377*4882a593Smuzhiyun 	case RT_CID_819X_HP:
378*4882a593Smuzhiyun 		rtlpriv->ledctl.led_opendrain = true;
379*4882a593Smuzhiyun 		break;
380*4882a593Smuzhiyun 	case RT_CID_819X_LENOVO:
381*4882a593Smuzhiyun 	case RT_CID_DEFAULT:
382*4882a593Smuzhiyun 	case RT_CID_TOSHIBA:
383*4882a593Smuzhiyun 	case RT_CID_CCX:
384*4882a593Smuzhiyun 	case RT_CID_819X_ACER:
385*4882a593Smuzhiyun 	case RT_CID_WHQL:
386*4882a593Smuzhiyun 	default:
387*4882a593Smuzhiyun 		break;
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "RT Customized ID: 0x%02X\n",
390*4882a593Smuzhiyun 		rtlhal->oem_id);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
rtl92cu_read_eeprom_info(struct ieee80211_hw * hw)393*4882a593Smuzhiyun void rtl92cu_read_eeprom_info(struct ieee80211_hw *hw)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
397*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
398*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
399*4882a593Smuzhiyun 	u8 tmp_u1b;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	if (!IS_NORMAL_CHIP(rtlhal->version))
402*4882a593Smuzhiyun 		return;
403*4882a593Smuzhiyun 	tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
404*4882a593Smuzhiyun 	rtlefuse->epromtype = (tmp_u1b & BOOT_FROM_EEPROM) ?
405*4882a593Smuzhiyun 			       EEPROM_93C46 : EEPROM_BOOT_EFUSE;
406*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from %s\n",
407*4882a593Smuzhiyun 		tmp_u1b & BOOT_FROM_EEPROM ? "EERROM" : "EFUSE");
408*4882a593Smuzhiyun 	rtlefuse->autoload_failflag = (tmp_u1b & EEPROM_EN) ? false : true;
409*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload %s\n",
410*4882a593Smuzhiyun 		tmp_u1b & EEPROM_EN ? "OK!!" : "ERR!!");
411*4882a593Smuzhiyun 	_rtl92cu_read_adapter_info(hw);
412*4882a593Smuzhiyun 	_rtl92cu_hal_customized_behavior(hw);
413*4882a593Smuzhiyun 	return;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
_rtl92cu_init_power_on(struct ieee80211_hw * hw)416*4882a593Smuzhiyun static int _rtl92cu_init_power_on(struct ieee80211_hw *hw)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
419*4882a593Smuzhiyun 	int		status = 0;
420*4882a593Smuzhiyun 	u16		value16;
421*4882a593Smuzhiyun 	u8		value8;
422*4882a593Smuzhiyun 	/*  polling autoload done. */
423*4882a593Smuzhiyun 	u32	pollingcount = 0;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	do {
426*4882a593Smuzhiyun 		if (rtl_read_byte(rtlpriv, REG_APS_FSMCO) & PFM_ALDN) {
427*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
428*4882a593Smuzhiyun 				"Autoload Done!\n");
429*4882a593Smuzhiyun 			break;
430*4882a593Smuzhiyun 		}
431*4882a593Smuzhiyun 		if (pollingcount++ > 100) {
432*4882a593Smuzhiyun 			pr_err("Failed to polling REG_APS_FSMCO[PFM_ALDN] done!\n");
433*4882a593Smuzhiyun 			return -ENODEV;
434*4882a593Smuzhiyun 		}
435*4882a593Smuzhiyun 	} while (true);
436*4882a593Smuzhiyun 	/* 0. RSV_CTRL 0x1C[7:0] = 0 unlock ISO/CLK/Power control register */
437*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
438*4882a593Smuzhiyun 	/* Power on when re-enter from IPS/Radio off/card disable */
439*4882a593Smuzhiyun 	/* enable SPS into PWM mode */
440*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
441*4882a593Smuzhiyun 	udelay(100);
442*4882a593Smuzhiyun 	value8 = rtl_read_byte(rtlpriv, REG_LDOV12D_CTRL);
443*4882a593Smuzhiyun 	if (0 == (value8 & LDV12_EN)) {
444*4882a593Smuzhiyun 		value8 |= LDV12_EN;
445*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_LDOV12D_CTRL, value8);
446*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
447*4882a593Smuzhiyun 			" power-on :REG_LDOV12D_CTRL Reg0x21:0x%02x\n",
448*4882a593Smuzhiyun 			value8);
449*4882a593Smuzhiyun 		udelay(100);
450*4882a593Smuzhiyun 		value8 = rtl_read_byte(rtlpriv, REG_SYS_ISO_CTRL);
451*4882a593Smuzhiyun 		value8 &= ~ISO_MD2PP;
452*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, value8);
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 	/*  auto enable WLAN */
455*4882a593Smuzhiyun 	pollingcount = 0;
456*4882a593Smuzhiyun 	value16 = rtl_read_word(rtlpriv, REG_APS_FSMCO);
457*4882a593Smuzhiyun 	value16 |= APFM_ONMAC;
458*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_APS_FSMCO, value16);
459*4882a593Smuzhiyun 	do {
460*4882a593Smuzhiyun 		if (!(rtl_read_word(rtlpriv, REG_APS_FSMCO) & APFM_ONMAC)) {
461*4882a593Smuzhiyun 			pr_info("MAC auto ON okay!\n");
462*4882a593Smuzhiyun 			break;
463*4882a593Smuzhiyun 		}
464*4882a593Smuzhiyun 		if (pollingcount++ > 1000) {
465*4882a593Smuzhiyun 			pr_err("Failed to polling REG_APS_FSMCO[APFM_ONMAC] done!\n");
466*4882a593Smuzhiyun 			return -ENODEV;
467*4882a593Smuzhiyun 		}
468*4882a593Smuzhiyun 	} while (true);
469*4882a593Smuzhiyun 	/* Enable Radio ,GPIO ,and LED function */
470*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x0812);
471*4882a593Smuzhiyun 	/* release RF digital isolation */
472*4882a593Smuzhiyun 	value16 = rtl_read_word(rtlpriv, REG_SYS_ISO_CTRL);
473*4882a593Smuzhiyun 	value16 &= ~ISO_DIOR;
474*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_SYS_ISO_CTRL, value16);
475*4882a593Smuzhiyun 	/* Reconsider when to do this operation after asking HWSD. */
476*4882a593Smuzhiyun 	pollingcount = 0;
477*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_APSD_CTRL, (rtl_read_byte(rtlpriv,
478*4882a593Smuzhiyun 						REG_APSD_CTRL) & ~BIT(6)));
479*4882a593Smuzhiyun 	do {
480*4882a593Smuzhiyun 		pollingcount++;
481*4882a593Smuzhiyun 	} while ((pollingcount < 200) &&
482*4882a593Smuzhiyun 		 (rtl_read_byte(rtlpriv, REG_APSD_CTRL) & BIT(7)));
483*4882a593Smuzhiyun 	/* Enable MAC DMA/WMAC/SCHEDULE/SEC block */
484*4882a593Smuzhiyun 	value16 = rtl_read_word(rtlpriv,  REG_CR);
485*4882a593Smuzhiyun 	value16 |= (HCI_TXDMA_EN | HCI_RXDMA_EN | TXDMA_EN | RXDMA_EN |
486*4882a593Smuzhiyun 		    PROTOCOL_EN | SCHEDULE_EN | MACTXEN | MACRXEN | ENSEC);
487*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_CR, value16);
488*4882a593Smuzhiyun 	return status;
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun 
_rtl92cu_init_queue_reserved_page(struct ieee80211_hw * hw,bool wmm_enable,u8 out_ep_num,u8 queue_sel)491*4882a593Smuzhiyun static void _rtl92cu_init_queue_reserved_page(struct ieee80211_hw *hw,
492*4882a593Smuzhiyun 					      bool wmm_enable,
493*4882a593Smuzhiyun 					      u8 out_ep_num,
494*4882a593Smuzhiyun 					      u8 queue_sel)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
497*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
498*4882a593Smuzhiyun 	bool ischipn = IS_NORMAL_CHIP(rtlhal->version);
499*4882a593Smuzhiyun 	u32 outepnum = (u32)out_ep_num;
500*4882a593Smuzhiyun 	u32 numhq = 0;
501*4882a593Smuzhiyun 	u32 numlq = 0;
502*4882a593Smuzhiyun 	u32 numnq = 0;
503*4882a593Smuzhiyun 	u32 numpubq;
504*4882a593Smuzhiyun 	u32 value32;
505*4882a593Smuzhiyun 	u8 value8;
506*4882a593Smuzhiyun 	u32 txqpagenum, txqpageunit, txqremaininpage;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	if (!wmm_enable) {
509*4882a593Smuzhiyun 		numpubq = (ischipn) ? CHIP_B_PAGE_NUM_PUBQ :
510*4882a593Smuzhiyun 			  CHIP_A_PAGE_NUM_PUBQ;
511*4882a593Smuzhiyun 		txqpagenum = TX_TOTAL_PAGE_NUMBER - numpubq;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 		txqpageunit = txqpagenum / outepnum;
514*4882a593Smuzhiyun 		txqremaininpage = txqpagenum % outepnum;
515*4882a593Smuzhiyun 		if (queue_sel & TX_SELE_HQ)
516*4882a593Smuzhiyun 			numhq = txqpageunit;
517*4882a593Smuzhiyun 		if (queue_sel & TX_SELE_LQ)
518*4882a593Smuzhiyun 			numlq = txqpageunit;
519*4882a593Smuzhiyun 		/* HIGH priority queue always present in the configuration of
520*4882a593Smuzhiyun 		 * 2 out-ep. Remainder pages have assigned to High queue */
521*4882a593Smuzhiyun 		if (outepnum > 1 && txqremaininpage)
522*4882a593Smuzhiyun 			numhq += txqremaininpage;
523*4882a593Smuzhiyun 		/* NOTE: This step done before writting REG_RQPN. */
524*4882a593Smuzhiyun 		if (ischipn) {
525*4882a593Smuzhiyun 			if (queue_sel & TX_SELE_NQ)
526*4882a593Smuzhiyun 				numnq = txqpageunit;
527*4882a593Smuzhiyun 			value8 = (u8)_NPQ(numnq);
528*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv,  REG_RQPN_NPQ, value8);
529*4882a593Smuzhiyun 		}
530*4882a593Smuzhiyun 	} else {
531*4882a593Smuzhiyun 		/* for WMM ,number of out-ep must more than or equal to 2! */
532*4882a593Smuzhiyun 		numpubq = ischipn ? WMM_CHIP_B_PAGE_NUM_PUBQ :
533*4882a593Smuzhiyun 			  WMM_CHIP_A_PAGE_NUM_PUBQ;
534*4882a593Smuzhiyun 		if (queue_sel & TX_SELE_HQ) {
535*4882a593Smuzhiyun 			numhq = ischipn ? WMM_CHIP_B_PAGE_NUM_HPQ :
536*4882a593Smuzhiyun 				WMM_CHIP_A_PAGE_NUM_HPQ;
537*4882a593Smuzhiyun 		}
538*4882a593Smuzhiyun 		if (queue_sel & TX_SELE_LQ) {
539*4882a593Smuzhiyun 			numlq = ischipn ? WMM_CHIP_B_PAGE_NUM_LPQ :
540*4882a593Smuzhiyun 				WMM_CHIP_A_PAGE_NUM_LPQ;
541*4882a593Smuzhiyun 		}
542*4882a593Smuzhiyun 		/* NOTE: This step done before writting REG_RQPN. */
543*4882a593Smuzhiyun 		if (ischipn) {
544*4882a593Smuzhiyun 			if (queue_sel & TX_SELE_NQ)
545*4882a593Smuzhiyun 				numnq = WMM_CHIP_B_PAGE_NUM_NPQ;
546*4882a593Smuzhiyun 			value8 = (u8)_NPQ(numnq);
547*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
548*4882a593Smuzhiyun 		}
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 	/* TX DMA */
551*4882a593Smuzhiyun 	value32 = _HPQ(numhq) | _LPQ(numlq) | _PUBQ(numpubq) | LD_RQPN;
552*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_RQPN, value32);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
_rtl92c_init_trx_buffer(struct ieee80211_hw * hw,bool wmm_enable)555*4882a593Smuzhiyun static void _rtl92c_init_trx_buffer(struct ieee80211_hw *hw, bool wmm_enable)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
558*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
559*4882a593Smuzhiyun 	u8	txpktbuf_bndy;
560*4882a593Smuzhiyun 	u8	value8;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	if (!wmm_enable)
563*4882a593Smuzhiyun 		txpktbuf_bndy = TX_PAGE_BOUNDARY;
564*4882a593Smuzhiyun 	else /* for WMM */
565*4882a593Smuzhiyun 		txpktbuf_bndy = (IS_NORMAL_CHIP(rtlhal->version))
566*4882a593Smuzhiyun 						? WMM_CHIP_B_TX_PAGE_BOUNDARY
567*4882a593Smuzhiyun 						: WMM_CHIP_A_TX_PAGE_BOUNDARY;
568*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
569*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
570*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPKTBUF_WMAC_LBK_BF_HD, txpktbuf_bndy);
571*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TRXFF_BNDY, txpktbuf_bndy);
572*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TDECTRL+1, txpktbuf_bndy);
573*4882a593Smuzhiyun 	rtl_write_word(rtlpriv,  (REG_TRXFF_BNDY + 2), 0x27FF);
574*4882a593Smuzhiyun 	value8 = _PSRX(RX_PAGE_SIZE_REG_VALUE) | _PSTX(PBP_128);
575*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_PBP, value8);
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
_rtl92c_init_chipn_reg_priority(struct ieee80211_hw * hw,u16 beq,u16 bkq,u16 viq,u16 voq,u16 mgtq,u16 hiq)578*4882a593Smuzhiyun static void _rtl92c_init_chipn_reg_priority(struct ieee80211_hw *hw, u16 beq,
579*4882a593Smuzhiyun 					    u16 bkq, u16 viq, u16 voq,
580*4882a593Smuzhiyun 					    u16 mgtq, u16 hiq)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
583*4882a593Smuzhiyun 	u16 value16 = (rtl_read_word(rtlpriv, REG_TRXDMA_CTRL) & 0x7);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	value16 |= _TXDMA_BEQ_MAP(beq) | _TXDMA_BKQ_MAP(bkq) |
586*4882a593Smuzhiyun 		   _TXDMA_VIQ_MAP(viq) | _TXDMA_VOQ_MAP(voq) |
587*4882a593Smuzhiyun 		   _TXDMA_MGQ_MAP(mgtq) | _TXDMA_HIQ_MAP(hiq);
588*4882a593Smuzhiyun 	rtl_write_word(rtlpriv,  REG_TRXDMA_CTRL, value16);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun 
_rtl92cu_init_chipn_one_out_ep_priority(struct ieee80211_hw * hw,bool wmm_enable,u8 queue_sel)591*4882a593Smuzhiyun static void _rtl92cu_init_chipn_one_out_ep_priority(struct ieee80211_hw *hw,
592*4882a593Smuzhiyun 						    bool wmm_enable,
593*4882a593Smuzhiyun 						    u8 queue_sel)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	u16 value;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	switch (queue_sel) {
598*4882a593Smuzhiyun 	case TX_SELE_HQ:
599*4882a593Smuzhiyun 		value = QUEUE_HIGH;
600*4882a593Smuzhiyun 		break;
601*4882a593Smuzhiyun 	case TX_SELE_LQ:
602*4882a593Smuzhiyun 		value = QUEUE_LOW;
603*4882a593Smuzhiyun 		break;
604*4882a593Smuzhiyun 	case TX_SELE_NQ:
605*4882a593Smuzhiyun 		value = QUEUE_NORMAL;
606*4882a593Smuzhiyun 		break;
607*4882a593Smuzhiyun 	default:
608*4882a593Smuzhiyun 		WARN_ON(1); /* Shall not reach here! */
609*4882a593Smuzhiyun 		return;
610*4882a593Smuzhiyun 	}
611*4882a593Smuzhiyun 	_rtl92c_init_chipn_reg_priority(hw, value, value, value, value,
612*4882a593Smuzhiyun 					value, value);
613*4882a593Smuzhiyun 	pr_info("Tx queue select: 0x%02x\n", queue_sel);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
_rtl92cu_init_chipn_two_out_ep_priority(struct ieee80211_hw * hw,bool wmm_enable,u8 queue_sel)616*4882a593Smuzhiyun static void _rtl92cu_init_chipn_two_out_ep_priority(struct ieee80211_hw *hw,
617*4882a593Smuzhiyun 						     bool wmm_enable,
618*4882a593Smuzhiyun 						     u8 queue_sel)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	u16 beq, bkq, viq, voq, mgtq, hiq;
621*4882a593Smuzhiyun 	u16 valuehi;
622*4882a593Smuzhiyun 	u16 valuelow;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	switch (queue_sel) {
625*4882a593Smuzhiyun 	case (TX_SELE_HQ | TX_SELE_LQ):
626*4882a593Smuzhiyun 		valuehi = QUEUE_HIGH;
627*4882a593Smuzhiyun 		valuelow = QUEUE_LOW;
628*4882a593Smuzhiyun 		break;
629*4882a593Smuzhiyun 	case (TX_SELE_NQ | TX_SELE_LQ):
630*4882a593Smuzhiyun 		valuehi = QUEUE_NORMAL;
631*4882a593Smuzhiyun 		valuelow = QUEUE_LOW;
632*4882a593Smuzhiyun 		break;
633*4882a593Smuzhiyun 	case (TX_SELE_HQ | TX_SELE_NQ):
634*4882a593Smuzhiyun 		valuehi = QUEUE_HIGH;
635*4882a593Smuzhiyun 		valuelow = QUEUE_NORMAL;
636*4882a593Smuzhiyun 		break;
637*4882a593Smuzhiyun 	default:
638*4882a593Smuzhiyun 		WARN_ON(1);
639*4882a593Smuzhiyun 		break;
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun 	if (!wmm_enable) {
642*4882a593Smuzhiyun 		beq = valuelow;
643*4882a593Smuzhiyun 		bkq = valuelow;
644*4882a593Smuzhiyun 		viq = valuehi;
645*4882a593Smuzhiyun 		voq = valuehi;
646*4882a593Smuzhiyun 		mgtq = valuehi;
647*4882a593Smuzhiyun 		hiq = valuehi;
648*4882a593Smuzhiyun 	} else {/* for WMM ,CONFIG_OUT_EP_WIFI_MODE */
649*4882a593Smuzhiyun 		beq = valuehi;
650*4882a593Smuzhiyun 		bkq = valuelow;
651*4882a593Smuzhiyun 		viq = valuelow;
652*4882a593Smuzhiyun 		voq = valuehi;
653*4882a593Smuzhiyun 		mgtq = valuehi;
654*4882a593Smuzhiyun 		hiq = valuehi;
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun 	_rtl92c_init_chipn_reg_priority(hw, beq, bkq, viq, voq, mgtq, hiq);
657*4882a593Smuzhiyun 	pr_info("Tx queue select: 0x%02x\n", queue_sel);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
_rtl92cu_init_chipn_three_out_ep_priority(struct ieee80211_hw * hw,bool wmm_enable,u8 queue_sel)660*4882a593Smuzhiyun static void _rtl92cu_init_chipn_three_out_ep_priority(struct ieee80211_hw *hw,
661*4882a593Smuzhiyun 						      bool wmm_enable,
662*4882a593Smuzhiyun 						      u8 queue_sel)
663*4882a593Smuzhiyun {
664*4882a593Smuzhiyun 	u16 beq, bkq, viq, voq, mgtq, hiq;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	if (!wmm_enable) { /* typical setting */
667*4882a593Smuzhiyun 		beq	= QUEUE_LOW;
668*4882a593Smuzhiyun 		bkq	= QUEUE_LOW;
669*4882a593Smuzhiyun 		viq	= QUEUE_NORMAL;
670*4882a593Smuzhiyun 		voq	= QUEUE_HIGH;
671*4882a593Smuzhiyun 		mgtq	= QUEUE_HIGH;
672*4882a593Smuzhiyun 		hiq	= QUEUE_HIGH;
673*4882a593Smuzhiyun 	} else { /* for WMM */
674*4882a593Smuzhiyun 		beq	= QUEUE_LOW;
675*4882a593Smuzhiyun 		bkq	= QUEUE_NORMAL;
676*4882a593Smuzhiyun 		viq	= QUEUE_NORMAL;
677*4882a593Smuzhiyun 		voq	= QUEUE_HIGH;
678*4882a593Smuzhiyun 		mgtq	= QUEUE_HIGH;
679*4882a593Smuzhiyun 		hiq	= QUEUE_HIGH;
680*4882a593Smuzhiyun 	}
681*4882a593Smuzhiyun 	_rtl92c_init_chipn_reg_priority(hw, beq, bkq, viq, voq, mgtq, hiq);
682*4882a593Smuzhiyun 	pr_info("Tx queue select :0x%02x..\n", queue_sel);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
_rtl92cu_init_chipn_queue_priority(struct ieee80211_hw * hw,bool wmm_enable,u8 out_ep_num,u8 queue_sel)685*4882a593Smuzhiyun static void _rtl92cu_init_chipn_queue_priority(struct ieee80211_hw *hw,
686*4882a593Smuzhiyun 					       bool wmm_enable,
687*4882a593Smuzhiyun 					       u8 out_ep_num,
688*4882a593Smuzhiyun 					       u8 queue_sel)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun 	switch (out_ep_num) {
691*4882a593Smuzhiyun 	case 1:
692*4882a593Smuzhiyun 		_rtl92cu_init_chipn_one_out_ep_priority(hw, wmm_enable,
693*4882a593Smuzhiyun 							queue_sel);
694*4882a593Smuzhiyun 		break;
695*4882a593Smuzhiyun 	case 2:
696*4882a593Smuzhiyun 		_rtl92cu_init_chipn_two_out_ep_priority(hw, wmm_enable,
697*4882a593Smuzhiyun 							queue_sel);
698*4882a593Smuzhiyun 		break;
699*4882a593Smuzhiyun 	case 3:
700*4882a593Smuzhiyun 		_rtl92cu_init_chipn_three_out_ep_priority(hw, wmm_enable,
701*4882a593Smuzhiyun 							  queue_sel);
702*4882a593Smuzhiyun 		break;
703*4882a593Smuzhiyun 	default:
704*4882a593Smuzhiyun 		WARN_ON(1); /* Shall not reach here! */
705*4882a593Smuzhiyun 		break;
706*4882a593Smuzhiyun 	}
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun 
_rtl92cu_init_chipt_queue_priority(struct ieee80211_hw * hw,bool wmm_enable,u8 out_ep_num,u8 queue_sel)709*4882a593Smuzhiyun static void _rtl92cu_init_chipt_queue_priority(struct ieee80211_hw *hw,
710*4882a593Smuzhiyun 					       bool wmm_enable,
711*4882a593Smuzhiyun 					       u8 out_ep_num,
712*4882a593Smuzhiyun 					       u8 queue_sel)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	u8 hq_sele = 0;
715*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	switch (out_ep_num) {
718*4882a593Smuzhiyun 	case 2:	/* (TX_SELE_HQ|TX_SELE_LQ) */
719*4882a593Smuzhiyun 		if (!wmm_enable) /* typical setting */
720*4882a593Smuzhiyun 			hq_sele =  HQSEL_VOQ | HQSEL_VIQ | HQSEL_MGTQ |
721*4882a593Smuzhiyun 				   HQSEL_HIQ;
722*4882a593Smuzhiyun 		else	/* for WMM */
723*4882a593Smuzhiyun 			hq_sele = HQSEL_VOQ | HQSEL_BEQ | HQSEL_MGTQ |
724*4882a593Smuzhiyun 				  HQSEL_HIQ;
725*4882a593Smuzhiyun 		break;
726*4882a593Smuzhiyun 	case 1:
727*4882a593Smuzhiyun 		if (TX_SELE_LQ == queue_sel) {
728*4882a593Smuzhiyun 			/* map all endpoint to Low queue */
729*4882a593Smuzhiyun 			hq_sele = 0;
730*4882a593Smuzhiyun 		} else if (TX_SELE_HQ == queue_sel) {
731*4882a593Smuzhiyun 			/* map all endpoint to High queue */
732*4882a593Smuzhiyun 			hq_sele =  HQSEL_VOQ | HQSEL_VIQ | HQSEL_BEQ |
733*4882a593Smuzhiyun 				   HQSEL_BKQ | HQSEL_MGTQ | HQSEL_HIQ;
734*4882a593Smuzhiyun 		}
735*4882a593Smuzhiyun 		break;
736*4882a593Smuzhiyun 	default:
737*4882a593Smuzhiyun 		WARN_ON(1); /* Shall not reach here! */
738*4882a593Smuzhiyun 		break;
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, (REG_TRXDMA_CTRL+1), hq_sele);
741*4882a593Smuzhiyun 	pr_info("Tx queue select :0x%02x..\n", hq_sele);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
_rtl92cu_init_queue_priority(struct ieee80211_hw * hw,bool wmm_enable,u8 out_ep_num,u8 queue_sel)744*4882a593Smuzhiyun static void _rtl92cu_init_queue_priority(struct ieee80211_hw *hw,
745*4882a593Smuzhiyun 						bool wmm_enable,
746*4882a593Smuzhiyun 						u8 out_ep_num,
747*4882a593Smuzhiyun 						u8 queue_sel)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	if (IS_NORMAL_CHIP(rtlhal->version))
752*4882a593Smuzhiyun 		_rtl92cu_init_chipn_queue_priority(hw, wmm_enable, out_ep_num,
753*4882a593Smuzhiyun 						   queue_sel);
754*4882a593Smuzhiyun 	else
755*4882a593Smuzhiyun 		_rtl92cu_init_chipt_queue_priority(hw, wmm_enable, out_ep_num,
756*4882a593Smuzhiyun 						   queue_sel);
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun 
_rtl92cu_init_wmac_setting(struct ieee80211_hw * hw)759*4882a593Smuzhiyun static void _rtl92cu_init_wmac_setting(struct ieee80211_hw *hw)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	u16 value16;
762*4882a593Smuzhiyun 	u32 value32;
763*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	value32 = (RCR_APM | RCR_AM | RCR_ADF | RCR_AB | RCR_APPFCS |
766*4882a593Smuzhiyun 		   RCR_APP_ICV | RCR_AMF | RCR_HTC_LOC_CTRL |
767*4882a593Smuzhiyun 		   RCR_APP_MIC | RCR_APP_PHYSTS | RCR_ACRC32);
768*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR, (u8 *)(&value32));
769*4882a593Smuzhiyun 	/* Accept all multicast address */
770*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv,  REG_MAR, 0xFFFFFFFF);
771*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv,  REG_MAR + 4, 0xFFFFFFFF);
772*4882a593Smuzhiyun 	/* Accept all management frames */
773*4882a593Smuzhiyun 	value16 = 0xFFFF;
774*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_MGT_FILTER,
775*4882a593Smuzhiyun 				      (u8 *)(&value16));
776*4882a593Smuzhiyun 	/* Reject all control frame - default value is 0 */
777*4882a593Smuzhiyun 	value16 = 0x0;
778*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_CTRL_FILTER,
779*4882a593Smuzhiyun 				      (u8 *)(&value16));
780*4882a593Smuzhiyun 	/* Accept all data frames */
781*4882a593Smuzhiyun 	value16 = 0xFFFF;
782*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_DATA_FILTER,
783*4882a593Smuzhiyun 				      (u8 *)(&value16));
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
_rtl92cu_init_beacon_parameters(struct ieee80211_hw * hw)786*4882a593Smuzhiyun static void _rtl92cu_init_beacon_parameters(struct ieee80211_hw *hw)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
789*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_BCN_CTRL, 0x1010);
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	/* TODO: Remove these magic number */
794*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_TBTT_PROHIBIT, 0x6404);
795*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_DRVERLYINT, DRIVER_EARLY_INT_TIME);
796*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_BCNDMATIM, BCN_DMA_ATIME_INT_TIME);
797*4882a593Smuzhiyun 	/* Change beacon AIFS to the largest number
798*4882a593Smuzhiyun 	 * beacause test chip does not contension before sending beacon.
799*4882a593Smuzhiyun 	 */
800*4882a593Smuzhiyun 	if (IS_NORMAL_CHIP(rtlhal->version))
801*4882a593Smuzhiyun 		rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660F);
802*4882a593Smuzhiyun 	else
803*4882a593Smuzhiyun 		rtl_write_word(rtlpriv, REG_BCNTCFG, 0x66FF);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun 
_rtl92cu_init_mac(struct ieee80211_hw * hw)806*4882a593Smuzhiyun static int _rtl92cu_init_mac(struct ieee80211_hw *hw)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
809*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
810*4882a593Smuzhiyun 	struct rtl_usb_priv *usb_priv = rtl_usbpriv(hw);
811*4882a593Smuzhiyun 	struct rtl_usb *rtlusb = rtl_usbdev(usb_priv);
812*4882a593Smuzhiyun 	int err = 0;
813*4882a593Smuzhiyun 	u32	boundary = 0;
814*4882a593Smuzhiyun 	u8 wmm_enable = false; /* TODO */
815*4882a593Smuzhiyun 	u8 out_ep_nums = rtlusb->out_ep_nums;
816*4882a593Smuzhiyun 	u8 queue_sel = rtlusb->out_queue_sel;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	err = _rtl92cu_init_power_on(hw);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	if (err) {
821*4882a593Smuzhiyun 		pr_err("Failed to init power on!\n");
822*4882a593Smuzhiyun 		return err;
823*4882a593Smuzhiyun 	}
824*4882a593Smuzhiyun 	if (!wmm_enable) {
825*4882a593Smuzhiyun 		boundary = TX_PAGE_BOUNDARY;
826*4882a593Smuzhiyun 	} else { /* for WMM */
827*4882a593Smuzhiyun 		boundary = (IS_NORMAL_CHIP(rtlhal->version))
828*4882a593Smuzhiyun 					? WMM_CHIP_B_TX_PAGE_BOUNDARY
829*4882a593Smuzhiyun 					: WMM_CHIP_A_TX_PAGE_BOUNDARY;
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 	if (!rtl92c_init_llt_table(hw, boundary)) {
832*4882a593Smuzhiyun 		pr_err("Failed to init LLT Table!\n");
833*4882a593Smuzhiyun 		return -EINVAL;
834*4882a593Smuzhiyun 	}
835*4882a593Smuzhiyun 	_rtl92cu_init_queue_reserved_page(hw, wmm_enable, out_ep_nums,
836*4882a593Smuzhiyun 					  queue_sel);
837*4882a593Smuzhiyun 	_rtl92c_init_trx_buffer(hw, wmm_enable);
838*4882a593Smuzhiyun 	_rtl92cu_init_queue_priority(hw, wmm_enable, out_ep_nums,
839*4882a593Smuzhiyun 				     queue_sel);
840*4882a593Smuzhiyun 	/* Get Rx PHY status in order to report RSSI and others. */
841*4882a593Smuzhiyun 	rtl92c_init_driver_info_size(hw, RTL92C_DRIVER_INFO_SIZE);
842*4882a593Smuzhiyun 	rtl92c_init_interrupt(hw);
843*4882a593Smuzhiyun 	rtl92c_init_network_type(hw);
844*4882a593Smuzhiyun 	_rtl92cu_init_wmac_setting(hw);
845*4882a593Smuzhiyun 	rtl92c_init_adaptive_ctrl(hw);
846*4882a593Smuzhiyun 	rtl92c_init_edca(hw);
847*4882a593Smuzhiyun 	rtl92c_init_rate_fallback(hw);
848*4882a593Smuzhiyun 	rtl92c_init_retry_function(hw);
849*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_bw_mode(hw, NL80211_CHAN_HT20);
850*4882a593Smuzhiyun 	rtl92c_set_min_space(hw, IS_92C_SERIAL(rtlhal->version));
851*4882a593Smuzhiyun 	_rtl92cu_init_beacon_parameters(hw);
852*4882a593Smuzhiyun 	rtl92c_init_ampdu_aggregation(hw);
853*4882a593Smuzhiyun 	rtl92c_init_beacon_max_error(hw);
854*4882a593Smuzhiyun 	return err;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
rtl92cu_enable_hw_security_config(struct ieee80211_hw * hw)857*4882a593Smuzhiyun void rtl92cu_enable_hw_security_config(struct ieee80211_hw *hw)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
860*4882a593Smuzhiyun 	u8 sec_reg_value = 0x0;
861*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
864*4882a593Smuzhiyun 		"PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
865*4882a593Smuzhiyun 		rtlpriv->sec.pairwise_enc_algorithm,
866*4882a593Smuzhiyun 		rtlpriv->sec.group_enc_algorithm);
867*4882a593Smuzhiyun 	if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
868*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
869*4882a593Smuzhiyun 			"not open sw encryption\n");
870*4882a593Smuzhiyun 		return;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 	sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
873*4882a593Smuzhiyun 	if (rtlpriv->sec.use_defaultkey) {
874*4882a593Smuzhiyun 		sec_reg_value |= SCR_TXUSEDK;
875*4882a593Smuzhiyun 		sec_reg_value |= SCR_RXUSEDK;
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 	if (IS_NORMAL_CHIP(rtlhal->version))
878*4882a593Smuzhiyun 		sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
879*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
880*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SEC, DBG_LOUD, "The SECR-value %x\n",
881*4882a593Smuzhiyun 		sec_reg_value);
882*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
_rtl92cu_hw_configure(struct ieee80211_hw * hw)885*4882a593Smuzhiyun static void _rtl92cu_hw_configure(struct ieee80211_hw *hw)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
888*4882a593Smuzhiyun 	struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	/* To Fix MAC loopback mode fail. */
891*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_LDOHCI12_CTRL, 0x0f);
892*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x15, 0xe9);
893*4882a593Smuzhiyun 	/* HW SEQ CTRL */
894*4882a593Smuzhiyun 	/* set 0x0 to 0xFF by tynli. Default enable HW SEQ NUM. */
895*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
896*4882a593Smuzhiyun 	/* fixed USB interface interference issue */
897*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0xfe40, 0xe0);
898*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0xfe41, 0x8d);
899*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0xfe42, 0x80);
900*4882a593Smuzhiyun 	rtlusb->reg_bcn_ctrl_val = 0x18;
901*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlusb->reg_bcn_ctrl_val);
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
_initpabias(struct ieee80211_hw * hw)904*4882a593Smuzhiyun static void _initpabias(struct ieee80211_hw *hw)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
907*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
908*4882a593Smuzhiyun 	u8 pa_setting;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	/* FIXED PA current issue */
911*4882a593Smuzhiyun 	pa_setting = efuse_read_1byte(hw, 0x1FA);
912*4882a593Smuzhiyun 	if (!(pa_setting & BIT(0))) {
913*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x0F406);
914*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x4F406);
915*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x8F406);
916*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0xCF406);
917*4882a593Smuzhiyun 	}
918*4882a593Smuzhiyun 	if (!(pa_setting & BIT(1)) && IS_NORMAL_CHIP(rtlhal->version) &&
919*4882a593Smuzhiyun 	    IS_92C_SERIAL(rtlhal->version)) {
920*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x0F406);
921*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x4F406);
922*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x8F406);
923*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0xCF406);
924*4882a593Smuzhiyun 	}
925*4882a593Smuzhiyun 	if (!(pa_setting & BIT(4))) {
926*4882a593Smuzhiyun 		pa_setting = rtl_read_byte(rtlpriv, 0x16);
927*4882a593Smuzhiyun 		pa_setting &= 0x0F;
928*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0x16, pa_setting | 0x90);
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun 
rtl92cu_hw_init(struct ieee80211_hw * hw)932*4882a593Smuzhiyun int rtl92cu_hw_init(struct ieee80211_hw *hw)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
935*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
936*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
937*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
938*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
939*4882a593Smuzhiyun 	int err = 0;
940*4882a593Smuzhiyun 	unsigned long flags;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	/* As this function can take a very long time (up to 350 ms)
943*4882a593Smuzhiyun 	 * and can be called with irqs disabled, reenable the irqs
944*4882a593Smuzhiyun 	 * to let the other devices continue being serviced.
945*4882a593Smuzhiyun 	 *
946*4882a593Smuzhiyun 	 * It is safe doing so since our own interrupts will only be enabled
947*4882a593Smuzhiyun 	 * in a subsequent step.
948*4882a593Smuzhiyun 	 */
949*4882a593Smuzhiyun 	local_save_flags(flags);
950*4882a593Smuzhiyun 	local_irq_enable();
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	rtlhal->fw_ready = false;
953*4882a593Smuzhiyun 	rtlhal->hw_type = HARDWARE_TYPE_RTL8192CU;
954*4882a593Smuzhiyun 	err = _rtl92cu_init_mac(hw);
955*4882a593Smuzhiyun 	if (err) {
956*4882a593Smuzhiyun 		pr_err("init mac failed!\n");
957*4882a593Smuzhiyun 		goto exit;
958*4882a593Smuzhiyun 	}
959*4882a593Smuzhiyun 	err = rtl92c_download_fw(hw);
960*4882a593Smuzhiyun 	if (err) {
961*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
962*4882a593Smuzhiyun 			"Failed to download FW. Init HW without FW now..\n");
963*4882a593Smuzhiyun 		err = 1;
964*4882a593Smuzhiyun 		goto exit;
965*4882a593Smuzhiyun 	}
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	rtlhal->fw_ready = true;
968*4882a593Smuzhiyun 	rtlhal->last_hmeboxnum = 0; /* h2c */
969*4882a593Smuzhiyun 	_rtl92cu_phy_param_tab_init(hw);
970*4882a593Smuzhiyun 	rtl92cu_phy_mac_config(hw);
971*4882a593Smuzhiyun 	rtl92cu_phy_bb_config(hw);
972*4882a593Smuzhiyun 	rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
973*4882a593Smuzhiyun 	rtl92c_phy_rf_config(hw);
974*4882a593Smuzhiyun 	if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
975*4882a593Smuzhiyun 	    !IS_92C_SERIAL(rtlhal->version)) {
976*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
977*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
978*4882a593Smuzhiyun 	}
979*4882a593Smuzhiyun 	rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
980*4882a593Smuzhiyun 						 RF_CHNLBW, RFREG_OFFSET_MASK);
981*4882a593Smuzhiyun 	rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
982*4882a593Smuzhiyun 						 RF_CHNLBW, RFREG_OFFSET_MASK);
983*4882a593Smuzhiyun 	rtl92cu_bb_block_on(hw);
984*4882a593Smuzhiyun 	rtl_cam_reset_all_entry(hw);
985*4882a593Smuzhiyun 	rtl92cu_enable_hw_security_config(hw);
986*4882a593Smuzhiyun 	ppsc->rfpwr_state = ERFON;
987*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
988*4882a593Smuzhiyun 	if (ppsc->rfpwr_state == ERFON) {
989*4882a593Smuzhiyun 		rtl92c_phy_set_rfpath_switch(hw, 1);
990*4882a593Smuzhiyun 		if (rtlphy->iqk_initialized) {
991*4882a593Smuzhiyun 			rtl92c_phy_iq_calibrate(hw, true);
992*4882a593Smuzhiyun 		} else {
993*4882a593Smuzhiyun 			rtl92c_phy_iq_calibrate(hw, false);
994*4882a593Smuzhiyun 			rtlphy->iqk_initialized = true;
995*4882a593Smuzhiyun 		}
996*4882a593Smuzhiyun 		rtl92c_dm_check_txpower_tracking(hw);
997*4882a593Smuzhiyun 		rtl92c_phy_lc_calibrate(hw);
998*4882a593Smuzhiyun 	}
999*4882a593Smuzhiyun 	_rtl92cu_hw_configure(hw);
1000*4882a593Smuzhiyun 	_initpabias(hw);
1001*4882a593Smuzhiyun 	rtl92c_dm_init(hw);
1002*4882a593Smuzhiyun exit:
1003*4882a593Smuzhiyun 	local_irq_disable();
1004*4882a593Smuzhiyun 	local_irq_restore(flags);
1005*4882a593Smuzhiyun 	return err;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun 
disable_rfafeandresetbb(struct ieee80211_hw * hw)1008*4882a593Smuzhiyun static void disable_rfafeandresetbb(struct ieee80211_hw *hw)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1011*4882a593Smuzhiyun /**************************************
1012*4882a593Smuzhiyun a.	TXPAUSE 0x522[7:0] = 0xFF	Pause MAC TX queue
1013*4882a593Smuzhiyun b.	RF path 0 offset 0x00 = 0x00	disable RF
1014*4882a593Smuzhiyun c.	APSD_CTRL 0x600[7:0] = 0x40
1015*4882a593Smuzhiyun d.	SYS_FUNC_EN 0x02[7:0] = 0x16	reset BB state machine
1016*4882a593Smuzhiyun e.	SYS_FUNC_EN 0x02[7:0] = 0x14	reset BB state machine
1017*4882a593Smuzhiyun ***************************************/
1018*4882a593Smuzhiyun 	u8 erfpath = 0, value8 = 0;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
1021*4882a593Smuzhiyun 	rtl_set_rfreg(hw, (enum radio_path)erfpath, 0x0, MASKBYTE0, 0x0);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	value8 |= APSDOFF;
1024*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_APSD_CTRL, value8); /*0x40*/
1025*4882a593Smuzhiyun 	value8 = 0;
1026*4882a593Smuzhiyun 	value8 |= (FEN_USBD | FEN_USBA | FEN_BB_GLB_RSTN);
1027*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, value8);/*0x16*/
1028*4882a593Smuzhiyun 	value8 &= (~FEN_BB_GLB_RSTN);
1029*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, value8); /*0x14*/
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun 
_resetdigitalprocedure1(struct ieee80211_hw * hw,bool withouthwsm)1032*4882a593Smuzhiyun static void  _resetdigitalprocedure1(struct ieee80211_hw *hw, bool withouthwsm)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1035*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	if (rtlhal->fw_version <=  0x20) {
1038*4882a593Smuzhiyun 		/*****************************
1039*4882a593Smuzhiyun 		f. MCUFWDL 0x80[7:0]=0		reset MCU ready status
1040*4882a593Smuzhiyun 		g. SYS_FUNC_EN 0x02[10]= 0	reset MCU reg, (8051 reset)
1041*4882a593Smuzhiyun 		h. SYS_FUNC_EN 0x02[15-12]= 5	reset MAC reg, DCORE
1042*4882a593Smuzhiyun 		i. SYS_FUNC_EN 0x02[10]= 1	enable MCU reg, (8051 enable)
1043*4882a593Smuzhiyun 		******************************/
1044*4882a593Smuzhiyun 		u16 valu16 = 0;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
1047*4882a593Smuzhiyun 		valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
1048*4882a593Smuzhiyun 		rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 &
1049*4882a593Smuzhiyun 			       (~FEN_CPUEN))); /* reset MCU ,8051 */
1050*4882a593Smuzhiyun 		valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN)&0x0FFF;
1051*4882a593Smuzhiyun 		rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 |
1052*4882a593Smuzhiyun 			      (FEN_HWPDN|FEN_ELDR))); /* reset MAC */
1053*4882a593Smuzhiyun 		valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
1054*4882a593Smuzhiyun 		rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 |
1055*4882a593Smuzhiyun 			       FEN_CPUEN)); /* enable MCU ,8051 */
1056*4882a593Smuzhiyun 	} else {
1057*4882a593Smuzhiyun 		u8 retry_cnts = 0;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 		/* IF fw in RAM code, do reset */
1060*4882a593Smuzhiyun 		if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(1)) {
1061*4882a593Smuzhiyun 			/* reset MCU ready status */
1062*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
1063*4882a593Smuzhiyun 			/* 8051 reset by self */
1064*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_HMETFR+3, 0x20);
1065*4882a593Smuzhiyun 			while ((retry_cnts++ < 100) &&
1066*4882a593Smuzhiyun 			       (FEN_CPUEN & rtl_read_word(rtlpriv,
1067*4882a593Smuzhiyun 			       REG_SYS_FUNC_EN))) {
1068*4882a593Smuzhiyun 				udelay(50);
1069*4882a593Smuzhiyun 			}
1070*4882a593Smuzhiyun 			if (retry_cnts >= 100) {
1071*4882a593Smuzhiyun 				pr_err("8051 reset failed!.........................\n");
1072*4882a593Smuzhiyun 				/* if 8051 reset fail, reset MAC. */
1073*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv,
1074*4882a593Smuzhiyun 					       REG_SYS_FUNC_EN + 1,
1075*4882a593Smuzhiyun 					       0x50);
1076*4882a593Smuzhiyun 				udelay(100);
1077*4882a593Smuzhiyun 			}
1078*4882a593Smuzhiyun 		}
1079*4882a593Smuzhiyun 		/* Reset MAC and Enable 8051 */
1080*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x54);
1081*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 	if (withouthwsm) {
1084*4882a593Smuzhiyun 		/*****************************
1085*4882a593Smuzhiyun 		  Without HW auto state machine
1086*4882a593Smuzhiyun 		g.SYS_CLKR 0x08[15:0] = 0x30A3		disable MAC clock
1087*4882a593Smuzhiyun 		h.AFE_PLL_CTRL 0x28[7:0] = 0x80		disable AFE PLL
1088*4882a593Smuzhiyun 		i.AFE_XTAL_CTRL 0x24[15:0] = 0x880F	gated AFE DIG_CLOCK
1089*4882a593Smuzhiyun 		j.SYS_ISu_CTRL 0x00[7:0] = 0xF9		isolated digital to PON
1090*4882a593Smuzhiyun 		******************************/
1091*4882a593Smuzhiyun 		rtl_write_word(rtlpriv, REG_SYS_CLKR, 0x70A3);
1092*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
1093*4882a593Smuzhiyun 		rtl_write_word(rtlpriv, REG_AFE_XTAL_CTRL, 0x880F);
1094*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, 0xF9);
1095*4882a593Smuzhiyun 	}
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun 
_resetdigitalprocedure2(struct ieee80211_hw * hw)1098*4882a593Smuzhiyun static void _resetdigitalprocedure2(struct ieee80211_hw *hw)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1101*4882a593Smuzhiyun /*****************************
1102*4882a593Smuzhiyun k. SYS_FUNC_EN 0x03[7:0] = 0x44		disable ELDR runction
1103*4882a593Smuzhiyun l. SYS_CLKR 0x08[15:0] = 0x3083		disable ELDR clock
1104*4882a593Smuzhiyun m. SYS_ISO_CTRL 0x01[7:0] = 0x83	isolated ELDR to PON
1105*4882a593Smuzhiyun ******************************/
1106*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_SYS_CLKR, 0x70A3);
1107*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL+1, 0x82);
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun 
_disablegpio(struct ieee80211_hw * hw)1110*4882a593Smuzhiyun static void _disablegpio(struct ieee80211_hw *hw)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1113*4882a593Smuzhiyun /***************************************
1114*4882a593Smuzhiyun j. GPIO_PIN_CTRL 0x44[31:0]=0x000
1115*4882a593Smuzhiyun k. Value = GPIO_PIN_CTRL[7:0]
1116*4882a593Smuzhiyun l.  GPIO_PIN_CTRL 0x44[31:0] = 0x00FF0000 | (value <<8); write ext PIN level
1117*4882a593Smuzhiyun m. GPIO_MUXCFG 0x42 [15:0] = 0x0780
1118*4882a593Smuzhiyun n. LEDCFG 0x4C[15:0] = 0x8080
1119*4882a593Smuzhiyun ***************************************/
1120*4882a593Smuzhiyun 	u8	value8;
1121*4882a593Smuzhiyun 	u16	value16;
1122*4882a593Smuzhiyun 	u32	value32;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	/* 1. Disable GPIO[7:0] */
1125*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_GPIO_PIN_CTRL+2, 0x0000);
1126*4882a593Smuzhiyun 	value32 = rtl_read_dword(rtlpriv, REG_GPIO_PIN_CTRL) & 0xFFFF00FF;
1127*4882a593Smuzhiyun 	value8 = (u8)(value32&0x000000FF);
1128*4882a593Smuzhiyun 	value32 |= ((value8<<8) | 0x00FF0000);
1129*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, value32);
1130*4882a593Smuzhiyun 	/* 2. Disable GPIO[10:8] */
1131*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG+3, 0x00);
1132*4882a593Smuzhiyun 	value16 = rtl_read_word(rtlpriv, REG_GPIO_MUXCFG+2) & 0xFF0F;
1133*4882a593Smuzhiyun 	value8 = (u8)(value16&0x000F);
1134*4882a593Smuzhiyun 	value16 |= ((value8<<4) | 0x0780);
1135*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_GPIO_PIN_CTRL+2, value16);
1136*4882a593Smuzhiyun 	/* 3. Disable LED0 & 1 */
1137*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun 
disable_analog(struct ieee80211_hw * hw,bool withouthwsm)1140*4882a593Smuzhiyun static void disable_analog(struct ieee80211_hw *hw, bool withouthwsm)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1143*4882a593Smuzhiyun 	u16 value16 = 0;
1144*4882a593Smuzhiyun 	u8 value8 = 0;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	if (withouthwsm) {
1147*4882a593Smuzhiyun 		/*****************************
1148*4882a593Smuzhiyun 		n. LDOA15_CTRL 0x20[7:0] = 0x04	 disable A15 power
1149*4882a593Smuzhiyun 		o. LDOV12D_CTRL 0x21[7:0] = 0x54 disable digital core power
1150*4882a593Smuzhiyun 		r. When driver call disable, the ASIC will turn off remaining
1151*4882a593Smuzhiyun 		   clock automatically
1152*4882a593Smuzhiyun 		******************************/
1153*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x04);
1154*4882a593Smuzhiyun 		value8 = rtl_read_byte(rtlpriv, REG_LDOV12D_CTRL);
1155*4882a593Smuzhiyun 		value8 &= (~LDV12_EN);
1156*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_LDOV12D_CTRL, value8);
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun /*****************************
1160*4882a593Smuzhiyun h. SPS0_CTRL 0x11[7:0] = 0x23		enter PFM mode
1161*4882a593Smuzhiyun i. APS_FSMCO 0x04[15:0] = 0x4802	set USB suspend
1162*4882a593Smuzhiyun ******************************/
1163*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
1164*4882a593Smuzhiyun 	value16 |= (APDM_HOST | AFSM_HSUS | PFM_ALDN);
1165*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_APS_FSMCO, (u16)value16);
1166*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0E);
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun 
carddisable_hwsm(struct ieee80211_hw * hw)1169*4882a593Smuzhiyun static void carddisable_hwsm(struct ieee80211_hw *hw)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun 	/* ==== RF Off Sequence ==== */
1172*4882a593Smuzhiyun 	disable_rfafeandresetbb(hw);
1173*4882a593Smuzhiyun 	/* ==== Reset digital sequence   ====== */
1174*4882a593Smuzhiyun 	_resetdigitalprocedure1(hw, false);
1175*4882a593Smuzhiyun 	/*  ==== Pull GPIO PIN to balance level and LED control ====== */
1176*4882a593Smuzhiyun 	_disablegpio(hw);
1177*4882a593Smuzhiyun 	/* ==== Disable analog sequence === */
1178*4882a593Smuzhiyun 	disable_analog(hw, false);
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun 
carddisablewithout_hwsm(struct ieee80211_hw * hw)1181*4882a593Smuzhiyun static void carddisablewithout_hwsm(struct ieee80211_hw *hw)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun 	/*==== RF Off Sequence ==== */
1184*4882a593Smuzhiyun 	disable_rfafeandresetbb(hw);
1185*4882a593Smuzhiyun 	/*  ==== Reset digital sequence   ====== */
1186*4882a593Smuzhiyun 	_resetdigitalprocedure1(hw, true);
1187*4882a593Smuzhiyun 	/*  ==== Pull GPIO PIN to balance level and LED control ====== */
1188*4882a593Smuzhiyun 	_disablegpio(hw);
1189*4882a593Smuzhiyun 	/*  ==== Reset digital sequence   ====== */
1190*4882a593Smuzhiyun 	_resetdigitalprocedure2(hw);
1191*4882a593Smuzhiyun 	/*  ==== Disable analog sequence === */
1192*4882a593Smuzhiyun 	disable_analog(hw, true);
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun 
_rtl92cu_set_bcn_ctrl_reg(struct ieee80211_hw * hw,u8 set_bits,u8 clear_bits)1195*4882a593Smuzhiyun static void _rtl92cu_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
1196*4882a593Smuzhiyun 				      u8 set_bits, u8 clear_bits)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1199*4882a593Smuzhiyun 	struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	rtlusb->reg_bcn_ctrl_val |= set_bits;
1202*4882a593Smuzhiyun 	rtlusb->reg_bcn_ctrl_val &= ~clear_bits;
1203*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlusb->reg_bcn_ctrl_val);
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun 
_rtl92cu_stop_tx_beacon(struct ieee80211_hw * hw)1206*4882a593Smuzhiyun static void _rtl92cu_stop_tx_beacon(struct ieee80211_hw *hw)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1209*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1210*4882a593Smuzhiyun 	u8 tmp1byte = 0;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	if (IS_NORMAL_CHIP(rtlhal->version)) {
1213*4882a593Smuzhiyun 		tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
1214*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
1215*4882a593Smuzhiyun 			       tmp1byte & (~BIT(6)));
1216*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
1217*4882a593Smuzhiyun 		tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
1218*4882a593Smuzhiyun 		tmp1byte &= ~(BIT(0));
1219*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
1220*4882a593Smuzhiyun 	} else {
1221*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TXPAUSE,
1222*4882a593Smuzhiyun 			       rtl_read_byte(rtlpriv, REG_TXPAUSE) | BIT(6));
1223*4882a593Smuzhiyun 	}
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun 
_rtl92cu_resume_tx_beacon(struct ieee80211_hw * hw)1226*4882a593Smuzhiyun static void _rtl92cu_resume_tx_beacon(struct ieee80211_hw *hw)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1229*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1230*4882a593Smuzhiyun 	u8 tmp1byte = 0;
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	if (IS_NORMAL_CHIP(rtlhal->version)) {
1233*4882a593Smuzhiyun 		tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
1234*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
1235*4882a593Smuzhiyun 			       tmp1byte | BIT(6));
1236*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
1237*4882a593Smuzhiyun 		tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
1238*4882a593Smuzhiyun 		tmp1byte |= BIT(0);
1239*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
1240*4882a593Smuzhiyun 	} else {
1241*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TXPAUSE,
1242*4882a593Smuzhiyun 			       rtl_read_byte(rtlpriv, REG_TXPAUSE) & (~BIT(6)));
1243*4882a593Smuzhiyun 	}
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun 
_rtl92cu_enable_bcn_sub_func(struct ieee80211_hw * hw)1246*4882a593Smuzhiyun static void _rtl92cu_enable_bcn_sub_func(struct ieee80211_hw *hw)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1249*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	if (IS_NORMAL_CHIP(rtlhal->version))
1252*4882a593Smuzhiyun 		_rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(1));
1253*4882a593Smuzhiyun 	else
1254*4882a593Smuzhiyun 		_rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun 
_rtl92cu_disable_bcn_sub_func(struct ieee80211_hw * hw)1257*4882a593Smuzhiyun static void _rtl92cu_disable_bcn_sub_func(struct ieee80211_hw *hw)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1260*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	if (IS_NORMAL_CHIP(rtlhal->version))
1263*4882a593Smuzhiyun 		_rtl92cu_set_bcn_ctrl_reg(hw, BIT(1), 0);
1264*4882a593Smuzhiyun 	else
1265*4882a593Smuzhiyun 		_rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun 
_rtl92cu_set_media_status(struct ieee80211_hw * hw,enum nl80211_iftype type)1268*4882a593Smuzhiyun static int _rtl92cu_set_media_status(struct ieee80211_hw *hw,
1269*4882a593Smuzhiyun 				     enum nl80211_iftype type)
1270*4882a593Smuzhiyun {
1271*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1272*4882a593Smuzhiyun 	u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
1273*4882a593Smuzhiyun 	enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	bt_msr &= 0xfc;
1276*4882a593Smuzhiyun 	if (type == NL80211_IFTYPE_UNSPECIFIED || type ==
1277*4882a593Smuzhiyun 	    NL80211_IFTYPE_STATION) {
1278*4882a593Smuzhiyun 		_rtl92cu_stop_tx_beacon(hw);
1279*4882a593Smuzhiyun 		_rtl92cu_enable_bcn_sub_func(hw);
1280*4882a593Smuzhiyun 	} else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
1281*4882a593Smuzhiyun 		_rtl92cu_resume_tx_beacon(hw);
1282*4882a593Smuzhiyun 		_rtl92cu_disable_bcn_sub_func(hw);
1283*4882a593Smuzhiyun 	} else {
1284*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1285*4882a593Smuzhiyun 			"Set HW_VAR_MEDIA_STATUS:No such media status(%x)\n",
1286*4882a593Smuzhiyun 			type);
1287*4882a593Smuzhiyun 	}
1288*4882a593Smuzhiyun 	switch (type) {
1289*4882a593Smuzhiyun 	case NL80211_IFTYPE_UNSPECIFIED:
1290*4882a593Smuzhiyun 		bt_msr |= MSR_NOLINK;
1291*4882a593Smuzhiyun 		ledaction = LED_CTL_LINK;
1292*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1293*4882a593Smuzhiyun 			"Set Network type to NO LINK!\n");
1294*4882a593Smuzhiyun 		break;
1295*4882a593Smuzhiyun 	case NL80211_IFTYPE_ADHOC:
1296*4882a593Smuzhiyun 		bt_msr |= MSR_ADHOC;
1297*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1298*4882a593Smuzhiyun 			"Set Network type to Ad Hoc!\n");
1299*4882a593Smuzhiyun 		break;
1300*4882a593Smuzhiyun 	case NL80211_IFTYPE_STATION:
1301*4882a593Smuzhiyun 		bt_msr |= MSR_INFRA;
1302*4882a593Smuzhiyun 		ledaction = LED_CTL_LINK;
1303*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1304*4882a593Smuzhiyun 			"Set Network type to STA!\n");
1305*4882a593Smuzhiyun 		break;
1306*4882a593Smuzhiyun 	case NL80211_IFTYPE_AP:
1307*4882a593Smuzhiyun 		bt_msr |= MSR_AP;
1308*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1309*4882a593Smuzhiyun 			"Set Network type to AP!\n");
1310*4882a593Smuzhiyun 		break;
1311*4882a593Smuzhiyun 	default:
1312*4882a593Smuzhiyun 		pr_err("Network type %d not supported!\n", type);
1313*4882a593Smuzhiyun 		goto error_out;
1314*4882a593Smuzhiyun 	}
1315*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, MSR, bt_msr);
1316*4882a593Smuzhiyun 	rtlpriv->cfg->ops->led_control(hw, ledaction);
1317*4882a593Smuzhiyun 	if ((bt_msr & MSR_MASK) == MSR_AP)
1318*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1319*4882a593Smuzhiyun 	else
1320*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1321*4882a593Smuzhiyun 	return 0;
1322*4882a593Smuzhiyun error_out:
1323*4882a593Smuzhiyun 	return 1;
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun 
rtl92cu_card_disable(struct ieee80211_hw * hw)1326*4882a593Smuzhiyun void rtl92cu_card_disable(struct ieee80211_hw *hw)
1327*4882a593Smuzhiyun {
1328*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1329*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1330*4882a593Smuzhiyun 	struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
1331*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1332*4882a593Smuzhiyun 	enum nl80211_iftype opmode;
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	mac->link_state = MAC80211_NOLINK;
1335*4882a593Smuzhiyun 	opmode = NL80211_IFTYPE_UNSPECIFIED;
1336*4882a593Smuzhiyun 	_rtl92cu_set_media_status(hw, opmode);
1337*4882a593Smuzhiyun 	rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1338*4882a593Smuzhiyun 	RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1339*4882a593Smuzhiyun 	if (rtlusb->disablehwsm)
1340*4882a593Smuzhiyun 		carddisable_hwsm(hw);
1341*4882a593Smuzhiyun 	else
1342*4882a593Smuzhiyun 		carddisablewithout_hwsm(hw);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	/* after power off we should do iqk again */
1345*4882a593Smuzhiyun 	rtlpriv->phy.iqk_initialized = false;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun 
rtl92cu_set_check_bssid(struct ieee80211_hw * hw,bool check_bssid)1348*4882a593Smuzhiyun void rtl92cu_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
1349*4882a593Smuzhiyun {
1350*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1351*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1352*4882a593Smuzhiyun 	u32 reg_rcr;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	if (rtlpriv->psc.rfpwr_state != ERFON)
1355*4882a593Smuzhiyun 		return;
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	if (check_bssid) {
1360*4882a593Smuzhiyun 		u8 tmp;
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 		if (IS_NORMAL_CHIP(rtlhal->version)) {
1363*4882a593Smuzhiyun 			reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1364*4882a593Smuzhiyun 			tmp = BIT(4);
1365*4882a593Smuzhiyun 		} else {
1366*4882a593Smuzhiyun 			reg_rcr |= RCR_CBSSID;
1367*4882a593Smuzhiyun 			tmp = BIT(4) | BIT(5);
1368*4882a593Smuzhiyun 		}
1369*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1370*4882a593Smuzhiyun 					      (u8 *) (&reg_rcr));
1371*4882a593Smuzhiyun 		_rtl92cu_set_bcn_ctrl_reg(hw, 0, tmp);
1372*4882a593Smuzhiyun 	} else {
1373*4882a593Smuzhiyun 		u8 tmp;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 		if (IS_NORMAL_CHIP(rtlhal->version)) {
1376*4882a593Smuzhiyun 			reg_rcr &= ~(RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1377*4882a593Smuzhiyun 			tmp = BIT(4);
1378*4882a593Smuzhiyun 		} else {
1379*4882a593Smuzhiyun 			reg_rcr &= ~RCR_CBSSID;
1380*4882a593Smuzhiyun 			tmp = BIT(4) | BIT(5);
1381*4882a593Smuzhiyun 		}
1382*4882a593Smuzhiyun 		reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1383*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_hw_reg(hw,
1384*4882a593Smuzhiyun 					      HW_VAR_RCR, (u8 *) (&reg_rcr));
1385*4882a593Smuzhiyun 		_rtl92cu_set_bcn_ctrl_reg(hw, tmp, 0);
1386*4882a593Smuzhiyun 	}
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun /*========================================================================== */
1390*4882a593Smuzhiyun 
rtl92cu_set_network_type(struct ieee80211_hw * hw,enum nl80211_iftype type)1391*4882a593Smuzhiyun int rtl92cu_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	if (_rtl92cu_set_media_status(hw, type))
1396*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1399*4882a593Smuzhiyun 		if (type != NL80211_IFTYPE_AP)
1400*4882a593Smuzhiyun 			rtl92cu_set_check_bssid(hw, true);
1401*4882a593Smuzhiyun 	} else {
1402*4882a593Smuzhiyun 		rtl92cu_set_check_bssid(hw, false);
1403*4882a593Smuzhiyun 	}
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	return 0;
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun 
_beacon_function_enable(struct ieee80211_hw * hw)1408*4882a593Smuzhiyun static void _beacon_function_enable(struct ieee80211_hw *hw)
1409*4882a593Smuzhiyun {
1410*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	_rtl92cu_set_bcn_ctrl_reg(hw, (BIT(4) | BIT(3) | BIT(1)), 0x00);
1413*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RD_CTRL+1, 0x6F);
1414*4882a593Smuzhiyun }
1415*4882a593Smuzhiyun 
rtl92cu_set_beacon_related_registers(struct ieee80211_hw * hw)1416*4882a593Smuzhiyun void rtl92cu_set_beacon_related_registers(struct ieee80211_hw *hw)
1417*4882a593Smuzhiyun {
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1420*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1421*4882a593Smuzhiyun 	u16 bcn_interval, atim_window;
1422*4882a593Smuzhiyun 	u32 value32;
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	bcn_interval = mac->beacon_interval;
1425*4882a593Smuzhiyun 	atim_window = 2;	/*FIX MERGE */
1426*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1427*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1428*4882a593Smuzhiyun 	_rtl92cu_init_beacon_parameters(hw);
1429*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
1430*4882a593Smuzhiyun 	/*
1431*4882a593Smuzhiyun 	 * Force beacon frame transmission even after receiving beacon frame
1432*4882a593Smuzhiyun 	 * from other ad hoc STA
1433*4882a593Smuzhiyun 	 *
1434*4882a593Smuzhiyun 	 *
1435*4882a593Smuzhiyun 	 * Reset TSF Timer to zero, added by Roger. 2008.06.24
1436*4882a593Smuzhiyun 	 */
1437*4882a593Smuzhiyun 	value32 = rtl_read_dword(rtlpriv, REG_TCR);
1438*4882a593Smuzhiyun 	value32 &= ~TSFRST;
1439*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_TCR, value32);
1440*4882a593Smuzhiyun 	value32 |= TSFRST;
1441*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_TCR, value32);
1442*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT | COMP_BEACON, DBG_LOUD,
1443*4882a593Smuzhiyun 		"SetBeaconRelatedRegisters8192CUsb(): Set TCR(%x)\n",
1444*4882a593Smuzhiyun 		value32);
1445*4882a593Smuzhiyun 	/* TODO: Modify later (Find the right parameters)
1446*4882a593Smuzhiyun 	 * NOTE: Fix test chip's bug (about contention windows's randomness) */
1447*4882a593Smuzhiyun 	if ((mac->opmode == NL80211_IFTYPE_ADHOC) ||
1448*4882a593Smuzhiyun 	    (mac->opmode == NL80211_IFTYPE_MESH_POINT) ||
1449*4882a593Smuzhiyun 	    (mac->opmode == NL80211_IFTYPE_AP)) {
1450*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x50);
1451*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x50);
1452*4882a593Smuzhiyun 	}
1453*4882a593Smuzhiyun 	_beacon_function_enable(hw);
1454*4882a593Smuzhiyun }
1455*4882a593Smuzhiyun 
rtl92cu_set_beacon_interval(struct ieee80211_hw * hw)1456*4882a593Smuzhiyun void rtl92cu_set_beacon_interval(struct ieee80211_hw *hw)
1457*4882a593Smuzhiyun {
1458*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1459*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1460*4882a593Smuzhiyun 	u16 bcn_interval = mac->beacon_interval;
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_BEACON, DBG_DMESG, "beacon_interval:%d\n",
1463*4882a593Smuzhiyun 		bcn_interval);
1464*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun 
rtl92cu_update_interrupt_mask(struct ieee80211_hw * hw,u32 add_msr,u32 rm_msr)1467*4882a593Smuzhiyun void rtl92cu_update_interrupt_mask(struct ieee80211_hw *hw,
1468*4882a593Smuzhiyun 				   u32 add_msr, u32 rm_msr)
1469*4882a593Smuzhiyun {
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun 
rtl92cu_get_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)1472*4882a593Smuzhiyun void rtl92cu_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
1473*4882a593Smuzhiyun {
1474*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1475*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1476*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	switch (variable) {
1479*4882a593Smuzhiyun 	case HW_VAR_RCR:
1480*4882a593Smuzhiyun 		*((u32 *)(val)) = mac->rx_conf;
1481*4882a593Smuzhiyun 		break;
1482*4882a593Smuzhiyun 	case HW_VAR_RF_STATE:
1483*4882a593Smuzhiyun 		*((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
1484*4882a593Smuzhiyun 		break;
1485*4882a593Smuzhiyun 	case HW_VAR_FWLPS_RF_ON:{
1486*4882a593Smuzhiyun 			enum rf_pwrstate rfstate;
1487*4882a593Smuzhiyun 			u32 val_rcr;
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 			rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
1490*4882a593Smuzhiyun 						      (u8 *)(&rfstate));
1491*4882a593Smuzhiyun 			if (rfstate == ERFOFF) {
1492*4882a593Smuzhiyun 				*((bool *) (val)) = true;
1493*4882a593Smuzhiyun 			} else {
1494*4882a593Smuzhiyun 				val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
1495*4882a593Smuzhiyun 				val_rcr &= 0x00070000;
1496*4882a593Smuzhiyun 				if (val_rcr)
1497*4882a593Smuzhiyun 					*((bool *) (val)) = false;
1498*4882a593Smuzhiyun 				else
1499*4882a593Smuzhiyun 					*((bool *) (val)) = true;
1500*4882a593Smuzhiyun 			}
1501*4882a593Smuzhiyun 			break;
1502*4882a593Smuzhiyun 		}
1503*4882a593Smuzhiyun 	case HW_VAR_FW_PSMODE_STATUS:
1504*4882a593Smuzhiyun 		*((bool *) (val)) = ppsc->fw_current_inpsmode;
1505*4882a593Smuzhiyun 		break;
1506*4882a593Smuzhiyun 	case HW_VAR_CORRECT_TSF:{
1507*4882a593Smuzhiyun 			u64 tsf;
1508*4882a593Smuzhiyun 			u32 *ptsf_low = (u32 *)&tsf;
1509*4882a593Smuzhiyun 			u32 *ptsf_high = ((u32 *)&tsf) + 1;
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 			*ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
1512*4882a593Smuzhiyun 			*ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
1513*4882a593Smuzhiyun 			*((u64 *)(val)) = tsf;
1514*4882a593Smuzhiyun 			break;
1515*4882a593Smuzhiyun 		}
1516*4882a593Smuzhiyun 	case HW_VAR_MGT_FILTER:
1517*4882a593Smuzhiyun 		*((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
1518*4882a593Smuzhiyun 		break;
1519*4882a593Smuzhiyun 	case HW_VAR_CTRL_FILTER:
1520*4882a593Smuzhiyun 		*((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
1521*4882a593Smuzhiyun 		break;
1522*4882a593Smuzhiyun 	case HW_VAR_DATA_FILTER:
1523*4882a593Smuzhiyun 		*((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
1524*4882a593Smuzhiyun 		break;
1525*4882a593Smuzhiyun 	case HAL_DEF_WOWLAN:
1526*4882a593Smuzhiyun 		break;
1527*4882a593Smuzhiyun 	default:
1528*4882a593Smuzhiyun 		pr_err("switch case %#x not processed\n", variable);
1529*4882a593Smuzhiyun 		break;
1530*4882a593Smuzhiyun 	}
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun 
usb_cmd_send_packet(struct ieee80211_hw * hw,struct sk_buff * skb)1533*4882a593Smuzhiyun static bool usb_cmd_send_packet(struct ieee80211_hw *hw, struct sk_buff *skb)
1534*4882a593Smuzhiyun {
1535*4882a593Smuzhiyun   /* Currently nothing happens here.
1536*4882a593Smuzhiyun    * Traffic stops after some seconds in WPA2 802.11n mode.
1537*4882a593Smuzhiyun    * Maybe because rtl8192cu chip should be set from here?
1538*4882a593Smuzhiyun    * If I understand correctly, the realtek vendor driver sends some urbs
1539*4882a593Smuzhiyun    * if its "here".
1540*4882a593Smuzhiyun    *
1541*4882a593Smuzhiyun    * This is maybe necessary:
1542*4882a593Smuzhiyun    * rtlpriv->cfg->ops->fill_tx_cmddesc(hw, buffer, 1, 1, skb);
1543*4882a593Smuzhiyun    */
1544*4882a593Smuzhiyun 	dev_kfree_skb(skb);
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	return true;
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun 
rtl92cu_set_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)1549*4882a593Smuzhiyun void rtl92cu_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
1550*4882a593Smuzhiyun {
1551*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1552*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1553*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1554*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1555*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1556*4882a593Smuzhiyun 	enum wireless_mode wirelessmode = mac->mode;
1557*4882a593Smuzhiyun 	u8 idx = 0;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	switch (variable) {
1560*4882a593Smuzhiyun 	case HW_VAR_ETHER_ADDR:{
1561*4882a593Smuzhiyun 			for (idx = 0; idx < ETH_ALEN; idx++) {
1562*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, (REG_MACID + idx),
1563*4882a593Smuzhiyun 					       val[idx]);
1564*4882a593Smuzhiyun 			}
1565*4882a593Smuzhiyun 			break;
1566*4882a593Smuzhiyun 		}
1567*4882a593Smuzhiyun 	case HW_VAR_BASIC_RATE:{
1568*4882a593Smuzhiyun 			u16 rate_cfg = ((u16 *) val)[0];
1569*4882a593Smuzhiyun 			u8 rate_index = 0;
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 			rate_cfg &= 0x15f;
1572*4882a593Smuzhiyun 			/* TODO */
1573*4882a593Smuzhiyun 			/* if (mac->current_network.vender == HT_IOT_PEER_CISCO
1574*4882a593Smuzhiyun 			 *     && ((rate_cfg & 0x150) == 0)) {
1575*4882a593Smuzhiyun 			 *	  rate_cfg |= 0x010;
1576*4882a593Smuzhiyun 			 * } */
1577*4882a593Smuzhiyun 			rate_cfg |= 0x01;
1578*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
1579*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_RRSR + 1,
1580*4882a593Smuzhiyun 				       (rate_cfg >> 8) & 0xff);
1581*4882a593Smuzhiyun 			while (rate_cfg > 0x1) {
1582*4882a593Smuzhiyun 				rate_cfg >>= 1;
1583*4882a593Smuzhiyun 				rate_index++;
1584*4882a593Smuzhiyun 			}
1585*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
1586*4882a593Smuzhiyun 				       rate_index);
1587*4882a593Smuzhiyun 			break;
1588*4882a593Smuzhiyun 		}
1589*4882a593Smuzhiyun 	case HW_VAR_BSSID:{
1590*4882a593Smuzhiyun 			for (idx = 0; idx < ETH_ALEN; idx++) {
1591*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, (REG_BSSID + idx),
1592*4882a593Smuzhiyun 					       val[idx]);
1593*4882a593Smuzhiyun 			}
1594*4882a593Smuzhiyun 			break;
1595*4882a593Smuzhiyun 		}
1596*4882a593Smuzhiyun 	case HW_VAR_SIFS:{
1597*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_SIFS_CCK + 1, val[0]);
1598*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_SIFS_OFDM + 1, val[1]);
1599*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
1600*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
1601*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_R2T_SIFS+1, val[0]);
1602*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_T2T_SIFS+1, val[0]);
1603*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD, "HW_VAR_SIFS\n");
1604*4882a593Smuzhiyun 			break;
1605*4882a593Smuzhiyun 		}
1606*4882a593Smuzhiyun 	case HW_VAR_SLOT_TIME:{
1607*4882a593Smuzhiyun 			u8 e_aci;
1608*4882a593Smuzhiyun 			u8 QOS_MODE = 1;
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
1611*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
1612*4882a593Smuzhiyun 				"HW_VAR_SLOT_TIME %x\n", val[0]);
1613*4882a593Smuzhiyun 			if (QOS_MODE) {
1614*4882a593Smuzhiyun 				for (e_aci = 0; e_aci < AC_MAX; e_aci++)
1615*4882a593Smuzhiyun 					rtlpriv->cfg->ops->set_hw_reg(hw,
1616*4882a593Smuzhiyun 								HW_VAR_AC_PARAM,
1617*4882a593Smuzhiyun 								&e_aci);
1618*4882a593Smuzhiyun 			} else {
1619*4882a593Smuzhiyun 				u8 sifstime = 0;
1620*4882a593Smuzhiyun 				u8	u1baifs;
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 				if (IS_WIRELESS_MODE_A(wirelessmode) ||
1623*4882a593Smuzhiyun 				    IS_WIRELESS_MODE_N_24G(wirelessmode) ||
1624*4882a593Smuzhiyun 				    IS_WIRELESS_MODE_N_5G(wirelessmode))
1625*4882a593Smuzhiyun 					sifstime = 16;
1626*4882a593Smuzhiyun 				else
1627*4882a593Smuzhiyun 					sifstime = 10;
1628*4882a593Smuzhiyun 				u1baifs = sifstime + (2 *  val[0]);
1629*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, REG_EDCA_VO_PARAM,
1630*4882a593Smuzhiyun 					       u1baifs);
1631*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, REG_EDCA_VI_PARAM,
1632*4882a593Smuzhiyun 					       u1baifs);
1633*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, REG_EDCA_BE_PARAM,
1634*4882a593Smuzhiyun 					       u1baifs);
1635*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, REG_EDCA_BK_PARAM,
1636*4882a593Smuzhiyun 					       u1baifs);
1637*4882a593Smuzhiyun 			}
1638*4882a593Smuzhiyun 			break;
1639*4882a593Smuzhiyun 		}
1640*4882a593Smuzhiyun 	case HW_VAR_ACK_PREAMBLE:{
1641*4882a593Smuzhiyun 			u8 reg_tmp;
1642*4882a593Smuzhiyun 			u8 short_preamble = (bool)*val;
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 			reg_tmp = 0;
1645*4882a593Smuzhiyun 			if (short_preamble)
1646*4882a593Smuzhiyun 				reg_tmp |= 0x80;
1647*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
1648*4882a593Smuzhiyun 			break;
1649*4882a593Smuzhiyun 		}
1650*4882a593Smuzhiyun 	case HW_VAR_AMPDU_MIN_SPACE:{
1651*4882a593Smuzhiyun 			u8 min_spacing_to_set;
1652*4882a593Smuzhiyun 			u8 sec_min_space;
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 			min_spacing_to_set = *val;
1655*4882a593Smuzhiyun 			if (min_spacing_to_set <= 7) {
1656*4882a593Smuzhiyun 				switch (rtlpriv->sec.pairwise_enc_algorithm) {
1657*4882a593Smuzhiyun 				case NO_ENCRYPTION:
1658*4882a593Smuzhiyun 				case AESCCMP_ENCRYPTION:
1659*4882a593Smuzhiyun 					sec_min_space = 0;
1660*4882a593Smuzhiyun 					break;
1661*4882a593Smuzhiyun 				case WEP40_ENCRYPTION:
1662*4882a593Smuzhiyun 				case WEP104_ENCRYPTION:
1663*4882a593Smuzhiyun 				case TKIP_ENCRYPTION:
1664*4882a593Smuzhiyun 					sec_min_space = 6;
1665*4882a593Smuzhiyun 					break;
1666*4882a593Smuzhiyun 				default:
1667*4882a593Smuzhiyun 					sec_min_space = 7;
1668*4882a593Smuzhiyun 					break;
1669*4882a593Smuzhiyun 				}
1670*4882a593Smuzhiyun 				if (min_spacing_to_set < sec_min_space)
1671*4882a593Smuzhiyun 					min_spacing_to_set = sec_min_space;
1672*4882a593Smuzhiyun 				mac->min_space_cfg = ((mac->min_space_cfg &
1673*4882a593Smuzhiyun 						     0xf8) |
1674*4882a593Smuzhiyun 						     min_spacing_to_set);
1675*4882a593Smuzhiyun 				*val = min_spacing_to_set;
1676*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
1677*4882a593Smuzhiyun 					"Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
1678*4882a593Smuzhiyun 					mac->min_space_cfg);
1679*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
1680*4882a593Smuzhiyun 					       mac->min_space_cfg);
1681*4882a593Smuzhiyun 			}
1682*4882a593Smuzhiyun 			break;
1683*4882a593Smuzhiyun 		}
1684*4882a593Smuzhiyun 	case HW_VAR_SHORTGI_DENSITY:{
1685*4882a593Smuzhiyun 			u8 density_to_set;
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 			density_to_set = *val;
1688*4882a593Smuzhiyun 			density_to_set &= 0x1f;
1689*4882a593Smuzhiyun 			mac->min_space_cfg &= 0x07;
1690*4882a593Smuzhiyun 			mac->min_space_cfg |= (density_to_set << 3);
1691*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
1692*4882a593Smuzhiyun 				"Set HW_VAR_SHORTGI_DENSITY: %#x\n",
1693*4882a593Smuzhiyun 				mac->min_space_cfg);
1694*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
1695*4882a593Smuzhiyun 				       mac->min_space_cfg);
1696*4882a593Smuzhiyun 			break;
1697*4882a593Smuzhiyun 		}
1698*4882a593Smuzhiyun 	case HW_VAR_AMPDU_FACTOR:{
1699*4882a593Smuzhiyun 			u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
1700*4882a593Smuzhiyun 			u8 factor_toset;
1701*4882a593Smuzhiyun 			u8 *p_regtoset = NULL;
1702*4882a593Smuzhiyun 			u8 index = 0;
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 			p_regtoset = regtoset_normal;
1705*4882a593Smuzhiyun 			factor_toset = *val;
1706*4882a593Smuzhiyun 			if (factor_toset <= 3) {
1707*4882a593Smuzhiyun 				factor_toset = (1 << (factor_toset + 2));
1708*4882a593Smuzhiyun 				if (factor_toset > 0xf)
1709*4882a593Smuzhiyun 					factor_toset = 0xf;
1710*4882a593Smuzhiyun 				for (index = 0; index < 4; index++) {
1711*4882a593Smuzhiyun 					if ((p_regtoset[index] & 0xf0) >
1712*4882a593Smuzhiyun 					    (factor_toset << 4))
1713*4882a593Smuzhiyun 						p_regtoset[index] =
1714*4882a593Smuzhiyun 						     (p_regtoset[index] & 0x0f)
1715*4882a593Smuzhiyun 						     | (factor_toset << 4);
1716*4882a593Smuzhiyun 					if ((p_regtoset[index] & 0x0f) >
1717*4882a593Smuzhiyun 					     factor_toset)
1718*4882a593Smuzhiyun 						p_regtoset[index] =
1719*4882a593Smuzhiyun 						     (p_regtoset[index] & 0xf0)
1720*4882a593Smuzhiyun 						     | (factor_toset);
1721*4882a593Smuzhiyun 					rtl_write_byte(rtlpriv,
1722*4882a593Smuzhiyun 						       (REG_AGGLEN_LMT + index),
1723*4882a593Smuzhiyun 						       p_regtoset[index]);
1724*4882a593Smuzhiyun 				}
1725*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
1726*4882a593Smuzhiyun 					"Set HW_VAR_AMPDU_FACTOR: %#x\n",
1727*4882a593Smuzhiyun 					factor_toset);
1728*4882a593Smuzhiyun 			}
1729*4882a593Smuzhiyun 			break;
1730*4882a593Smuzhiyun 		}
1731*4882a593Smuzhiyun 	case HW_VAR_AC_PARAM:{
1732*4882a593Smuzhiyun 			u8 e_aci = *val;
1733*4882a593Smuzhiyun 			u32 u4b_ac_param;
1734*4882a593Smuzhiyun 			u16 cw_min = le16_to_cpu(mac->ac[e_aci].cw_min);
1735*4882a593Smuzhiyun 			u16 cw_max = le16_to_cpu(mac->ac[e_aci].cw_max);
1736*4882a593Smuzhiyun 			u16 tx_op = le16_to_cpu(mac->ac[e_aci].tx_op);
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 			u4b_ac_param = (u32) mac->ac[e_aci].aifs;
1739*4882a593Smuzhiyun 			u4b_ac_param |= (u32) ((cw_min & 0xF) <<
1740*4882a593Smuzhiyun 					 AC_PARAM_ECW_MIN_OFFSET);
1741*4882a593Smuzhiyun 			u4b_ac_param |= (u32) ((cw_max & 0xF) <<
1742*4882a593Smuzhiyun 					 AC_PARAM_ECW_MAX_OFFSET);
1743*4882a593Smuzhiyun 			u4b_ac_param |= (u32) tx_op << AC_PARAM_TXOP_OFFSET;
1744*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
1745*4882a593Smuzhiyun 				"queue:%x, ac_param:%x\n",
1746*4882a593Smuzhiyun 				e_aci, u4b_ac_param);
1747*4882a593Smuzhiyun 			switch (e_aci) {
1748*4882a593Smuzhiyun 			case AC1_BK:
1749*4882a593Smuzhiyun 				rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM,
1750*4882a593Smuzhiyun 						u4b_ac_param);
1751*4882a593Smuzhiyun 				break;
1752*4882a593Smuzhiyun 			case AC0_BE:
1753*4882a593Smuzhiyun 				rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM,
1754*4882a593Smuzhiyun 						u4b_ac_param);
1755*4882a593Smuzhiyun 				break;
1756*4882a593Smuzhiyun 			case AC2_VI:
1757*4882a593Smuzhiyun 				rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM,
1758*4882a593Smuzhiyun 						u4b_ac_param);
1759*4882a593Smuzhiyun 				break;
1760*4882a593Smuzhiyun 			case AC3_VO:
1761*4882a593Smuzhiyun 				rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM,
1762*4882a593Smuzhiyun 						u4b_ac_param);
1763*4882a593Smuzhiyun 				break;
1764*4882a593Smuzhiyun 			default:
1765*4882a593Smuzhiyun 				WARN_ONCE(true, "rtl8192cu: invalid aci: %d !\n",
1766*4882a593Smuzhiyun 					  e_aci);
1767*4882a593Smuzhiyun 				break;
1768*4882a593Smuzhiyun 			}
1769*4882a593Smuzhiyun 			break;
1770*4882a593Smuzhiyun 		}
1771*4882a593Smuzhiyun 	case HW_VAR_RCR:{
1772*4882a593Smuzhiyun 			rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
1773*4882a593Smuzhiyun 			mac->rx_conf = ((u32 *) (val))[0];
1774*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RECV, DBG_DMESG,
1775*4882a593Smuzhiyun 				"### Set RCR(0x%08x) ###\n", mac->rx_conf);
1776*4882a593Smuzhiyun 			break;
1777*4882a593Smuzhiyun 		}
1778*4882a593Smuzhiyun 	case HW_VAR_RETRY_LIMIT:{
1779*4882a593Smuzhiyun 			u8 retry_limit = val[0];
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, REG_RL,
1782*4882a593Smuzhiyun 				       retry_limit << RETRY_LIMIT_SHORT_SHIFT |
1783*4882a593Smuzhiyun 				       retry_limit << RETRY_LIMIT_LONG_SHIFT);
1784*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_MLME, DBG_DMESG,
1785*4882a593Smuzhiyun 				"Set HW_VAR_RETRY_LIMIT(0x%08x)\n",
1786*4882a593Smuzhiyun 				retry_limit);
1787*4882a593Smuzhiyun 			break;
1788*4882a593Smuzhiyun 		}
1789*4882a593Smuzhiyun 	case HW_VAR_DUAL_TSF_RST:
1790*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
1791*4882a593Smuzhiyun 		break;
1792*4882a593Smuzhiyun 	case HW_VAR_EFUSE_BYTES:
1793*4882a593Smuzhiyun 		rtlefuse->efuse_usedbytes = *((u16 *) val);
1794*4882a593Smuzhiyun 		break;
1795*4882a593Smuzhiyun 	case HW_VAR_EFUSE_USAGE:
1796*4882a593Smuzhiyun 		rtlefuse->efuse_usedpercentage = *val;
1797*4882a593Smuzhiyun 		break;
1798*4882a593Smuzhiyun 	case HW_VAR_IO_CMD:
1799*4882a593Smuzhiyun 		rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
1800*4882a593Smuzhiyun 		break;
1801*4882a593Smuzhiyun 	case HW_VAR_WPA_CONFIG:
1802*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_SECCFG, *val);
1803*4882a593Smuzhiyun 		break;
1804*4882a593Smuzhiyun 	case HW_VAR_SET_RPWM:{
1805*4882a593Smuzhiyun 			u8 rpwm_val = rtl_read_byte(rtlpriv, REG_USB_HRPWM);
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 			if (rpwm_val & BIT(7))
1808*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, REG_USB_HRPWM, *val);
1809*4882a593Smuzhiyun 			else
1810*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, REG_USB_HRPWM,
1811*4882a593Smuzhiyun 					       *val | BIT(7));
1812*4882a593Smuzhiyun 			break;
1813*4882a593Smuzhiyun 		}
1814*4882a593Smuzhiyun 	case HW_VAR_H2C_FW_PWRMODE:{
1815*4882a593Smuzhiyun 			u8 psmode = *val;
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 			if ((psmode != FW_PS_ACTIVE_MODE) &&
1818*4882a593Smuzhiyun 			   (!IS_92C_SERIAL(rtlhal->version)))
1819*4882a593Smuzhiyun 				rtl92c_dm_rf_saving(hw, true);
1820*4882a593Smuzhiyun 			rtl92c_set_fw_pwrmode_cmd(hw, (*val));
1821*4882a593Smuzhiyun 			break;
1822*4882a593Smuzhiyun 		}
1823*4882a593Smuzhiyun 	case HW_VAR_FW_PSMODE_STATUS:
1824*4882a593Smuzhiyun 		ppsc->fw_current_inpsmode = *((bool *) val);
1825*4882a593Smuzhiyun 		break;
1826*4882a593Smuzhiyun 	case HW_VAR_H2C_FW_JOINBSSRPT:{
1827*4882a593Smuzhiyun 			u8 mstatus = *val;
1828*4882a593Smuzhiyun 			u8 tmp_reg422;
1829*4882a593Smuzhiyun 			bool recover = false;
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 			if (mstatus == RT_MEDIA_CONNECT) {
1832*4882a593Smuzhiyun 				rtlpriv->cfg->ops->set_hw_reg(hw,
1833*4882a593Smuzhiyun 							 HW_VAR_AID, NULL);
1834*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, REG_CR + 1, 0x03);
1835*4882a593Smuzhiyun 				_rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(3));
1836*4882a593Smuzhiyun 				_rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
1837*4882a593Smuzhiyun 				tmp_reg422 = rtl_read_byte(rtlpriv,
1838*4882a593Smuzhiyun 							REG_FWHW_TXQ_CTRL + 2);
1839*4882a593Smuzhiyun 				if (tmp_reg422 & BIT(6))
1840*4882a593Smuzhiyun 					recover = true;
1841*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
1842*4882a593Smuzhiyun 					       tmp_reg422 & (~BIT(6)));
1843*4882a593Smuzhiyun 				rtl92c_set_fw_rsvdpagepkt(hw,
1844*4882a593Smuzhiyun 							  &usb_cmd_send_packet);
1845*4882a593Smuzhiyun 				_rtl92cu_set_bcn_ctrl_reg(hw, BIT(3), 0);
1846*4882a593Smuzhiyun 				_rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
1847*4882a593Smuzhiyun 				if (recover)
1848*4882a593Smuzhiyun 					rtl_write_byte(rtlpriv,
1849*4882a593Smuzhiyun 						 REG_FWHW_TXQ_CTRL + 2,
1850*4882a593Smuzhiyun 						tmp_reg422 | BIT(6));
1851*4882a593Smuzhiyun 				rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
1852*4882a593Smuzhiyun 			}
1853*4882a593Smuzhiyun 			rtl92c_set_fw_joinbss_report_cmd(hw, (*val));
1854*4882a593Smuzhiyun 			break;
1855*4882a593Smuzhiyun 		}
1856*4882a593Smuzhiyun 	case HW_VAR_AID:{
1857*4882a593Smuzhiyun 			u16 u2btmp;
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 			u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
1860*4882a593Smuzhiyun 			u2btmp &= 0xC000;
1861*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
1862*4882a593Smuzhiyun 				       (u2btmp | mac->assoc_id));
1863*4882a593Smuzhiyun 			break;
1864*4882a593Smuzhiyun 		}
1865*4882a593Smuzhiyun 	case HW_VAR_CORRECT_TSF:{
1866*4882a593Smuzhiyun 			u8 btype_ibss = val[0];
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 			if (btype_ibss)
1869*4882a593Smuzhiyun 				_rtl92cu_stop_tx_beacon(hw);
1870*4882a593Smuzhiyun 			_rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(3));
1871*4882a593Smuzhiyun 			rtl_write_dword(rtlpriv, REG_TSFTR, (u32)(mac->tsf &
1872*4882a593Smuzhiyun 					0xffffffff));
1873*4882a593Smuzhiyun 			rtl_write_dword(rtlpriv, REG_TSFTR + 4,
1874*4882a593Smuzhiyun 					(u32)((mac->tsf >> 32) & 0xffffffff));
1875*4882a593Smuzhiyun 			_rtl92cu_set_bcn_ctrl_reg(hw, BIT(3), 0);
1876*4882a593Smuzhiyun 			if (btype_ibss)
1877*4882a593Smuzhiyun 				_rtl92cu_resume_tx_beacon(hw);
1878*4882a593Smuzhiyun 			break;
1879*4882a593Smuzhiyun 		}
1880*4882a593Smuzhiyun 	case HW_VAR_MGT_FILTER:
1881*4882a593Smuzhiyun 		rtl_write_word(rtlpriv, REG_RXFLTMAP0, *(u16 *)val);
1882*4882a593Smuzhiyun 		mac->rx_mgt_filter = *(u16 *)val;
1883*4882a593Smuzhiyun 		break;
1884*4882a593Smuzhiyun 	case HW_VAR_CTRL_FILTER:
1885*4882a593Smuzhiyun 		rtl_write_word(rtlpriv, REG_RXFLTMAP1, *(u16 *)val);
1886*4882a593Smuzhiyun 		mac->rx_ctrl_filter = *(u16 *)val;
1887*4882a593Smuzhiyun 		break;
1888*4882a593Smuzhiyun 	case HW_VAR_DATA_FILTER:
1889*4882a593Smuzhiyun 		rtl_write_word(rtlpriv, REG_RXFLTMAP2, *(u16 *)val);
1890*4882a593Smuzhiyun 		mac->rx_data_filter = *(u16 *)val;
1891*4882a593Smuzhiyun 		break;
1892*4882a593Smuzhiyun 	case HW_VAR_KEEP_ALIVE:{
1893*4882a593Smuzhiyun 			u8 array[2];
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 			array[0] = 0xff;
1896*4882a593Smuzhiyun 			array[1] = *((u8 *)val);
1897*4882a593Smuzhiyun 			rtl92c_fill_h2c_cmd(hw, H2C_92C_KEEP_ALIVE_CTRL, 2,
1898*4882a593Smuzhiyun 					    array);
1899*4882a593Smuzhiyun 			break;
1900*4882a593Smuzhiyun 		}
1901*4882a593Smuzhiyun 	default:
1902*4882a593Smuzhiyun 		pr_err("switch case %#x not processed\n", variable);
1903*4882a593Smuzhiyun 		break;
1904*4882a593Smuzhiyun 	}
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun 
rtl92cu_update_hal_rate_table(struct ieee80211_hw * hw,struct ieee80211_sta * sta)1907*4882a593Smuzhiyun static void rtl92cu_update_hal_rate_table(struct ieee80211_hw *hw,
1908*4882a593Smuzhiyun 					  struct ieee80211_sta *sta)
1909*4882a593Smuzhiyun {
1910*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1911*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
1912*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1913*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1914*4882a593Smuzhiyun 	u32 ratr_value;
1915*4882a593Smuzhiyun 	u8 ratr_index = 0;
1916*4882a593Smuzhiyun 	u8 nmode = mac->ht_enable;
1917*4882a593Smuzhiyun 	u8 mimo_ps = IEEE80211_SMPS_OFF;
1918*4882a593Smuzhiyun 	u16 shortgi_rate;
1919*4882a593Smuzhiyun 	u32 tmp_ratr_value;
1920*4882a593Smuzhiyun 	u8 curtxbw_40mhz = mac->bw_40;
1921*4882a593Smuzhiyun 	u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1922*4882a593Smuzhiyun 			       1 : 0;
1923*4882a593Smuzhiyun 	u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1924*4882a593Smuzhiyun 			       1 : 0;
1925*4882a593Smuzhiyun 	enum wireless_mode wirelessmode = mac->mode;
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 	if (rtlhal->current_bandtype == BAND_ON_5G)
1928*4882a593Smuzhiyun 		ratr_value = sta->supp_rates[1] << 4;
1929*4882a593Smuzhiyun 	else
1930*4882a593Smuzhiyun 		ratr_value = sta->supp_rates[0];
1931*4882a593Smuzhiyun 	if (mac->opmode == NL80211_IFTYPE_ADHOC)
1932*4882a593Smuzhiyun 		ratr_value = 0xfff;
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 	ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1935*4882a593Smuzhiyun 			sta->ht_cap.mcs.rx_mask[0] << 12);
1936*4882a593Smuzhiyun 	switch (wirelessmode) {
1937*4882a593Smuzhiyun 	case WIRELESS_MODE_B:
1938*4882a593Smuzhiyun 		if (ratr_value & 0x0000000c)
1939*4882a593Smuzhiyun 			ratr_value &= 0x0000000d;
1940*4882a593Smuzhiyun 		else
1941*4882a593Smuzhiyun 			ratr_value &= 0x0000000f;
1942*4882a593Smuzhiyun 		break;
1943*4882a593Smuzhiyun 	case WIRELESS_MODE_G:
1944*4882a593Smuzhiyun 		ratr_value &= 0x00000FF5;
1945*4882a593Smuzhiyun 		break;
1946*4882a593Smuzhiyun 	case WIRELESS_MODE_N_24G:
1947*4882a593Smuzhiyun 	case WIRELESS_MODE_N_5G:
1948*4882a593Smuzhiyun 		nmode = 1;
1949*4882a593Smuzhiyun 		if (mimo_ps == IEEE80211_SMPS_STATIC) {
1950*4882a593Smuzhiyun 			ratr_value &= 0x0007F005;
1951*4882a593Smuzhiyun 		} else {
1952*4882a593Smuzhiyun 			u32 ratr_mask;
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun 			if (get_rf_type(rtlphy) == RF_1T2R ||
1955*4882a593Smuzhiyun 			    get_rf_type(rtlphy) == RF_1T1R)
1956*4882a593Smuzhiyun 				ratr_mask = 0x000ff005;
1957*4882a593Smuzhiyun 			else
1958*4882a593Smuzhiyun 				ratr_mask = 0x0f0ff005;
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 			ratr_value &= ratr_mask;
1961*4882a593Smuzhiyun 		}
1962*4882a593Smuzhiyun 		break;
1963*4882a593Smuzhiyun 	default:
1964*4882a593Smuzhiyun 		if (rtlphy->rf_type == RF_1T2R)
1965*4882a593Smuzhiyun 			ratr_value &= 0x000ff0ff;
1966*4882a593Smuzhiyun 		else
1967*4882a593Smuzhiyun 			ratr_value &= 0x0f0ff0ff;
1968*4882a593Smuzhiyun 
1969*4882a593Smuzhiyun 		break;
1970*4882a593Smuzhiyun 	}
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	ratr_value &= 0x0FFFFFFF;
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	if (nmode && ((curtxbw_40mhz &&
1975*4882a593Smuzhiyun 			 curshortgi_40mhz) || (!curtxbw_40mhz &&
1976*4882a593Smuzhiyun 					       curshortgi_20mhz))) {
1977*4882a593Smuzhiyun 		ratr_value |= 0x10000000;
1978*4882a593Smuzhiyun 		tmp_ratr_value = (ratr_value >> 12);
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 		for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
1981*4882a593Smuzhiyun 			if ((1 << shortgi_rate) & tmp_ratr_value)
1982*4882a593Smuzhiyun 				break;
1983*4882a593Smuzhiyun 		}
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 		shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
1986*4882a593Smuzhiyun 		    (shortgi_rate << 4) | (shortgi_rate);
1987*4882a593Smuzhiyun 	}
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
1992*4882a593Smuzhiyun 		rtl_read_dword(rtlpriv, REG_ARFR0));
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun 
rtl92cu_update_hal_rate_mask(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)1995*4882a593Smuzhiyun static void rtl92cu_update_hal_rate_mask(struct ieee80211_hw *hw,
1996*4882a593Smuzhiyun 					 struct ieee80211_sta *sta,
1997*4882a593Smuzhiyun 					 u8 rssi_level, bool update_bw)
1998*4882a593Smuzhiyun {
1999*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2000*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
2001*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2002*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
2003*4882a593Smuzhiyun 	struct rtl_sta_info *sta_entry = NULL;
2004*4882a593Smuzhiyun 	u32 ratr_bitmap;
2005*4882a593Smuzhiyun 	u8 ratr_index;
2006*4882a593Smuzhiyun 	u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
2007*4882a593Smuzhiyun 	u8 curshortgi_40mhz = curtxbw_40mhz &&
2008*4882a593Smuzhiyun 			      (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
2009*4882a593Smuzhiyun 				1 : 0;
2010*4882a593Smuzhiyun 	u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
2011*4882a593Smuzhiyun 				1 : 0;
2012*4882a593Smuzhiyun 	enum wireless_mode wirelessmode = 0;
2013*4882a593Smuzhiyun 	bool shortgi = false;
2014*4882a593Smuzhiyun 	u8 rate_mask[5];
2015*4882a593Smuzhiyun 	u8 macid = 0;
2016*4882a593Smuzhiyun 	u8 mimo_ps = IEEE80211_SMPS_OFF;
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	sta_entry = (struct rtl_sta_info *) sta->drv_priv;
2019*4882a593Smuzhiyun 	wirelessmode = sta_entry->wireless_mode;
2020*4882a593Smuzhiyun 	if (mac->opmode == NL80211_IFTYPE_STATION ||
2021*4882a593Smuzhiyun 	    mac->opmode == NL80211_IFTYPE_MESH_POINT)
2022*4882a593Smuzhiyun 		curtxbw_40mhz = mac->bw_40;
2023*4882a593Smuzhiyun 	else if (mac->opmode == NL80211_IFTYPE_AP ||
2024*4882a593Smuzhiyun 		mac->opmode == NL80211_IFTYPE_ADHOC)
2025*4882a593Smuzhiyun 		macid = sta->aid + 1;
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun 	if (rtlhal->current_bandtype == BAND_ON_5G)
2028*4882a593Smuzhiyun 		ratr_bitmap = sta->supp_rates[1] << 4;
2029*4882a593Smuzhiyun 	else
2030*4882a593Smuzhiyun 		ratr_bitmap = sta->supp_rates[0];
2031*4882a593Smuzhiyun 	if (mac->opmode == NL80211_IFTYPE_ADHOC)
2032*4882a593Smuzhiyun 		ratr_bitmap = 0xfff;
2033*4882a593Smuzhiyun 	ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
2034*4882a593Smuzhiyun 			sta->ht_cap.mcs.rx_mask[0] << 12);
2035*4882a593Smuzhiyun 	switch (wirelessmode) {
2036*4882a593Smuzhiyun 	case WIRELESS_MODE_B:
2037*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_B;
2038*4882a593Smuzhiyun 		if (ratr_bitmap & 0x0000000c)
2039*4882a593Smuzhiyun 			ratr_bitmap &= 0x0000000d;
2040*4882a593Smuzhiyun 		else
2041*4882a593Smuzhiyun 			ratr_bitmap &= 0x0000000f;
2042*4882a593Smuzhiyun 		break;
2043*4882a593Smuzhiyun 	case WIRELESS_MODE_G:
2044*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_GB;
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 		if (rssi_level == 1)
2047*4882a593Smuzhiyun 			ratr_bitmap &= 0x00000f00;
2048*4882a593Smuzhiyun 		else if (rssi_level == 2)
2049*4882a593Smuzhiyun 			ratr_bitmap &= 0x00000ff0;
2050*4882a593Smuzhiyun 		else
2051*4882a593Smuzhiyun 			ratr_bitmap &= 0x00000ff5;
2052*4882a593Smuzhiyun 		break;
2053*4882a593Smuzhiyun 	case WIRELESS_MODE_A:
2054*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_A;
2055*4882a593Smuzhiyun 		ratr_bitmap &= 0x00000ff0;
2056*4882a593Smuzhiyun 		break;
2057*4882a593Smuzhiyun 	case WIRELESS_MODE_N_24G:
2058*4882a593Smuzhiyun 	case WIRELESS_MODE_N_5G:
2059*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_NGB;
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 		if (mimo_ps == IEEE80211_SMPS_STATIC) {
2062*4882a593Smuzhiyun 			if (rssi_level == 1)
2063*4882a593Smuzhiyun 				ratr_bitmap &= 0x00070000;
2064*4882a593Smuzhiyun 			else if (rssi_level == 2)
2065*4882a593Smuzhiyun 				ratr_bitmap &= 0x0007f000;
2066*4882a593Smuzhiyun 			else
2067*4882a593Smuzhiyun 				ratr_bitmap &= 0x0007f005;
2068*4882a593Smuzhiyun 		} else {
2069*4882a593Smuzhiyun 			if (rtlphy->rf_type == RF_1T2R ||
2070*4882a593Smuzhiyun 			    rtlphy->rf_type == RF_1T1R) {
2071*4882a593Smuzhiyun 				if (curtxbw_40mhz) {
2072*4882a593Smuzhiyun 					if (rssi_level == 1)
2073*4882a593Smuzhiyun 						ratr_bitmap &= 0x000f0000;
2074*4882a593Smuzhiyun 					else if (rssi_level == 2)
2075*4882a593Smuzhiyun 						ratr_bitmap &= 0x000ff000;
2076*4882a593Smuzhiyun 					else
2077*4882a593Smuzhiyun 						ratr_bitmap &= 0x000ff015;
2078*4882a593Smuzhiyun 				} else {
2079*4882a593Smuzhiyun 					if (rssi_level == 1)
2080*4882a593Smuzhiyun 						ratr_bitmap &= 0x000f0000;
2081*4882a593Smuzhiyun 					else if (rssi_level == 2)
2082*4882a593Smuzhiyun 						ratr_bitmap &= 0x000ff000;
2083*4882a593Smuzhiyun 					else
2084*4882a593Smuzhiyun 						ratr_bitmap &= 0x000ff005;
2085*4882a593Smuzhiyun 				}
2086*4882a593Smuzhiyun 			} else {
2087*4882a593Smuzhiyun 				if (curtxbw_40mhz) {
2088*4882a593Smuzhiyun 					if (rssi_level == 1)
2089*4882a593Smuzhiyun 						ratr_bitmap &= 0x0f0f0000;
2090*4882a593Smuzhiyun 					else if (rssi_level == 2)
2091*4882a593Smuzhiyun 						ratr_bitmap &= 0x0f0ff000;
2092*4882a593Smuzhiyun 					else
2093*4882a593Smuzhiyun 						ratr_bitmap &= 0x0f0ff015;
2094*4882a593Smuzhiyun 				} else {
2095*4882a593Smuzhiyun 					if (rssi_level == 1)
2096*4882a593Smuzhiyun 						ratr_bitmap &= 0x0f0f0000;
2097*4882a593Smuzhiyun 					else if (rssi_level == 2)
2098*4882a593Smuzhiyun 						ratr_bitmap &= 0x0f0ff000;
2099*4882a593Smuzhiyun 					else
2100*4882a593Smuzhiyun 						ratr_bitmap &= 0x0f0ff005;
2101*4882a593Smuzhiyun 				}
2102*4882a593Smuzhiyun 			}
2103*4882a593Smuzhiyun 		}
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 		if ((curtxbw_40mhz && curshortgi_40mhz) ||
2106*4882a593Smuzhiyun 		    (!curtxbw_40mhz && curshortgi_20mhz)) {
2107*4882a593Smuzhiyun 
2108*4882a593Smuzhiyun 			if (macid == 0)
2109*4882a593Smuzhiyun 				shortgi = true;
2110*4882a593Smuzhiyun 			else if (macid == 1)
2111*4882a593Smuzhiyun 				shortgi = false;
2112*4882a593Smuzhiyun 		}
2113*4882a593Smuzhiyun 		break;
2114*4882a593Smuzhiyun 	default:
2115*4882a593Smuzhiyun 		ratr_index = RATR_INX_WIRELESS_NGB;
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun 		if (rtlphy->rf_type == RF_1T2R)
2118*4882a593Smuzhiyun 			ratr_bitmap &= 0x000ff0ff;
2119*4882a593Smuzhiyun 		else
2120*4882a593Smuzhiyun 			ratr_bitmap &= 0x0f0ff0ff;
2121*4882a593Smuzhiyun 		break;
2122*4882a593Smuzhiyun 	}
2123*4882a593Smuzhiyun 	sta_entry->ratr_index = ratr_index;
2124*4882a593Smuzhiyun 
2125*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG,
2126*4882a593Smuzhiyun 		"ratr_bitmap :%x\n", ratr_bitmap);
2127*4882a593Smuzhiyun 	*(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
2128*4882a593Smuzhiyun 				     (ratr_index << 28);
2129*4882a593Smuzhiyun 	rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
2130*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG,
2131*4882a593Smuzhiyun 		"Rate_index:%x, ratr_val:%x, %5phC\n",
2132*4882a593Smuzhiyun 		ratr_index, ratr_bitmap, rate_mask);
2133*4882a593Smuzhiyun 	memcpy(rtlpriv->rate_mask, rate_mask, 5);
2134*4882a593Smuzhiyun 	/* rtl92c_fill_h2c_cmd() does USB I/O and will result in a
2135*4882a593Smuzhiyun 	 * "scheduled while atomic" if called directly */
2136*4882a593Smuzhiyun 	schedule_work(&rtlpriv->works.fill_h2c_cmd);
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	if (macid != 0)
2139*4882a593Smuzhiyun 		sta_entry->ratr_index = ratr_index;
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun 
rtl92cu_update_hal_rate_tbl(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)2142*4882a593Smuzhiyun void rtl92cu_update_hal_rate_tbl(struct ieee80211_hw *hw,
2143*4882a593Smuzhiyun 				 struct ieee80211_sta *sta,
2144*4882a593Smuzhiyun 				 u8 rssi_level, bool update_bw)
2145*4882a593Smuzhiyun {
2146*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2147*4882a593Smuzhiyun 
2148*4882a593Smuzhiyun 	if (rtlpriv->dm.useramask)
2149*4882a593Smuzhiyun 		rtl92cu_update_hal_rate_mask(hw, sta, rssi_level, update_bw);
2150*4882a593Smuzhiyun 	else
2151*4882a593Smuzhiyun 		rtl92cu_update_hal_rate_table(hw, sta);
2152*4882a593Smuzhiyun }
2153*4882a593Smuzhiyun 
rtl92cu_update_channel_access_setting(struct ieee80211_hw * hw)2154*4882a593Smuzhiyun void rtl92cu_update_channel_access_setting(struct ieee80211_hw *hw)
2155*4882a593Smuzhiyun {
2156*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2157*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2158*4882a593Smuzhiyun 	u16 sifs_timer;
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
2161*4882a593Smuzhiyun 				      &mac->slot_time);
2162*4882a593Smuzhiyun 	if (!mac->ht_enable)
2163*4882a593Smuzhiyun 		sifs_timer = 0x0a0a;
2164*4882a593Smuzhiyun 	else
2165*4882a593Smuzhiyun 		sifs_timer = 0x0e0e;
2166*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun 
rtl92cu_gpio_radio_on_off_checking(struct ieee80211_hw * hw,u8 * valid)2169*4882a593Smuzhiyun bool rtl92cu_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 * valid)
2170*4882a593Smuzhiyun {
2171*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2172*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2173*4882a593Smuzhiyun 	enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
2174*4882a593Smuzhiyun 	u8 u1tmp = 0;
2175*4882a593Smuzhiyun 	bool actuallyset = false;
2176*4882a593Smuzhiyun 	unsigned long flag = 0;
2177*4882a593Smuzhiyun 	/* to do - usb autosuspend */
2178*4882a593Smuzhiyun 	u8 usb_autosuspend = 0;
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun 	if (ppsc->swrf_processing)
2181*4882a593Smuzhiyun 		return false;
2182*4882a593Smuzhiyun 	spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2183*4882a593Smuzhiyun 	if (ppsc->rfchange_inprogress) {
2184*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2185*4882a593Smuzhiyun 		return false;
2186*4882a593Smuzhiyun 	} else {
2187*4882a593Smuzhiyun 		ppsc->rfchange_inprogress = true;
2188*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2189*4882a593Smuzhiyun 	}
2190*4882a593Smuzhiyun 	cur_rfstate = ppsc->rfpwr_state;
2191*4882a593Smuzhiyun 	if (usb_autosuspend) {
2192*4882a593Smuzhiyun 		/* to do................... */
2193*4882a593Smuzhiyun 	} else {
2194*4882a593Smuzhiyun 		if (ppsc->pwrdown_mode) {
2195*4882a593Smuzhiyun 			u1tmp = rtl_read_byte(rtlpriv, REG_HSISR);
2196*4882a593Smuzhiyun 			e_rfpowerstate_toset = (u1tmp & BIT(7)) ?
2197*4882a593Smuzhiyun 					       ERFOFF : ERFON;
2198*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
2199*4882a593Smuzhiyun 				"pwrdown, 0x5c(BIT7)=%02x\n", u1tmp);
2200*4882a593Smuzhiyun 		} else {
2201*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG,
2202*4882a593Smuzhiyun 				       rtl_read_byte(rtlpriv,
2203*4882a593Smuzhiyun 				       REG_MAC_PINMUX_CFG) & ~(BIT(3)));
2204*4882a593Smuzhiyun 			u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
2205*4882a593Smuzhiyun 			e_rfpowerstate_toset  = (u1tmp & BIT(3)) ?
2206*4882a593Smuzhiyun 						 ERFON : ERFOFF;
2207*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_POWER, DBG_DMESG,
2208*4882a593Smuzhiyun 				"GPIO_IN=%02x\n", u1tmp);
2209*4882a593Smuzhiyun 		}
2210*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD, "N-SS RF =%x\n",
2211*4882a593Smuzhiyun 			e_rfpowerstate_toset);
2212*4882a593Smuzhiyun 	}
2213*4882a593Smuzhiyun 	if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
2214*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
2215*4882a593Smuzhiyun 			"GPIOChangeRF  - HW Radio ON, RF ON\n");
2216*4882a593Smuzhiyun 		ppsc->hwradiooff = false;
2217*4882a593Smuzhiyun 		actuallyset = true;
2218*4882a593Smuzhiyun 	} else if ((!ppsc->hwradiooff) && (e_rfpowerstate_toset  ==
2219*4882a593Smuzhiyun 		    ERFOFF)) {
2220*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
2221*4882a593Smuzhiyun 			"GPIOChangeRF  - HW Radio OFF\n");
2222*4882a593Smuzhiyun 		ppsc->hwradiooff = true;
2223*4882a593Smuzhiyun 		actuallyset = true;
2224*4882a593Smuzhiyun 	} else {
2225*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
2226*4882a593Smuzhiyun 			"pHalData->bHwRadioOff and eRfPowerStateToSet do not match: pHalData->bHwRadioOff %x, eRfPowerStateToSet %x\n",
2227*4882a593Smuzhiyun 			 ppsc->hwradiooff, e_rfpowerstate_toset);
2228*4882a593Smuzhiyun 	}
2229*4882a593Smuzhiyun 	if (actuallyset) {
2230*4882a593Smuzhiyun 		ppsc->hwradiooff = true;
2231*4882a593Smuzhiyun 		if (e_rfpowerstate_toset == ERFON) {
2232*4882a593Smuzhiyun 			if ((ppsc->reg_rfps_level  & RT_RF_OFF_LEVL_ASPM) &&
2233*4882a593Smuzhiyun 			     RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM))
2234*4882a593Smuzhiyun 				RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
2235*4882a593Smuzhiyun 			else if ((ppsc->reg_rfps_level  & RT_RF_OFF_LEVL_PCI_D3)
2236*4882a593Smuzhiyun 				 && RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3))
2237*4882a593Smuzhiyun 				RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
2238*4882a593Smuzhiyun 		}
2239*4882a593Smuzhiyun 		spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2240*4882a593Smuzhiyun 		ppsc->rfchange_inprogress = false;
2241*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2242*4882a593Smuzhiyun 		/* For power down module, we need to enable register block
2243*4882a593Smuzhiyun 		 * contrl reg at 0x1c. Then enable power down control bit
2244*4882a593Smuzhiyun 		 * of register 0x04 BIT4 and BIT15 as 1.
2245*4882a593Smuzhiyun 		 */
2246*4882a593Smuzhiyun 		if (ppsc->pwrdown_mode && e_rfpowerstate_toset == ERFOFF) {
2247*4882a593Smuzhiyun 			/* Enable register area 0x0-0xc. */
2248*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
2249*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x8812);
2250*4882a593Smuzhiyun 		}
2251*4882a593Smuzhiyun 		if (e_rfpowerstate_toset == ERFOFF) {
2252*4882a593Smuzhiyun 			if (ppsc->reg_rfps_level  & RT_RF_OFF_LEVL_ASPM)
2253*4882a593Smuzhiyun 				RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
2254*4882a593Smuzhiyun 			else if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
2255*4882a593Smuzhiyun 				RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
2256*4882a593Smuzhiyun 		}
2257*4882a593Smuzhiyun 	} else if (e_rfpowerstate_toset == ERFOFF || cur_rfstate == ERFOFF) {
2258*4882a593Smuzhiyun 		/* Enter D3 or ASPM after GPIO had been done. */
2259*4882a593Smuzhiyun 		if (ppsc->reg_rfps_level  & RT_RF_OFF_LEVL_ASPM)
2260*4882a593Smuzhiyun 			RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
2261*4882a593Smuzhiyun 		else if (ppsc->reg_rfps_level  & RT_RF_OFF_LEVL_PCI_D3)
2262*4882a593Smuzhiyun 			RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
2263*4882a593Smuzhiyun 		spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2264*4882a593Smuzhiyun 		ppsc->rfchange_inprogress = false;
2265*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2266*4882a593Smuzhiyun 	} else {
2267*4882a593Smuzhiyun 		spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2268*4882a593Smuzhiyun 		ppsc->rfchange_inprogress = false;
2269*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2270*4882a593Smuzhiyun 	}
2271*4882a593Smuzhiyun 	*valid = 1;
2272*4882a593Smuzhiyun 	return !ppsc->hwradiooff;
2273*4882a593Smuzhiyun }
2274