xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/rtl8188ee/rf.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2013  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "reg.h"
6*4882a593Smuzhiyun #include "def.h"
7*4882a593Smuzhiyun #include "phy.h"
8*4882a593Smuzhiyun #include "rf.h"
9*4882a593Smuzhiyun #include "dm.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun static bool _rtl88e_phy_rf6052_config_parafile(struct ieee80211_hw *hw);
12*4882a593Smuzhiyun 
rtl88e_phy_rf6052_set_bandwidth(struct ieee80211_hw * hw,u8 bandwidth)13*4882a593Smuzhiyun void rtl88e_phy_rf6052_set_bandwidth(struct ieee80211_hw *hw, u8 bandwidth)
14*4882a593Smuzhiyun {
15*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
16*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun 	switch (bandwidth) {
19*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20:
20*4882a593Smuzhiyun 		rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
21*4882a593Smuzhiyun 					     0xfffff3ff) | BIT(10) | BIT(11));
22*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
23*4882a593Smuzhiyun 			      rtlphy->rfreg_chnlval[0]);
24*4882a593Smuzhiyun 		break;
25*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20_40:
26*4882a593Smuzhiyun 		rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
27*4882a593Smuzhiyun 					     0xfffff3ff) | BIT(10));
28*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
29*4882a593Smuzhiyun 			      rtlphy->rfreg_chnlval[0]);
30*4882a593Smuzhiyun 		break;
31*4882a593Smuzhiyun 	default:
32*4882a593Smuzhiyun 		pr_err("unknown bandwidth: %#X\n", bandwidth);
33*4882a593Smuzhiyun 		break;
34*4882a593Smuzhiyun 	}
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
rtl88e_phy_rf6052_set_cck_txpower(struct ieee80211_hw * hw,u8 * ppowerlevel)37*4882a593Smuzhiyun void rtl88e_phy_rf6052_set_cck_txpower(struct ieee80211_hw *hw,
38*4882a593Smuzhiyun 				       u8 *ppowerlevel)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
41*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
42*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
43*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
44*4882a593Smuzhiyun 	u32 tx_agc[2] = {0, 0}, tmpval;
45*4882a593Smuzhiyun 	bool turbo_scanoff = false;
46*4882a593Smuzhiyun 	u8 idx1, idx2;
47*4882a593Smuzhiyun 	u8 *ptr;
48*4882a593Smuzhiyun 	u8 direction;
49*4882a593Smuzhiyun 	u32 pwrtrac_value;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	if (rtlefuse->eeprom_regulatory != 0)
52*4882a593Smuzhiyun 		turbo_scanoff = true;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	if (mac->act_scanning) {
55*4882a593Smuzhiyun 		tx_agc[RF90_PATH_A] = 0x3f3f3f3f;
56*4882a593Smuzhiyun 		tx_agc[RF90_PATH_B] = 0x3f3f3f3f;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 		if (turbo_scanoff) {
59*4882a593Smuzhiyun 			for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
60*4882a593Smuzhiyun 				tx_agc[idx1] = ppowerlevel[idx1] |
61*4882a593Smuzhiyun 				    (ppowerlevel[idx1] << 8) |
62*4882a593Smuzhiyun 				    (ppowerlevel[idx1] << 16) |
63*4882a593Smuzhiyun 				    (ppowerlevel[idx1] << 24);
64*4882a593Smuzhiyun 			}
65*4882a593Smuzhiyun 		}
66*4882a593Smuzhiyun 	} else {
67*4882a593Smuzhiyun 		for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
68*4882a593Smuzhiyun 			tx_agc[idx1] = ppowerlevel[idx1] |
69*4882a593Smuzhiyun 			    (ppowerlevel[idx1] << 8) |
70*4882a593Smuzhiyun 			    (ppowerlevel[idx1] << 16) |
71*4882a593Smuzhiyun 			    (ppowerlevel[idx1] << 24);
72*4882a593Smuzhiyun 		}
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 		if (rtlefuse->eeprom_regulatory == 0) {
75*4882a593Smuzhiyun 			tmpval =
76*4882a593Smuzhiyun 			    (rtlphy->mcs_txpwrlevel_origoffset[0][6]) +
77*4882a593Smuzhiyun 			    (rtlphy->mcs_txpwrlevel_origoffset[0][7] <<
78*4882a593Smuzhiyun 			     8);
79*4882a593Smuzhiyun 			tx_agc[RF90_PATH_A] += tmpval;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 			tmpval = (rtlphy->mcs_txpwrlevel_origoffset[0][14]) +
82*4882a593Smuzhiyun 			    (rtlphy->mcs_txpwrlevel_origoffset[0][15] <<
83*4882a593Smuzhiyun 			     24);
84*4882a593Smuzhiyun 			tx_agc[RF90_PATH_B] += tmpval;
85*4882a593Smuzhiyun 		}
86*4882a593Smuzhiyun 	}
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	for (idx1 = RF90_PATH_A; idx1 <= RF90_PATH_B; idx1++) {
89*4882a593Smuzhiyun 		ptr = (u8 *)(&tx_agc[idx1]);
90*4882a593Smuzhiyun 		for (idx2 = 0; idx2 < 4; idx2++) {
91*4882a593Smuzhiyun 			if (*ptr > RF6052_MAX_TX_PWR)
92*4882a593Smuzhiyun 				*ptr = RF6052_MAX_TX_PWR;
93*4882a593Smuzhiyun 			ptr++;
94*4882a593Smuzhiyun 		}
95*4882a593Smuzhiyun 	}
96*4882a593Smuzhiyun 	rtl88e_dm_txpower_track_adjust(hw, 1, &direction, &pwrtrac_value);
97*4882a593Smuzhiyun 	if (direction == 1) {
98*4882a593Smuzhiyun 		tx_agc[0] += pwrtrac_value;
99*4882a593Smuzhiyun 		tx_agc[1] += pwrtrac_value;
100*4882a593Smuzhiyun 	} else if (direction == 2) {
101*4882a593Smuzhiyun 		tx_agc[0] -= pwrtrac_value;
102*4882a593Smuzhiyun 		tx_agc[1] -= pwrtrac_value;
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 	tmpval = tx_agc[RF90_PATH_A] & 0xff;
105*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTXAGC_A_CCK1_MCS32, MASKBYTE1, tmpval);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
108*4882a593Smuzhiyun 		"CCK PWR 1M (rf-A) = 0x%x (reg 0x%x)\n", tmpval,
109*4882a593Smuzhiyun 		 RTXAGC_A_CCK1_MCS32);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	tmpval = tx_agc[RF90_PATH_A] >> 8;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/*tmpval = tmpval & 0xff00ffff;*/
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, 0xffffff00, tmpval);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
118*4882a593Smuzhiyun 		"CCK PWR 2~11M (rf-A) = 0x%x (reg 0x%x)\n", tmpval,
119*4882a593Smuzhiyun 		 RTXAGC_B_CCK11_A_CCK2_11);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	tmpval = tx_agc[RF90_PATH_B] >> 24;
122*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE0, tmpval);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
125*4882a593Smuzhiyun 		"CCK PWR 11M (rf-B) = 0x%x (reg 0x%x)\n", tmpval,
126*4882a593Smuzhiyun 		 RTXAGC_B_CCK11_A_CCK2_11);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	tmpval = tx_agc[RF90_PATH_B] & 0x00ffffff;
129*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, 0xffffff00, tmpval);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
132*4882a593Smuzhiyun 		"CCK PWR 1~5.5M (rf-B) = 0x%x (reg 0x%x)\n", tmpval,
133*4882a593Smuzhiyun 		 RTXAGC_B_CCK1_55_MCS32);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
rtl88e_phy_get_power_base(struct ieee80211_hw * hw,u8 * ppowerlevel_ofdm,u8 * ppowerlevel_bw20,u8 * ppowerlevel_bw40,u8 channel,u32 * ofdmbase,u32 * mcsbase)136*4882a593Smuzhiyun static void rtl88e_phy_get_power_base(struct ieee80211_hw *hw,
137*4882a593Smuzhiyun 				      u8 *ppowerlevel_ofdm,
138*4882a593Smuzhiyun 				      u8 *ppowerlevel_bw20,
139*4882a593Smuzhiyun 				      u8 *ppowerlevel_bw40, u8 channel,
140*4882a593Smuzhiyun 				      u32 *ofdmbase, u32 *mcsbase)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
143*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
144*4882a593Smuzhiyun 	u32 powerbase0, powerbase1;
145*4882a593Smuzhiyun 	u8 i, powerlevel[2];
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
148*4882a593Smuzhiyun 		powerbase0 = ppowerlevel_ofdm[i];
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 		powerbase0 = (powerbase0 << 24) | (powerbase0 << 16) |
151*4882a593Smuzhiyun 		    (powerbase0 << 8) | powerbase0;
152*4882a593Smuzhiyun 		*(ofdmbase + i) = powerbase0;
153*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
154*4882a593Smuzhiyun 			" [OFDM power base index rf(%c) = 0x%x]\n",
155*4882a593Smuzhiyun 			 ((i == 0) ? 'A' : 'B'), *(ofdmbase + i));
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
159*4882a593Smuzhiyun 		if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20)
160*4882a593Smuzhiyun 			powerlevel[i] = ppowerlevel_bw20[i];
161*4882a593Smuzhiyun 		else
162*4882a593Smuzhiyun 			powerlevel[i] = ppowerlevel_bw40[i];
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		powerbase1 = powerlevel[i];
165*4882a593Smuzhiyun 		powerbase1 = (powerbase1 << 24) |
166*4882a593Smuzhiyun 		    (powerbase1 << 16) | (powerbase1 << 8) | powerbase1;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 		*(mcsbase + i) = powerbase1;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
171*4882a593Smuzhiyun 			" [MCS power base index rf(%c) = 0x%x]\n",
172*4882a593Smuzhiyun 			 ((i == 0) ? 'A' : 'B'), *(mcsbase + i));
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
_rtl88e_get_txpower_writeval_by_regulatory(struct ieee80211_hw * hw,u8 channel,u8 index,u32 * powerbase0,u32 * powerbase1,u32 * p_outwriteval)176*4882a593Smuzhiyun static void _rtl88e_get_txpower_writeval_by_regulatory(struct ieee80211_hw *hw,
177*4882a593Smuzhiyun 						       u8 channel, u8 index,
178*4882a593Smuzhiyun 						       u32 *powerbase0,
179*4882a593Smuzhiyun 						       u32 *powerbase1,
180*4882a593Smuzhiyun 						       u32 *p_outwriteval)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
183*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
184*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
185*4882a593Smuzhiyun 	u8 i, chnlgroup = 0, pwr_diff_limit[4], pwr_diff = 0, customer_pwr_diff;
186*4882a593Smuzhiyun 	u32 writeval, customer_limit, rf;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	for (rf = 0; rf < 2; rf++) {
189*4882a593Smuzhiyun 		switch (rtlefuse->eeprom_regulatory) {
190*4882a593Smuzhiyun 		case 0:
191*4882a593Smuzhiyun 			chnlgroup = 0;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 			writeval =
194*4882a593Smuzhiyun 			    rtlphy->mcs_txpwrlevel_origoffset
195*4882a593Smuzhiyun 				[chnlgroup][index + (rf ? 8 : 0)]
196*4882a593Smuzhiyun 			    + ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
199*4882a593Smuzhiyun 				"RTK better performance, writeval(%c) = 0x%x\n",
200*4882a593Smuzhiyun 				((rf == 0) ? 'A' : 'B'), writeval);
201*4882a593Smuzhiyun 			break;
202*4882a593Smuzhiyun 		case 1:
203*4882a593Smuzhiyun 			if (rtlphy->pwrgroup_cnt == 1) {
204*4882a593Smuzhiyun 				chnlgroup = 0;
205*4882a593Smuzhiyun 			} else {
206*4882a593Smuzhiyun 				if (channel < 3)
207*4882a593Smuzhiyun 					chnlgroup = 0;
208*4882a593Smuzhiyun 				else if (channel < 6)
209*4882a593Smuzhiyun 					chnlgroup = 1;
210*4882a593Smuzhiyun 				else if (channel < 9)
211*4882a593Smuzhiyun 					chnlgroup = 2;
212*4882a593Smuzhiyun 				else if (channel < 12)
213*4882a593Smuzhiyun 					chnlgroup = 3;
214*4882a593Smuzhiyun 				else if (channel < 14)
215*4882a593Smuzhiyun 					chnlgroup = 4;
216*4882a593Smuzhiyun 				else if (channel == 14)
217*4882a593Smuzhiyun 					chnlgroup = 5;
218*4882a593Smuzhiyun 			}
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 			writeval =
221*4882a593Smuzhiyun 			    rtlphy->mcs_txpwrlevel_origoffset[chnlgroup]
222*4882a593Smuzhiyun 			    [index + (rf ? 8 : 0)] + ((index < 2) ?
223*4882a593Smuzhiyun 						      powerbase0[rf] :
224*4882a593Smuzhiyun 						      powerbase1[rf]);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
227*4882a593Smuzhiyun 				"Realtek regulatory, 20MHz, writeval(%c) = 0x%x\n",
228*4882a593Smuzhiyun 				 ((rf == 0) ? 'A' : 'B'), writeval);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 			break;
231*4882a593Smuzhiyun 		case 2:
232*4882a593Smuzhiyun 			writeval =
233*4882a593Smuzhiyun 			    ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
236*4882a593Smuzhiyun 				"Better regulatory, writeval(%c) = 0x%x\n",
237*4882a593Smuzhiyun 				((rf == 0) ? 'A' : 'B'), writeval);
238*4882a593Smuzhiyun 			break;
239*4882a593Smuzhiyun 		case 3:
240*4882a593Smuzhiyun 			chnlgroup = 0;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 			if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
243*4882a593Smuzhiyun 				RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
244*4882a593Smuzhiyun 					"customer's limit, 40MHz rf(%c) = 0x%x\n",
245*4882a593Smuzhiyun 					((rf == 0) ? 'A' : 'B'),
246*4882a593Smuzhiyun 					rtlefuse->pwrgroup_ht40[rf][channel -
247*4882a593Smuzhiyun 								    1]);
248*4882a593Smuzhiyun 			} else {
249*4882a593Smuzhiyun 				RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
250*4882a593Smuzhiyun 					"customer's limit, 20MHz rf(%c) = 0x%x\n",
251*4882a593Smuzhiyun 					((rf == 0) ? 'A' : 'B'),
252*4882a593Smuzhiyun 					rtlefuse->pwrgroup_ht20[rf][channel -
253*4882a593Smuzhiyun 								    1]);
254*4882a593Smuzhiyun 			}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 			if (index < 2)
257*4882a593Smuzhiyun 				pwr_diff =
258*4882a593Smuzhiyun 				   rtlefuse->txpwr_legacyhtdiff[rf][channel-1];
259*4882a593Smuzhiyun 			else if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20)
260*4882a593Smuzhiyun 				pwr_diff =
261*4882a593Smuzhiyun 					rtlefuse->txpwr_ht20diff[rf][channel-1];
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 			if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40)
264*4882a593Smuzhiyun 				customer_pwr_diff =
265*4882a593Smuzhiyun 					rtlefuse->pwrgroup_ht40[rf][channel-1];
266*4882a593Smuzhiyun 			else
267*4882a593Smuzhiyun 				customer_pwr_diff =
268*4882a593Smuzhiyun 					rtlefuse->pwrgroup_ht20[rf][channel-1];
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 			if (pwr_diff > customer_pwr_diff)
271*4882a593Smuzhiyun 				pwr_diff = 0;
272*4882a593Smuzhiyun 			else
273*4882a593Smuzhiyun 				pwr_diff = customer_pwr_diff - pwr_diff;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 			for (i = 0; i < 4; i++) {
276*4882a593Smuzhiyun 				pwr_diff_limit[i] =
277*4882a593Smuzhiyun 				    (u8)((rtlphy->mcs_txpwrlevel_origoffset
278*4882a593Smuzhiyun 					  [chnlgroup][index +
279*4882a593Smuzhiyun 					  (rf ? 8 : 0)] & (0x7f <<
280*4882a593Smuzhiyun 					  (i * 8))) >> (i * 8));
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 				if (pwr_diff_limit[i] > pwr_diff)
283*4882a593Smuzhiyun 					pwr_diff_limit[i] = pwr_diff;
284*4882a593Smuzhiyun 			}
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 			customer_limit = (pwr_diff_limit[3] << 24) |
287*4882a593Smuzhiyun 			    (pwr_diff_limit[2] << 16) |
288*4882a593Smuzhiyun 			    (pwr_diff_limit[1] << 8) | (pwr_diff_limit[0]);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
291*4882a593Smuzhiyun 				"Customer's limit rf(%c) = 0x%x\n",
292*4882a593Smuzhiyun 				 ((rf == 0) ? 'A' : 'B'), customer_limit);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 			writeval = customer_limit +
295*4882a593Smuzhiyun 			    ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
298*4882a593Smuzhiyun 				"Customer, writeval rf(%c)= 0x%x\n",
299*4882a593Smuzhiyun 				 ((rf == 0) ? 'A' : 'B'), writeval);
300*4882a593Smuzhiyun 			break;
301*4882a593Smuzhiyun 		default:
302*4882a593Smuzhiyun 			chnlgroup = 0;
303*4882a593Smuzhiyun 			writeval =
304*4882a593Smuzhiyun 			    rtlphy->mcs_txpwrlevel_origoffset[chnlgroup]
305*4882a593Smuzhiyun 			    [index + (rf ? 8 : 0)]
306*4882a593Smuzhiyun 			    + ((index < 2) ? powerbase0[rf] : powerbase1[rf]);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 			RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
309*4882a593Smuzhiyun 				"RTK better performance, writeval rf(%c) = 0x%x\n",
310*4882a593Smuzhiyun 				 ((rf == 0) ? 'A' : 'B'), writeval);
311*4882a593Smuzhiyun 			break;
312*4882a593Smuzhiyun 		}
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 		if (rtlpriv->dm.dynamic_txhighpower_lvl == TXHIGHPWRLEVEL_BT1)
315*4882a593Smuzhiyun 			writeval = writeval - 0x06060606;
316*4882a593Smuzhiyun 		else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
317*4882a593Smuzhiyun 			 TXHIGHPWRLEVEL_BT2)
318*4882a593Smuzhiyun 			writeval = writeval - 0x0c0c0c0c;
319*4882a593Smuzhiyun 		*(p_outwriteval + rf) = writeval;
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
_rtl88e_write_ofdm_power_reg(struct ieee80211_hw * hw,u8 index,u32 * value)323*4882a593Smuzhiyun static void _rtl88e_write_ofdm_power_reg(struct ieee80211_hw *hw,
324*4882a593Smuzhiyun 					 u8 index, u32 *value)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
327*4882a593Smuzhiyun 	u16 regoffset_a[6] = {
328*4882a593Smuzhiyun 		RTXAGC_A_RATE18_06, RTXAGC_A_RATE54_24,
329*4882a593Smuzhiyun 		RTXAGC_A_MCS03_MCS00, RTXAGC_A_MCS07_MCS04,
330*4882a593Smuzhiyun 		RTXAGC_A_MCS11_MCS08, RTXAGC_A_MCS15_MCS12
331*4882a593Smuzhiyun 	};
332*4882a593Smuzhiyun 	u16 regoffset_b[6] = {
333*4882a593Smuzhiyun 		RTXAGC_B_RATE18_06, RTXAGC_B_RATE54_24,
334*4882a593Smuzhiyun 		RTXAGC_B_MCS03_MCS00, RTXAGC_B_MCS07_MCS04,
335*4882a593Smuzhiyun 		RTXAGC_B_MCS11_MCS08, RTXAGC_B_MCS15_MCS12
336*4882a593Smuzhiyun 	};
337*4882a593Smuzhiyun 	u8 i, rf, pwr_val[4];
338*4882a593Smuzhiyun 	u32 writeval;
339*4882a593Smuzhiyun 	u16 regoffset;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	for (rf = 0; rf < 2; rf++) {
342*4882a593Smuzhiyun 		writeval = value[rf];
343*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
344*4882a593Smuzhiyun 			pwr_val[i] = (u8)((writeval & (0x7f <<
345*4882a593Smuzhiyun 					   (i * 8))) >> (i * 8));
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 			if (pwr_val[i] > RF6052_MAX_TX_PWR)
348*4882a593Smuzhiyun 				pwr_val[i] = RF6052_MAX_TX_PWR;
349*4882a593Smuzhiyun 		}
350*4882a593Smuzhiyun 		writeval = (pwr_val[3] << 24) | (pwr_val[2] << 16) |
351*4882a593Smuzhiyun 		    (pwr_val[1] << 8) | pwr_val[0];
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 		if (rf == 0)
354*4882a593Smuzhiyun 			regoffset = regoffset_a[index];
355*4882a593Smuzhiyun 		else
356*4882a593Smuzhiyun 			regoffset = regoffset_b[index];
357*4882a593Smuzhiyun 		rtl_set_bbreg(hw, regoffset, MASKDWORD, writeval);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		RTPRINT(rtlpriv, FPHY, PHY_TXPWR,
360*4882a593Smuzhiyun 			"Set 0x%x = %08x\n", regoffset, writeval);
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
rtl88e_phy_rf6052_set_ofdm_txpower(struct ieee80211_hw * hw,u8 * ppowerlevel_ofdm,u8 * ppowerlevel_bw20,u8 * ppowerlevel_bw40,u8 channel)364*4882a593Smuzhiyun void rtl88e_phy_rf6052_set_ofdm_txpower(struct ieee80211_hw *hw,
365*4882a593Smuzhiyun 					u8 *ppowerlevel_ofdm,
366*4882a593Smuzhiyun 					u8 *ppowerlevel_bw20,
367*4882a593Smuzhiyun 					u8 *ppowerlevel_bw40, u8 channel)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	u32 writeval[2], powerbase0[2], powerbase1[2];
370*4882a593Smuzhiyun 	u8 index;
371*4882a593Smuzhiyun 	u8 direction;
372*4882a593Smuzhiyun 	u32 pwrtrac_value;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	rtl88e_phy_get_power_base(hw, ppowerlevel_ofdm,
375*4882a593Smuzhiyun 				  ppowerlevel_bw20, ppowerlevel_bw40,
376*4882a593Smuzhiyun 				  channel, &powerbase0[0], &powerbase1[0]);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	rtl88e_dm_txpower_track_adjust(hw, 1, &direction, &pwrtrac_value);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	for (index = 0; index < 6; index++) {
381*4882a593Smuzhiyun 		_rtl88e_get_txpower_writeval_by_regulatory(hw,
382*4882a593Smuzhiyun 							   channel, index,
383*4882a593Smuzhiyun 							   &powerbase0[0],
384*4882a593Smuzhiyun 							   &powerbase1[0],
385*4882a593Smuzhiyun 							   &writeval[0]);
386*4882a593Smuzhiyun 		if (direction == 1) {
387*4882a593Smuzhiyun 			writeval[0] += pwrtrac_value;
388*4882a593Smuzhiyun 			writeval[1] += pwrtrac_value;
389*4882a593Smuzhiyun 		} else if (direction == 2) {
390*4882a593Smuzhiyun 			writeval[0] -= pwrtrac_value;
391*4882a593Smuzhiyun 			writeval[1] -= pwrtrac_value;
392*4882a593Smuzhiyun 		}
393*4882a593Smuzhiyun 		_rtl88e_write_ofdm_power_reg(hw, index, &writeval[0]);
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
rtl88e_phy_rf6052_config(struct ieee80211_hw * hw)397*4882a593Smuzhiyun bool rtl88e_phy_rf6052_config(struct ieee80211_hw *hw)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
400*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &(rtlpriv->phy);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	if (rtlphy->rf_type == RF_1T1R)
403*4882a593Smuzhiyun 		rtlphy->num_total_rfpath = 1;
404*4882a593Smuzhiyun 	else
405*4882a593Smuzhiyun 		rtlphy->num_total_rfpath = 2;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	return _rtl88e_phy_rf6052_config_parafile(hw);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
_rtl88e_phy_rf6052_config_parafile(struct ieee80211_hw * hw)410*4882a593Smuzhiyun static bool _rtl88e_phy_rf6052_config_parafile(struct ieee80211_hw *hw)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
413*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
414*4882a593Smuzhiyun 	u32 u4_regvalue = 0;
415*4882a593Smuzhiyun 	u8 rfpath;
416*4882a593Smuzhiyun 	bool rtstatus = true;
417*4882a593Smuzhiyun 	struct bb_reg_def *pphyreg;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	for (rfpath = 0; rfpath < rtlphy->num_total_rfpath; rfpath++) {
420*4882a593Smuzhiyun 		pphyreg = &rtlphy->phyreg_def[rfpath];
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 		switch (rfpath) {
423*4882a593Smuzhiyun 		case RF90_PATH_A:
424*4882a593Smuzhiyun 		case RF90_PATH_C:
425*4882a593Smuzhiyun 			u4_regvalue = rtl_get_bbreg(hw, pphyreg->rfintfs,
426*4882a593Smuzhiyun 						    BRFSI_RFENV);
427*4882a593Smuzhiyun 			break;
428*4882a593Smuzhiyun 		case RF90_PATH_B:
429*4882a593Smuzhiyun 		case RF90_PATH_D:
430*4882a593Smuzhiyun 			u4_regvalue = rtl_get_bbreg(hw, pphyreg->rfintfs,
431*4882a593Smuzhiyun 						    BRFSI_RFENV << 16);
432*4882a593Smuzhiyun 			break;
433*4882a593Smuzhiyun 		}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 		rtl_set_bbreg(hw, pphyreg->rfintfe, BRFSI_RFENV << 16, 0x1);
436*4882a593Smuzhiyun 		udelay(1);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 		rtl_set_bbreg(hw, pphyreg->rfintfo, BRFSI_RFENV, 0x1);
439*4882a593Smuzhiyun 		udelay(1);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 		rtl_set_bbreg(hw, pphyreg->rfhssi_para2,
442*4882a593Smuzhiyun 			      B3WIREADDREAALENGTH, 0x0);
443*4882a593Smuzhiyun 		udelay(1);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 		rtl_set_bbreg(hw, pphyreg->rfhssi_para2, B3WIREDATALENGTH, 0x0);
446*4882a593Smuzhiyun 		udelay(1);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 		switch (rfpath) {
449*4882a593Smuzhiyun 		case RF90_PATH_A:
450*4882a593Smuzhiyun 			rtstatus = rtl88e_phy_config_rf_with_headerfile(hw,
451*4882a593Smuzhiyun 						(enum radio_path)rfpath);
452*4882a593Smuzhiyun 			break;
453*4882a593Smuzhiyun 		case RF90_PATH_B:
454*4882a593Smuzhiyun 			rtstatus = rtl88e_phy_config_rf_with_headerfile(hw,
455*4882a593Smuzhiyun 						(enum radio_path)rfpath);
456*4882a593Smuzhiyun 			break;
457*4882a593Smuzhiyun 		case RF90_PATH_C:
458*4882a593Smuzhiyun 			break;
459*4882a593Smuzhiyun 		case RF90_PATH_D:
460*4882a593Smuzhiyun 			break;
461*4882a593Smuzhiyun 		}
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 		switch (rfpath) {
464*4882a593Smuzhiyun 		case RF90_PATH_A:
465*4882a593Smuzhiyun 		case RF90_PATH_C:
466*4882a593Smuzhiyun 			rtl_set_bbreg(hw, pphyreg->rfintfs,
467*4882a593Smuzhiyun 				      BRFSI_RFENV, u4_regvalue);
468*4882a593Smuzhiyun 			break;
469*4882a593Smuzhiyun 		case RF90_PATH_B:
470*4882a593Smuzhiyun 		case RF90_PATH_D:
471*4882a593Smuzhiyun 			rtl_set_bbreg(hw, pphyreg->rfintfs,
472*4882a593Smuzhiyun 				      BRFSI_RFENV << 16, u4_regvalue);
473*4882a593Smuzhiyun 			break;
474*4882a593Smuzhiyun 		}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 		if (!rtstatus) {
477*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
478*4882a593Smuzhiyun 				"Radio[%d] Fail!!\n", rfpath);
479*4882a593Smuzhiyun 			return false;
480*4882a593Smuzhiyun 		}
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	}
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "\n");
485*4882a593Smuzhiyun 	return rtstatus;
486*4882a593Smuzhiyun }
487