xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/rtl8188ee/pwrseq.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 2009-2013  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #ifndef __RTL8723E_PWRSEQ_H__
5*4882a593Smuzhiyun #define __RTL8723E_PWRSEQ_H__
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include "../pwrseqcmd.h"
8*4882a593Smuzhiyun /* Check document WM-20110607-Paul-RTL8188EE_Power_Architecture-R02.vsd
9*4882a593Smuzhiyun  *	There are 6 HW Power States:
10*4882a593Smuzhiyun  *	0: POFF--Power Off
11*4882a593Smuzhiyun  *	1: PDN--Power Down
12*4882a593Smuzhiyun  *	2: CARDEMU--Card Emulation
13*4882a593Smuzhiyun  *	3: ACT--Active Mode
14*4882a593Smuzhiyun  *	4: LPS--Low Power State
15*4882a593Smuzhiyun  *	5: SUS--Suspend
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  *	The transision from different states are defined below
18*4882a593Smuzhiyun  *	TRANS_CARDEMU_TO_ACT
19*4882a593Smuzhiyun  *	TRANS_ACT_TO_CARDEMU
20*4882a593Smuzhiyun  *	TRANS_CARDEMU_TO_SUS
21*4882a593Smuzhiyun  *	TRANS_SUS_TO_CARDEMU
22*4882a593Smuzhiyun  *	TRANS_CARDEMU_TO_PDN
23*4882a593Smuzhiyun  *	TRANS_ACT_TO_LPS
24*4882a593Smuzhiyun  *	TRANS_LPS_TO_ACT
25*4882a593Smuzhiyun  *
26*4882a593Smuzhiyun  *	TRANS_END
27*4882a593Smuzhiyun  *	PWR SEQ Version: rtl8188ee_PwrSeq_V09.h
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define	RTL8188EE_TRANS_CARDEMU_TO_ACT_STEPS	10
31*4882a593Smuzhiyun #define	RTL8188EE_TRANS_ACT_TO_CARDEMU_STEPS	10
32*4882a593Smuzhiyun #define	RTL8188EE_TRANS_CARDEMU_TO_SUS_STEPS	10
33*4882a593Smuzhiyun #define	RTL8188EE_TRANS_SUS_TO_CARDEMU_STEPS	10
34*4882a593Smuzhiyun #define	RTL8188EE_TRANS_CARDEMU_TO_PDN_STEPS	10
35*4882a593Smuzhiyun #define	RTL8188EE_TRANS_PDN_TO_CARDEMU_STEPS	10
36*4882a593Smuzhiyun #define	RTL8188EE_TRANS_ACT_TO_LPS_STEPS		15
37*4882a593Smuzhiyun #define	RTL8188EE_TRANS_LPS_TO_ACT_STEPS		15
38*4882a593Smuzhiyun #define	RTL8188EE_TRANS_END_STEPS		1
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* The following macros have the following format:
41*4882a593Smuzhiyun  * { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value
42*4882a593Smuzhiyun  *   comments },
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun #define RTL8188EE_TRANS_CARDEMU_TO_ACT					\
45*4882a593Smuzhiyun 	{0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
46*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(1), BIT(1)		\
47*4882a593Smuzhiyun 	/* wait till 0x04[17] = 1    power ready*/},			\
48*4882a593Smuzhiyun 	{0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
49*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0)|BIT(1), 0		\
50*4882a593Smuzhiyun 	/* 0x02[1:0] = 0	reset BB*/},				\
51*4882a593Smuzhiyun 	{0x0026, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
52*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7)			\
53*4882a593Smuzhiyun 	/*0x24[23] = 2b'01 schmit trigger */},				\
54*4882a593Smuzhiyun 	{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
55*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0			\
56*4882a593Smuzhiyun 	/* 0x04[15] = 0 disable HWPDN (control by DRV)*/},		\
57*4882a593Smuzhiyun 	{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
58*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4)|BIT(3), 0		\
59*4882a593Smuzhiyun 	/*0x04[12:11] = 2b'00 disable WL suspend*/},			\
60*4882a593Smuzhiyun 	{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
61*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), BIT(0)			\
62*4882a593Smuzhiyun 	/*0x04[8] = 1 polling until return 0*/},			\
63*4882a593Smuzhiyun 	{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
64*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(0), 0			\
65*4882a593Smuzhiyun 	/*wait till 0x04[8] = 0*/},					\
66*4882a593Smuzhiyun 	{0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
67*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0			\
68*4882a593Smuzhiyun 	/*LDO normal mode*/},						\
69*4882a593Smuzhiyun 	{0x0074, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,	\
70*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)			\
71*4882a593Smuzhiyun 	/*SDIO Driving*/},
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define RTL8188EE_TRANS_ACT_TO_CARDEMU					\
74*4882a593Smuzhiyun 	{0x001F, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
75*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0			\
76*4882a593Smuzhiyun 	/*0x1F[7:0] = 0 turn off RF*/},					\
77*4882a593Smuzhiyun 	{0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
78*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)			\
79*4882a593Smuzhiyun 	/*LDO Sleep mode*/},						\
80*4882a593Smuzhiyun 	{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
81*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)			\
82*4882a593Smuzhiyun 	/*0x04[9] = 1 turn off MAC by HW state machine*/},		\
83*4882a593Smuzhiyun 	{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
84*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(1), 0			\
85*4882a593Smuzhiyun 	/*wait till 0x04[9] = 0 polling until return 0 to disable*/},
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define RTL8188EE_TRANS_CARDEMU_TO_SUS					\
88*4882a593Smuzhiyun 	{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,			\
89*4882a593Smuzhiyun 	PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,				\
90*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), BIT(3)		\
91*4882a593Smuzhiyun 	/*0x04[12:11] = 2b'01enable WL suspend*/},			\
92*4882a593Smuzhiyun 	{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,	\
93*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), BIT(3)|BIT(4)	\
94*4882a593Smuzhiyun 	/*0x04[12:11] = 2b'11enable WL suspend for PCIe*/},		\
95*4882a593Smuzhiyun 	{0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,			\
96*4882a593Smuzhiyun 	PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,				\
97*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, BIT(7)			\
98*4882a593Smuzhiyun 	/*  0x04[31:30] = 2b'10 enable enable bandgap mbias in suspend */},\
99*4882a593Smuzhiyun 	{0x0041, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,			\
100*4882a593Smuzhiyun 	PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,				\
101*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0			\
102*4882a593Smuzhiyun 	/*Clear SIC_EN register 0x40[12] = 1'b0 */},			\
103*4882a593Smuzhiyun 	{0xfe10, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,			\
104*4882a593Smuzhiyun 	PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,				\
105*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)			\
106*4882a593Smuzhiyun 	/*Set USB suspend enable local register  0xfe10[4]=1 */},	\
107*4882a593Smuzhiyun 	{0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,	\
108*4882a593Smuzhiyun 	PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), BIT(0)		\
109*4882a593Smuzhiyun 	/*Set SDIO suspend local register*/},				\
110*4882a593Smuzhiyun 	{0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,	\
111*4882a593Smuzhiyun 	PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), 0			\
112*4882a593Smuzhiyun 	/*wait power state to suspend*/},
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define RTL8188EE_TRANS_SUS_TO_CARDEMU					\
115*4882a593Smuzhiyun 	{0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,	\
116*4882a593Smuzhiyun 	PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), 0			\
117*4882a593Smuzhiyun 	/*Set SDIO suspend local register*/},				\
118*4882a593Smuzhiyun 	{0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,	\
119*4882a593Smuzhiyun 	PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), BIT(1)		\
120*4882a593Smuzhiyun 	/*wait power state to suspend*/},				\
121*4882a593Smuzhiyun 	{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
122*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3) | BIT(4), 0		\
123*4882a593Smuzhiyun 	/*0x04[12:11] = 2b'00 disable WL suspend*/},
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define RTL8188EE_TRANS_CARDEMU_TO_CARDDIS				\
126*4882a593Smuzhiyun 	{0x0026, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
127*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7)			\
128*4882a593Smuzhiyun 	/*0x24[23] = 2b'01 schmit trigger */},				\
129*4882a593Smuzhiyun 	{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,			\
130*4882a593Smuzhiyun 	PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,				\
131*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3) | BIT(4), BIT(3)	\
132*4882a593Smuzhiyun 	/*0x04[12:11] = 2b'01 enable WL suspend*/},			\
133*4882a593Smuzhiyun 	{0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,			\
134*4882a593Smuzhiyun 	PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,				\
135*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0			\
136*4882a593Smuzhiyun 	/*  0x04[31:30] = 2b'10 enable enable bandgap mbias in suspend */},\
137*4882a593Smuzhiyun 	{0x0041, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,			\
138*4882a593Smuzhiyun 	PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,				\
139*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0			\
140*4882a593Smuzhiyun 	/*Clear SIC_EN register 0x40[12] = 1'b0 */},			\
141*4882a593Smuzhiyun 	{0xfe10, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,	\
142*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)			\
143*4882a593Smuzhiyun 	/*Set USB suspend enable local register  0xfe10[4]=1 */},	\
144*4882a593Smuzhiyun 	{0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,	\
145*4882a593Smuzhiyun 	PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), BIT(0)		\
146*4882a593Smuzhiyun 	/*Set SDIO suspend local register*/},				\
147*4882a593Smuzhiyun 	{0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,	\
148*4882a593Smuzhiyun 	PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), 0			\
149*4882a593Smuzhiyun 	/*wait power state to suspend*/},
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define RTL8188EE_TRANS_CARDDIS_TO_CARDEMU				\
152*4882a593Smuzhiyun 	{0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,	\
153*4882a593Smuzhiyun 	PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), 0			\
154*4882a593Smuzhiyun 	/*Set SDIO suspend local register*/},				\
155*4882a593Smuzhiyun 	{0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,	\
156*4882a593Smuzhiyun 	PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), BIT(1)		\
157*4882a593Smuzhiyun 	/*wait power state to suspend*/},				\
158*4882a593Smuzhiyun 	{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
159*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3)|BIT(4), 0		\
160*4882a593Smuzhiyun 	/*0x04[12:11] = 2b'00 disable WL suspend*/},
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define RTL8188EE_TRANS_CARDEMU_TO_PDN					\
163*4882a593Smuzhiyun 	{0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
164*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0/* 0x04[16] = 0*/},	\
165*4882a593Smuzhiyun 	{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
166*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7)			\
167*4882a593Smuzhiyun 	/* 0x04[15] = 1*/},
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define RTL8188EE_TRANS_PDN_TO_CARDEMU					\
170*4882a593Smuzhiyun 	{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
171*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0/* 0x04[15] = 0*/},
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define RTL8188EE_TRANS_ACT_TO_LPS					\
174*4882a593Smuzhiyun 	{0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
175*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x7F			\
176*4882a593Smuzhiyun 	/*Tx Pause*/},							\
177*4882a593Smuzhiyun 	{0x05F8, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
178*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0			\
179*4882a593Smuzhiyun 	/*Should be zero if no packet is transmitting*/},		\
180*4882a593Smuzhiyun 	{0x05F9, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
181*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0			\
182*4882a593Smuzhiyun 	/*Should be zero if no packet is transmitting*/},		\
183*4882a593Smuzhiyun 	{0x05FA, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
184*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0			\
185*4882a593Smuzhiyun 	/*Should be zero if no packet is transmitting*/},		\
186*4882a593Smuzhiyun 	{0x05FB, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
187*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0			\
188*4882a593Smuzhiyun 	/*Should be zero if no packet is transmitting*/},		\
189*4882a593Smuzhiyun 	{0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
190*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0			\
191*4882a593Smuzhiyun 	/*CCK and OFDM are disabled,and clock are gated*/},		\
192*4882a593Smuzhiyun 	{0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
193*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_US		\
194*4882a593Smuzhiyun 	/*Delay 1us*/},							\
195*4882a593Smuzhiyun 	{0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
196*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x3F			\
197*4882a593Smuzhiyun 	/*Reset MAC TRX*/},						\
198*4882a593Smuzhiyun 	{0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
199*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), 0			\
200*4882a593Smuzhiyun 	/*check if removed later*/},					\
201*4882a593Smuzhiyun 	{0x0553, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
202*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(5), BIT(5)			\
203*4882a593Smuzhiyun 	/*Respond TxOK to scheduler*/},
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define RTL8188EE_TRANS_LPS_TO_ACT					\
207*4882a593Smuzhiyun 	{0x0080, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,	\
208*4882a593Smuzhiyun 	PWR_BASEADDR_SDIO, PWR_CMD_WRITE, 0xFF, 0x84			\
209*4882a593Smuzhiyun 	/*SDIO RPWM*/},							\
210*4882a593Smuzhiyun 	{0xFE58, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,	\
211*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84			\
212*4882a593Smuzhiyun 	/*USB RPWM*/},							\
213*4882a593Smuzhiyun 	{0x0361, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,	\
214*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84			\
215*4882a593Smuzhiyun 	/*PCIe RPWM*/},							\
216*4882a593Smuzhiyun 	{0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
217*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_MS		\
218*4882a593Smuzhiyun 	/*Delay*/},							\
219*4882a593Smuzhiyun 	{0x0008, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
220*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0			\
221*4882a593Smuzhiyun 	/*.	0x08[4] = 0		 switch TSF to 40M*/},		\
222*4882a593Smuzhiyun 	{0x0109, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
223*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(7), 0			\
224*4882a593Smuzhiyun 	/*Polling 0x109[7]=0  TSF in 40M*/},				\
225*4882a593Smuzhiyun 	{0x0029, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
226*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(6)|BIT(7), 0		\
227*4882a593Smuzhiyun 	/*.	0x29[7:6] = 2b'00	 enable BB clock*/},		\
228*4882a593Smuzhiyun 	{0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
229*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)			\
230*4882a593Smuzhiyun 	/*.	0x101[1] = 1*/},					\
231*4882a593Smuzhiyun 	{0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
232*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF			\
233*4882a593Smuzhiyun 	/*.	0x100[7:0] = 0xFF	 enable WMAC TRX*/},		\
234*4882a593Smuzhiyun 	{0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
235*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1)|BIT(0), BIT(1)|BIT(0)	\
236*4882a593Smuzhiyun 	/*.	0x02[1:0] = 2b'11	 enable BB macro*/},		\
237*4882a593Smuzhiyun 	{0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,	\
238*4882a593Smuzhiyun 	PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0			\
239*4882a593Smuzhiyun 	/*.	0x522 = 0*/},
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define RTL8188EE_TRANS_END		\
242*4882a593Smuzhiyun 	{0xFFFF, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
243*4882a593Smuzhiyun 	0, PWR_CMD_END, 0, 0}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun extern struct wlan_pwr_cfg rtl8188ee_power_on_flow
246*4882a593Smuzhiyun 		[RTL8188EE_TRANS_CARDEMU_TO_ACT_STEPS +
247*4882a593Smuzhiyun 		 RTL8188EE_TRANS_END_STEPS];
248*4882a593Smuzhiyun extern struct wlan_pwr_cfg rtl8188ee_radio_off_flow
249*4882a593Smuzhiyun 		[RTL8188EE_TRANS_ACT_TO_CARDEMU_STEPS +
250*4882a593Smuzhiyun 		 RTL8188EE_TRANS_END_STEPS];
251*4882a593Smuzhiyun extern struct wlan_pwr_cfg rtl8188ee_card_disable_flow
252*4882a593Smuzhiyun 		[RTL8188EE_TRANS_ACT_TO_CARDEMU_STEPS +
253*4882a593Smuzhiyun 		 RTL8188EE_TRANS_CARDEMU_TO_PDN_STEPS +
254*4882a593Smuzhiyun 		 RTL8188EE_TRANS_END_STEPS];
255*4882a593Smuzhiyun extern struct wlan_pwr_cfg rtl8188ee_card_enable_flow
256*4882a593Smuzhiyun 		[RTL8188EE_TRANS_ACT_TO_CARDEMU_STEPS +
257*4882a593Smuzhiyun 		 RTL8188EE_TRANS_CARDEMU_TO_PDN_STEPS +
258*4882a593Smuzhiyun 		 RTL8188EE_TRANS_END_STEPS];
259*4882a593Smuzhiyun extern struct wlan_pwr_cfg rtl8188ee_suspend_flow
260*4882a593Smuzhiyun 		[RTL8188EE_TRANS_ACT_TO_CARDEMU_STEPS +
261*4882a593Smuzhiyun 		 RTL8188EE_TRANS_CARDEMU_TO_SUS_STEPS +
262*4882a593Smuzhiyun 		 RTL8188EE_TRANS_END_STEPS];
263*4882a593Smuzhiyun extern struct wlan_pwr_cfg rtl8188ee_resume_flow
264*4882a593Smuzhiyun 		[RTL8188EE_TRANS_ACT_TO_CARDEMU_STEPS +
265*4882a593Smuzhiyun 		 RTL8188EE_TRANS_CARDEMU_TO_SUS_STEPS +
266*4882a593Smuzhiyun 		 RTL8188EE_TRANS_END_STEPS];
267*4882a593Smuzhiyun extern struct wlan_pwr_cfg rtl8188ee_hwpdn_flow
268*4882a593Smuzhiyun 		[RTL8188EE_TRANS_ACT_TO_CARDEMU_STEPS +
269*4882a593Smuzhiyun 		 RTL8188EE_TRANS_CARDEMU_TO_PDN_STEPS +
270*4882a593Smuzhiyun 		 RTL8188EE_TRANS_END_STEPS];
271*4882a593Smuzhiyun extern struct wlan_pwr_cfg rtl8188ee_enter_lps_flow
272*4882a593Smuzhiyun 		[RTL8188EE_TRANS_ACT_TO_LPS_STEPS +
273*4882a593Smuzhiyun 		 RTL8188EE_TRANS_END_STEPS];
274*4882a593Smuzhiyun extern struct wlan_pwr_cfg rtl8188ee_leave_lps_flow
275*4882a593Smuzhiyun 		[RTL8188EE_TRANS_LPS_TO_ACT_STEPS +
276*4882a593Smuzhiyun 		 RTL8188EE_TRANS_END_STEPS];
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /* RTL8723 Power Configuration CMDs for PCIe interface */
279*4882a593Smuzhiyun #define RTL8188EE_NIC_PWR_ON_FLOW	rtl8188ee_power_on_flow
280*4882a593Smuzhiyun #define RTL8188EE_NIC_RF_OFF_FLOW	rtl8188ee_radio_off_flow
281*4882a593Smuzhiyun #define RTL8188EE_NIC_DISABLE_FLOW	rtl8188ee_card_disable_flow
282*4882a593Smuzhiyun #define RTL8188EE_NIC_ENABLE_FLOW	rtl8188ee_card_enable_flow
283*4882a593Smuzhiyun #define RTL8188EE_NIC_SUSPEND_FLOW	rtl8188ee_suspend_flow
284*4882a593Smuzhiyun #define RTL8188EE_NIC_RESUME_FLOW	rtl8188ee_resume_flow
285*4882a593Smuzhiyun #define RTL8188EE_NIC_PDN_FLOW		rtl8188ee_hwpdn_flow
286*4882a593Smuzhiyun #define RTL8188EE_NIC_LPS_ENTER_FLOW	rtl8188ee_enter_lps_flow
287*4882a593Smuzhiyun #define RTL8188EE_NIC_LPS_LEAVE_FLOW	rtl8188ee_leave_lps_flow
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #endif
290