1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* Copyright(c) 2009-2013 Realtek Corporation.*/ 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun #ifndef __RTL92C_PHY_H__ 5*4882a593Smuzhiyun #define __RTL92C_PHY_H__ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* MAX_TX_COUNT must always set to 4, otherwise read efuse 8*4882a593Smuzhiyun * table secquence will be wrong. 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun #define MAX_TX_COUNT 4 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define MAX_PRECMD_CNT 16 13*4882a593Smuzhiyun #define MAX_RFDEPENDCMD_CNT 16 14*4882a593Smuzhiyun #define MAX_POSTCMD_CNT 16 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #define MAX_DOZE_WAITING_TIMES_9x 64 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #define RT_CANNOT_IO(hw) false 19*4882a593Smuzhiyun #define HIGHPOWER_RADIOA_ARRAYLEN 22 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #define IQK_ADDA_REG_NUM 16 22*4882a593Smuzhiyun #define IQK_BB_REG_NUM 9 23*4882a593Smuzhiyun #define MAX_TOLERANCE 5 24*4882a593Smuzhiyun #define IQK_DELAY_TIME 10 25*4882a593Smuzhiyun #define INDEX_MAPPING_NUM 15 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define APK_BB_REG_NUM 5 28*4882a593Smuzhiyun #define APK_AFE_REG_NUM 16 29*4882a593Smuzhiyun #define APK_CURVE_REG_NUM 4 30*4882a593Smuzhiyun #define PATH_NUM 2 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define LOOP_LIMIT 5 33*4882a593Smuzhiyun #define MAX_STALL_TIME 50 34*4882a593Smuzhiyun #define ANTENNADIVERSITYVALUE 0x80 35*4882a593Smuzhiyun #define MAX_TXPWR_IDX_NMODE_92S 63 36*4882a593Smuzhiyun #define RESET_CNT_LIMIT 3 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define IQK_ADDA_REG_NUM 16 39*4882a593Smuzhiyun #define IQK_MAC_REG_NUM 4 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #define RF6052_MAX_PATH 2 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define CT_OFFSET_MAC_ADDR 0X16 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define CT_OFFSET_CCK_TX_PWR_IDX 0x5A 46*4882a593Smuzhiyun #define CT_OFFSET_HT401S_TX_PWR_IDX 0x60 47*4882a593Smuzhiyun #define CT_OFFSET_HT402S_TX_PWR_IDX_DIFF 0x66 48*4882a593Smuzhiyun #define CT_OFFSET_HT20_TX_PWR_IDX_DIFF 0x69 49*4882a593Smuzhiyun #define CT_OFFSET_OFDM_TX_PWR_IDX_DIFF 0x6C 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #define CT_OFFSET_HT40_MAX_PWR_OFFSET 0x6F 52*4882a593Smuzhiyun #define CT_OFFSET_HT20_MAX_PWR_OFFSET 0x72 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define CT_OFFSET_CHANNEL_PLAH 0x75 55*4882a593Smuzhiyun #define CT_OFFSET_THERMAL_METER 0x78 56*4882a593Smuzhiyun #define CT_OFFSET_RF_OPTION 0x79 57*4882a593Smuzhiyun #define CT_OFFSET_VERSION 0x7E 58*4882a593Smuzhiyun #define CT_OFFSET_CUSTOMER_ID 0x7F 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define RTL92C_MAX_PATH_NUM 2 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun enum swchnlcmd_id { 63*4882a593Smuzhiyun CMDID_END, 64*4882a593Smuzhiyun CMDID_SET_TXPOWEROWER_LEVEL, 65*4882a593Smuzhiyun CMDID_BBREGWRITE10, 66*4882a593Smuzhiyun CMDID_WRITEPORT_ULONG, 67*4882a593Smuzhiyun CMDID_WRITEPORT_USHORT, 68*4882a593Smuzhiyun CMDID_WRITEPORT_UCHAR, 69*4882a593Smuzhiyun CMDID_RF_WRITEREG, 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun struct swchnlcmd { 73*4882a593Smuzhiyun enum swchnlcmd_id cmdid; 74*4882a593Smuzhiyun u32 para1; 75*4882a593Smuzhiyun u32 para2; 76*4882a593Smuzhiyun u32 msdelay; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun enum hw90_block_e { 80*4882a593Smuzhiyun HW90_BLOCK_MAC = 0, 81*4882a593Smuzhiyun HW90_BLOCK_PHY0 = 1, 82*4882a593Smuzhiyun HW90_BLOCK_PHY1 = 2, 83*4882a593Smuzhiyun HW90_BLOCK_RF = 3, 84*4882a593Smuzhiyun HW90_BLOCK_MAXIMUM = 4, 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun enum baseband_config_type { 88*4882a593Smuzhiyun BASEBAND_CONFIG_PHY_REG = 0, 89*4882a593Smuzhiyun BASEBAND_CONFIG_AGC_TAB = 1, 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun enum ra_offset_area { 93*4882a593Smuzhiyun RA_OFFSET_LEGACY_OFDM1, 94*4882a593Smuzhiyun RA_OFFSET_LEGACY_OFDM2, 95*4882a593Smuzhiyun RA_OFFSET_HT_OFDM1, 96*4882a593Smuzhiyun RA_OFFSET_HT_OFDM2, 97*4882a593Smuzhiyun RA_OFFSET_HT_OFDM3, 98*4882a593Smuzhiyun RA_OFFSET_HT_OFDM4, 99*4882a593Smuzhiyun RA_OFFSET_HT_CCK, 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun enum antenna_path { 103*4882a593Smuzhiyun ANTENNA_NONE, 104*4882a593Smuzhiyun ANTENNA_D, 105*4882a593Smuzhiyun ANTENNA_C, 106*4882a593Smuzhiyun ANTENNA_CD, 107*4882a593Smuzhiyun ANTENNA_B, 108*4882a593Smuzhiyun ANTENNA_BD, 109*4882a593Smuzhiyun ANTENNA_BC, 110*4882a593Smuzhiyun ANTENNA_BCD, 111*4882a593Smuzhiyun ANTENNA_A, 112*4882a593Smuzhiyun ANTENNA_AD, 113*4882a593Smuzhiyun ANTENNA_AC, 114*4882a593Smuzhiyun ANTENNA_ACD, 115*4882a593Smuzhiyun ANTENNA_AB, 116*4882a593Smuzhiyun ANTENNA_ABD, 117*4882a593Smuzhiyun ANTENNA_ABC, 118*4882a593Smuzhiyun ANTENNA_ABCD 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun struct r_antenna_select_ofdm { 122*4882a593Smuzhiyun u32 r_tx_antenna:4; 123*4882a593Smuzhiyun u32 r_ant_l:4; 124*4882a593Smuzhiyun u32 r_ant_non_ht:4; 125*4882a593Smuzhiyun u32 r_ant_ht1:4; 126*4882a593Smuzhiyun u32 r_ant_ht2:4; 127*4882a593Smuzhiyun u32 r_ant_ht_s1:4; 128*4882a593Smuzhiyun u32 r_ant_non_ht_s1:4; 129*4882a593Smuzhiyun u32 ofdm_txsc:2; 130*4882a593Smuzhiyun u32 reserved:2; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun struct r_antenna_select_cck { 134*4882a593Smuzhiyun u8 r_cckrx_enable_2:2; 135*4882a593Smuzhiyun u8 r_cckrx_enable:2; 136*4882a593Smuzhiyun u8 r_ccktx_enable:4; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun struct efuse_contents { 140*4882a593Smuzhiyun u8 mac_addr[ETH_ALEN]; 141*4882a593Smuzhiyun u8 cck_tx_power_idx[6]; 142*4882a593Smuzhiyun u8 ht40_1s_tx_power_idx[6]; 143*4882a593Smuzhiyun u8 ht40_2s_tx_power_idx_diff[3]; 144*4882a593Smuzhiyun u8 ht20_tx_power_idx_diff[3]; 145*4882a593Smuzhiyun u8 ofdm_tx_power_idx_diff[3]; 146*4882a593Smuzhiyun u8 ht40_max_power_offset[3]; 147*4882a593Smuzhiyun u8 ht20_max_power_offset[3]; 148*4882a593Smuzhiyun u8 channel_plan; 149*4882a593Smuzhiyun u8 thermal_meter; 150*4882a593Smuzhiyun u8 rf_option[5]; 151*4882a593Smuzhiyun u8 version; 152*4882a593Smuzhiyun u8 oem_id; 153*4882a593Smuzhiyun u8 regulatory; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun struct tx_power_struct { 157*4882a593Smuzhiyun u8 cck[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER]; 158*4882a593Smuzhiyun u8 ht40_1s[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER]; 159*4882a593Smuzhiyun u8 ht40_2s[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER]; 160*4882a593Smuzhiyun u8 ht20_diff[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER]; 161*4882a593Smuzhiyun u8 legacy_ht_diff[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER]; 162*4882a593Smuzhiyun u8 legacy_ht_txpowerdiff; 163*4882a593Smuzhiyun u8 groupht20[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER]; 164*4882a593Smuzhiyun u8 groupht40[RTL92C_MAX_PATH_NUM][CHANNEL_MAX_NUMBER]; 165*4882a593Smuzhiyun u8 pwrgroup_cnt; 166*4882a593Smuzhiyun u32 mcs_original_offset[4][16]; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun enum _ANT_DIV_TYPE { 170*4882a593Smuzhiyun NO_ANTDIV = 0xFF, 171*4882a593Smuzhiyun CG_TRX_HW_ANTDIV = 0x01, 172*4882a593Smuzhiyun CGCS_RX_HW_ANTDIV = 0x02, 173*4882a593Smuzhiyun FIXED_HW_ANTDIV = 0x03, 174*4882a593Smuzhiyun CG_TRX_SMART_ANTDIV = 0x04, 175*4882a593Smuzhiyun CGCS_RX_SW_ANTDIV = 0x05, 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun u32 rtl88e_phy_query_bb_reg(struct ieee80211_hw *hw, 179*4882a593Smuzhiyun u32 regaddr, u32 bitmask); 180*4882a593Smuzhiyun void rtl88e_phy_set_bb_reg(struct ieee80211_hw *hw, 181*4882a593Smuzhiyun u32 regaddr, u32 bitmask, u32 data); 182*4882a593Smuzhiyun u32 rtl88e_phy_query_rf_reg(struct ieee80211_hw *hw, 183*4882a593Smuzhiyun enum radio_path rfpath, u32 regaddr, 184*4882a593Smuzhiyun u32 bitmask); 185*4882a593Smuzhiyun void rtl88e_phy_set_rf_reg(struct ieee80211_hw *hw, 186*4882a593Smuzhiyun enum radio_path rfpath, u32 regaddr, 187*4882a593Smuzhiyun u32 bitmask, u32 data); 188*4882a593Smuzhiyun bool rtl88e_phy_mac_config(struct ieee80211_hw *hw); 189*4882a593Smuzhiyun bool rtl88e_phy_bb_config(struct ieee80211_hw *hw); 190*4882a593Smuzhiyun bool rtl88e_phy_rf_config(struct ieee80211_hw *hw); 191*4882a593Smuzhiyun void rtl88e_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw); 192*4882a593Smuzhiyun void rtl88e_phy_get_txpower_level(struct ieee80211_hw *hw, 193*4882a593Smuzhiyun long *powerlevel); 194*4882a593Smuzhiyun void rtl88e_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel); 195*4882a593Smuzhiyun void rtl88e_phy_scan_operation_backup(struct ieee80211_hw *hw, 196*4882a593Smuzhiyun u8 operation); 197*4882a593Smuzhiyun void rtl88e_phy_set_bw_mode_callback(struct ieee80211_hw *hw); 198*4882a593Smuzhiyun void rtl88e_phy_set_bw_mode(struct ieee80211_hw *hw, 199*4882a593Smuzhiyun enum nl80211_channel_type ch_type); 200*4882a593Smuzhiyun void rtl88e_phy_sw_chnl_callback(struct ieee80211_hw *hw); 201*4882a593Smuzhiyun u8 rtl88e_phy_sw_chnl(struct ieee80211_hw *hw); 202*4882a593Smuzhiyun void rtl88e_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery); 203*4882a593Smuzhiyun void rtl88e_phy_lc_calibrate(struct ieee80211_hw *hw); 204*4882a593Smuzhiyun void rtl88e_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain); 205*4882a593Smuzhiyun bool rtl88e_phy_config_rf_with_headerfile(struct ieee80211_hw *hw, 206*4882a593Smuzhiyun enum radio_path rfpath); 207*4882a593Smuzhiyun bool rtl88e_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype); 208*4882a593Smuzhiyun bool rtl88e_phy_set_rf_power_state(struct ieee80211_hw *hw, 209*4882a593Smuzhiyun enum rf_pwrstate rfpwr_state); 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun #endif 212