xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/rtl8188ee/phy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2013  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../pci.h"
6*4882a593Smuzhiyun #include "../ps.h"
7*4882a593Smuzhiyun #include "reg.h"
8*4882a593Smuzhiyun #include "def.h"
9*4882a593Smuzhiyun #include "phy.h"
10*4882a593Smuzhiyun #include "rf.h"
11*4882a593Smuzhiyun #include "dm.h"
12*4882a593Smuzhiyun #include "table.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun static u32 _rtl88e_phy_rf_serial_read(struct ieee80211_hw *hw,
15*4882a593Smuzhiyun 				      enum radio_path rfpath, u32 offset);
16*4882a593Smuzhiyun static void _rtl88e_phy_rf_serial_write(struct ieee80211_hw *hw,
17*4882a593Smuzhiyun 					enum radio_path rfpath, u32 offset,
18*4882a593Smuzhiyun 					u32 data);
_rtl88e_phy_calculate_bit_shift(u32 bitmask)19*4882a593Smuzhiyun static u32 _rtl88e_phy_calculate_bit_shift(u32 bitmask)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	u32 i = ffs(bitmask);
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	return i ? i - 1 : 32;
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun static bool _rtl88e_phy_bb8188e_config_parafile(struct ieee80211_hw *hw);
26*4882a593Smuzhiyun static bool _rtl88e_phy_config_mac_with_headerfile(struct ieee80211_hw *hw);
27*4882a593Smuzhiyun static bool phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
28*4882a593Smuzhiyun 					  u8 configtype);
29*4882a593Smuzhiyun static bool phy_config_bb_with_pghdr(struct ieee80211_hw *hw,
30*4882a593Smuzhiyun 				     u8 configtype);
31*4882a593Smuzhiyun static void _rtl88e_phy_init_bb_rf_register_definition(struct ieee80211_hw *hw);
32*4882a593Smuzhiyun static bool _rtl88e_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
33*4882a593Smuzhiyun 					     u32 cmdtableidx, u32 cmdtablesz,
34*4882a593Smuzhiyun 					     enum swchnlcmd_id cmdid, u32 para1,
35*4882a593Smuzhiyun 					     u32 para2, u32 msdelay);
36*4882a593Smuzhiyun static bool _rtl88e_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
37*4882a593Smuzhiyun 					     u8 channel, u8 *stage, u8 *step,
38*4882a593Smuzhiyun 					     u32 *delay);
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static long _rtl88e_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
41*4882a593Smuzhiyun 					 enum wireless_mode wirelessmode,
42*4882a593Smuzhiyun 					 u8 txpwridx);
43*4882a593Smuzhiyun static void rtl88ee_phy_set_rf_on(struct ieee80211_hw *hw);
44*4882a593Smuzhiyun static void rtl88e_phy_set_io(struct ieee80211_hw *hw);
45*4882a593Smuzhiyun 
rtl88e_phy_query_bb_reg(struct ieee80211_hw * hw,u32 regaddr,u32 bitmask)46*4882a593Smuzhiyun u32 rtl88e_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
49*4882a593Smuzhiyun 	u32 returnvalue, originalvalue, bitshift;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
52*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x)\n", regaddr, bitmask);
53*4882a593Smuzhiyun 	originalvalue = rtl_read_dword(rtlpriv, regaddr);
54*4882a593Smuzhiyun 	bitshift = _rtl88e_phy_calculate_bit_shift(bitmask);
55*4882a593Smuzhiyun 	returnvalue = (originalvalue & bitmask) >> bitshift;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
58*4882a593Smuzhiyun 		"BBR MASK=0x%x Addr[0x%x]=0x%x\n", bitmask,
59*4882a593Smuzhiyun 		regaddr, originalvalue);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	return returnvalue;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
rtl88e_phy_set_bb_reg(struct ieee80211_hw * hw,u32 regaddr,u32 bitmask,u32 data)65*4882a593Smuzhiyun void rtl88e_phy_set_bb_reg(struct ieee80211_hw *hw,
66*4882a593Smuzhiyun 			   u32 regaddr, u32 bitmask, u32 data)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
69*4882a593Smuzhiyun 	u32 originalvalue, bitshift;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
72*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x)\n",
73*4882a593Smuzhiyun 		regaddr, bitmask, data);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	if (bitmask != MASKDWORD) {
76*4882a593Smuzhiyun 		originalvalue = rtl_read_dword(rtlpriv, regaddr);
77*4882a593Smuzhiyun 		bitshift = _rtl88e_phy_calculate_bit_shift(bitmask);
78*4882a593Smuzhiyun 		data = ((originalvalue & (~bitmask)) | (data << bitshift));
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, regaddr, data);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
84*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x)\n",
85*4882a593Smuzhiyun 		regaddr, bitmask, data);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
rtl88e_phy_query_rf_reg(struct ieee80211_hw * hw,enum radio_path rfpath,u32 regaddr,u32 bitmask)88*4882a593Smuzhiyun u32 rtl88e_phy_query_rf_reg(struct ieee80211_hw *hw,
89*4882a593Smuzhiyun 			    enum radio_path rfpath, u32 regaddr, u32 bitmask)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
92*4882a593Smuzhiyun 	u32 original_value, readback_value, bitshift;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
95*4882a593Smuzhiyun 		"regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
96*4882a593Smuzhiyun 		regaddr, rfpath, bitmask);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	spin_lock(&rtlpriv->locks.rf_lock);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	original_value = _rtl88e_phy_rf_serial_read(hw, rfpath, regaddr);
102*4882a593Smuzhiyun 	bitshift = _rtl88e_phy_calculate_bit_shift(bitmask);
103*4882a593Smuzhiyun 	readback_value = (original_value & bitmask) >> bitshift;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	spin_unlock(&rtlpriv->locks.rf_lock);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
108*4882a593Smuzhiyun 		"regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
109*4882a593Smuzhiyun 		regaddr, rfpath, bitmask, original_value);
110*4882a593Smuzhiyun 	return readback_value;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
rtl88e_phy_set_rf_reg(struct ieee80211_hw * hw,enum radio_path rfpath,u32 regaddr,u32 bitmask,u32 data)113*4882a593Smuzhiyun void rtl88e_phy_set_rf_reg(struct ieee80211_hw *hw,
114*4882a593Smuzhiyun 			   enum radio_path rfpath,
115*4882a593Smuzhiyun 			   u32 regaddr, u32 bitmask, u32 data)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
118*4882a593Smuzhiyun 	u32 original_value, bitshift;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
121*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
122*4882a593Smuzhiyun 		regaddr, bitmask, data, rfpath);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	spin_lock(&rtlpriv->locks.rf_lock);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	if (bitmask != RFREG_OFFSET_MASK) {
127*4882a593Smuzhiyun 			original_value = _rtl88e_phy_rf_serial_read(hw,
128*4882a593Smuzhiyun 								    rfpath,
129*4882a593Smuzhiyun 								    regaddr);
130*4882a593Smuzhiyun 			bitshift = _rtl88e_phy_calculate_bit_shift(bitmask);
131*4882a593Smuzhiyun 			data =
132*4882a593Smuzhiyun 			    ((original_value & (~bitmask)) |
133*4882a593Smuzhiyun 			     (data << bitshift));
134*4882a593Smuzhiyun 		}
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	_rtl88e_phy_rf_serial_write(hw, rfpath, regaddr, data);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	spin_unlock(&rtlpriv->locks.rf_lock);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
142*4882a593Smuzhiyun 		"regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
143*4882a593Smuzhiyun 		regaddr, bitmask, data, rfpath);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
_rtl88e_phy_rf_serial_read(struct ieee80211_hw * hw,enum radio_path rfpath,u32 offset)146*4882a593Smuzhiyun static u32 _rtl88e_phy_rf_serial_read(struct ieee80211_hw *hw,
147*4882a593Smuzhiyun 				      enum radio_path rfpath, u32 offset)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
150*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
151*4882a593Smuzhiyun 	struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
152*4882a593Smuzhiyun 	u32 newoffset;
153*4882a593Smuzhiyun 	u32 tmplong, tmplong2;
154*4882a593Smuzhiyun 	u8 rfpi_enable = 0;
155*4882a593Smuzhiyun 	u32 retvalue;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	offset &= 0xff;
158*4882a593Smuzhiyun 	newoffset = offset;
159*4882a593Smuzhiyun 	if (RT_CANNOT_IO(hw)) {
160*4882a593Smuzhiyun 		pr_err("return all one\n");
161*4882a593Smuzhiyun 		return 0xFFFFFFFF;
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun 	tmplong = rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD);
164*4882a593Smuzhiyun 	if (rfpath == RF90_PATH_A)
165*4882a593Smuzhiyun 		tmplong2 = tmplong;
166*4882a593Smuzhiyun 	else
167*4882a593Smuzhiyun 		tmplong2 = rtl_get_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD);
168*4882a593Smuzhiyun 	tmplong2 = (tmplong2 & (~BLSSIREADADDRESS)) |
169*4882a593Smuzhiyun 	    (newoffset << 23) | BLSSIREADEDGE;
170*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
171*4882a593Smuzhiyun 		      tmplong & (~BLSSIREADEDGE));
172*4882a593Smuzhiyun 	udelay(10);
173*4882a593Smuzhiyun 	rtl_set_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD, tmplong2);
174*4882a593Smuzhiyun 	udelay(120);
175*4882a593Smuzhiyun 	if (rfpath == RF90_PATH_A)
176*4882a593Smuzhiyun 		rfpi_enable = (u8)rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER1,
177*4882a593Smuzhiyun 						BIT(8));
178*4882a593Smuzhiyun 	else if (rfpath == RF90_PATH_B)
179*4882a593Smuzhiyun 		rfpi_enable = (u8)rtl_get_bbreg(hw, RFPGA0_XB_HSSIPARAMETER1,
180*4882a593Smuzhiyun 						BIT(8));
181*4882a593Smuzhiyun 	if (rfpi_enable)
182*4882a593Smuzhiyun 		retvalue = rtl_get_bbreg(hw, pphyreg->rf_rbpi,
183*4882a593Smuzhiyun 					 BLSSIREADBACKDATA);
184*4882a593Smuzhiyun 	else
185*4882a593Smuzhiyun 		retvalue = rtl_get_bbreg(hw, pphyreg->rf_rb,
186*4882a593Smuzhiyun 					 BLSSIREADBACKDATA);
187*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
188*4882a593Smuzhiyun 		"RFR-%d Addr[0x%x]=0x%x\n",
189*4882a593Smuzhiyun 		rfpath, pphyreg->rf_rb, retvalue);
190*4882a593Smuzhiyun 	return retvalue;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
_rtl88e_phy_rf_serial_write(struct ieee80211_hw * hw,enum radio_path rfpath,u32 offset,u32 data)193*4882a593Smuzhiyun static void _rtl88e_phy_rf_serial_write(struct ieee80211_hw *hw,
194*4882a593Smuzhiyun 					enum radio_path rfpath, u32 offset,
195*4882a593Smuzhiyun 					u32 data)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	u32 data_and_addr;
198*4882a593Smuzhiyun 	u32 newoffset;
199*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
200*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
201*4882a593Smuzhiyun 	struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	if (RT_CANNOT_IO(hw)) {
204*4882a593Smuzhiyun 		pr_err("stop\n");
205*4882a593Smuzhiyun 		return;
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 	offset &= 0xff;
208*4882a593Smuzhiyun 	newoffset = offset;
209*4882a593Smuzhiyun 	data_and_addr = ((newoffset << 20) | (data & 0x000fffff)) & 0x0fffffff;
210*4882a593Smuzhiyun 	rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
211*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_RF, DBG_TRACE,
212*4882a593Smuzhiyun 		"RFW-%d Addr[0x%x]=0x%x\n",
213*4882a593Smuzhiyun 		rfpath, pphyreg->rf3wire_offset, data_and_addr);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
rtl88e_phy_mac_config(struct ieee80211_hw * hw)216*4882a593Smuzhiyun bool rtl88e_phy_mac_config(struct ieee80211_hw *hw)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
219*4882a593Smuzhiyun 	bool rtstatus = _rtl88e_phy_config_mac_with_headerfile(hw);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, 0x04CA, 0x0B);
222*4882a593Smuzhiyun 	return rtstatus;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
rtl88e_phy_bb_config(struct ieee80211_hw * hw)225*4882a593Smuzhiyun bool rtl88e_phy_bb_config(struct ieee80211_hw *hw)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	bool rtstatus = true;
228*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
229*4882a593Smuzhiyun 	u16 regval;
230*4882a593Smuzhiyun 	u8 b_reg_hwparafile = 1;
231*4882a593Smuzhiyun 	u32 tmp;
232*4882a593Smuzhiyun 	_rtl88e_phy_init_bb_rf_register_definition(hw);
233*4882a593Smuzhiyun 	regval = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
234*4882a593Smuzhiyun 	rtl_write_word(rtlpriv, REG_SYS_FUNC_EN,
235*4882a593Smuzhiyun 		       regval | BIT(13) | BIT(0) | BIT(1));
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_RF_CTRL, RF_EN | RF_RSTB | RF_SDMRSTB);
238*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN,
239*4882a593Smuzhiyun 		       FEN_PPLL | FEN_PCIEA | FEN_DIO_PCIE |
240*4882a593Smuzhiyun 		       FEN_BB_GLB_RSTN | FEN_BBRSTB);
241*4882a593Smuzhiyun 	tmp = rtl_read_dword(rtlpriv, 0x4c);
242*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, 0x4c, tmp | BIT(23));
243*4882a593Smuzhiyun 	if (b_reg_hwparafile == 1)
244*4882a593Smuzhiyun 		rtstatus = _rtl88e_phy_bb8188e_config_parafile(hw);
245*4882a593Smuzhiyun 	return rtstatus;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
rtl88e_phy_rf_config(struct ieee80211_hw * hw)248*4882a593Smuzhiyun bool rtl88e_phy_rf_config(struct ieee80211_hw *hw)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	return rtl88e_phy_rf6052_config(hw);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
_rtl88e_check_condition(struct ieee80211_hw * hw,const u32 condition)253*4882a593Smuzhiyun static bool _rtl88e_check_condition(struct ieee80211_hw *hw,
254*4882a593Smuzhiyun 				    const u32  condition)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
257*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
258*4882a593Smuzhiyun 	u32 _board = rtlefuse->board_type; /*need efuse define*/
259*4882a593Smuzhiyun 	u32 _interface = rtlhal->interface;
260*4882a593Smuzhiyun 	u32 _platform = 0x08;/*SupportPlatform */
261*4882a593Smuzhiyun 	u32 cond;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	if (condition == 0xCDCDCDCD)
264*4882a593Smuzhiyun 		return true;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	cond = condition & 0xFF;
267*4882a593Smuzhiyun 	if ((_board & cond) == 0 && cond != 0x1F)
268*4882a593Smuzhiyun 		return false;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	cond = condition & 0xFF00;
271*4882a593Smuzhiyun 	cond = cond >> 8;
272*4882a593Smuzhiyun 	if ((_interface & cond) == 0 && cond != 0x07)
273*4882a593Smuzhiyun 		return false;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	cond = condition & 0xFF0000;
276*4882a593Smuzhiyun 	cond = cond >> 16;
277*4882a593Smuzhiyun 	if ((_platform & cond) == 0 && cond != 0x0F)
278*4882a593Smuzhiyun 		return false;
279*4882a593Smuzhiyun 	return true;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
_rtl8188e_config_rf_reg(struct ieee80211_hw * hw,u32 addr,u32 data,enum radio_path rfpath,u32 regaddr)282*4882a593Smuzhiyun static void _rtl8188e_config_rf_reg(struct ieee80211_hw *hw, u32 addr,
283*4882a593Smuzhiyun 				    u32 data, enum radio_path rfpath,
284*4882a593Smuzhiyun 				    u32 regaddr)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	if (addr == 0xffe) {
287*4882a593Smuzhiyun 		mdelay(50);
288*4882a593Smuzhiyun 	} else if (addr == 0xfd) {
289*4882a593Smuzhiyun 		mdelay(5);
290*4882a593Smuzhiyun 	} else if (addr == 0xfc) {
291*4882a593Smuzhiyun 		mdelay(1);
292*4882a593Smuzhiyun 	} else if (addr == 0xfb) {
293*4882a593Smuzhiyun 		udelay(50);
294*4882a593Smuzhiyun 	} else if (addr == 0xfa) {
295*4882a593Smuzhiyun 		udelay(5);
296*4882a593Smuzhiyun 	} else if (addr == 0xf9) {
297*4882a593Smuzhiyun 		udelay(1);
298*4882a593Smuzhiyun 	} else {
299*4882a593Smuzhiyun 		rtl_set_rfreg(hw, rfpath, regaddr,
300*4882a593Smuzhiyun 			      RFREG_OFFSET_MASK,
301*4882a593Smuzhiyun 			      data);
302*4882a593Smuzhiyun 		udelay(1);
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
_rtl8188e_config_rf_radio_a(struct ieee80211_hw * hw,u32 addr,u32 data)306*4882a593Smuzhiyun static void _rtl8188e_config_rf_radio_a(struct ieee80211_hw *hw,
307*4882a593Smuzhiyun 					u32 addr, u32 data)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	u32 content = 0x1000; /*RF Content: radio_a_txt*/
310*4882a593Smuzhiyun 	u32 maskforphyset = (u32)(content & 0xE000);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	_rtl8188e_config_rf_reg(hw, addr, data, RF90_PATH_A,
313*4882a593Smuzhiyun 		addr | maskforphyset);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
_rtl8188e_config_bb_reg(struct ieee80211_hw * hw,u32 addr,u32 data)316*4882a593Smuzhiyun static void _rtl8188e_config_bb_reg(struct ieee80211_hw *hw,
317*4882a593Smuzhiyun 				    u32 addr, u32 data)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	if (addr == 0xfe) {
320*4882a593Smuzhiyun 		mdelay(50);
321*4882a593Smuzhiyun 	} else if (addr == 0xfd) {
322*4882a593Smuzhiyun 		mdelay(5);
323*4882a593Smuzhiyun 	} else if (addr == 0xfc) {
324*4882a593Smuzhiyun 		mdelay(1);
325*4882a593Smuzhiyun 	} else if (addr == 0xfb) {
326*4882a593Smuzhiyun 		udelay(50);
327*4882a593Smuzhiyun 	} else if (addr == 0xfa) {
328*4882a593Smuzhiyun 		udelay(5);
329*4882a593Smuzhiyun 	} else if (addr == 0xf9) {
330*4882a593Smuzhiyun 		udelay(1);
331*4882a593Smuzhiyun 	} else {
332*4882a593Smuzhiyun 		rtl_set_bbreg(hw, addr, MASKDWORD, data);
333*4882a593Smuzhiyun 		udelay(1);
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
_rtl88e_phy_bb8188e_config_parafile(struct ieee80211_hw * hw)337*4882a593Smuzhiyun static bool _rtl88e_phy_bb8188e_config_parafile(struct ieee80211_hw *hw)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
340*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
341*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
342*4882a593Smuzhiyun 	bool rtstatus;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	rtstatus = phy_config_bb_with_headerfile(hw, BASEBAND_CONFIG_PHY_REG);
345*4882a593Smuzhiyun 	if (!rtstatus) {
346*4882a593Smuzhiyun 		pr_err("Write BB Reg Fail!!\n");
347*4882a593Smuzhiyun 		return false;
348*4882a593Smuzhiyun 	}
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (!rtlefuse->autoload_failflag) {
351*4882a593Smuzhiyun 		rtlphy->pwrgroup_cnt = 0;
352*4882a593Smuzhiyun 		rtstatus =
353*4882a593Smuzhiyun 		  phy_config_bb_with_pghdr(hw, BASEBAND_CONFIG_PHY_REG);
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 	if (!rtstatus) {
356*4882a593Smuzhiyun 		pr_err("BB_PG Reg Fail!!\n");
357*4882a593Smuzhiyun 		return false;
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 	rtstatus =
360*4882a593Smuzhiyun 	  phy_config_bb_with_headerfile(hw, BASEBAND_CONFIG_AGC_TAB);
361*4882a593Smuzhiyun 	if (!rtstatus) {
362*4882a593Smuzhiyun 		pr_err("AGC Table Fail\n");
363*4882a593Smuzhiyun 		return false;
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 	rtlphy->cck_high_power =
366*4882a593Smuzhiyun 	  (bool)(rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, 0x200));
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	return true;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
_rtl88e_phy_config_mac_with_headerfile(struct ieee80211_hw * hw)371*4882a593Smuzhiyun static bool _rtl88e_phy_config_mac_with_headerfile(struct ieee80211_hw *hw)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
374*4882a593Smuzhiyun 	u32 i;
375*4882a593Smuzhiyun 	u32 arraylength;
376*4882a593Smuzhiyun 	u32 *ptrarray;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "Read Rtl8188EMACPHY_Array\n");
379*4882a593Smuzhiyun 	arraylength = RTL8188EEMAC_1T_ARRAYLEN;
380*4882a593Smuzhiyun 	ptrarray = RTL8188EEMAC_1T_ARRAY;
381*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
382*4882a593Smuzhiyun 		"Img:RTL8188EEMAC_1T_ARRAY LEN %d\n", arraylength);
383*4882a593Smuzhiyun 	for (i = 0; i < arraylength; i = i + 2)
384*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, ptrarray[i], (u8)ptrarray[i + 1]);
385*4882a593Smuzhiyun 	return true;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #define READ_NEXT_PAIR(v1, v2, i)			\
389*4882a593Smuzhiyun 	do {						\
390*4882a593Smuzhiyun 		i += 2; v1 = array_table[i];		\
391*4882a593Smuzhiyun 		v2 = array_table[i+1];			\
392*4882a593Smuzhiyun 	} while (0)
393*4882a593Smuzhiyun 
handle_branch1(struct ieee80211_hw * hw,u16 arraylen,u32 * array_table)394*4882a593Smuzhiyun static void handle_branch1(struct ieee80211_hw *hw, u16 arraylen,
395*4882a593Smuzhiyun 			   u32 *array_table)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	u32 v1;
398*4882a593Smuzhiyun 	u32 v2;
399*4882a593Smuzhiyun 	int i;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	for (i = 0; i < arraylen; i = i + 2) {
402*4882a593Smuzhiyun 		v1 = array_table[i];
403*4882a593Smuzhiyun 		v2 = array_table[i+1];
404*4882a593Smuzhiyun 		if (v1 < 0xcdcdcdcd) {
405*4882a593Smuzhiyun 			_rtl8188e_config_bb_reg(hw, v1, v2);
406*4882a593Smuzhiyun 		} else { /*This line is the start line of branch.*/
407*4882a593Smuzhiyun 			/* to protect READ_NEXT_PAIR not overrun */
408*4882a593Smuzhiyun 			if (i >= arraylen - 2)
409*4882a593Smuzhiyun 				break;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 			if (!_rtl88e_check_condition(hw, array_table[i])) {
412*4882a593Smuzhiyun 				/*Discard the following (offset, data) pairs*/
413*4882a593Smuzhiyun 				READ_NEXT_PAIR(v1, v2, i);
414*4882a593Smuzhiyun 				while (v2 != 0xDEAD &&
415*4882a593Smuzhiyun 				       v2 != 0xCDEF &&
416*4882a593Smuzhiyun 				       v2 != 0xCDCD && i < arraylen - 2)
417*4882a593Smuzhiyun 					READ_NEXT_PAIR(v1, v2, i);
418*4882a593Smuzhiyun 				i -= 2; /* prevent from for-loop += 2*/
419*4882a593Smuzhiyun 			} else { /* Configure matched pairs and skip
420*4882a593Smuzhiyun 				  * to end of if-else.
421*4882a593Smuzhiyun 				  */
422*4882a593Smuzhiyun 				READ_NEXT_PAIR(v1, v2, i);
423*4882a593Smuzhiyun 				while (v2 != 0xDEAD &&
424*4882a593Smuzhiyun 				       v2 != 0xCDEF &&
425*4882a593Smuzhiyun 				       v2 != 0xCDCD && i < arraylen - 2) {
426*4882a593Smuzhiyun 					_rtl8188e_config_bb_reg(hw, v1, v2);
427*4882a593Smuzhiyun 					READ_NEXT_PAIR(v1, v2, i);
428*4882a593Smuzhiyun 				}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 				while (v2 != 0xDEAD && i < arraylen - 2)
431*4882a593Smuzhiyun 					READ_NEXT_PAIR(v1, v2, i);
432*4882a593Smuzhiyun 			}
433*4882a593Smuzhiyun 		}
434*4882a593Smuzhiyun 	}
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
handle_branch2(struct ieee80211_hw * hw,u16 arraylen,u32 * array_table)437*4882a593Smuzhiyun static void handle_branch2(struct ieee80211_hw *hw, u16 arraylen,
438*4882a593Smuzhiyun 			   u32 *array_table)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
441*4882a593Smuzhiyun 	u32 v1;
442*4882a593Smuzhiyun 	u32 v2;
443*4882a593Smuzhiyun 	int i;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	for (i = 0; i < arraylen; i = i + 2) {
446*4882a593Smuzhiyun 		v1 = array_table[i];
447*4882a593Smuzhiyun 		v2 = array_table[i+1];
448*4882a593Smuzhiyun 		if (v1 < 0xCDCDCDCD) {
449*4882a593Smuzhiyun 			rtl_set_bbreg(hw, array_table[i], MASKDWORD,
450*4882a593Smuzhiyun 				      array_table[i + 1]);
451*4882a593Smuzhiyun 			udelay(1);
452*4882a593Smuzhiyun 			continue;
453*4882a593Smuzhiyun 		} else { /*This line is the start line of branch.*/
454*4882a593Smuzhiyun 			/* to protect READ_NEXT_PAIR not overrun */
455*4882a593Smuzhiyun 			if (i >= arraylen - 2)
456*4882a593Smuzhiyun 				break;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 			if (!_rtl88e_check_condition(hw, array_table[i])) {
459*4882a593Smuzhiyun 				/*Discard the following (offset, data) pairs*/
460*4882a593Smuzhiyun 				READ_NEXT_PAIR(v1, v2, i);
461*4882a593Smuzhiyun 				while (v2 != 0xDEAD &&
462*4882a593Smuzhiyun 				       v2 != 0xCDEF &&
463*4882a593Smuzhiyun 				       v2 != 0xCDCD && i < arraylen - 2)
464*4882a593Smuzhiyun 					READ_NEXT_PAIR(v1, v2, i);
465*4882a593Smuzhiyun 				i -= 2; /* prevent from for-loop += 2*/
466*4882a593Smuzhiyun 			} else { /* Configure matched pairs and skip
467*4882a593Smuzhiyun 				  * to end of if-else.
468*4882a593Smuzhiyun 				  */
469*4882a593Smuzhiyun 				READ_NEXT_PAIR(v1, v2, i);
470*4882a593Smuzhiyun 				while (v2 != 0xDEAD &&
471*4882a593Smuzhiyun 				       v2 != 0xCDEF &&
472*4882a593Smuzhiyun 				       v2 != 0xCDCD && i < arraylen - 2) {
473*4882a593Smuzhiyun 					rtl_set_bbreg(hw, array_table[i],
474*4882a593Smuzhiyun 						      MASKDWORD,
475*4882a593Smuzhiyun 						      array_table[i + 1]);
476*4882a593Smuzhiyun 					udelay(1);
477*4882a593Smuzhiyun 					READ_NEXT_PAIR(v1, v2, i);
478*4882a593Smuzhiyun 				}
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 				while (v2 != 0xDEAD && i < arraylen - 2)
481*4882a593Smuzhiyun 					READ_NEXT_PAIR(v1, v2, i);
482*4882a593Smuzhiyun 			}
483*4882a593Smuzhiyun 		}
484*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
485*4882a593Smuzhiyun 			"The agctab_array_table[0] is %x Rtl818EEPHY_REGArray[1] is %x\n",
486*4882a593Smuzhiyun 			array_table[i], array_table[i + 1]);
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
phy_config_bb_with_headerfile(struct ieee80211_hw * hw,u8 configtype)490*4882a593Smuzhiyun static bool phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
491*4882a593Smuzhiyun 					  u8 configtype)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun 	u32 *array_table;
494*4882a593Smuzhiyun 	u16 arraylen;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	if (configtype == BASEBAND_CONFIG_PHY_REG) {
497*4882a593Smuzhiyun 		arraylen = RTL8188EEPHY_REG_1TARRAYLEN;
498*4882a593Smuzhiyun 		array_table = RTL8188EEPHY_REG_1TARRAY;
499*4882a593Smuzhiyun 		handle_branch1(hw, arraylen, array_table);
500*4882a593Smuzhiyun 	} else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
501*4882a593Smuzhiyun 		arraylen = RTL8188EEAGCTAB_1TARRAYLEN;
502*4882a593Smuzhiyun 		array_table = RTL8188EEAGCTAB_1TARRAY;
503*4882a593Smuzhiyun 		handle_branch2(hw, arraylen, array_table);
504*4882a593Smuzhiyun 	}
505*4882a593Smuzhiyun 	return true;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
store_pwrindex_rate_offset(struct ieee80211_hw * hw,u32 regaddr,u32 bitmask,u32 data)508*4882a593Smuzhiyun static void store_pwrindex_rate_offset(struct ieee80211_hw *hw,
509*4882a593Smuzhiyun 				       u32 regaddr, u32 bitmask,
510*4882a593Smuzhiyun 				       u32 data)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
513*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
514*4882a593Smuzhiyun 	int count = rtlphy->pwrgroup_cnt;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	if (regaddr == RTXAGC_A_RATE18_06) {
517*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][0] = data;
518*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
519*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][0] = 0x%x\n",
520*4882a593Smuzhiyun 			count,
521*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][0]);
522*4882a593Smuzhiyun 	}
523*4882a593Smuzhiyun 	if (regaddr == RTXAGC_A_RATE54_24) {
524*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][1] = data;
525*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
526*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][1] = 0x%x\n",
527*4882a593Smuzhiyun 			count,
528*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][1]);
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun 	if (regaddr == RTXAGC_A_CCK1_MCS32) {
531*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][6] = data;
532*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
533*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][6] = 0x%x\n",
534*4882a593Smuzhiyun 			count,
535*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][6]);
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_CCK11_A_CCK2_11 && bitmask == 0xffffff00) {
538*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][7] = data;
539*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
540*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][7] = 0x%x\n",
541*4882a593Smuzhiyun 			count,
542*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][7]);
543*4882a593Smuzhiyun 	}
544*4882a593Smuzhiyun 	if (regaddr == RTXAGC_A_MCS03_MCS00) {
545*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][2] = data;
546*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
547*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][2] = 0x%x\n",
548*4882a593Smuzhiyun 			count,
549*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][2]);
550*4882a593Smuzhiyun 	}
551*4882a593Smuzhiyun 	if (regaddr == RTXAGC_A_MCS07_MCS04) {
552*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][3] = data;
553*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
554*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][3] = 0x%x\n",
555*4882a593Smuzhiyun 			count,
556*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][3]);
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 	if (regaddr == RTXAGC_A_MCS11_MCS08) {
559*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][4] = data;
560*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
561*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][4] = 0x%x\n",
562*4882a593Smuzhiyun 			count,
563*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][4]);
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 	if (regaddr == RTXAGC_A_MCS15_MCS12) {
566*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][5] = data;
567*4882a593Smuzhiyun 		if (get_rf_type(rtlphy) == RF_1T1R) {
568*4882a593Smuzhiyun 			count++;
569*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt = count;
570*4882a593Smuzhiyun 		}
571*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
572*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][5] = 0x%x\n",
573*4882a593Smuzhiyun 			count,
574*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][5]);
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_RATE18_06) {
577*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][8] = data;
578*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
579*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][8] = 0x%x\n",
580*4882a593Smuzhiyun 			count,
581*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][8]);
582*4882a593Smuzhiyun 	}
583*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_RATE54_24) {
584*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][9] = data;
585*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
586*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][9] = 0x%x\n",
587*4882a593Smuzhiyun 			count,
588*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][9]);
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_CCK1_55_MCS32) {
591*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][14] = data;
592*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
593*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][14] = 0x%x\n",
594*4882a593Smuzhiyun 			count,
595*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][14]);
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_CCK11_A_CCK2_11 && bitmask == 0x000000ff) {
598*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][15] = data;
599*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
600*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][15] = 0x%x\n",
601*4882a593Smuzhiyun 			count,
602*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][15]);
603*4882a593Smuzhiyun 	}
604*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_MCS03_MCS00) {
605*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][10] = data;
606*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
607*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][10] = 0x%x\n",
608*4882a593Smuzhiyun 			count,
609*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][10]);
610*4882a593Smuzhiyun 	}
611*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_MCS07_MCS04) {
612*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][11] = data;
613*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
614*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][11] = 0x%x\n",
615*4882a593Smuzhiyun 			count,
616*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][11]);
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_MCS11_MCS08) {
619*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][12] = data;
620*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
621*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][12] = 0x%x\n",
622*4882a593Smuzhiyun 			count,
623*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][12]);
624*4882a593Smuzhiyun 	}
625*4882a593Smuzhiyun 	if (regaddr == RTXAGC_B_MCS15_MCS12) {
626*4882a593Smuzhiyun 		rtlphy->mcs_txpwrlevel_origoffset[count][13] = data;
627*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
628*4882a593Smuzhiyun 			"MCSTxPowerLevelOriginalOffset[%d][13] = 0x%x\n",
629*4882a593Smuzhiyun 			count,
630*4882a593Smuzhiyun 			rtlphy->mcs_txpwrlevel_origoffset[count][13]);
631*4882a593Smuzhiyun 		if (get_rf_type(rtlphy) != RF_1T1R) {
632*4882a593Smuzhiyun 			count++;
633*4882a593Smuzhiyun 			rtlphy->pwrgroup_cnt = count;
634*4882a593Smuzhiyun 		}
635*4882a593Smuzhiyun 	}
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun 
phy_config_bb_with_pghdr(struct ieee80211_hw * hw,u8 configtype)638*4882a593Smuzhiyun static bool phy_config_bb_with_pghdr(struct ieee80211_hw *hw, u8 configtype)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
641*4882a593Smuzhiyun 	int i;
642*4882a593Smuzhiyun 	u32 *phy_reg_page;
643*4882a593Smuzhiyun 	u16 phy_reg_page_len;
644*4882a593Smuzhiyun 	u32 v1 = 0, v2 = 0;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	phy_reg_page_len = RTL8188EEPHY_REG_ARRAY_PGLEN;
647*4882a593Smuzhiyun 	phy_reg_page = RTL8188EEPHY_REG_ARRAY_PG;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	if (configtype == BASEBAND_CONFIG_PHY_REG) {
650*4882a593Smuzhiyun 		for (i = 0; i < phy_reg_page_len; i = i + 3) {
651*4882a593Smuzhiyun 			v1 = phy_reg_page[i];
652*4882a593Smuzhiyun 			v2 = phy_reg_page[i+1];
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 			if (v1 < 0xcdcdcdcd) {
655*4882a593Smuzhiyun 				if (phy_reg_page[i] == 0xfe)
656*4882a593Smuzhiyun 					mdelay(50);
657*4882a593Smuzhiyun 				else if (phy_reg_page[i] == 0xfd)
658*4882a593Smuzhiyun 					mdelay(5);
659*4882a593Smuzhiyun 				else if (phy_reg_page[i] == 0xfc)
660*4882a593Smuzhiyun 					mdelay(1);
661*4882a593Smuzhiyun 				else if (phy_reg_page[i] == 0xfb)
662*4882a593Smuzhiyun 					udelay(50);
663*4882a593Smuzhiyun 				else if (phy_reg_page[i] == 0xfa)
664*4882a593Smuzhiyun 					udelay(5);
665*4882a593Smuzhiyun 				else if (phy_reg_page[i] == 0xf9)
666*4882a593Smuzhiyun 					udelay(1);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 				store_pwrindex_rate_offset(hw, phy_reg_page[i],
669*4882a593Smuzhiyun 							   phy_reg_page[i + 1],
670*4882a593Smuzhiyun 							   phy_reg_page[i + 2]);
671*4882a593Smuzhiyun 				continue;
672*4882a593Smuzhiyun 			} else {
673*4882a593Smuzhiyun 				if (!_rtl88e_check_condition(hw,
674*4882a593Smuzhiyun 							     phy_reg_page[i])) {
675*4882a593Smuzhiyun 					/*don't need the hw_body*/
676*4882a593Smuzhiyun 				    i += 2; /* skip the pair of expression*/
677*4882a593Smuzhiyun 				    /* to protect 'i+1' 'i+2' not overrun */
678*4882a593Smuzhiyun 				    if (i >= phy_reg_page_len - 2)
679*4882a593Smuzhiyun 					break;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 				    v1 = phy_reg_page[i];
682*4882a593Smuzhiyun 				    v2 = phy_reg_page[i+1];
683*4882a593Smuzhiyun 				    while (v2 != 0xDEAD &&
684*4882a593Smuzhiyun 					   i < phy_reg_page_len - 5) {
685*4882a593Smuzhiyun 					i += 3;
686*4882a593Smuzhiyun 					v1 = phy_reg_page[i];
687*4882a593Smuzhiyun 					v2 = phy_reg_page[i+1];
688*4882a593Smuzhiyun 				    }
689*4882a593Smuzhiyun 				}
690*4882a593Smuzhiyun 			}
691*4882a593Smuzhiyun 		}
692*4882a593Smuzhiyun 	} else {
693*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_SEND, DBG_TRACE,
694*4882a593Smuzhiyun 			"configtype != BaseBand_Config_PHY_REG\n");
695*4882a593Smuzhiyun 	}
696*4882a593Smuzhiyun 	return true;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun #define READ_NEXT_RF_PAIR(v1, v2, i) \
700*4882a593Smuzhiyun do { \
701*4882a593Smuzhiyun 	i += 2; \
702*4882a593Smuzhiyun 	v1 = radioa_array_table[i]; \
703*4882a593Smuzhiyun 	v2 = radioa_array_table[i+1]; \
704*4882a593Smuzhiyun } while (0)
705*4882a593Smuzhiyun 
process_path_a(struct ieee80211_hw * hw,u16 radioa_arraylen,u32 * radioa_array_table)706*4882a593Smuzhiyun static void process_path_a(struct ieee80211_hw *hw,
707*4882a593Smuzhiyun 			   u16  radioa_arraylen,
708*4882a593Smuzhiyun 			   u32 *radioa_array_table)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
711*4882a593Smuzhiyun 	u32 v1, v2;
712*4882a593Smuzhiyun 	int i;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	for (i = 0; i < radioa_arraylen; i = i + 2) {
715*4882a593Smuzhiyun 		v1 = radioa_array_table[i];
716*4882a593Smuzhiyun 		v2 = radioa_array_table[i+1];
717*4882a593Smuzhiyun 		if (v1 < 0xcdcdcdcd) {
718*4882a593Smuzhiyun 			_rtl8188e_config_rf_radio_a(hw, v1, v2);
719*4882a593Smuzhiyun 		} else { /*This line is the start line of branch.*/
720*4882a593Smuzhiyun 			/* to protect READ_NEXT_PAIR not overrun */
721*4882a593Smuzhiyun 			if (i >= radioa_arraylen - 2)
722*4882a593Smuzhiyun 				break;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 			if (!_rtl88e_check_condition(hw, radioa_array_table[i])) {
725*4882a593Smuzhiyun 				/*Discard the following (offset, data) pairs*/
726*4882a593Smuzhiyun 				READ_NEXT_RF_PAIR(v1, v2, i);
727*4882a593Smuzhiyun 				while (v2 != 0xDEAD &&
728*4882a593Smuzhiyun 				       v2 != 0xCDEF &&
729*4882a593Smuzhiyun 				       v2 != 0xCDCD &&
730*4882a593Smuzhiyun 				       i < radioa_arraylen - 2) {
731*4882a593Smuzhiyun 					READ_NEXT_RF_PAIR(v1, v2, i);
732*4882a593Smuzhiyun 				}
733*4882a593Smuzhiyun 				i -= 2; /* prevent from for-loop += 2*/
734*4882a593Smuzhiyun 			} else { /* Configure matched pairs and
735*4882a593Smuzhiyun 				  * skip to end of if-else.
736*4882a593Smuzhiyun 				  */
737*4882a593Smuzhiyun 				READ_NEXT_RF_PAIR(v1, v2, i);
738*4882a593Smuzhiyun 				while (v2 != 0xDEAD &&
739*4882a593Smuzhiyun 				       v2 != 0xCDEF &&
740*4882a593Smuzhiyun 				       v2 != 0xCDCD &&
741*4882a593Smuzhiyun 				       i < radioa_arraylen - 2) {
742*4882a593Smuzhiyun 					_rtl8188e_config_rf_radio_a(hw, v1, v2);
743*4882a593Smuzhiyun 					READ_NEXT_RF_PAIR(v1, v2, i);
744*4882a593Smuzhiyun 				}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 				while (v2 != 0xDEAD &&
747*4882a593Smuzhiyun 				       i < radioa_arraylen - 2)
748*4882a593Smuzhiyun 					READ_NEXT_RF_PAIR(v1, v2, i);
749*4882a593Smuzhiyun 			}
750*4882a593Smuzhiyun 		}
751*4882a593Smuzhiyun 	}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	if (rtlhal->oem_id == RT_CID_819X_HP)
754*4882a593Smuzhiyun 		_rtl8188e_config_rf_radio_a(hw, 0x52, 0x7E4BD);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun 
rtl88e_phy_config_rf_with_headerfile(struct ieee80211_hw * hw,enum radio_path rfpath)757*4882a593Smuzhiyun bool rtl88e_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
758*4882a593Smuzhiyun 					  enum radio_path rfpath)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
761*4882a593Smuzhiyun 	u32 *radioa_array_table;
762*4882a593Smuzhiyun 	u16 radioa_arraylen;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	radioa_arraylen = RTL8188EE_RADIOA_1TARRAYLEN;
765*4882a593Smuzhiyun 	radioa_array_table = RTL8188EE_RADIOA_1TARRAY;
766*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
767*4882a593Smuzhiyun 		"Radio_A:RTL8188EE_RADIOA_1TARRAY %d\n", radioa_arraylen);
768*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
769*4882a593Smuzhiyun 	switch (rfpath) {
770*4882a593Smuzhiyun 	case RF90_PATH_A:
771*4882a593Smuzhiyun 		process_path_a(hw, radioa_arraylen, radioa_array_table);
772*4882a593Smuzhiyun 		break;
773*4882a593Smuzhiyun 	case RF90_PATH_B:
774*4882a593Smuzhiyun 	case RF90_PATH_C:
775*4882a593Smuzhiyun 	case RF90_PATH_D:
776*4882a593Smuzhiyun 		break;
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun 	return true;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
rtl88e_phy_get_hw_reg_originalvalue(struct ieee80211_hw * hw)781*4882a593Smuzhiyun void rtl88e_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
784*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	rtlphy->default_initialgain[0] =
787*4882a593Smuzhiyun 	    (u8)rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
788*4882a593Smuzhiyun 	rtlphy->default_initialgain[1] =
789*4882a593Smuzhiyun 	    (u8)rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
790*4882a593Smuzhiyun 	rtlphy->default_initialgain[2] =
791*4882a593Smuzhiyun 	    (u8)rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
792*4882a593Smuzhiyun 	rtlphy->default_initialgain[3] =
793*4882a593Smuzhiyun 	    (u8)rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
796*4882a593Smuzhiyun 		"Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x\n",
797*4882a593Smuzhiyun 		rtlphy->default_initialgain[0],
798*4882a593Smuzhiyun 		rtlphy->default_initialgain[1],
799*4882a593Smuzhiyun 		rtlphy->default_initialgain[2],
800*4882a593Smuzhiyun 		rtlphy->default_initialgain[3]);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	rtlphy->framesync = (u8)rtl_get_bbreg(hw, ROFDM0_RXDETECTOR3,
803*4882a593Smuzhiyun 					      MASKBYTE0);
804*4882a593Smuzhiyun 	rtlphy->framesync_c34 = rtl_get_bbreg(hw, ROFDM0_RXDETECTOR2,
805*4882a593Smuzhiyun 					      MASKDWORD);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
808*4882a593Smuzhiyun 		"Default framesync (0x%x) = 0x%x\n",
809*4882a593Smuzhiyun 		ROFDM0_RXDETECTOR3, rtlphy->framesync);
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun 
_rtl88e_phy_init_bb_rf_register_definition(struct ieee80211_hw * hw)812*4882a593Smuzhiyun static void _rtl88e_phy_init_bb_rf_register_definition(struct ieee80211_hw *hw)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
815*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
818*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
819*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfintfs = RFPGA0_XCD_RFINTERFACESW;
820*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfintfs = RFPGA0_XCD_RFINTERFACESW;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfintfi = RFPGA0_XAB_RFINTERFACERB;
823*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfintfi = RFPGA0_XAB_RFINTERFACERB;
824*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfintfi = RFPGA0_XCD_RFINTERFACERB;
825*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfintfi = RFPGA0_XCD_RFINTERFACERB;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
828*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
831*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset =
834*4882a593Smuzhiyun 	    RFPGA0_XA_LSSIPARAMETER;
835*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset =
836*4882a593Smuzhiyun 	    RFPGA0_XB_LSSIPARAMETER;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rflssi_select = RFPGA0_XAB_RFPARAMETER;
839*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rflssi_select = RFPGA0_XAB_RFPARAMETER;
840*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rflssi_select = RFPGA0_XCD_RFPARAMETER;
841*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rflssi_select = RFPGA0_XCD_RFPARAMETER;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rftxgain_stage = RFPGA0_TXGAINSTAGE;
844*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rftxgain_stage = RFPGA0_TXGAINSTAGE;
845*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rftxgain_stage = RFPGA0_TXGAINSTAGE;
846*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rftxgain_stage = RFPGA0_TXGAINSTAGE;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para1 = RFPGA0_XA_HSSIPARAMETER1;
849*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para1 = RFPGA0_XB_HSSIPARAMETER1;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RFPGA0_XA_HSSIPARAMETER2;
852*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RFPGA0_XB_HSSIPARAMETER2;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfsw_ctrl =
855*4882a593Smuzhiyun 	    RFPGA0_XAB_SWITCHCONTROL;
856*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfsw_ctrl =
857*4882a593Smuzhiyun 	    RFPGA0_XAB_SWITCHCONTROL;
858*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfsw_ctrl =
859*4882a593Smuzhiyun 	    RFPGA0_XCD_SWITCHCONTROL;
860*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfsw_ctrl =
861*4882a593Smuzhiyun 	    RFPGA0_XCD_SWITCHCONTROL;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfagc_control1 = ROFDM0_XAAGCCORE1;
864*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfagc_control1 = ROFDM0_XBAGCCORE1;
865*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfagc_control1 = ROFDM0_XCAGCCORE1;
866*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfagc_control1 = ROFDM0_XDAGCCORE1;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfagc_control2 = ROFDM0_XAAGCCORE2;
869*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfagc_control2 = ROFDM0_XBAGCCORE2;
870*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfagc_control2 = ROFDM0_XCAGCCORE2;
871*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfagc_control2 = ROFDM0_XDAGCCORE2;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfrxiq_imbal = ROFDM0_XARXIQIMBALANCE;
874*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfrxiq_imbal = ROFDM0_XBRXIQIMBALANCE;
875*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfrxiq_imbal = ROFDM0_XCRXIQIMBANLANCE;
876*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfrxiq_imbal = ROFDM0_XDRXIQIMBALANCE;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rfrx_afe = ROFDM0_XARXAFE;
879*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rfrx_afe = ROFDM0_XBRXAFE;
880*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rfrx_afe = ROFDM0_XCRXAFE;
881*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rfrx_afe = ROFDM0_XDRXAFE;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rftxiq_imbal = ROFDM0_XATXIQIMBALANCE;
884*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rftxiq_imbal = ROFDM0_XBTXIQIMBALANCE;
885*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_C].rftxiq_imbal = ROFDM0_XCTXIQIMBALANCE;
886*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_D].rftxiq_imbal = ROFDM0_XDTXIQIMBALANCE;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rftx_afe = ROFDM0_XATXAFE;
889*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rftx_afe = ROFDM0_XBTXAFE;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rf_rb = RFPGA0_XA_LSSIREADBACK;
892*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rf_rb = RFPGA0_XB_LSSIREADBACK;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_A].rf_rbpi = TRANSCEIVEA_HSPI_READBACK;
895*4882a593Smuzhiyun 	rtlphy->phyreg_def[RF90_PATH_B].rf_rbpi = TRANSCEIVEB_HSPI_READBACK;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
rtl88e_phy_get_txpower_level(struct ieee80211_hw * hw,long * powerlevel)898*4882a593Smuzhiyun void rtl88e_phy_get_txpower_level(struct ieee80211_hw *hw, long *powerlevel)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
901*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
902*4882a593Smuzhiyun 	u8 txpwr_level;
903*4882a593Smuzhiyun 	long txpwr_dbm;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	txpwr_level = rtlphy->cur_cck_txpwridx;
906*4882a593Smuzhiyun 	txpwr_dbm = _rtl88e_phy_txpwr_idx_to_dbm(hw,
907*4882a593Smuzhiyun 						 WIRELESS_MODE_B, txpwr_level);
908*4882a593Smuzhiyun 	txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
909*4882a593Smuzhiyun 	if (_rtl88e_phy_txpwr_idx_to_dbm(hw,
910*4882a593Smuzhiyun 					 WIRELESS_MODE_G,
911*4882a593Smuzhiyun 					 txpwr_level) > txpwr_dbm)
912*4882a593Smuzhiyun 		txpwr_dbm =
913*4882a593Smuzhiyun 		    _rtl88e_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G,
914*4882a593Smuzhiyun 						 txpwr_level);
915*4882a593Smuzhiyun 	txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
916*4882a593Smuzhiyun 	if (_rtl88e_phy_txpwr_idx_to_dbm(hw,
917*4882a593Smuzhiyun 					 WIRELESS_MODE_N_24G,
918*4882a593Smuzhiyun 					 txpwr_level) > txpwr_dbm)
919*4882a593Smuzhiyun 		txpwr_dbm =
920*4882a593Smuzhiyun 		    _rtl88e_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_N_24G,
921*4882a593Smuzhiyun 						 txpwr_level);
922*4882a593Smuzhiyun 	*powerlevel = txpwr_dbm;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun 
handle_path_a(struct rtl_efuse * rtlefuse,u8 index,u8 * cckpowerlevel,u8 * ofdmpowerlevel,u8 * bw20powerlevel,u8 * bw40powerlevel)925*4882a593Smuzhiyun static void handle_path_a(struct rtl_efuse *rtlefuse, u8 index,
926*4882a593Smuzhiyun 			  u8 *cckpowerlevel, u8 *ofdmpowerlevel,
927*4882a593Smuzhiyun 			  u8 *bw20powerlevel, u8 *bw40powerlevel)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun 	cckpowerlevel[RF90_PATH_A] =
930*4882a593Smuzhiyun 	    rtlefuse->txpwrlevel_cck[RF90_PATH_A][index];
931*4882a593Smuzhiyun 		/*-8~7 */
932*4882a593Smuzhiyun 	if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][index] > 0x0f)
933*4882a593Smuzhiyun 		bw20powerlevel[RF90_PATH_A] =
934*4882a593Smuzhiyun 		  rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_A][index] -
935*4882a593Smuzhiyun 		  (~(rtlefuse->txpwr_ht20diff[RF90_PATH_A][index]) + 1);
936*4882a593Smuzhiyun 	else
937*4882a593Smuzhiyun 		bw20powerlevel[RF90_PATH_A] =
938*4882a593Smuzhiyun 		  rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_A][index] +
939*4882a593Smuzhiyun 		  rtlefuse->txpwr_ht20diff[RF90_PATH_A][index];
940*4882a593Smuzhiyun 	if (rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][index] > 0xf)
941*4882a593Smuzhiyun 		ofdmpowerlevel[RF90_PATH_A] =
942*4882a593Smuzhiyun 		  rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_A][index] -
943*4882a593Smuzhiyun 		  (~(rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][index])+1);
944*4882a593Smuzhiyun 	else
945*4882a593Smuzhiyun 		ofdmpowerlevel[RF90_PATH_A] =
946*4882a593Smuzhiyun 		rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_A][index] +
947*4882a593Smuzhiyun 		  rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][index];
948*4882a593Smuzhiyun 	bw40powerlevel[RF90_PATH_A] =
949*4882a593Smuzhiyun 	  rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_A][index];
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun 
_rtl88e_get_txpower_index(struct ieee80211_hw * hw,u8 channel,u8 * cckpowerlevel,u8 * ofdmpowerlevel,u8 * bw20powerlevel,u8 * bw40powerlevel)952*4882a593Smuzhiyun static void _rtl88e_get_txpower_index(struct ieee80211_hw *hw, u8 channel,
953*4882a593Smuzhiyun 				      u8 *cckpowerlevel, u8 *ofdmpowerlevel,
954*4882a593Smuzhiyun 				      u8 *bw20powerlevel, u8 *bw40powerlevel)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
957*4882a593Smuzhiyun 	u8 index = (channel - 1);
958*4882a593Smuzhiyun 	u8 rf_path = 0;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	for (rf_path = 0; rf_path < 2; rf_path++) {
961*4882a593Smuzhiyun 		if (rf_path == RF90_PATH_A) {
962*4882a593Smuzhiyun 			handle_path_a(rtlefuse, index, cckpowerlevel,
963*4882a593Smuzhiyun 				      ofdmpowerlevel, bw20powerlevel,
964*4882a593Smuzhiyun 				      bw40powerlevel);
965*4882a593Smuzhiyun 		} else if (rf_path == RF90_PATH_B) {
966*4882a593Smuzhiyun 			cckpowerlevel[RF90_PATH_B] =
967*4882a593Smuzhiyun 			  rtlefuse->txpwrlevel_cck[RF90_PATH_B][index];
968*4882a593Smuzhiyun 			bw20powerlevel[RF90_PATH_B] =
969*4882a593Smuzhiyun 			  rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_B][index] +
970*4882a593Smuzhiyun 			  rtlefuse->txpwr_ht20diff[RF90_PATH_B][index];
971*4882a593Smuzhiyun 			ofdmpowerlevel[RF90_PATH_B] =
972*4882a593Smuzhiyun 			  rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_B][index] +
973*4882a593Smuzhiyun 			  rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][index];
974*4882a593Smuzhiyun 			bw40powerlevel[RF90_PATH_B] =
975*4882a593Smuzhiyun 			  rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_B][index];
976*4882a593Smuzhiyun 		}
977*4882a593Smuzhiyun 	}
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun 
_rtl88e_ccxpower_index_check(struct ieee80211_hw * hw,u8 channel,u8 * cckpowerlevel,u8 * ofdmpowerlevel,u8 * bw20powerlevel,u8 * bw40powerlevel)981*4882a593Smuzhiyun static void _rtl88e_ccxpower_index_check(struct ieee80211_hw *hw,
982*4882a593Smuzhiyun 					 u8 channel, u8 *cckpowerlevel,
983*4882a593Smuzhiyun 					 u8 *ofdmpowerlevel, u8 *bw20powerlevel,
984*4882a593Smuzhiyun 					 u8 *bw40powerlevel)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
987*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	rtlphy->cur_cck_txpwridx = cckpowerlevel[0];
990*4882a593Smuzhiyun 	rtlphy->cur_ofdm24g_txpwridx = ofdmpowerlevel[0];
991*4882a593Smuzhiyun 	rtlphy->cur_bw20_txpwridx = bw20powerlevel[0];
992*4882a593Smuzhiyun 	rtlphy->cur_bw40_txpwridx = bw40powerlevel[0];
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
rtl88e_phy_set_txpower_level(struct ieee80211_hw * hw,u8 channel)996*4882a593Smuzhiyun void rtl88e_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
999*4882a593Smuzhiyun 	u8 cckpowerlevel[MAX_TX_COUNT]  = {0};
1000*4882a593Smuzhiyun 	u8 ofdmpowerlevel[MAX_TX_COUNT] = {0};
1001*4882a593Smuzhiyun 	u8 bw20powerlevel[MAX_TX_COUNT] = {0};
1002*4882a593Smuzhiyun 	u8 bw40powerlevel[MAX_TX_COUNT] = {0};
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	if (!rtlefuse->txpwr_fromeprom)
1005*4882a593Smuzhiyun 		return;
1006*4882a593Smuzhiyun 	_rtl88e_get_txpower_index(hw, channel,
1007*4882a593Smuzhiyun 				  &cckpowerlevel[0], &ofdmpowerlevel[0],
1008*4882a593Smuzhiyun 				  &bw20powerlevel[0], &bw40powerlevel[0]);
1009*4882a593Smuzhiyun 	_rtl88e_ccxpower_index_check(hw, channel,
1010*4882a593Smuzhiyun 				     &cckpowerlevel[0], &ofdmpowerlevel[0],
1011*4882a593Smuzhiyun 				     &bw20powerlevel[0], &bw40powerlevel[0]);
1012*4882a593Smuzhiyun 	rtl88e_phy_rf6052_set_cck_txpower(hw, &cckpowerlevel[0]);
1013*4882a593Smuzhiyun 	rtl88e_phy_rf6052_set_ofdm_txpower(hw, &ofdmpowerlevel[0],
1014*4882a593Smuzhiyun 					   &bw20powerlevel[0],
1015*4882a593Smuzhiyun 					   &bw40powerlevel[0], channel);
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
_rtl88e_phy_txpwr_idx_to_dbm(struct ieee80211_hw * hw,enum wireless_mode wirelessmode,u8 txpwridx)1018*4882a593Smuzhiyun static long _rtl88e_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
1019*4882a593Smuzhiyun 					 enum wireless_mode wirelessmode,
1020*4882a593Smuzhiyun 					 u8 txpwridx)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun 	long offset;
1023*4882a593Smuzhiyun 	long pwrout_dbm;
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	switch (wirelessmode) {
1026*4882a593Smuzhiyun 	case WIRELESS_MODE_B:
1027*4882a593Smuzhiyun 		offset = -7;
1028*4882a593Smuzhiyun 		break;
1029*4882a593Smuzhiyun 	case WIRELESS_MODE_G:
1030*4882a593Smuzhiyun 	case WIRELESS_MODE_N_24G:
1031*4882a593Smuzhiyun 		offset = -8;
1032*4882a593Smuzhiyun 		break;
1033*4882a593Smuzhiyun 	default:
1034*4882a593Smuzhiyun 		offset = -8;
1035*4882a593Smuzhiyun 		break;
1036*4882a593Smuzhiyun 	}
1037*4882a593Smuzhiyun 	pwrout_dbm = txpwridx / 2 + offset;
1038*4882a593Smuzhiyun 	return pwrout_dbm;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun 
rtl88e_phy_scan_operation_backup(struct ieee80211_hw * hw,u8 operation)1041*4882a593Smuzhiyun void rtl88e_phy_scan_operation_backup(struct ieee80211_hw *hw, u8 operation)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1044*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1045*4882a593Smuzhiyun 	enum io_type iotype;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	if (!is_hal_stop(rtlhal)) {
1048*4882a593Smuzhiyun 		switch (operation) {
1049*4882a593Smuzhiyun 		case SCAN_OPT_BACKUP_BAND0:
1050*4882a593Smuzhiyun 			iotype = IO_CMD_PAUSE_BAND0_DM_BY_SCAN;
1051*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw,
1052*4882a593Smuzhiyun 						      HW_VAR_IO_CMD,
1053*4882a593Smuzhiyun 						      (u8 *)&iotype);
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 			break;
1056*4882a593Smuzhiyun 		case SCAN_OPT_RESTORE:
1057*4882a593Smuzhiyun 			iotype = IO_CMD_RESUME_DM_BY_SCAN;
1058*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_hw_reg(hw,
1059*4882a593Smuzhiyun 						      HW_VAR_IO_CMD,
1060*4882a593Smuzhiyun 						      (u8 *)&iotype);
1061*4882a593Smuzhiyun 			break;
1062*4882a593Smuzhiyun 		default:
1063*4882a593Smuzhiyun 			pr_err("Unknown Scan Backup operation.\n");
1064*4882a593Smuzhiyun 			break;
1065*4882a593Smuzhiyun 		}
1066*4882a593Smuzhiyun 	}
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun 
rtl88e_phy_set_bw_mode_callback(struct ieee80211_hw * hw)1069*4882a593Smuzhiyun void rtl88e_phy_set_bw_mode_callback(struct ieee80211_hw *hw)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1072*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1073*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1074*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1075*4882a593Smuzhiyun 	u8 reg_bw_opmode;
1076*4882a593Smuzhiyun 	u8 reg_prsr_rsc;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE,
1079*4882a593Smuzhiyun 		"Switch to %s bandwidth\n",
1080*4882a593Smuzhiyun 		rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
1081*4882a593Smuzhiyun 		"20MHz" : "40MHz");
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	if (is_hal_stop(rtlhal)) {
1084*4882a593Smuzhiyun 		rtlphy->set_bwmode_inprogress = false;
1085*4882a593Smuzhiyun 		return;
1086*4882a593Smuzhiyun 	}
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	reg_bw_opmode = rtl_read_byte(rtlpriv, REG_BWOPMODE);
1089*4882a593Smuzhiyun 	reg_prsr_rsc = rtl_read_byte(rtlpriv, REG_RRSR + 2);
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	switch (rtlphy->current_chan_bw) {
1092*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20:
1093*4882a593Smuzhiyun 		reg_bw_opmode |= BW_OPMODE_20MHZ;
1094*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
1095*4882a593Smuzhiyun 		break;
1096*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20_40:
1097*4882a593Smuzhiyun 		reg_bw_opmode &= ~BW_OPMODE_20MHZ;
1098*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
1099*4882a593Smuzhiyun 		reg_prsr_rsc =
1100*4882a593Smuzhiyun 		    (reg_prsr_rsc & 0x90) | (mac->cur_40_prime_sc << 5);
1101*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_prsr_rsc);
1102*4882a593Smuzhiyun 		break;
1103*4882a593Smuzhiyun 	default:
1104*4882a593Smuzhiyun 		pr_err("unknown bandwidth: %#X\n",
1105*4882a593Smuzhiyun 		       rtlphy->current_chan_bw);
1106*4882a593Smuzhiyun 		break;
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	switch (rtlphy->current_chan_bw) {
1110*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20:
1111*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x0);
1112*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x0);
1113*4882a593Smuzhiyun 	/*	rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);*/
1114*4882a593Smuzhiyun 		break;
1115*4882a593Smuzhiyun 	case HT_CHANNEL_WIDTH_20_40:
1116*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x1);
1117*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x1);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RCCK0_SYSTEM, BCCK_SIDEBAND,
1120*4882a593Smuzhiyun 			      (mac->cur_40_prime_sc >> 1));
1121*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM1_LSTF, 0xC00, mac->cur_40_prime_sc);
1122*4882a593Smuzhiyun 		/*rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 0);*/
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0x818, (BIT(26) | BIT(27)),
1125*4882a593Smuzhiyun 			      (mac->cur_40_prime_sc ==
1126*4882a593Smuzhiyun 			       HAL_PRIME_CHNL_OFFSET_LOWER) ? 2 : 1);
1127*4882a593Smuzhiyun 		break;
1128*4882a593Smuzhiyun 	default:
1129*4882a593Smuzhiyun 		pr_err("unknown bandwidth: %#X\n",
1130*4882a593Smuzhiyun 		       rtlphy->current_chan_bw);
1131*4882a593Smuzhiyun 		break;
1132*4882a593Smuzhiyun 	}
1133*4882a593Smuzhiyun 	rtl88e_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
1134*4882a593Smuzhiyun 	rtlphy->set_bwmode_inprogress = false;
1135*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_LOUD, "\n");
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
rtl88e_phy_set_bw_mode(struct ieee80211_hw * hw,enum nl80211_channel_type ch_type)1138*4882a593Smuzhiyun void rtl88e_phy_set_bw_mode(struct ieee80211_hw *hw,
1139*4882a593Smuzhiyun 			    enum nl80211_channel_type ch_type)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1142*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1143*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1144*4882a593Smuzhiyun 	u8 tmp_bw = rtlphy->current_chan_bw;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	if (rtlphy->set_bwmode_inprogress)
1147*4882a593Smuzhiyun 		return;
1148*4882a593Smuzhiyun 	rtlphy->set_bwmode_inprogress = true;
1149*4882a593Smuzhiyun 	if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
1150*4882a593Smuzhiyun 		rtl88e_phy_set_bw_mode_callback(hw);
1151*4882a593Smuzhiyun 	} else {
1152*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1153*4882a593Smuzhiyun 			"false driver sleep or unload\n");
1154*4882a593Smuzhiyun 		rtlphy->set_bwmode_inprogress = false;
1155*4882a593Smuzhiyun 		rtlphy->current_chan_bw = tmp_bw;
1156*4882a593Smuzhiyun 	}
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun 
rtl88e_phy_sw_chnl_callback(struct ieee80211_hw * hw)1159*4882a593Smuzhiyun void rtl88e_phy_sw_chnl_callback(struct ieee80211_hw *hw)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1162*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1163*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1164*4882a593Smuzhiyun 	u32 delay;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE,
1167*4882a593Smuzhiyun 		"switch to channel%d\n", rtlphy->current_channel);
1168*4882a593Smuzhiyun 	if (is_hal_stop(rtlhal))
1169*4882a593Smuzhiyun 		return;
1170*4882a593Smuzhiyun 	do {
1171*4882a593Smuzhiyun 		if (!rtlphy->sw_chnl_inprogress)
1172*4882a593Smuzhiyun 			break;
1173*4882a593Smuzhiyun 		if (!_rtl88e_phy_sw_chnl_step_by_step
1174*4882a593Smuzhiyun 		    (hw, rtlphy->current_channel, &rtlphy->sw_chnl_stage,
1175*4882a593Smuzhiyun 		     &rtlphy->sw_chnl_step, &delay)) {
1176*4882a593Smuzhiyun 			if (delay > 0)
1177*4882a593Smuzhiyun 				mdelay(delay);
1178*4882a593Smuzhiyun 			else
1179*4882a593Smuzhiyun 				continue;
1180*4882a593Smuzhiyun 		} else {
1181*4882a593Smuzhiyun 			rtlphy->sw_chnl_inprogress = false;
1182*4882a593Smuzhiyun 		}
1183*4882a593Smuzhiyun 		break;
1184*4882a593Smuzhiyun 	} while (true);
1185*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_SCAN, DBG_TRACE, "\n");
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun 
rtl88e_phy_sw_chnl(struct ieee80211_hw * hw)1188*4882a593Smuzhiyun u8 rtl88e_phy_sw_chnl(struct ieee80211_hw *hw)
1189*4882a593Smuzhiyun {
1190*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1191*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1192*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	if (rtlphy->sw_chnl_inprogress)
1195*4882a593Smuzhiyun 		return 0;
1196*4882a593Smuzhiyun 	if (rtlphy->set_bwmode_inprogress)
1197*4882a593Smuzhiyun 		return 0;
1198*4882a593Smuzhiyun 	WARN_ONCE((rtlphy->current_channel > 14),
1199*4882a593Smuzhiyun 		  "rtl8188ee: WIRELESS_MODE_G but channel>14");
1200*4882a593Smuzhiyun 	rtlphy->sw_chnl_inprogress = true;
1201*4882a593Smuzhiyun 	rtlphy->sw_chnl_stage = 0;
1202*4882a593Smuzhiyun 	rtlphy->sw_chnl_step = 0;
1203*4882a593Smuzhiyun 	if (!(is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
1204*4882a593Smuzhiyun 		rtl88e_phy_sw_chnl_callback(hw);
1205*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CHAN, DBG_LOUD,
1206*4882a593Smuzhiyun 			"sw_chnl_inprogress false schedule workitem current channel %d\n",
1207*4882a593Smuzhiyun 			rtlphy->current_channel);
1208*4882a593Smuzhiyun 		rtlphy->sw_chnl_inprogress = false;
1209*4882a593Smuzhiyun 	} else {
1210*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_CHAN, DBG_LOUD,
1211*4882a593Smuzhiyun 			"sw_chnl_inprogress false driver sleep or unload\n");
1212*4882a593Smuzhiyun 		rtlphy->sw_chnl_inprogress = false;
1213*4882a593Smuzhiyun 	}
1214*4882a593Smuzhiyun 	return 1;
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun 
_rtl88e_phy_sw_chnl_step_by_step(struct ieee80211_hw * hw,u8 channel,u8 * stage,u8 * step,u32 * delay)1217*4882a593Smuzhiyun static bool _rtl88e_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
1218*4882a593Smuzhiyun 					     u8 channel, u8 *stage, u8 *step,
1219*4882a593Smuzhiyun 					     u32 *delay)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1222*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1223*4882a593Smuzhiyun 	struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
1224*4882a593Smuzhiyun 	u32 precommoncmdcnt;
1225*4882a593Smuzhiyun 	struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
1226*4882a593Smuzhiyun 	u32 postcommoncmdcnt;
1227*4882a593Smuzhiyun 	struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
1228*4882a593Smuzhiyun 	u32 rfdependcmdcnt;
1229*4882a593Smuzhiyun 	struct swchnlcmd *currentcmd = NULL;
1230*4882a593Smuzhiyun 	u8 rfpath;
1231*4882a593Smuzhiyun 	u8 num_total_rfpath = rtlphy->num_total_rfpath;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	precommoncmdcnt = 0;
1234*4882a593Smuzhiyun 	_rtl88e_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
1235*4882a593Smuzhiyun 					 MAX_PRECMD_CNT,
1236*4882a593Smuzhiyun 					 CMDID_SET_TXPOWEROWER_LEVEL, 0, 0, 0);
1237*4882a593Smuzhiyun 	_rtl88e_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
1238*4882a593Smuzhiyun 					 MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	postcommoncmdcnt = 0;
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	_rtl88e_phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
1243*4882a593Smuzhiyun 					 MAX_POSTCMD_CNT, CMDID_END, 0, 0, 0);
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	rfdependcmdcnt = 0;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	WARN_ONCE((channel < 1 || channel > 14),
1248*4882a593Smuzhiyun 		  "rtl8188ee: illegal channel for Zebra: %d\n", channel);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	_rtl88e_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
1251*4882a593Smuzhiyun 					 MAX_RFDEPENDCMD_CNT, CMDID_RF_WRITEREG,
1252*4882a593Smuzhiyun 					 RF_CHNLBW, channel, 10);
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	_rtl88e_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
1255*4882a593Smuzhiyun 					 MAX_RFDEPENDCMD_CNT, CMDID_END, 0, 0,
1256*4882a593Smuzhiyun 					 0);
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	do {
1259*4882a593Smuzhiyun 		switch (*stage) {
1260*4882a593Smuzhiyun 		case 0:
1261*4882a593Smuzhiyun 			currentcmd = &precommoncmd[*step];
1262*4882a593Smuzhiyun 			break;
1263*4882a593Smuzhiyun 		case 1:
1264*4882a593Smuzhiyun 			currentcmd = &rfdependcmd[*step];
1265*4882a593Smuzhiyun 			break;
1266*4882a593Smuzhiyun 		case 2:
1267*4882a593Smuzhiyun 			currentcmd = &postcommoncmd[*step];
1268*4882a593Smuzhiyun 			break;
1269*4882a593Smuzhiyun 		default:
1270*4882a593Smuzhiyun 			pr_err("Invalid 'stage' = %d, Check it!\n",
1271*4882a593Smuzhiyun 			       *stage);
1272*4882a593Smuzhiyun 			return true;
1273*4882a593Smuzhiyun 		}
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 		if (currentcmd->cmdid == CMDID_END) {
1276*4882a593Smuzhiyun 			if ((*stage) == 2)
1277*4882a593Smuzhiyun 				return true;
1278*4882a593Smuzhiyun 			(*stage)++;
1279*4882a593Smuzhiyun 			(*step) = 0;
1280*4882a593Smuzhiyun 			continue;
1281*4882a593Smuzhiyun 		}
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 		switch (currentcmd->cmdid) {
1284*4882a593Smuzhiyun 		case CMDID_SET_TXPOWEROWER_LEVEL:
1285*4882a593Smuzhiyun 			rtl88e_phy_set_txpower_level(hw, channel);
1286*4882a593Smuzhiyun 			break;
1287*4882a593Smuzhiyun 		case CMDID_WRITEPORT_ULONG:
1288*4882a593Smuzhiyun 			rtl_write_dword(rtlpriv, currentcmd->para1,
1289*4882a593Smuzhiyun 					currentcmd->para2);
1290*4882a593Smuzhiyun 			break;
1291*4882a593Smuzhiyun 		case CMDID_WRITEPORT_USHORT:
1292*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, currentcmd->para1,
1293*4882a593Smuzhiyun 				       (u16)currentcmd->para2);
1294*4882a593Smuzhiyun 			break;
1295*4882a593Smuzhiyun 		case CMDID_WRITEPORT_UCHAR:
1296*4882a593Smuzhiyun 			rtl_write_byte(rtlpriv, currentcmd->para1,
1297*4882a593Smuzhiyun 				       (u8)currentcmd->para2);
1298*4882a593Smuzhiyun 			break;
1299*4882a593Smuzhiyun 		case CMDID_RF_WRITEREG:
1300*4882a593Smuzhiyun 			for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
1301*4882a593Smuzhiyun 				rtlphy->rfreg_chnlval[rfpath] =
1302*4882a593Smuzhiyun 				    ((rtlphy->rfreg_chnlval[rfpath] &
1303*4882a593Smuzhiyun 				      0xfffffc00) | currentcmd->para2);
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 				rtl_set_rfreg(hw, (enum radio_path)rfpath,
1306*4882a593Smuzhiyun 					      currentcmd->para1,
1307*4882a593Smuzhiyun 					      RFREG_OFFSET_MASK,
1308*4882a593Smuzhiyun 					      rtlphy->rfreg_chnlval[rfpath]);
1309*4882a593Smuzhiyun 			}
1310*4882a593Smuzhiyun 			break;
1311*4882a593Smuzhiyun 		default:
1312*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
1313*4882a593Smuzhiyun 				"switch case %#x not processed\n",
1314*4882a593Smuzhiyun 				currentcmd->cmdid);
1315*4882a593Smuzhiyun 			break;
1316*4882a593Smuzhiyun 		}
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 		break;
1319*4882a593Smuzhiyun 	} while (true);
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	(*delay) = currentcmd->msdelay;
1322*4882a593Smuzhiyun 	(*step)++;
1323*4882a593Smuzhiyun 	return false;
1324*4882a593Smuzhiyun }
1325*4882a593Smuzhiyun 
_rtl88e_phy_set_sw_chnl_cmdarray(struct swchnlcmd * cmdtable,u32 cmdtableidx,u32 cmdtablesz,enum swchnlcmd_id cmdid,u32 para1,u32 para2,u32 msdelay)1326*4882a593Smuzhiyun static bool _rtl88e_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
1327*4882a593Smuzhiyun 					     u32 cmdtableidx, u32 cmdtablesz,
1328*4882a593Smuzhiyun 					     enum swchnlcmd_id cmdid,
1329*4882a593Smuzhiyun 					     u32 para1, u32 para2, u32 msdelay)
1330*4882a593Smuzhiyun {
1331*4882a593Smuzhiyun 	struct swchnlcmd *pcmd;
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	if (cmdtable == NULL) {
1334*4882a593Smuzhiyun 		WARN_ONCE(true, "rtl8188ee: cmdtable cannot be NULL.\n");
1335*4882a593Smuzhiyun 		return false;
1336*4882a593Smuzhiyun 	}
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	if (cmdtableidx >= cmdtablesz)
1339*4882a593Smuzhiyun 		return false;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	pcmd = cmdtable + cmdtableidx;
1342*4882a593Smuzhiyun 	pcmd->cmdid = cmdid;
1343*4882a593Smuzhiyun 	pcmd->para1 = para1;
1344*4882a593Smuzhiyun 	pcmd->para2 = para2;
1345*4882a593Smuzhiyun 	pcmd->msdelay = msdelay;
1346*4882a593Smuzhiyun 	return true;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun 
_rtl88e_phy_path_a_iqk(struct ieee80211_hw * hw,bool config_pathb)1349*4882a593Smuzhiyun static u8 _rtl88e_phy_path_a_iqk(struct ieee80211_hw *hw, bool config_pathb)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun 	u32 reg_eac, reg_e94, reg_e9c, reg_ea4;
1352*4882a593Smuzhiyun 	u8 result = 0x00;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe30, MASKDWORD, 0x10008c1c);
1355*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe34, MASKDWORD, 0x30008c1c);
1356*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe38, MASKDWORD, 0x8214032a);
1357*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe3c, MASKDWORD, 0x28160000);
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe4c, MASKDWORD, 0x00462911);
1360*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe48, MASKDWORD, 0xf9000000);
1361*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe48, MASKDWORD, 0xf8000000);
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	mdelay(IQK_DELAY_TIME);
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
1366*4882a593Smuzhiyun 	reg_e94 = rtl_get_bbreg(hw, 0xe94, MASKDWORD);
1367*4882a593Smuzhiyun 	reg_e9c = rtl_get_bbreg(hw, 0xe9c, MASKDWORD);
1368*4882a593Smuzhiyun 	reg_ea4 = rtl_get_bbreg(hw, 0xea4, MASKDWORD);
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	if (!(reg_eac & BIT(28)) &&
1371*4882a593Smuzhiyun 	    (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
1372*4882a593Smuzhiyun 	    (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
1373*4882a593Smuzhiyun 		result |= 0x01;
1374*4882a593Smuzhiyun 	return result;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun 
_rtl88e_phy_path_b_iqk(struct ieee80211_hw * hw)1377*4882a593Smuzhiyun static u8 _rtl88e_phy_path_b_iqk(struct ieee80211_hw *hw)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun 	u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
1380*4882a593Smuzhiyun 	u8 result = 0x00;
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0x00000002);
1383*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0x00000000);
1384*4882a593Smuzhiyun 	mdelay(IQK_DELAY_TIME);
1385*4882a593Smuzhiyun 	reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
1386*4882a593Smuzhiyun 	reg_eb4 = rtl_get_bbreg(hw, 0xeb4, MASKDWORD);
1387*4882a593Smuzhiyun 	reg_ebc = rtl_get_bbreg(hw, 0xebc, MASKDWORD);
1388*4882a593Smuzhiyun 	reg_ec4 = rtl_get_bbreg(hw, 0xec4, MASKDWORD);
1389*4882a593Smuzhiyun 	reg_ecc = rtl_get_bbreg(hw, 0xecc, MASKDWORD);
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	if (!(reg_eac & BIT(31)) &&
1392*4882a593Smuzhiyun 	    (((reg_eb4 & 0x03FF0000) >> 16) != 0x142) &&
1393*4882a593Smuzhiyun 	    (((reg_ebc & 0x03FF0000) >> 16) != 0x42))
1394*4882a593Smuzhiyun 		result |= 0x01;
1395*4882a593Smuzhiyun 	else
1396*4882a593Smuzhiyun 		return result;
1397*4882a593Smuzhiyun 	if (!(reg_eac & BIT(30)) &&
1398*4882a593Smuzhiyun 	    (((reg_ec4 & 0x03FF0000) >> 16) != 0x132) &&
1399*4882a593Smuzhiyun 	    (((reg_ecc & 0x03FF0000) >> 16) != 0x36))
1400*4882a593Smuzhiyun 		result |= 0x02;
1401*4882a593Smuzhiyun 	return result;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun 
_rtl88e_phy_path_a_rx_iqk(struct ieee80211_hw * hw,bool config_pathb)1404*4882a593Smuzhiyun static u8 _rtl88e_phy_path_a_rx_iqk(struct ieee80211_hw *hw, bool config_pathb)
1405*4882a593Smuzhiyun {
1406*4882a593Smuzhiyun 	u32 reg_eac, reg_e94, reg_e9c, reg_ea4, u32temp;
1407*4882a593Smuzhiyun 	u8 result = 0x00;
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	/*Get TXIMR Setting*/
1410*4882a593Smuzhiyun 	/*Modify RX IQK mode table*/
1411*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
1412*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
1413*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
1414*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0000f);
1415*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf117b);
1416*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	/*IQK Setting*/
1419*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
1420*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x81004800);
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	/*path a IQK setting*/
1423*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x10008c1c);
1424*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x30008c1c);
1425*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82160804);
1426*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x28160000);
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	/*LO calibration Setting*/
1429*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a911);
1430*4882a593Smuzhiyun 	/*one shot,path A LOK & iqk*/
1431*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
1432*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	mdelay(IQK_DELAY_TIME);
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
1437*4882a593Smuzhiyun 	reg_e94 = rtl_get_bbreg(hw, RTX_POWER_BEFORE_IQK_A, MASKDWORD);
1438*4882a593Smuzhiyun 	reg_e9c = rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_A, MASKDWORD);
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	if (!(reg_eac & BIT(28)) &&
1442*4882a593Smuzhiyun 	    (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
1443*4882a593Smuzhiyun 	    (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
1444*4882a593Smuzhiyun 		result |= 0x01;
1445*4882a593Smuzhiyun 	else
1446*4882a593Smuzhiyun 		return result;
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	u32temp = 0x80007C00 | (reg_e94&0x3FF0000) |
1449*4882a593Smuzhiyun 		  ((reg_e9c&0x3FF0000) >> 16);
1450*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, u32temp);
1451*4882a593Smuzhiyun 	/*RX IQK*/
1452*4882a593Smuzhiyun 	/*Modify RX IQK mode table*/
1453*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
1454*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
1455*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
1456*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0000f);
1457*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7ffa);
1458*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	/*IQK Setting*/
1461*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/*path a IQK setting*/
1464*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x30008c1c);
1465*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x10008c1c);
1466*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82160c05);
1467*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x28160c05);
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	/*LO calibration Setting*/
1470*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a911);
1471*4882a593Smuzhiyun 	/*one shot,path A LOK & iqk*/
1472*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
1473*4882a593Smuzhiyun 	rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	mdelay(IQK_DELAY_TIME);
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
1478*4882a593Smuzhiyun 	reg_e94 = rtl_get_bbreg(hw, RTX_POWER_BEFORE_IQK_A, MASKDWORD);
1479*4882a593Smuzhiyun 	reg_e9c = rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_A, MASKDWORD);
1480*4882a593Smuzhiyun 	reg_ea4 = rtl_get_bbreg(hw, RRX_POWER_BEFORE_IQK_A_2, MASKDWORD);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	if (!(reg_eac & BIT(27)) &&
1483*4882a593Smuzhiyun 	    (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
1484*4882a593Smuzhiyun 	    (((reg_eac & 0x03FF0000) >> 16) != 0x36))
1485*4882a593Smuzhiyun 		result |= 0x02;
1486*4882a593Smuzhiyun 	return result;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun 
_rtl88e_phy_path_a_fill_iqk_matrix(struct ieee80211_hw * hw,bool iqk_ok,long result[][8],u8 final_candidate,bool btxonly)1489*4882a593Smuzhiyun static void _rtl88e_phy_path_a_fill_iqk_matrix(struct ieee80211_hw *hw,
1490*4882a593Smuzhiyun 					       bool iqk_ok, long result[][8],
1491*4882a593Smuzhiyun 					       u8 final_candidate, bool btxonly)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun 	u32 oldval_0, x, tx0_a, reg;
1494*4882a593Smuzhiyun 	long y, tx0_c;
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	if (final_candidate == 0xFF) {
1497*4882a593Smuzhiyun 		return;
1498*4882a593Smuzhiyun 	} else if (iqk_ok) {
1499*4882a593Smuzhiyun 		oldval_0 = (rtl_get_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
1500*4882a593Smuzhiyun 					  MASKDWORD) >> 22) & 0x3FF;
1501*4882a593Smuzhiyun 		x = result[final_candidate][0];
1502*4882a593Smuzhiyun 		if ((x & 0x00000200) != 0)
1503*4882a593Smuzhiyun 			x = x | 0xFFFFFC00;
1504*4882a593Smuzhiyun 		tx0_a = (x * oldval_0) >> 8;
1505*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x3FF, tx0_a);
1506*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(31),
1507*4882a593Smuzhiyun 			      ((x * oldval_0 >> 7) & 0x1));
1508*4882a593Smuzhiyun 		y = result[final_candidate][1];
1509*4882a593Smuzhiyun 		if ((y & 0x00000200) != 0)
1510*4882a593Smuzhiyun 			y = y | 0xFFFFFC00;
1511*4882a593Smuzhiyun 		tx0_c = (y * oldval_0) >> 8;
1512*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XCTXAFE, 0xF0000000,
1513*4882a593Smuzhiyun 			      ((tx0_c & 0x3C0) >> 6));
1514*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x003F0000,
1515*4882a593Smuzhiyun 			      (tx0_c & 0x3F));
1516*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(29),
1517*4882a593Smuzhiyun 			      ((y * oldval_0 >> 7) & 0x1));
1518*4882a593Smuzhiyun 		if (btxonly)
1519*4882a593Smuzhiyun 			return;
1520*4882a593Smuzhiyun 		reg = result[final_candidate][2];
1521*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0x3FF, reg);
1522*4882a593Smuzhiyun 		reg = result[final_candidate][3] & 0x3F;
1523*4882a593Smuzhiyun 		rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0xFC00, reg);
1524*4882a593Smuzhiyun 		reg = (result[final_candidate][3] >> 6) & 0xF;
1525*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0xca0, 0xF0000000, reg);
1526*4882a593Smuzhiyun 	}
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun 
_rtl88e_phy_save_adda_registers(struct ieee80211_hw * hw,u32 * addareg,u32 * addabackup,u32 registernum)1529*4882a593Smuzhiyun static void _rtl88e_phy_save_adda_registers(struct ieee80211_hw *hw,
1530*4882a593Smuzhiyun 					    u32 *addareg, u32 *addabackup,
1531*4882a593Smuzhiyun 					    u32 registernum)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun 	u32 i;
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	for (i = 0; i < registernum; i++)
1536*4882a593Smuzhiyun 		addabackup[i] = rtl_get_bbreg(hw, addareg[i], MASKDWORD);
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun 
_rtl88e_phy_save_mac_registers(struct ieee80211_hw * hw,u32 * macreg,u32 * macbackup)1539*4882a593Smuzhiyun static void _rtl88e_phy_save_mac_registers(struct ieee80211_hw *hw,
1540*4882a593Smuzhiyun 					   u32 *macreg, u32 *macbackup)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1543*4882a593Smuzhiyun 	u32 i;
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
1546*4882a593Smuzhiyun 		macbackup[i] = rtl_read_byte(rtlpriv, macreg[i]);
1547*4882a593Smuzhiyun 	macbackup[i] = rtl_read_dword(rtlpriv, macreg[i]);
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun 
_rtl88e_phy_reload_adda_registers(struct ieee80211_hw * hw,u32 * addareg,u32 * addabackup,u32 regiesternum)1550*4882a593Smuzhiyun static void _rtl88e_phy_reload_adda_registers(struct ieee80211_hw *hw,
1551*4882a593Smuzhiyun 					      u32 *addareg, u32 *addabackup,
1552*4882a593Smuzhiyun 					      u32 regiesternum)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun 	u32 i;
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	for (i = 0; i < regiesternum; i++)
1557*4882a593Smuzhiyun 		rtl_set_bbreg(hw, addareg[i], MASKDWORD, addabackup[i]);
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun 
_rtl88e_phy_reload_mac_registers(struct ieee80211_hw * hw,u32 * macreg,u32 * macbackup)1560*4882a593Smuzhiyun static void _rtl88e_phy_reload_mac_registers(struct ieee80211_hw *hw,
1561*4882a593Smuzhiyun 					     u32 *macreg, u32 *macbackup)
1562*4882a593Smuzhiyun {
1563*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1564*4882a593Smuzhiyun 	u32 i;
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
1567*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, macreg[i], (u8) macbackup[i]);
1568*4882a593Smuzhiyun 	rtl_write_dword(rtlpriv, macreg[i], macbackup[i]);
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun 
_rtl88e_phy_path_adda_on(struct ieee80211_hw * hw,u32 * addareg,bool is_patha_on,bool is2t)1571*4882a593Smuzhiyun static void _rtl88e_phy_path_adda_on(struct ieee80211_hw *hw,
1572*4882a593Smuzhiyun 				     u32 *addareg, bool is_patha_on, bool is2t)
1573*4882a593Smuzhiyun {
1574*4882a593Smuzhiyun 	u32 pathon;
1575*4882a593Smuzhiyun 	u32 i;
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	pathon = is_patha_on ? 0x04db25a4 : 0x0b1b25a4;
1578*4882a593Smuzhiyun 	if (!is2t) {
1579*4882a593Smuzhiyun 		pathon = 0x0bdb25a0;
1580*4882a593Smuzhiyun 		rtl_set_bbreg(hw, addareg[0], MASKDWORD, 0x0b1b25a0);
1581*4882a593Smuzhiyun 	} else {
1582*4882a593Smuzhiyun 		rtl_set_bbreg(hw, addareg[0], MASKDWORD, pathon);
1583*4882a593Smuzhiyun 	}
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	for (i = 1; i < IQK_ADDA_REG_NUM; i++)
1586*4882a593Smuzhiyun 		rtl_set_bbreg(hw, addareg[i], MASKDWORD, pathon);
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun 
_rtl88e_phy_mac_setting_calibration(struct ieee80211_hw * hw,u32 * macreg,u32 * macbackup)1589*4882a593Smuzhiyun static void _rtl88e_phy_mac_setting_calibration(struct ieee80211_hw *hw,
1590*4882a593Smuzhiyun 						u32 *macreg, u32 *macbackup)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1593*4882a593Smuzhiyun 	u32 i = 0;
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, macreg[i], 0x3F);
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	for (i = 1; i < (IQK_MAC_REG_NUM - 1); i++)
1598*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, macreg[i],
1599*4882a593Smuzhiyun 			       (u8) (macbackup[i] & (~BIT(3))));
1600*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, macreg[i], (u8) (macbackup[i] & (~BIT(5))));
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun 
_rtl88e_phy_path_a_standby(struct ieee80211_hw * hw)1603*4882a593Smuzhiyun static void _rtl88e_phy_path_a_standby(struct ieee80211_hw *hw)
1604*4882a593Smuzhiyun {
1605*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x0);
1606*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00010000);
1607*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun 
_rtl88e_phy_pi_mode_switch(struct ieee80211_hw * hw,bool pi_mode)1610*4882a593Smuzhiyun static void _rtl88e_phy_pi_mode_switch(struct ieee80211_hw *hw, bool pi_mode)
1611*4882a593Smuzhiyun {
1612*4882a593Smuzhiyun 	u32 mode;
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	mode = pi_mode ? 0x01000100 : 0x01000000;
1615*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x820, MASKDWORD, mode);
1616*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x828, MASKDWORD, mode);
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun 
_rtl88e_phy_simularity_compare(struct ieee80211_hw * hw,long result[][8],u8 c1,u8 c2)1619*4882a593Smuzhiyun static bool _rtl88e_phy_simularity_compare(struct ieee80211_hw *hw,
1620*4882a593Smuzhiyun 					   long result[][8], u8 c1, u8 c2)
1621*4882a593Smuzhiyun {
1622*4882a593Smuzhiyun 	u32 i, j, diff, simularity_bitmap, bound;
1623*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	u8 final_candidate[2] = { 0xFF, 0xFF };
1626*4882a593Smuzhiyun 	bool bresult = true, is2t = IS_92C_SERIAL(rtlhal->version);
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	if (is2t)
1629*4882a593Smuzhiyun 		bound = 8;
1630*4882a593Smuzhiyun 	else
1631*4882a593Smuzhiyun 		bound = 4;
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	simularity_bitmap = 0;
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	for (i = 0; i < bound; i++) {
1636*4882a593Smuzhiyun 		diff = (result[c1][i] > result[c2][i]) ?
1637*4882a593Smuzhiyun 		    (result[c1][i] - result[c2][i]) :
1638*4882a593Smuzhiyun 		    (result[c2][i] - result[c1][i]);
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 		if (diff > MAX_TOLERANCE) {
1641*4882a593Smuzhiyun 			if ((i == 2 || i == 6) && !simularity_bitmap) {
1642*4882a593Smuzhiyun 				if (result[c1][i] + result[c1][i + 1] == 0)
1643*4882a593Smuzhiyun 					final_candidate[(i / 4)] = c2;
1644*4882a593Smuzhiyun 				else if (result[c2][i] + result[c2][i + 1] == 0)
1645*4882a593Smuzhiyun 					final_candidate[(i / 4)] = c1;
1646*4882a593Smuzhiyun 				else
1647*4882a593Smuzhiyun 					simularity_bitmap = simularity_bitmap |
1648*4882a593Smuzhiyun 					    (1 << i);
1649*4882a593Smuzhiyun 			} else
1650*4882a593Smuzhiyun 				simularity_bitmap =
1651*4882a593Smuzhiyun 				    simularity_bitmap | (1 << i);
1652*4882a593Smuzhiyun 		}
1653*4882a593Smuzhiyun 	}
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	if (simularity_bitmap == 0) {
1656*4882a593Smuzhiyun 		for (i = 0; i < (bound / 4); i++) {
1657*4882a593Smuzhiyun 			if (final_candidate[i] != 0xFF) {
1658*4882a593Smuzhiyun 				for (j = i * 4; j < (i + 1) * 4 - 2; j++)
1659*4882a593Smuzhiyun 					result[3][j] =
1660*4882a593Smuzhiyun 					    result[final_candidate[i]][j];
1661*4882a593Smuzhiyun 				bresult = false;
1662*4882a593Smuzhiyun 			}
1663*4882a593Smuzhiyun 		}
1664*4882a593Smuzhiyun 		return bresult;
1665*4882a593Smuzhiyun 	} else if (!(simularity_bitmap & 0x0F)) {
1666*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
1667*4882a593Smuzhiyun 			result[3][i] = result[c1][i];
1668*4882a593Smuzhiyun 		return false;
1669*4882a593Smuzhiyun 	} else if (!(simularity_bitmap & 0xF0) && is2t) {
1670*4882a593Smuzhiyun 		for (i = 4; i < 8; i++)
1671*4882a593Smuzhiyun 			result[3][i] = result[c1][i];
1672*4882a593Smuzhiyun 		return false;
1673*4882a593Smuzhiyun 	} else {
1674*4882a593Smuzhiyun 		return false;
1675*4882a593Smuzhiyun 	}
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun 
_rtl88e_phy_iq_calibrate(struct ieee80211_hw * hw,long result[][8],u8 t,bool is2t)1679*4882a593Smuzhiyun static void _rtl88e_phy_iq_calibrate(struct ieee80211_hw *hw,
1680*4882a593Smuzhiyun 				     long result[][8], u8 t, bool is2t)
1681*4882a593Smuzhiyun {
1682*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1683*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1684*4882a593Smuzhiyun 	u32 i;
1685*4882a593Smuzhiyun 	u8 patha_ok, pathb_ok;
1686*4882a593Smuzhiyun 	u32 adda_reg[IQK_ADDA_REG_NUM] = {
1687*4882a593Smuzhiyun 		0x85c, 0xe6c, 0xe70, 0xe74,
1688*4882a593Smuzhiyun 		0xe78, 0xe7c, 0xe80, 0xe84,
1689*4882a593Smuzhiyun 		0xe88, 0xe8c, 0xed0, 0xed4,
1690*4882a593Smuzhiyun 		0xed8, 0xedc, 0xee0, 0xeec
1691*4882a593Smuzhiyun 	};
1692*4882a593Smuzhiyun 	u32 iqk_mac_reg[IQK_MAC_REG_NUM] = {
1693*4882a593Smuzhiyun 		0x522, 0x550, 0x551, 0x040
1694*4882a593Smuzhiyun 	};
1695*4882a593Smuzhiyun 	u32 iqk_bb_reg[IQK_BB_REG_NUM] = {
1696*4882a593Smuzhiyun 		ROFDM0_TRXPATHENABLE, ROFDM0_TRMUXPAR,
1697*4882a593Smuzhiyun 		RFPGA0_XCD_RFINTERFACESW, 0xb68, 0xb6c,
1698*4882a593Smuzhiyun 		0x870, 0x860, 0x864, 0x800
1699*4882a593Smuzhiyun 	};
1700*4882a593Smuzhiyun 	const u32 retrycount = 2;
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 	if (t == 0) {
1703*4882a593Smuzhiyun 		_rtl88e_phy_save_adda_registers(hw, adda_reg,
1704*4882a593Smuzhiyun 						rtlphy->adda_backup, 16);
1705*4882a593Smuzhiyun 		_rtl88e_phy_save_mac_registers(hw, iqk_mac_reg,
1706*4882a593Smuzhiyun 					       rtlphy->iqk_mac_backup);
1707*4882a593Smuzhiyun 		_rtl88e_phy_save_adda_registers(hw, iqk_bb_reg,
1708*4882a593Smuzhiyun 						rtlphy->iqk_bb_backup,
1709*4882a593Smuzhiyun 						IQK_BB_REG_NUM);
1710*4882a593Smuzhiyun 	}
1711*4882a593Smuzhiyun 	_rtl88e_phy_path_adda_on(hw, adda_reg, true, is2t);
1712*4882a593Smuzhiyun 	if (t == 0) {
1713*4882a593Smuzhiyun 		rtlphy->rfpi_enable =
1714*4882a593Smuzhiyun 		  (u8)rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER1, BIT(8));
1715*4882a593Smuzhiyun 	}
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	if (!rtlphy->rfpi_enable)
1718*4882a593Smuzhiyun 		_rtl88e_phy_pi_mode_switch(hw, true);
1719*4882a593Smuzhiyun 	/*BB Setting*/
1720*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x800, BIT(24), 0x00);
1721*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xc04, MASKDWORD, 0x03a05600);
1722*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xc08, MASKDWORD, 0x000800e4);
1723*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x874, MASKDWORD, 0x22204000);
1724*4882a593Smuzhiyun 
1725*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x870, BIT(10), 0x01);
1726*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x870, BIT(26), 0x01);
1727*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x860, BIT(10), 0x00);
1728*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0x864, BIT(10), 0x00);
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	if (is2t) {
1731*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00010000);
1732*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0x844, MASKDWORD, 0x00010000);
1733*4882a593Smuzhiyun 	}
1734*4882a593Smuzhiyun 	_rtl88e_phy_mac_setting_calibration(hw, iqk_mac_reg,
1735*4882a593Smuzhiyun 					    rtlphy->iqk_mac_backup);
1736*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xb68, MASKDWORD, 0x0f600000);
1737*4882a593Smuzhiyun 	if (is2t)
1738*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0xb6c, MASKDWORD, 0x0f600000);
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
1741*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe40, MASKDWORD, 0x01007c00);
1742*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe44, MASKDWORD, 0x81004800);
1743*4882a593Smuzhiyun 	for (i = 0; i < retrycount; i++) {
1744*4882a593Smuzhiyun 		patha_ok = _rtl88e_phy_path_a_iqk(hw, is2t);
1745*4882a593Smuzhiyun 		if (patha_ok == 0x01) {
1746*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1747*4882a593Smuzhiyun 				"Path A Tx IQK Success!!\n");
1748*4882a593Smuzhiyun 			result[t][0] = (rtl_get_bbreg(hw, 0xe94, MASKDWORD) &
1749*4882a593Smuzhiyun 					0x3FF0000) >> 16;
1750*4882a593Smuzhiyun 			result[t][1] = (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) &
1751*4882a593Smuzhiyun 					0x3FF0000) >> 16;
1752*4882a593Smuzhiyun 			break;
1753*4882a593Smuzhiyun 		}
1754*4882a593Smuzhiyun 	}
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	for (i = 0; i < retrycount; i++) {
1757*4882a593Smuzhiyun 		patha_ok = _rtl88e_phy_path_a_rx_iqk(hw, is2t);
1758*4882a593Smuzhiyun 		if (patha_ok == 0x03) {
1759*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1760*4882a593Smuzhiyun 				"Path A Rx IQK Success!!\n");
1761*4882a593Smuzhiyun 			result[t][2] = (rtl_get_bbreg(hw, 0xea4, MASKDWORD) &
1762*4882a593Smuzhiyun 					0x3FF0000) >> 16;
1763*4882a593Smuzhiyun 			result[t][3] = (rtl_get_bbreg(hw, 0xeac, MASKDWORD) &
1764*4882a593Smuzhiyun 					0x3FF0000) >> 16;
1765*4882a593Smuzhiyun 			break;
1766*4882a593Smuzhiyun 		} else {
1767*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1768*4882a593Smuzhiyun 				"Path a RX iqk fail!!!\n");
1769*4882a593Smuzhiyun 		}
1770*4882a593Smuzhiyun 	}
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	if (0 == patha_ok)
1773*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1774*4882a593Smuzhiyun 			"Path A IQK Success!!\n");
1775*4882a593Smuzhiyun 	if (is2t) {
1776*4882a593Smuzhiyun 		_rtl88e_phy_path_a_standby(hw);
1777*4882a593Smuzhiyun 		_rtl88e_phy_path_adda_on(hw, adda_reg, false, is2t);
1778*4882a593Smuzhiyun 		for (i = 0; i < retrycount; i++) {
1779*4882a593Smuzhiyun 			pathb_ok = _rtl88e_phy_path_b_iqk(hw);
1780*4882a593Smuzhiyun 			if (pathb_ok == 0x03) {
1781*4882a593Smuzhiyun 				result[t][4] = (rtl_get_bbreg(hw,
1782*4882a593Smuzhiyun 							      0xeb4,
1783*4882a593Smuzhiyun 							      MASKDWORD) &
1784*4882a593Smuzhiyun 						0x3FF0000) >> 16;
1785*4882a593Smuzhiyun 				result[t][5] =
1786*4882a593Smuzhiyun 				    (rtl_get_bbreg(hw, 0xebc, MASKDWORD) &
1787*4882a593Smuzhiyun 				     0x3FF0000) >> 16;
1788*4882a593Smuzhiyun 				result[t][6] =
1789*4882a593Smuzhiyun 				    (rtl_get_bbreg(hw, 0xec4, MASKDWORD) &
1790*4882a593Smuzhiyun 				     0x3FF0000) >> 16;
1791*4882a593Smuzhiyun 				result[t][7] =
1792*4882a593Smuzhiyun 				    (rtl_get_bbreg(hw, 0xecc, MASKDWORD) &
1793*4882a593Smuzhiyun 				     0x3FF0000) >> 16;
1794*4882a593Smuzhiyun 				break;
1795*4882a593Smuzhiyun 			} else if (i == (retrycount - 1) && pathb_ok == 0x01) {
1796*4882a593Smuzhiyun 				result[t][4] = (rtl_get_bbreg(hw,
1797*4882a593Smuzhiyun 							      0xeb4,
1798*4882a593Smuzhiyun 							      MASKDWORD) &
1799*4882a593Smuzhiyun 						0x3FF0000) >> 16;
1800*4882a593Smuzhiyun 			}
1801*4882a593Smuzhiyun 			result[t][5] = (rtl_get_bbreg(hw, 0xebc, MASKDWORD) &
1802*4882a593Smuzhiyun 					0x3FF0000) >> 16;
1803*4882a593Smuzhiyun 		}
1804*4882a593Smuzhiyun 	}
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0);
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	if (t != 0) {
1809*4882a593Smuzhiyun 		if (!rtlphy->rfpi_enable)
1810*4882a593Smuzhiyun 			_rtl88e_phy_pi_mode_switch(hw, false);
1811*4882a593Smuzhiyun 		_rtl88e_phy_reload_adda_registers(hw, adda_reg,
1812*4882a593Smuzhiyun 						  rtlphy->adda_backup, 16);
1813*4882a593Smuzhiyun 		_rtl88e_phy_reload_mac_registers(hw, iqk_mac_reg,
1814*4882a593Smuzhiyun 						 rtlphy->iqk_mac_backup);
1815*4882a593Smuzhiyun 		_rtl88e_phy_reload_adda_registers(hw, iqk_bb_reg,
1816*4882a593Smuzhiyun 						  rtlphy->iqk_bb_backup,
1817*4882a593Smuzhiyun 						  IQK_BB_REG_NUM);
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00032ed3);
1820*4882a593Smuzhiyun 		if (is2t)
1821*4882a593Smuzhiyun 			rtl_set_bbreg(hw, 0x844, MASKDWORD, 0x00032ed3);
1822*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0xe30, MASKDWORD, 0x01008c00);
1823*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0xe34, MASKDWORD, 0x01008c00);
1824*4882a593Smuzhiyun 	}
1825*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "88ee IQK Finish!!\n");
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun 
_rtl88e_phy_lc_calibrate(struct ieee80211_hw * hw,bool is2t)1828*4882a593Smuzhiyun static void _rtl88e_phy_lc_calibrate(struct ieee80211_hw *hw, bool is2t)
1829*4882a593Smuzhiyun {
1830*4882a593Smuzhiyun 	u8 tmpreg;
1831*4882a593Smuzhiyun 	u32 rf_a_mode = 0, rf_b_mode = 0, lc_cal;
1832*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	tmpreg = rtl_read_byte(rtlpriv, 0xd03);
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 	if ((tmpreg & 0x70) != 0)
1837*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0xd03, tmpreg & 0x8F);
1838*4882a593Smuzhiyun 	else
1839*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	if ((tmpreg & 0x70) != 0) {
1842*4882a593Smuzhiyun 		rf_a_mode = rtl_get_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS);
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 		if (is2t)
1845*4882a593Smuzhiyun 			rf_b_mode = rtl_get_rfreg(hw, RF90_PATH_B, 0x00,
1846*4882a593Smuzhiyun 						  MASK12BITS);
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS,
1849*4882a593Smuzhiyun 			      (rf_a_mode & 0x8FFFF) | 0x10000);
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 		if (is2t)
1852*4882a593Smuzhiyun 			rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
1853*4882a593Smuzhiyun 				      (rf_b_mode & 0x8FFFF) | 0x10000);
1854*4882a593Smuzhiyun 	}
1855*4882a593Smuzhiyun 	lc_cal = rtl_get_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS);
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS, lc_cal | 0x08000);
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	mdelay(100);
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	if ((tmpreg & 0x70) != 0) {
1862*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, 0xd03, tmpreg);
1863*4882a593Smuzhiyun 		rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS, rf_a_mode);
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 		if (is2t)
1866*4882a593Smuzhiyun 			rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
1867*4882a593Smuzhiyun 				      rf_b_mode);
1868*4882a593Smuzhiyun 	} else {
1869*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
1870*4882a593Smuzhiyun 	}
1871*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "\n");
1872*4882a593Smuzhiyun }
1873*4882a593Smuzhiyun 
_rtl88e_phy_set_rfpath_switch(struct ieee80211_hw * hw,bool bmain,bool is2t)1874*4882a593Smuzhiyun static void _rtl88e_phy_set_rfpath_switch(struct ieee80211_hw *hw,
1875*4882a593Smuzhiyun 					  bool bmain, bool is2t)
1876*4882a593Smuzhiyun {
1877*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1878*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1879*4882a593Smuzhiyun 	struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1880*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "\n");
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 	if (is_hal_stop(rtlhal)) {
1883*4882a593Smuzhiyun 		u8 u1btmp;
1884*4882a593Smuzhiyun 		u1btmp = rtl_read_byte(rtlpriv, REG_LEDCFG0);
1885*4882a593Smuzhiyun 		rtl_write_byte(rtlpriv, REG_LEDCFG0, u1btmp | BIT(7));
1886*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_XAB_RFPARAMETER, BIT(13), 0x01);
1887*4882a593Smuzhiyun 	}
1888*4882a593Smuzhiyun 	if (is2t) {
1889*4882a593Smuzhiyun 		if (bmain)
1890*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
1891*4882a593Smuzhiyun 				      BIT(5) | BIT(6), 0x1);
1892*4882a593Smuzhiyun 		else
1893*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
1894*4882a593Smuzhiyun 				      BIT(5) | BIT(6), 0x2);
1895*4882a593Smuzhiyun 	} else {
1896*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RFPGA0_XAB_RFINTERFACESW, BIT(8) | BIT(9), 0);
1897*4882a593Smuzhiyun 		rtl_set_bbreg(hw, 0x914, MASKLWORD, 0x0201);
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 		/* We use the RF definition of MAIN and AUX,
1900*4882a593Smuzhiyun 		 * left antenna and right antenna repectively.
1901*4882a593Smuzhiyun 		 * Default output at AUX.
1902*4882a593Smuzhiyun 		 */
1903*4882a593Smuzhiyun 		if (bmain) {
1904*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE,
1905*4882a593Smuzhiyun 				      BIT(14) | BIT(13) | BIT(12), 0);
1906*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
1907*4882a593Smuzhiyun 				      BIT(5) | BIT(4) | BIT(3), 0);
1908*4882a593Smuzhiyun 			if (rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV)
1909*4882a593Smuzhiyun 				rtl_set_bbreg(hw, RCONFIG_RAM64x16, BIT(31), 0);
1910*4882a593Smuzhiyun 		} else {
1911*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE,
1912*4882a593Smuzhiyun 				      BIT(14) | BIT(13) | BIT(12), 1);
1913*4882a593Smuzhiyun 			rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
1914*4882a593Smuzhiyun 				      BIT(5) | BIT(4) | BIT(3), 1);
1915*4882a593Smuzhiyun 			if (rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV)
1916*4882a593Smuzhiyun 				rtl_set_bbreg(hw, RCONFIG_RAM64x16, BIT(31), 1);
1917*4882a593Smuzhiyun 		}
1918*4882a593Smuzhiyun 	}
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun #undef IQK_ADDA_REG_NUM
1922*4882a593Smuzhiyun #undef IQK_DELAY_TIME
1923*4882a593Smuzhiyun 
rtl88e_phy_iq_calibrate(struct ieee80211_hw * hw,bool b_recovery)1924*4882a593Smuzhiyun void rtl88e_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery)
1925*4882a593Smuzhiyun {
1926*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1927*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
1928*4882a593Smuzhiyun 	long result[4][8];
1929*4882a593Smuzhiyun 	u8 i, final_candidate;
1930*4882a593Smuzhiyun 	bool b_patha_ok;
1931*4882a593Smuzhiyun 	long reg_e94, reg_e9c, reg_ea4, reg_eb4, reg_ebc,
1932*4882a593Smuzhiyun 	    reg_tmp = 0;
1933*4882a593Smuzhiyun 	bool is12simular, is13simular, is23simular;
1934*4882a593Smuzhiyun 	u32 iqk_bb_reg[9] = {
1935*4882a593Smuzhiyun 		ROFDM0_XARXIQIMBALANCE,
1936*4882a593Smuzhiyun 		ROFDM0_XBRXIQIMBALANCE,
1937*4882a593Smuzhiyun 		ROFDM0_ECCATHRESHOLD,
1938*4882a593Smuzhiyun 		ROFDM0_AGCRSSITABLE,
1939*4882a593Smuzhiyun 		ROFDM0_XATXIQIMBALANCE,
1940*4882a593Smuzhiyun 		ROFDM0_XBTXIQIMBALANCE,
1941*4882a593Smuzhiyun 		ROFDM0_XCTXAFE,
1942*4882a593Smuzhiyun 		ROFDM0_XDTXAFE,
1943*4882a593Smuzhiyun 		ROFDM0_RXIQEXTANTA
1944*4882a593Smuzhiyun 	};
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	if (b_recovery) {
1947*4882a593Smuzhiyun 		_rtl88e_phy_reload_adda_registers(hw,
1948*4882a593Smuzhiyun 						  iqk_bb_reg,
1949*4882a593Smuzhiyun 						  rtlphy->iqk_bb_backup, 9);
1950*4882a593Smuzhiyun 		return;
1951*4882a593Smuzhiyun 	}
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
1954*4882a593Smuzhiyun 		result[0][i] = 0;
1955*4882a593Smuzhiyun 		result[1][i] = 0;
1956*4882a593Smuzhiyun 		result[2][i] = 0;
1957*4882a593Smuzhiyun 		result[3][i] = 0;
1958*4882a593Smuzhiyun 	}
1959*4882a593Smuzhiyun 	final_candidate = 0xff;
1960*4882a593Smuzhiyun 	b_patha_ok = false;
1961*4882a593Smuzhiyun 	is12simular = false;
1962*4882a593Smuzhiyun 	is23simular = false;
1963*4882a593Smuzhiyun 	is13simular = false;
1964*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
1965*4882a593Smuzhiyun 		if (get_rf_type(rtlphy) == RF_2T2R)
1966*4882a593Smuzhiyun 			_rtl88e_phy_iq_calibrate(hw, result, i, true);
1967*4882a593Smuzhiyun 		else
1968*4882a593Smuzhiyun 			_rtl88e_phy_iq_calibrate(hw, result, i, false);
1969*4882a593Smuzhiyun 		if (i == 1) {
1970*4882a593Smuzhiyun 			is12simular =
1971*4882a593Smuzhiyun 			  _rtl88e_phy_simularity_compare(hw, result, 0, 1);
1972*4882a593Smuzhiyun 			if (is12simular) {
1973*4882a593Smuzhiyun 				final_candidate = 0;
1974*4882a593Smuzhiyun 				break;
1975*4882a593Smuzhiyun 			}
1976*4882a593Smuzhiyun 		}
1977*4882a593Smuzhiyun 		if (i == 2) {
1978*4882a593Smuzhiyun 			is13simular =
1979*4882a593Smuzhiyun 			  _rtl88e_phy_simularity_compare(hw, result, 0, 2);
1980*4882a593Smuzhiyun 			if (is13simular) {
1981*4882a593Smuzhiyun 				final_candidate = 0;
1982*4882a593Smuzhiyun 				break;
1983*4882a593Smuzhiyun 			}
1984*4882a593Smuzhiyun 			is23simular =
1985*4882a593Smuzhiyun 			   _rtl88e_phy_simularity_compare(hw, result, 1, 2);
1986*4882a593Smuzhiyun 			if (is23simular) {
1987*4882a593Smuzhiyun 				final_candidate = 1;
1988*4882a593Smuzhiyun 			} else {
1989*4882a593Smuzhiyun 				for (i = 0; i < 8; i++)
1990*4882a593Smuzhiyun 					reg_tmp += result[3][i];
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 				if (reg_tmp != 0)
1993*4882a593Smuzhiyun 					final_candidate = 3;
1994*4882a593Smuzhiyun 				else
1995*4882a593Smuzhiyun 					final_candidate = 0xFF;
1996*4882a593Smuzhiyun 			}
1997*4882a593Smuzhiyun 		}
1998*4882a593Smuzhiyun 	}
1999*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
2000*4882a593Smuzhiyun 		reg_e94 = result[i][0];
2001*4882a593Smuzhiyun 		reg_e9c = result[i][1];
2002*4882a593Smuzhiyun 		reg_ea4 = result[i][2];
2003*4882a593Smuzhiyun 		reg_eb4 = result[i][4];
2004*4882a593Smuzhiyun 		reg_ebc = result[i][5];
2005*4882a593Smuzhiyun 	}
2006*4882a593Smuzhiyun 	if (final_candidate != 0xff) {
2007*4882a593Smuzhiyun 		reg_e94 = result[final_candidate][0];
2008*4882a593Smuzhiyun 		reg_e9c = result[final_candidate][1];
2009*4882a593Smuzhiyun 		reg_ea4 = result[final_candidate][2];
2010*4882a593Smuzhiyun 		reg_eb4 = result[final_candidate][4];
2011*4882a593Smuzhiyun 		reg_ebc = result[final_candidate][5];
2012*4882a593Smuzhiyun 		rtlphy->reg_eb4 = reg_eb4;
2013*4882a593Smuzhiyun 		rtlphy->reg_ebc = reg_ebc;
2014*4882a593Smuzhiyun 		rtlphy->reg_e94 = reg_e94;
2015*4882a593Smuzhiyun 		rtlphy->reg_e9c = reg_e9c;
2016*4882a593Smuzhiyun 		b_patha_ok = true;
2017*4882a593Smuzhiyun 	} else {
2018*4882a593Smuzhiyun 		rtlphy->reg_e94 = 0x100;
2019*4882a593Smuzhiyun 		rtlphy->reg_eb4 = 0x100;
2020*4882a593Smuzhiyun 		rtlphy->reg_e9c = 0x0;
2021*4882a593Smuzhiyun 		rtlphy->reg_ebc = 0x0;
2022*4882a593Smuzhiyun 	}
2023*4882a593Smuzhiyun 	if (reg_e94 != 0) /*&&(reg_ea4 != 0) */
2024*4882a593Smuzhiyun 		_rtl88e_phy_path_a_fill_iqk_matrix(hw, b_patha_ok, result,
2025*4882a593Smuzhiyun 						   final_candidate,
2026*4882a593Smuzhiyun 						   (reg_ea4 == 0));
2027*4882a593Smuzhiyun 	if (final_candidate != 0xFF) {
2028*4882a593Smuzhiyun 		for (i = 0; i < IQK_MATRIX_REG_NUM; i++)
2029*4882a593Smuzhiyun 			rtlphy->iqk_matrix[0].value[0][i] =
2030*4882a593Smuzhiyun 				result[final_candidate][i];
2031*4882a593Smuzhiyun 		rtlphy->iqk_matrix[0].iqk_done = true;
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun 	}
2034*4882a593Smuzhiyun 	_rtl88e_phy_save_adda_registers(hw, iqk_bb_reg,
2035*4882a593Smuzhiyun 					rtlphy->iqk_bb_backup, 9);
2036*4882a593Smuzhiyun }
2037*4882a593Smuzhiyun 
rtl88e_phy_lc_calibrate(struct ieee80211_hw * hw)2038*4882a593Smuzhiyun void rtl88e_phy_lc_calibrate(struct ieee80211_hw *hw)
2039*4882a593Smuzhiyun {
2040*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2041*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
2042*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = &rtlpriv->rtlhal;
2043*4882a593Smuzhiyun 	u32 timeout = 2000, timecount = 0;
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	while (rtlpriv->mac80211.act_scanning && timecount < timeout) {
2046*4882a593Smuzhiyun 		udelay(50);
2047*4882a593Smuzhiyun 		timecount += 50;
2048*4882a593Smuzhiyun 	}
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun 	rtlphy->lck_inprogress = true;
2051*4882a593Smuzhiyun 	RTPRINT(rtlpriv, FINIT, INIT_IQK,
2052*4882a593Smuzhiyun 		"LCK:Start!!! currentband %x delay %d ms\n",
2053*4882a593Smuzhiyun 		 rtlhal->current_bandtype, timecount);
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 	_rtl88e_phy_lc_calibrate(hw, false);
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun 	rtlphy->lck_inprogress = false;
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun 
rtl88e_phy_set_rfpath_switch(struct ieee80211_hw * hw,bool bmain)2060*4882a593Smuzhiyun void rtl88e_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
2061*4882a593Smuzhiyun {
2062*4882a593Smuzhiyun 	_rtl88e_phy_set_rfpath_switch(hw, bmain, false);
2063*4882a593Smuzhiyun }
2064*4882a593Smuzhiyun 
rtl88e_phy_set_io_cmd(struct ieee80211_hw * hw,enum io_type iotype)2065*4882a593Smuzhiyun bool rtl88e_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
2066*4882a593Smuzhiyun {
2067*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2068*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
2069*4882a593Smuzhiyun 	bool postprocessing = false;
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
2072*4882a593Smuzhiyun 		"-->IO Cmd(%#x), set_io_inprogress(%d)\n",
2073*4882a593Smuzhiyun 		iotype, rtlphy->set_io_inprogress);
2074*4882a593Smuzhiyun 	do {
2075*4882a593Smuzhiyun 		switch (iotype) {
2076*4882a593Smuzhiyun 		case IO_CMD_RESUME_DM_BY_SCAN:
2077*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
2078*4882a593Smuzhiyun 				"[IO CMD] Resume DM after scan.\n");
2079*4882a593Smuzhiyun 			postprocessing = true;
2080*4882a593Smuzhiyun 			break;
2081*4882a593Smuzhiyun 		case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
2082*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
2083*4882a593Smuzhiyun 				"[IO CMD] Pause DM before scan.\n");
2084*4882a593Smuzhiyun 			postprocessing = true;
2085*4882a593Smuzhiyun 			break;
2086*4882a593Smuzhiyun 		default:
2087*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
2088*4882a593Smuzhiyun 				"switch case %#x not processed\n", iotype);
2089*4882a593Smuzhiyun 			break;
2090*4882a593Smuzhiyun 		}
2091*4882a593Smuzhiyun 	} while (false);
2092*4882a593Smuzhiyun 	if (postprocessing && !rtlphy->set_io_inprogress) {
2093*4882a593Smuzhiyun 		rtlphy->set_io_inprogress = true;
2094*4882a593Smuzhiyun 		rtlphy->current_io_type = iotype;
2095*4882a593Smuzhiyun 	} else {
2096*4882a593Smuzhiyun 		return false;
2097*4882a593Smuzhiyun 	}
2098*4882a593Smuzhiyun 	rtl88e_phy_set_io(hw);
2099*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE, "IO Type(%#x)\n", iotype);
2100*4882a593Smuzhiyun 	return true;
2101*4882a593Smuzhiyun }
2102*4882a593Smuzhiyun 
rtl88e_phy_set_io(struct ieee80211_hw * hw)2103*4882a593Smuzhiyun static void rtl88e_phy_set_io(struct ieee80211_hw *hw)
2104*4882a593Smuzhiyun {
2105*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2106*4882a593Smuzhiyun 	struct rtl_phy *rtlphy = &rtlpriv->phy;
2107*4882a593Smuzhiyun 	struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
2110*4882a593Smuzhiyun 		"--->Cmd(%#x), set_io_inprogress(%d)\n",
2111*4882a593Smuzhiyun 		rtlphy->current_io_type, rtlphy->set_io_inprogress);
2112*4882a593Smuzhiyun 	switch (rtlphy->current_io_type) {
2113*4882a593Smuzhiyun 	case IO_CMD_RESUME_DM_BY_SCAN:
2114*4882a593Smuzhiyun 		dm_digtable->cur_igvalue = rtlphy->initgain_backup.xaagccore1;
2115*4882a593Smuzhiyun 		/*rtl92c_dm_write_dig(hw);*/
2116*4882a593Smuzhiyun 		rtl88e_phy_set_txpower_level(hw, rtlphy->current_channel);
2117*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RCCK0_CCA, 0xff0000, 0x83);
2118*4882a593Smuzhiyun 		break;
2119*4882a593Smuzhiyun 	case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
2120*4882a593Smuzhiyun 		rtlphy->initgain_backup.xaagccore1 = dm_digtable->cur_igvalue;
2121*4882a593Smuzhiyun 		dm_digtable->cur_igvalue = 0x17;
2122*4882a593Smuzhiyun 		rtl_set_bbreg(hw, RCCK0_CCA, 0xff0000, 0x40);
2123*4882a593Smuzhiyun 		break;
2124*4882a593Smuzhiyun 	default:
2125*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
2126*4882a593Smuzhiyun 			"switch case %#x not processed\n",
2127*4882a593Smuzhiyun 			rtlphy->current_io_type);
2128*4882a593Smuzhiyun 		break;
2129*4882a593Smuzhiyun 	}
2130*4882a593Smuzhiyun 	rtlphy->set_io_inprogress = false;
2131*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_CMD, DBG_TRACE,
2132*4882a593Smuzhiyun 		"(%#x)\n", rtlphy->current_io_type);
2133*4882a593Smuzhiyun }
2134*4882a593Smuzhiyun 
rtl88ee_phy_set_rf_on(struct ieee80211_hw * hw)2135*4882a593Smuzhiyun static void rtl88ee_phy_set_rf_on(struct ieee80211_hw *hw)
2136*4882a593Smuzhiyun {
2137*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
2140*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
2141*4882a593Smuzhiyun 	/*rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);*/
2142*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
2143*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
2144*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
2145*4882a593Smuzhiyun }
2146*4882a593Smuzhiyun 
_rtl88ee_phy_set_rf_sleep(struct ieee80211_hw * hw)2147*4882a593Smuzhiyun static void _rtl88ee_phy_set_rf_sleep(struct ieee80211_hw *hw)
2148*4882a593Smuzhiyun {
2149*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2150*4882a593Smuzhiyun 
2151*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
2152*4882a593Smuzhiyun 	rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
2153*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
2154*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x22);
2155*4882a593Smuzhiyun }
2156*4882a593Smuzhiyun 
_rtl88ee_phy_set_rf_power_state(struct ieee80211_hw * hw,enum rf_pwrstate rfpwr_state)2157*4882a593Smuzhiyun static bool _rtl88ee_phy_set_rf_power_state(struct ieee80211_hw *hw,
2158*4882a593Smuzhiyun 					    enum rf_pwrstate rfpwr_state)
2159*4882a593Smuzhiyun {
2160*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2161*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2162*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2163*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2164*4882a593Smuzhiyun 	bool bresult = true;
2165*4882a593Smuzhiyun 	u8 i, queue_id;
2166*4882a593Smuzhiyun 	struct rtl8192_tx_ring *ring = NULL;
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun 	switch (rfpwr_state) {
2169*4882a593Smuzhiyun 	case ERFON:
2170*4882a593Smuzhiyun 		if ((ppsc->rfpwr_state == ERFOFF) &&
2171*4882a593Smuzhiyun 		    RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
2172*4882a593Smuzhiyun 			bool rtstatus;
2173*4882a593Smuzhiyun 			u32 initializecount = 0;
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun 			do {
2176*4882a593Smuzhiyun 				initializecount++;
2177*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
2178*4882a593Smuzhiyun 					"IPS Set eRf nic enable\n");
2179*4882a593Smuzhiyun 				rtstatus = rtl_ps_enable_nic(hw);
2180*4882a593Smuzhiyun 			} while (!rtstatus &&
2181*4882a593Smuzhiyun 				 (initializecount < 10));
2182*4882a593Smuzhiyun 			RT_CLEAR_PS_LEVEL(ppsc,
2183*4882a593Smuzhiyun 					  RT_RF_OFF_LEVL_HALT_NIC);
2184*4882a593Smuzhiyun 		} else {
2185*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
2186*4882a593Smuzhiyun 				"Set ERFON slept:%d ms\n",
2187*4882a593Smuzhiyun 				jiffies_to_msecs(jiffies -
2188*4882a593Smuzhiyun 						 ppsc->last_sleep_jiffies));
2189*4882a593Smuzhiyun 			ppsc->last_awake_jiffies = jiffies;
2190*4882a593Smuzhiyun 			rtl88ee_phy_set_rf_on(hw);
2191*4882a593Smuzhiyun 		}
2192*4882a593Smuzhiyun 		if (mac->link_state == MAC80211_LINKED) {
2193*4882a593Smuzhiyun 			rtlpriv->cfg->ops->led_control(hw,
2194*4882a593Smuzhiyun 						       LED_CTL_LINK);
2195*4882a593Smuzhiyun 		} else {
2196*4882a593Smuzhiyun 			rtlpriv->cfg->ops->led_control(hw,
2197*4882a593Smuzhiyun 						       LED_CTL_NO_LINK);
2198*4882a593Smuzhiyun 		}
2199*4882a593Smuzhiyun 		break;
2200*4882a593Smuzhiyun 	case ERFOFF:
2201*4882a593Smuzhiyun 		for (queue_id = 0, i = 0;
2202*4882a593Smuzhiyun 		     queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
2203*4882a593Smuzhiyun 			ring = &pcipriv->dev.tx_ring[queue_id];
2204*4882a593Smuzhiyun 			if (queue_id == BEACON_QUEUE ||
2205*4882a593Smuzhiyun 			    skb_queue_len(&ring->queue) == 0) {
2206*4882a593Smuzhiyun 				queue_id++;
2207*4882a593Smuzhiyun 				continue;
2208*4882a593Smuzhiyun 			} else {
2209*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
2210*4882a593Smuzhiyun 					"eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
2211*4882a593Smuzhiyun 					(i + 1), queue_id,
2212*4882a593Smuzhiyun 					skb_queue_len(&ring->queue));
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun 				udelay(10);
2215*4882a593Smuzhiyun 				i++;
2216*4882a593Smuzhiyun 			}
2217*4882a593Smuzhiyun 			if (i >= MAX_DOZE_WAITING_TIMES_9x) {
2218*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
2219*4882a593Smuzhiyun 					"\n ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
2220*4882a593Smuzhiyun 					MAX_DOZE_WAITING_TIMES_9x,
2221*4882a593Smuzhiyun 					queue_id,
2222*4882a593Smuzhiyun 					skb_queue_len(&ring->queue));
2223*4882a593Smuzhiyun 				break;
2224*4882a593Smuzhiyun 			}
2225*4882a593Smuzhiyun 		}
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun 		if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
2228*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
2229*4882a593Smuzhiyun 				"IPS Set eRf nic disable\n");
2230*4882a593Smuzhiyun 			rtl_ps_disable_nic(hw);
2231*4882a593Smuzhiyun 			RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2232*4882a593Smuzhiyun 		} else {
2233*4882a593Smuzhiyun 			if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) {
2234*4882a593Smuzhiyun 				rtlpriv->cfg->ops->led_control(hw,
2235*4882a593Smuzhiyun 							       LED_CTL_NO_LINK);
2236*4882a593Smuzhiyun 			} else {
2237*4882a593Smuzhiyun 				rtlpriv->cfg->ops->led_control(hw,
2238*4882a593Smuzhiyun 							       LED_CTL_POWER_OFF);
2239*4882a593Smuzhiyun 			}
2240*4882a593Smuzhiyun 		}
2241*4882a593Smuzhiyun 		break;
2242*4882a593Smuzhiyun 	case ERFSLEEP:{
2243*4882a593Smuzhiyun 			if (ppsc->rfpwr_state == ERFOFF)
2244*4882a593Smuzhiyun 				break;
2245*4882a593Smuzhiyun 			for (queue_id = 0, i = 0;
2246*4882a593Smuzhiyun 			     queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
2247*4882a593Smuzhiyun 				ring = &pcipriv->dev.tx_ring[queue_id];
2248*4882a593Smuzhiyun 				if (skb_queue_len(&ring->queue) == 0) {
2249*4882a593Smuzhiyun 					queue_id++;
2250*4882a593Smuzhiyun 					continue;
2251*4882a593Smuzhiyun 				} else {
2252*4882a593Smuzhiyun 					rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
2253*4882a593Smuzhiyun 						"eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
2254*4882a593Smuzhiyun 						(i + 1), queue_id,
2255*4882a593Smuzhiyun 						skb_queue_len(&ring->queue));
2256*4882a593Smuzhiyun 
2257*4882a593Smuzhiyun 					udelay(10);
2258*4882a593Smuzhiyun 					i++;
2259*4882a593Smuzhiyun 				}
2260*4882a593Smuzhiyun 				if (i >= MAX_DOZE_WAITING_TIMES_9x) {
2261*4882a593Smuzhiyun 					rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
2262*4882a593Smuzhiyun 						"\n ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
2263*4882a593Smuzhiyun 						MAX_DOZE_WAITING_TIMES_9x,
2264*4882a593Smuzhiyun 						queue_id,
2265*4882a593Smuzhiyun 						skb_queue_len(&ring->queue));
2266*4882a593Smuzhiyun 					break;
2267*4882a593Smuzhiyun 				}
2268*4882a593Smuzhiyun 			}
2269*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
2270*4882a593Smuzhiyun 				"Set ERFSLEEP awaked:%d ms\n",
2271*4882a593Smuzhiyun 				jiffies_to_msecs(jiffies -
2272*4882a593Smuzhiyun 				ppsc->last_awake_jiffies));
2273*4882a593Smuzhiyun 			ppsc->last_sleep_jiffies = jiffies;
2274*4882a593Smuzhiyun 			_rtl88ee_phy_set_rf_sleep(hw);
2275*4882a593Smuzhiyun 			break;
2276*4882a593Smuzhiyun 		}
2277*4882a593Smuzhiyun 	default:
2278*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
2279*4882a593Smuzhiyun 			"switch case %#x not processed\n", rfpwr_state);
2280*4882a593Smuzhiyun 		bresult = false;
2281*4882a593Smuzhiyun 		break;
2282*4882a593Smuzhiyun 	}
2283*4882a593Smuzhiyun 	if (bresult)
2284*4882a593Smuzhiyun 		ppsc->rfpwr_state = rfpwr_state;
2285*4882a593Smuzhiyun 	return bresult;
2286*4882a593Smuzhiyun }
2287*4882a593Smuzhiyun 
rtl88e_phy_set_rf_power_state(struct ieee80211_hw * hw,enum rf_pwrstate rfpwr_state)2288*4882a593Smuzhiyun bool rtl88e_phy_set_rf_power_state(struct ieee80211_hw *hw,
2289*4882a593Smuzhiyun 				   enum rf_pwrstate rfpwr_state)
2290*4882a593Smuzhiyun {
2291*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun 	bool bresult = false;
2294*4882a593Smuzhiyun 
2295*4882a593Smuzhiyun 	if (rfpwr_state == ppsc->rfpwr_state)
2296*4882a593Smuzhiyun 		return bresult;
2297*4882a593Smuzhiyun 	bresult = _rtl88ee_phy_set_rf_power_state(hw, rfpwr_state);
2298*4882a593Smuzhiyun 	return bresult;
2299*4882a593Smuzhiyun }
2300