1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2013 Realtek Corporation.*/
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include "../wifi.h"
5*4882a593Smuzhiyun #include "../efuse.h"
6*4882a593Smuzhiyun #include "../base.h"
7*4882a593Smuzhiyun #include "../regd.h"
8*4882a593Smuzhiyun #include "../cam.h"
9*4882a593Smuzhiyun #include "../ps.h"
10*4882a593Smuzhiyun #include "../pci.h"
11*4882a593Smuzhiyun #include "../pwrseqcmd.h"
12*4882a593Smuzhiyun #include "reg.h"
13*4882a593Smuzhiyun #include "def.h"
14*4882a593Smuzhiyun #include "phy.h"
15*4882a593Smuzhiyun #include "dm.h"
16*4882a593Smuzhiyun #include "fw.h"
17*4882a593Smuzhiyun #include "led.h"
18*4882a593Smuzhiyun #include "hw.h"
19*4882a593Smuzhiyun #include "pwrseq.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define LLT_CONFIG 5
22*4882a593Smuzhiyun
_rtl88ee_set_bcn_ctrl_reg(struct ieee80211_hw * hw,u8 set_bits,u8 clear_bits)23*4882a593Smuzhiyun static void _rtl88ee_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
24*4882a593Smuzhiyun u8 set_bits, u8 clear_bits)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
27*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun rtlpci->reg_bcn_ctrl_val |= set_bits;
30*4882a593Smuzhiyun rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
_rtl88ee_stop_tx_beacon(struct ieee80211_hw * hw)35*4882a593Smuzhiyun static void _rtl88ee_stop_tx_beacon(struct ieee80211_hw *hw)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
38*4882a593Smuzhiyun u8 tmp1byte;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
41*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
42*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
43*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
44*4882a593Smuzhiyun tmp1byte &= ~(BIT(0));
45*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
_rtl88ee_resume_tx_beacon(struct ieee80211_hw * hw)48*4882a593Smuzhiyun static void _rtl88ee_resume_tx_beacon(struct ieee80211_hw *hw)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
51*4882a593Smuzhiyun u8 tmp1byte;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
54*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
55*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
56*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
57*4882a593Smuzhiyun tmp1byte |= BIT(0);
58*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
_rtl88ee_enable_bcn_sub_func(struct ieee80211_hw * hw)61*4882a593Smuzhiyun static void _rtl88ee_enable_bcn_sub_func(struct ieee80211_hw *hw)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(1));
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
_rtl88ee_return_beacon_queue_skb(struct ieee80211_hw * hw)66*4882a593Smuzhiyun static void _rtl88ee_return_beacon_queue_skb(struct ieee80211_hw *hw)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
69*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
70*4882a593Smuzhiyun struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[BEACON_QUEUE];
71*4882a593Smuzhiyun unsigned long flags;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
74*4882a593Smuzhiyun while (skb_queue_len(&ring->queue)) {
75*4882a593Smuzhiyun struct rtl_tx_desc *entry = &ring->desc[ring->idx];
76*4882a593Smuzhiyun struct sk_buff *skb = __skb_dequeue(&ring->queue);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun dma_unmap_single(&rtlpci->pdev->dev,
79*4882a593Smuzhiyun rtlpriv->cfg->ops->get_desc(hw, (u8 *)entry,
80*4882a593Smuzhiyun true, HW_DESC_TXBUFF_ADDR),
81*4882a593Smuzhiyun skb->len, DMA_TO_DEVICE);
82*4882a593Smuzhiyun kfree_skb(skb);
83*4882a593Smuzhiyun ring->idx = (ring->idx + 1) % ring->entries;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
_rtl88ee_disable_bcn_sub_func(struct ieee80211_hw * hw)88*4882a593Smuzhiyun static void _rtl88ee_disable_bcn_sub_func(struct ieee80211_hw *hw)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun _rtl88ee_set_bcn_ctrl_reg(hw, BIT(1), 0);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
_rtl88ee_set_fw_clock_on(struct ieee80211_hw * hw,u8 rpwm_val,bool b_need_turn_off_ckk)93*4882a593Smuzhiyun static void _rtl88ee_set_fw_clock_on(struct ieee80211_hw *hw,
94*4882a593Smuzhiyun u8 rpwm_val, bool b_need_turn_off_ckk)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
97*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
98*4882a593Smuzhiyun bool b_support_remote_wake_up;
99*4882a593Smuzhiyun u32 count = 0, isr_regaddr, content;
100*4882a593Smuzhiyun bool schedule_timer = b_need_turn_off_ckk;
101*4882a593Smuzhiyun rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
102*4882a593Smuzhiyun (u8 *)(&b_support_remote_wake_up));
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (!rtlhal->fw_ready)
105*4882a593Smuzhiyun return;
106*4882a593Smuzhiyun if (!rtlpriv->psc.fw_current_inpsmode)
107*4882a593Smuzhiyun return;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun while (1) {
110*4882a593Smuzhiyun spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
111*4882a593Smuzhiyun if (rtlhal->fw_clk_change_in_progress) {
112*4882a593Smuzhiyun while (rtlhal->fw_clk_change_in_progress) {
113*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
114*4882a593Smuzhiyun count++;
115*4882a593Smuzhiyun udelay(100);
116*4882a593Smuzhiyun if (count > 1000)
117*4882a593Smuzhiyun return;
118*4882a593Smuzhiyun spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
121*4882a593Smuzhiyun } else {
122*4882a593Smuzhiyun rtlhal->fw_clk_change_in_progress = false;
123*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (IS_IN_LOW_POWER_STATE_88E(rtlhal->fw_ps_state)) {
129*4882a593Smuzhiyun rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_SET_RPWM, &rpwm_val);
130*4882a593Smuzhiyun if (FW_PS_IS_ACK(rpwm_val)) {
131*4882a593Smuzhiyun isr_regaddr = REG_HISR;
132*4882a593Smuzhiyun content = rtl_read_dword(rtlpriv, isr_regaddr);
133*4882a593Smuzhiyun while (!(content & IMR_CPWM) && (count < 500)) {
134*4882a593Smuzhiyun udelay(50);
135*4882a593Smuzhiyun count++;
136*4882a593Smuzhiyun content = rtl_read_dword(rtlpriv, isr_regaddr);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (content & IMR_CPWM) {
140*4882a593Smuzhiyun rtl_write_word(rtlpriv, isr_regaddr, 0x0100);
141*4882a593Smuzhiyun rtlhal->fw_ps_state = FW_PS_STATE_RF_ON_88E;
142*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_POWER, DBG_LOUD,
143*4882a593Smuzhiyun "Receive CPWM INT!!! Set pHalData->FwPSState = %X\n",
144*4882a593Smuzhiyun rtlhal->fw_ps_state);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
149*4882a593Smuzhiyun rtlhal->fw_clk_change_in_progress = false;
150*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
151*4882a593Smuzhiyun if (schedule_timer) {
152*4882a593Smuzhiyun mod_timer(&rtlpriv->works.fw_clockoff_timer,
153*4882a593Smuzhiyun jiffies + MSECS(10));
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun } else {
157*4882a593Smuzhiyun spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
158*4882a593Smuzhiyun rtlhal->fw_clk_change_in_progress = false;
159*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
_rtl88ee_set_fw_clock_off(struct ieee80211_hw * hw,u8 rpwm_val)163*4882a593Smuzhiyun static void _rtl88ee_set_fw_clock_off(struct ieee80211_hw *hw,
164*4882a593Smuzhiyun u8 rpwm_val)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
167*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
168*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
169*4882a593Smuzhiyun struct rtl8192_tx_ring *ring;
170*4882a593Smuzhiyun enum rf_pwrstate rtstate;
171*4882a593Smuzhiyun bool schedule_timer = false;
172*4882a593Smuzhiyun u8 queue;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (!rtlhal->fw_ready)
175*4882a593Smuzhiyun return;
176*4882a593Smuzhiyun if (!rtlpriv->psc.fw_current_inpsmode)
177*4882a593Smuzhiyun return;
178*4882a593Smuzhiyun if (!rtlhal->allow_sw_to_change_hwclc)
179*4882a593Smuzhiyun return;
180*4882a593Smuzhiyun rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE, (u8 *)(&rtstate));
181*4882a593Smuzhiyun if (rtstate == ERFOFF || rtlpriv->psc.inactive_pwrstate == ERFOFF)
182*4882a593Smuzhiyun return;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun for (queue = 0; queue < RTL_PCI_MAX_TX_QUEUE_COUNT; queue++) {
185*4882a593Smuzhiyun ring = &rtlpci->tx_ring[queue];
186*4882a593Smuzhiyun if (skb_queue_len(&ring->queue)) {
187*4882a593Smuzhiyun schedule_timer = true;
188*4882a593Smuzhiyun break;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (schedule_timer) {
193*4882a593Smuzhiyun mod_timer(&rtlpriv->works.fw_clockoff_timer,
194*4882a593Smuzhiyun jiffies + MSECS(10));
195*4882a593Smuzhiyun return;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun if (FW_PS_STATE(rtlhal->fw_ps_state) !=
199*4882a593Smuzhiyun FW_PS_STATE_RF_OFF_LOW_PWR_88E) {
200*4882a593Smuzhiyun spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
201*4882a593Smuzhiyun if (!rtlhal->fw_clk_change_in_progress) {
202*4882a593Smuzhiyun rtlhal->fw_clk_change_in_progress = true;
203*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
204*4882a593Smuzhiyun rtlhal->fw_ps_state = FW_PS_STATE(rpwm_val);
205*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_HISR, 0x0100);
206*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
207*4882a593Smuzhiyun &rpwm_val);
208*4882a593Smuzhiyun spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
209*4882a593Smuzhiyun rtlhal->fw_clk_change_in_progress = false;
210*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
211*4882a593Smuzhiyun } else {
212*4882a593Smuzhiyun spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
213*4882a593Smuzhiyun mod_timer(&rtlpriv->works.fw_clockoff_timer,
214*4882a593Smuzhiyun jiffies + MSECS(10));
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
_rtl88ee_set_fw_ps_rf_on(struct ieee80211_hw * hw)219*4882a593Smuzhiyun static void _rtl88ee_set_fw_ps_rf_on(struct ieee80211_hw *hw)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun u8 rpwm_val = 0;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun rpwm_val |= (FW_PS_STATE_RF_OFF_88E | FW_PS_ACK);
224*4882a593Smuzhiyun _rtl88ee_set_fw_clock_on(hw, rpwm_val, true);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
_rtl88ee_set_fw_ps_rf_off_low_power(struct ieee80211_hw * hw)227*4882a593Smuzhiyun static void _rtl88ee_set_fw_ps_rf_off_low_power(struct ieee80211_hw *hw)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun u8 rpwm_val = 0;
230*4882a593Smuzhiyun rpwm_val |= FW_PS_STATE_RF_OFF_LOW_PWR_88E;
231*4882a593Smuzhiyun _rtl88ee_set_fw_clock_off(hw, rpwm_val);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
rtl88ee_fw_clk_off_timer_callback(struct timer_list * t)234*4882a593Smuzhiyun void rtl88ee_fw_clk_off_timer_callback(struct timer_list *t)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct rtl_priv *rtlpriv = from_timer(rtlpriv, t,
237*4882a593Smuzhiyun works.fw_clockoff_timer);
238*4882a593Smuzhiyun struct ieee80211_hw *hw = rtlpriv->hw;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun _rtl88ee_set_fw_ps_rf_off_low_power(hw);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
_rtl88ee_fwlps_leave(struct ieee80211_hw * hw)243*4882a593Smuzhiyun static void _rtl88ee_fwlps_leave(struct ieee80211_hw *hw)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
246*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
247*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
248*4882a593Smuzhiyun bool fw_current_inps = false;
249*4882a593Smuzhiyun u8 rpwm_val = 0, fw_pwrmode = FW_PS_ACTIVE_MODE;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (ppsc->low_power_enable) {
252*4882a593Smuzhiyun rpwm_val = (FW_PS_STATE_ALL_ON_88E|FW_PS_ACK);/* RF on */
253*4882a593Smuzhiyun _rtl88ee_set_fw_clock_on(hw, rpwm_val, false);
254*4882a593Smuzhiyun rtlhal->allow_sw_to_change_hwclc = false;
255*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
256*4882a593Smuzhiyun &fw_pwrmode);
257*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
258*4882a593Smuzhiyun (u8 *)(&fw_current_inps));
259*4882a593Smuzhiyun } else {
260*4882a593Smuzhiyun rpwm_val = FW_PS_STATE_ALL_ON_88E; /* RF on */
261*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM, &rpwm_val);
262*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
263*4882a593Smuzhiyun &fw_pwrmode);
264*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
265*4882a593Smuzhiyun (u8 *)(&fw_current_inps));
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
_rtl88ee_fwlps_enter(struct ieee80211_hw * hw)269*4882a593Smuzhiyun static void _rtl88ee_fwlps_enter(struct ieee80211_hw *hw)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
272*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
273*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
274*4882a593Smuzhiyun bool fw_current_inps = true;
275*4882a593Smuzhiyun u8 rpwm_val;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (ppsc->low_power_enable) {
278*4882a593Smuzhiyun rpwm_val = FW_PS_STATE_RF_OFF_LOW_PWR_88E; /* RF off */
279*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
280*4882a593Smuzhiyun (u8 *)(&fw_current_inps));
281*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
282*4882a593Smuzhiyun &ppsc->fwctrl_psmode);
283*4882a593Smuzhiyun rtlhal->allow_sw_to_change_hwclc = true;
284*4882a593Smuzhiyun _rtl88ee_set_fw_clock_off(hw, rpwm_val);
285*4882a593Smuzhiyun } else {
286*4882a593Smuzhiyun rpwm_val = FW_PS_STATE_RF_OFF_88E; /* RF off */
287*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
288*4882a593Smuzhiyun (u8 *)(&fw_current_inps));
289*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
290*4882a593Smuzhiyun &ppsc->fwctrl_psmode);
291*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM, &rpwm_val);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
rtl88ee_get_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)295*4882a593Smuzhiyun void rtl88ee_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
298*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
299*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun switch (variable) {
302*4882a593Smuzhiyun case HW_VAR_RCR:
303*4882a593Smuzhiyun *((u32 *)(val)) = rtlpci->receive_config;
304*4882a593Smuzhiyun break;
305*4882a593Smuzhiyun case HW_VAR_RF_STATE:
306*4882a593Smuzhiyun *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
307*4882a593Smuzhiyun break;
308*4882a593Smuzhiyun case HW_VAR_FWLPS_RF_ON:{
309*4882a593Smuzhiyun enum rf_pwrstate rfstate;
310*4882a593Smuzhiyun u32 val_rcr;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun rtlpriv->cfg->ops->get_hw_reg(hw,
313*4882a593Smuzhiyun HW_VAR_RF_STATE,
314*4882a593Smuzhiyun (u8 *)(&rfstate));
315*4882a593Smuzhiyun if (rfstate == ERFOFF) {
316*4882a593Smuzhiyun *((bool *)(val)) = true;
317*4882a593Smuzhiyun } else {
318*4882a593Smuzhiyun val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
319*4882a593Smuzhiyun val_rcr &= 0x00070000;
320*4882a593Smuzhiyun if (val_rcr)
321*4882a593Smuzhiyun *((bool *)(val)) = false;
322*4882a593Smuzhiyun else
323*4882a593Smuzhiyun *((bool *)(val)) = true;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun break; }
326*4882a593Smuzhiyun case HW_VAR_FW_PSMODE_STATUS:
327*4882a593Smuzhiyun *((bool *)(val)) = ppsc->fw_current_inpsmode;
328*4882a593Smuzhiyun break;
329*4882a593Smuzhiyun case HW_VAR_CORRECT_TSF:{
330*4882a593Smuzhiyun u64 tsf;
331*4882a593Smuzhiyun u32 *ptsf_low = (u32 *)&tsf;
332*4882a593Smuzhiyun u32 *ptsf_high = ((u32 *)&tsf) + 1;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
335*4882a593Smuzhiyun *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun *((u64 *)(val)) = tsf;
338*4882a593Smuzhiyun break; }
339*4882a593Smuzhiyun case HAL_DEF_WOWLAN:
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun default:
342*4882a593Smuzhiyun pr_err("switch case %#x not processed\n", variable);
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
rtl88ee_set_hw_reg(struct ieee80211_hw * hw,u8 variable,u8 * val)347*4882a593Smuzhiyun void rtl88ee_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
350*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
351*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
352*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
353*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
354*4882a593Smuzhiyun u8 idx;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun switch (variable) {
357*4882a593Smuzhiyun case HW_VAR_ETHER_ADDR:
358*4882a593Smuzhiyun for (idx = 0; idx < ETH_ALEN; idx++) {
359*4882a593Smuzhiyun rtl_write_byte(rtlpriv, (REG_MACID + idx),
360*4882a593Smuzhiyun val[idx]);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun break;
363*4882a593Smuzhiyun case HW_VAR_BASIC_RATE:{
364*4882a593Smuzhiyun u16 b_rate_cfg = ((u16 *)val)[0];
365*4882a593Smuzhiyun u8 rate_index = 0;
366*4882a593Smuzhiyun b_rate_cfg = b_rate_cfg & 0x15f;
367*4882a593Smuzhiyun b_rate_cfg |= 0x01;
368*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RRSR, b_rate_cfg & 0xff);
369*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RRSR + 1,
370*4882a593Smuzhiyun (b_rate_cfg >> 8) & 0xff);
371*4882a593Smuzhiyun while (b_rate_cfg > 0x1) {
372*4882a593Smuzhiyun b_rate_cfg = (b_rate_cfg >> 1);
373*4882a593Smuzhiyun rate_index++;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
376*4882a593Smuzhiyun rate_index);
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun case HW_VAR_BSSID:
380*4882a593Smuzhiyun for (idx = 0; idx < ETH_ALEN; idx++) {
381*4882a593Smuzhiyun rtl_write_byte(rtlpriv, (REG_BSSID + idx),
382*4882a593Smuzhiyun val[idx]);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun break;
385*4882a593Smuzhiyun case HW_VAR_SIFS:
386*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
387*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
390*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (!mac->ht_enable)
393*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
394*4882a593Smuzhiyun 0x0e0e);
395*4882a593Smuzhiyun else
396*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
397*4882a593Smuzhiyun *((u16 *)val));
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun case HW_VAR_SLOT_TIME:{
400*4882a593Smuzhiyun u8 e_aci;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
403*4882a593Smuzhiyun "HW_VAR_SLOT_TIME %x\n", val[0]);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
408*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
409*4882a593Smuzhiyun &e_aci);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun break;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun case HW_VAR_ACK_PREAMBLE:{
414*4882a593Smuzhiyun u8 reg_tmp;
415*4882a593Smuzhiyun u8 short_preamble = (bool)*val;
416*4882a593Smuzhiyun reg_tmp = rtl_read_byte(rtlpriv, REG_TRXPTCL_CTL+2);
417*4882a593Smuzhiyun if (short_preamble) {
418*4882a593Smuzhiyun reg_tmp |= 0x02;
419*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL +
420*4882a593Smuzhiyun 2, reg_tmp);
421*4882a593Smuzhiyun } else {
422*4882a593Smuzhiyun reg_tmp |= 0xFD;
423*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL +
424*4882a593Smuzhiyun 2, reg_tmp);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun break; }
427*4882a593Smuzhiyun case HW_VAR_WPA_CONFIG:
428*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SECCFG, *val);
429*4882a593Smuzhiyun break;
430*4882a593Smuzhiyun case HW_VAR_AMPDU_MIN_SPACE:{
431*4882a593Smuzhiyun u8 min_spacing_to_set;
432*4882a593Smuzhiyun u8 sec_min_space;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun min_spacing_to_set = *val;
435*4882a593Smuzhiyun if (min_spacing_to_set <= 7) {
436*4882a593Smuzhiyun sec_min_space = 0;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (min_spacing_to_set < sec_min_space)
439*4882a593Smuzhiyun min_spacing_to_set = sec_min_space;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun mac->min_space_cfg = ((mac->min_space_cfg &
442*4882a593Smuzhiyun 0xf8) |
443*4882a593Smuzhiyun min_spacing_to_set);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun *val = min_spacing_to_set;
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
448*4882a593Smuzhiyun "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
449*4882a593Smuzhiyun mac->min_space_cfg);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
452*4882a593Smuzhiyun mac->min_space_cfg);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun break; }
455*4882a593Smuzhiyun case HW_VAR_SHORTGI_DENSITY:{
456*4882a593Smuzhiyun u8 density_to_set;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun density_to_set = *val;
459*4882a593Smuzhiyun mac->min_space_cfg |= (density_to_set << 3);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
462*4882a593Smuzhiyun "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
463*4882a593Smuzhiyun mac->min_space_cfg);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
466*4882a593Smuzhiyun mac->min_space_cfg);
467*4882a593Smuzhiyun break;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun case HW_VAR_AMPDU_FACTOR:{
470*4882a593Smuzhiyun u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
471*4882a593Smuzhiyun u8 factor_toset;
472*4882a593Smuzhiyun u8 *p_regtoset = NULL;
473*4882a593Smuzhiyun u8 index = 0;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun p_regtoset = regtoset_normal;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun factor_toset = *val;
478*4882a593Smuzhiyun if (factor_toset <= 3) {
479*4882a593Smuzhiyun factor_toset = (1 << (factor_toset + 2));
480*4882a593Smuzhiyun if (factor_toset > 0xf)
481*4882a593Smuzhiyun factor_toset = 0xf;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun for (index = 0; index < 4; index++) {
484*4882a593Smuzhiyun if ((p_regtoset[index] & 0xf0) >
485*4882a593Smuzhiyun (factor_toset << 4))
486*4882a593Smuzhiyun p_regtoset[index] =
487*4882a593Smuzhiyun (p_regtoset[index] & 0x0f) |
488*4882a593Smuzhiyun (factor_toset << 4);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun if ((p_regtoset[index] & 0x0f) >
491*4882a593Smuzhiyun factor_toset)
492*4882a593Smuzhiyun p_regtoset[index] =
493*4882a593Smuzhiyun (p_regtoset[index] & 0xf0) |
494*4882a593Smuzhiyun (factor_toset);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun rtl_write_byte(rtlpriv,
497*4882a593Smuzhiyun (REG_AGGLEN_LMT + index),
498*4882a593Smuzhiyun p_regtoset[index]);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_MLME, DBG_LOUD,
503*4882a593Smuzhiyun "Set HW_VAR_AMPDU_FACTOR: %#x\n",
504*4882a593Smuzhiyun factor_toset);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun break; }
507*4882a593Smuzhiyun case HW_VAR_AC_PARAM:{
508*4882a593Smuzhiyun u8 e_aci = *val;
509*4882a593Smuzhiyun rtl88e_dm_init_edca_turbo(hw);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun if (rtlpci->acm_method != EACMWAY2_SW)
512*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw,
513*4882a593Smuzhiyun HW_VAR_ACM_CTRL,
514*4882a593Smuzhiyun &e_aci);
515*4882a593Smuzhiyun break; }
516*4882a593Smuzhiyun case HW_VAR_ACM_CTRL:{
517*4882a593Smuzhiyun u8 e_aci = *val;
518*4882a593Smuzhiyun union aci_aifsn *p_aci_aifsn =
519*4882a593Smuzhiyun (union aci_aifsn *)(&(mac->ac[0].aifs));
520*4882a593Smuzhiyun u8 acm = p_aci_aifsn->f.acm;
521*4882a593Smuzhiyun u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun acm_ctrl = acm_ctrl |
524*4882a593Smuzhiyun ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun if (acm) {
527*4882a593Smuzhiyun switch (e_aci) {
528*4882a593Smuzhiyun case AC0_BE:
529*4882a593Smuzhiyun acm_ctrl |= ACMHW_BEQEN;
530*4882a593Smuzhiyun break;
531*4882a593Smuzhiyun case AC2_VI:
532*4882a593Smuzhiyun acm_ctrl |= ACMHW_VIQEN;
533*4882a593Smuzhiyun break;
534*4882a593Smuzhiyun case AC3_VO:
535*4882a593Smuzhiyun acm_ctrl |= ACMHW_VOQEN;
536*4882a593Smuzhiyun break;
537*4882a593Smuzhiyun default:
538*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
539*4882a593Smuzhiyun "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
540*4882a593Smuzhiyun acm);
541*4882a593Smuzhiyun break;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun } else {
544*4882a593Smuzhiyun switch (e_aci) {
545*4882a593Smuzhiyun case AC0_BE:
546*4882a593Smuzhiyun acm_ctrl &= (~ACMHW_BEQEN);
547*4882a593Smuzhiyun break;
548*4882a593Smuzhiyun case AC2_VI:
549*4882a593Smuzhiyun acm_ctrl &= (~ACMHW_VIQEN);
550*4882a593Smuzhiyun break;
551*4882a593Smuzhiyun case AC3_VO:
552*4882a593Smuzhiyun acm_ctrl &= (~ACMHW_VOQEN);
553*4882a593Smuzhiyun break;
554*4882a593Smuzhiyun default:
555*4882a593Smuzhiyun pr_err("switch case %#x not processed\n",
556*4882a593Smuzhiyun e_aci);
557*4882a593Smuzhiyun break;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_QOS, DBG_TRACE,
562*4882a593Smuzhiyun "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
563*4882a593Smuzhiyun acm_ctrl);
564*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
565*4882a593Smuzhiyun break; }
566*4882a593Smuzhiyun case HW_VAR_RCR:
567*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
568*4882a593Smuzhiyun rtlpci->receive_config = ((u32 *)(val))[0];
569*4882a593Smuzhiyun break;
570*4882a593Smuzhiyun case HW_VAR_RETRY_LIMIT:{
571*4882a593Smuzhiyun u8 retry_limit = *val;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RL,
574*4882a593Smuzhiyun retry_limit << RETRY_LIMIT_SHORT_SHIFT |
575*4882a593Smuzhiyun retry_limit << RETRY_LIMIT_LONG_SHIFT);
576*4882a593Smuzhiyun break; }
577*4882a593Smuzhiyun case HW_VAR_DUAL_TSF_RST:
578*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
579*4882a593Smuzhiyun break;
580*4882a593Smuzhiyun case HW_VAR_EFUSE_BYTES:
581*4882a593Smuzhiyun rtlefuse->efuse_usedbytes = *((u16 *)val);
582*4882a593Smuzhiyun break;
583*4882a593Smuzhiyun case HW_VAR_EFUSE_USAGE:
584*4882a593Smuzhiyun rtlefuse->efuse_usedpercentage = *val;
585*4882a593Smuzhiyun break;
586*4882a593Smuzhiyun case HW_VAR_IO_CMD:
587*4882a593Smuzhiyun rtl88e_phy_set_io_cmd(hw, (*(enum io_type *)val));
588*4882a593Smuzhiyun break;
589*4882a593Smuzhiyun case HW_VAR_SET_RPWM:{
590*4882a593Smuzhiyun u8 rpwm_val;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
593*4882a593Smuzhiyun udelay(1);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun if (rpwm_val & BIT(7)) {
596*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, *val);
597*4882a593Smuzhiyun } else {
598*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, *val | BIT(7));
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun break; }
601*4882a593Smuzhiyun case HW_VAR_H2C_FW_PWRMODE:
602*4882a593Smuzhiyun rtl88e_set_fw_pwrmode_cmd(hw, *val);
603*4882a593Smuzhiyun break;
604*4882a593Smuzhiyun case HW_VAR_FW_PSMODE_STATUS:
605*4882a593Smuzhiyun ppsc->fw_current_inpsmode = *((bool *)val);
606*4882a593Smuzhiyun break;
607*4882a593Smuzhiyun case HW_VAR_RESUME_CLK_ON:
608*4882a593Smuzhiyun _rtl88ee_set_fw_ps_rf_on(hw);
609*4882a593Smuzhiyun break;
610*4882a593Smuzhiyun case HW_VAR_FW_LPS_ACTION:{
611*4882a593Smuzhiyun bool enter_fwlps = *((bool *)val);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun if (enter_fwlps)
614*4882a593Smuzhiyun _rtl88ee_fwlps_enter(hw);
615*4882a593Smuzhiyun else
616*4882a593Smuzhiyun _rtl88ee_fwlps_leave(hw);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun break; }
619*4882a593Smuzhiyun case HW_VAR_H2C_FW_JOINBSSRPT:{
620*4882a593Smuzhiyun u8 mstatus = *val;
621*4882a593Smuzhiyun u8 tmp_regcr, tmp_reg422, bcnvalid_reg;
622*4882a593Smuzhiyun u8 count = 0, dlbcn_count = 0;
623*4882a593Smuzhiyun bool b_recover = false;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun if (mstatus == RT_MEDIA_CONNECT) {
626*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
627*4882a593Smuzhiyun NULL);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
630*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR + 1,
631*4882a593Smuzhiyun (tmp_regcr | BIT(0)));
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(3));
634*4882a593Smuzhiyun _rtl88ee_set_bcn_ctrl_reg(hw, BIT(4), 0);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun tmp_reg422 =
637*4882a593Smuzhiyun rtl_read_byte(rtlpriv,
638*4882a593Smuzhiyun REG_FWHW_TXQ_CTRL + 2);
639*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
640*4882a593Smuzhiyun tmp_reg422 & (~BIT(6)));
641*4882a593Smuzhiyun if (tmp_reg422 & BIT(6))
642*4882a593Smuzhiyun b_recover = true;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun do {
645*4882a593Smuzhiyun bcnvalid_reg = rtl_read_byte(rtlpriv,
646*4882a593Smuzhiyun REG_TDECTRL+2);
647*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TDECTRL+2,
648*4882a593Smuzhiyun (bcnvalid_reg | BIT(0)));
649*4882a593Smuzhiyun _rtl88ee_return_beacon_queue_skb(hw);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun rtl88e_set_fw_rsvdpagepkt(hw, 0);
652*4882a593Smuzhiyun bcnvalid_reg = rtl_read_byte(rtlpriv,
653*4882a593Smuzhiyun REG_TDECTRL+2);
654*4882a593Smuzhiyun count = 0;
655*4882a593Smuzhiyun while (!(bcnvalid_reg & BIT(0)) && count < 20) {
656*4882a593Smuzhiyun count++;
657*4882a593Smuzhiyun udelay(10);
658*4882a593Smuzhiyun bcnvalid_reg =
659*4882a593Smuzhiyun rtl_read_byte(rtlpriv, REG_TDECTRL+2);
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun dlbcn_count++;
662*4882a593Smuzhiyun } while (!(bcnvalid_reg & BIT(0)) && dlbcn_count < 5);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun if (bcnvalid_reg & BIT(0))
665*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TDECTRL+2, BIT(0));
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
668*4882a593Smuzhiyun _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(4));
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun if (b_recover) {
671*4882a593Smuzhiyun rtl_write_byte(rtlpriv,
672*4882a593Smuzhiyun REG_FWHW_TXQ_CTRL + 2,
673*4882a593Smuzhiyun tmp_reg422);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR + 1,
677*4882a593Smuzhiyun (tmp_regcr & ~(BIT(0))));
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun rtl88e_set_fw_joinbss_report_cmd(hw, (*(u8 *)val));
680*4882a593Smuzhiyun break; }
681*4882a593Smuzhiyun case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
682*4882a593Smuzhiyun rtl88e_set_p2p_ps_offload_cmd(hw, *val);
683*4882a593Smuzhiyun break;
684*4882a593Smuzhiyun case HW_VAR_AID:{
685*4882a593Smuzhiyun u16 u2btmp;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
688*4882a593Smuzhiyun u2btmp &= 0xC000;
689*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
690*4882a593Smuzhiyun mac->assoc_id));
691*4882a593Smuzhiyun break; }
692*4882a593Smuzhiyun case HW_VAR_CORRECT_TSF:{
693*4882a593Smuzhiyun u8 btype_ibss = *val;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (btype_ibss)
696*4882a593Smuzhiyun _rtl88ee_stop_tx_beacon(hw);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(3));
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TSFTR,
701*4882a593Smuzhiyun (u32)(mac->tsf & 0xffffffff));
702*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TSFTR + 4,
703*4882a593Smuzhiyun (u32)((mac->tsf >> 32) & 0xffffffff));
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun if (btype_ibss)
708*4882a593Smuzhiyun _rtl88ee_resume_tx_beacon(hw);
709*4882a593Smuzhiyun break; }
710*4882a593Smuzhiyun case HW_VAR_KEEP_ALIVE: {
711*4882a593Smuzhiyun u8 array[2];
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun array[0] = 0xff;
714*4882a593Smuzhiyun array[1] = *((u8 *)val);
715*4882a593Smuzhiyun rtl88e_fill_h2c_cmd(hw, H2C_88E_KEEP_ALIVE_CTRL,
716*4882a593Smuzhiyun 2, array);
717*4882a593Smuzhiyun break; }
718*4882a593Smuzhiyun default:
719*4882a593Smuzhiyun pr_err("switch case %#x not processed\n", variable);
720*4882a593Smuzhiyun break;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
_rtl88ee_llt_write(struct ieee80211_hw * hw,u32 address,u32 data)724*4882a593Smuzhiyun static bool _rtl88ee_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
727*4882a593Smuzhiyun bool status = true;
728*4882a593Smuzhiyun long count = 0;
729*4882a593Smuzhiyun u32 value = _LLT_INIT_ADDR(address) | _LLT_INIT_DATA(data) |
730*4882a593Smuzhiyun _LLT_OP(_LLT_WRITE_ACCESS);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun do {
735*4882a593Smuzhiyun value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
736*4882a593Smuzhiyun if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
737*4882a593Smuzhiyun break;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (count > POLLING_LLT_THRESHOLD) {
740*4882a593Smuzhiyun pr_err("Failed to polling write LLT done at address %d!\n",
741*4882a593Smuzhiyun address);
742*4882a593Smuzhiyun status = false;
743*4882a593Smuzhiyun break;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun } while (++count);
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun return status;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
_rtl88ee_llt_table_init(struct ieee80211_hw * hw)750*4882a593Smuzhiyun static bool _rtl88ee_llt_table_init(struct ieee80211_hw *hw)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
753*4882a593Smuzhiyun unsigned short i;
754*4882a593Smuzhiyun u8 txpktbuf_bndy;
755*4882a593Smuzhiyun u8 maxpage;
756*4882a593Smuzhiyun bool status;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun maxpage = 0xAF;
759*4882a593Smuzhiyun txpktbuf_bndy = 0xAB;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x01);
762*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RQPN, 0x80730d29);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /*0x2600 MaxRxBuff=10k-max(TxReportSize(64*8), WOLPattern(16*24)) */
765*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x25FF0000 | txpktbuf_bndy));
766*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
769*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
772*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PBP, 0x11);
773*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun for (i = 0; i < (txpktbuf_bndy - 1); i++) {
776*4882a593Smuzhiyun status = _rtl88ee_llt_write(hw, i, i + 1);
777*4882a593Smuzhiyun if (!status)
778*4882a593Smuzhiyun return status;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun status = _rtl88ee_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
782*4882a593Smuzhiyun if (!status)
783*4882a593Smuzhiyun return status;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun for (i = txpktbuf_bndy; i < maxpage; i++) {
786*4882a593Smuzhiyun status = _rtl88ee_llt_write(hw, i, (i + 1));
787*4882a593Smuzhiyun if (!status)
788*4882a593Smuzhiyun return status;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun status = _rtl88ee_llt_write(hw, maxpage, txpktbuf_bndy);
792*4882a593Smuzhiyun if (!status)
793*4882a593Smuzhiyun return status;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun return true;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
_rtl88ee_gen_refresh_led_state(struct ieee80211_hw * hw)798*4882a593Smuzhiyun static void _rtl88ee_gen_refresh_led_state(struct ieee80211_hw *hw)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
801*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
802*4882a593Smuzhiyun struct rtl_led *pled0 = &rtlpriv->ledctl.sw_led0;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun if (rtlpriv->rtlhal.up_first_time)
805*4882a593Smuzhiyun return;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
808*4882a593Smuzhiyun rtl88ee_sw_led_on(hw, pled0);
809*4882a593Smuzhiyun else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
810*4882a593Smuzhiyun rtl88ee_sw_led_on(hw, pled0);
811*4882a593Smuzhiyun else
812*4882a593Smuzhiyun rtl88ee_sw_led_off(hw, pled0);
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
_rtl88ee_init_mac(struct ieee80211_hw * hw)815*4882a593Smuzhiyun static bool _rtl88ee_init_mac(struct ieee80211_hw *hw)
816*4882a593Smuzhiyun {
817*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
818*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
819*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun u8 bytetmp;
822*4882a593Smuzhiyun u16 wordtmp;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun /*Disable XTAL OUTPUT for power saving. YJ,add,111206. */
825*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_XCK_OUT_CTRL) & (~BIT(0));
826*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_XCK_OUT_CTRL, bytetmp);
827*4882a593Smuzhiyun /*Auto Power Down to CHIP-off State*/
828*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) & (~BIT(7));
829*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
832*4882a593Smuzhiyun /* HW Power on sequence */
833*4882a593Smuzhiyun if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK,
834*4882a593Smuzhiyun PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,
835*4882a593Smuzhiyun RTL8188EE_NIC_ENABLE_FLOW)) {
836*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
837*4882a593Smuzhiyun "init MAC Fail as rtl_hal_pwrseqcmdparsing\n");
838*4882a593Smuzhiyun return false;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO) | BIT(4);
842*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_APS_FSMCO, bytetmp);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG+2);
845*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+2, bytetmp|BIT(2));
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_WATCH_DOG+1);
848*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_WATCH_DOG+1, bytetmp|BIT(7));
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL_EXT+1);
851*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL_EXT+1, bytetmp|BIT(1));
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_TX_RPT_CTRL);
854*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL, bytetmp|BIT(1)|BIT(0));
855*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL+1, 2);
856*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_TX_RPT_TIME, 0xcdf0);
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun /*Add for wake up online*/
859*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CLKR);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SYS_CLKR, bytetmp|BIT(3));
862*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_GPIO_MUXCFG+1);
863*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG+1, (bytetmp & (~BIT(4))));
864*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x367, 0x80);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_CR, 0x2ff);
867*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR+1, 0x06);
868*4882a593Smuzhiyun rtl_write_byte(rtlpriv, MSR, 0x00);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun if (!rtlhal->mac_func_enable) {
871*4882a593Smuzhiyun if (!_rtl88ee_llt_table_init(hw)) {
872*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
873*4882a593Smuzhiyun "LLT table init fail\n");
874*4882a593Smuzhiyun return false;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
878*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HISRE, 0xffffffff);
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
881*4882a593Smuzhiyun wordtmp &= 0xf;
882*4882a593Smuzhiyun wordtmp |= 0xE771;
883*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
886*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xffff);
887*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
890*4882a593Smuzhiyun ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
891*4882a593Smuzhiyun DMA_BIT_MASK(32));
892*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MGQ_DESA,
893*4882a593Smuzhiyun (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
894*4882a593Smuzhiyun DMA_BIT_MASK(32));
895*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_VOQ_DESA,
896*4882a593Smuzhiyun (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
897*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_VIQ_DESA,
898*4882a593Smuzhiyun (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
899*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BEQ_DESA,
900*4882a593Smuzhiyun (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
901*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BKQ_DESA,
902*4882a593Smuzhiyun (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
903*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HQ_DESA,
904*4882a593Smuzhiyun (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
905*4882a593Smuzhiyun DMA_BIT_MASK(32));
906*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RX_DESA,
907*4882a593Smuzhiyun (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
908*4882a593Smuzhiyun DMA_BIT_MASK(32));
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun /* if we want to support 64 bit DMA, we should set it here,
911*4882a593Smuzhiyun * but now we do not support 64 bit DMA
912*4882a593Smuzhiyun */
913*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
916*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+1, 0);/*Enable RX DMA */
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun if (rtlhal->earlymode_enable) {/*Early mode enable*/
919*4882a593Smuzhiyun bytetmp = rtl_read_byte(rtlpriv, REG_EARLY_MODE_CONTROL);
920*4882a593Smuzhiyun bytetmp |= 0x1f;
921*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_EARLY_MODE_CONTROL, bytetmp);
922*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_EARLY_MODE_CONTROL+3, 0x81);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun _rtl88ee_gen_refresh_led_state(hw);
925*4882a593Smuzhiyun return true;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
_rtl88ee_hw_configure(struct ieee80211_hw * hw)928*4882a593Smuzhiyun static void _rtl88ee_hw_configure(struct ieee80211_hw *hw)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
931*4882a593Smuzhiyun u32 reg_prsr;
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
936*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
_rtl88ee_enable_aspm_back_door(struct ieee80211_hw * hw)939*4882a593Smuzhiyun static void _rtl88ee_enable_aspm_back_door(struct ieee80211_hw *hw)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
942*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
943*4882a593Smuzhiyun u8 tmp1byte = 0;
944*4882a593Smuzhiyun u32 tmp4byte = 0, count = 0;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x354, 0x8104);
947*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x358, 0x24);
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x350, 0x70c);
950*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x352, 0x2);
951*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, 0x352);
952*4882a593Smuzhiyun count = 0;
953*4882a593Smuzhiyun while (tmp1byte && count < 20) {
954*4882a593Smuzhiyun udelay(10);
955*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, 0x352);
956*4882a593Smuzhiyun count++;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun if (0 == tmp1byte) {
959*4882a593Smuzhiyun tmp4byte = rtl_read_dword(rtlpriv, 0x34c);
960*4882a593Smuzhiyun rtl_write_dword(rtlpriv, 0x348, tmp4byte|BIT(31));
961*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x350, 0xf70c);
962*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x352, 0x1);
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, 0x352);
966*4882a593Smuzhiyun count = 0;
967*4882a593Smuzhiyun while (tmp1byte && count < 20) {
968*4882a593Smuzhiyun udelay(10);
969*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, 0x352);
970*4882a593Smuzhiyun count++;
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x350, 0x718);
974*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x352, 0x2);
975*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, 0x352);
976*4882a593Smuzhiyun count = 0;
977*4882a593Smuzhiyun while (tmp1byte && count < 20) {
978*4882a593Smuzhiyun udelay(10);
979*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, 0x352);
980*4882a593Smuzhiyun count++;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun if (ppsc->support_backdoor || (0 == tmp1byte)) {
984*4882a593Smuzhiyun tmp4byte = rtl_read_dword(rtlpriv, 0x34c);
985*4882a593Smuzhiyun rtl_write_dword(rtlpriv, 0x348, tmp4byte|BIT(11)|BIT(12));
986*4882a593Smuzhiyun rtl_write_word(rtlpriv, 0x350, 0xf718);
987*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x352, 0x1);
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, 0x352);
991*4882a593Smuzhiyun count = 0;
992*4882a593Smuzhiyun while (tmp1byte && count < 20) {
993*4882a593Smuzhiyun udelay(10);
994*4882a593Smuzhiyun tmp1byte = rtl_read_byte(rtlpriv, 0x352);
995*4882a593Smuzhiyun count++;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
rtl88ee_enable_hw_security_config(struct ieee80211_hw * hw)999*4882a593Smuzhiyun void rtl88ee_enable_hw_security_config(struct ieee80211_hw *hw)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1002*4882a593Smuzhiyun u8 sec_reg_value;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1005*4882a593Smuzhiyun "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
1006*4882a593Smuzhiyun rtlpriv->sec.pairwise_enc_algorithm,
1007*4882a593Smuzhiyun rtlpriv->sec.group_enc_algorithm);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
1010*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
1011*4882a593Smuzhiyun "not open hw encryption\n");
1012*4882a593Smuzhiyun return;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if (rtlpriv->sec.use_defaultkey) {
1018*4882a593Smuzhiyun sec_reg_value |= SCR_TXUSEDK;
1019*4882a593Smuzhiyun sec_reg_value |= SCR_RXUSEDK;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
1027*4882a593Smuzhiyun "The SECR-value %x\n", sec_reg_value);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun
rtl88ee_hw_init(struct ieee80211_hw * hw)1032*4882a593Smuzhiyun int rtl88ee_hw_init(struct ieee80211_hw *hw)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1035*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1036*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1037*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
1038*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1039*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1040*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1041*4882a593Smuzhiyun bool rtstatus;
1042*4882a593Smuzhiyun int err = 0;
1043*4882a593Smuzhiyun u8 tmp_u1b, u1byte;
1044*4882a593Smuzhiyun unsigned long flags;
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun rtlpriv->rtlhal.being_init_adapter = true;
1047*4882a593Smuzhiyun /* As this function can take a very long time (up to 350 ms)
1048*4882a593Smuzhiyun * and can be called with irqs disabled, reenable the irqs
1049*4882a593Smuzhiyun * to let the other devices continue being serviced.
1050*4882a593Smuzhiyun *
1051*4882a593Smuzhiyun * It is safe doing so since our own interrupts will only be enabled
1052*4882a593Smuzhiyun * in a subsequent step.
1053*4882a593Smuzhiyun */
1054*4882a593Smuzhiyun local_save_flags(flags);
1055*4882a593Smuzhiyun local_irq_enable();
1056*4882a593Smuzhiyun rtlhal->fw_ready = false;
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun rtlpriv->intf_ops->disable_aspm(hw);
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun tmp_u1b = rtl_read_byte(rtlpriv, REG_SYS_CLKR+1);
1061*4882a593Smuzhiyun u1byte = rtl_read_byte(rtlpriv, REG_CR);
1062*4882a593Smuzhiyun if ((tmp_u1b & BIT(3)) && (u1byte != 0 && u1byte != 0xEA)) {
1063*4882a593Smuzhiyun rtlhal->mac_func_enable = true;
1064*4882a593Smuzhiyun } else {
1065*4882a593Smuzhiyun rtlhal->mac_func_enable = false;
1066*4882a593Smuzhiyun rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_88E;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun rtstatus = _rtl88ee_init_mac(hw);
1070*4882a593Smuzhiyun if (!rtstatus) {
1071*4882a593Smuzhiyun pr_info("Init MAC failed\n");
1072*4882a593Smuzhiyun err = 1;
1073*4882a593Smuzhiyun goto exit;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun err = rtl88e_download_fw(hw, false);
1077*4882a593Smuzhiyun if (err) {
1078*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1079*4882a593Smuzhiyun "Failed to download FW. Init HW without FW now..\n");
1080*4882a593Smuzhiyun err = 1;
1081*4882a593Smuzhiyun goto exit;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun rtlhal->fw_ready = true;
1084*4882a593Smuzhiyun /*fw related variable initialize */
1085*4882a593Smuzhiyun rtlhal->last_hmeboxnum = 0;
1086*4882a593Smuzhiyun rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_88E;
1087*4882a593Smuzhiyun rtlhal->fw_clk_change_in_progress = false;
1088*4882a593Smuzhiyun rtlhal->allow_sw_to_change_hwclc = false;
1089*4882a593Smuzhiyun ppsc->fw_current_inpsmode = false;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun rtl88e_phy_mac_config(hw);
1092*4882a593Smuzhiyun /* because last function modify RCR, so we update
1093*4882a593Smuzhiyun * rcr var here, or TP will unstable for receive_config
1094*4882a593Smuzhiyun * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
1095*4882a593Smuzhiyun * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
1096*4882a593Smuzhiyun */
1097*4882a593Smuzhiyun rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
1098*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun rtl88e_phy_bb_config(hw);
1101*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
1102*4882a593Smuzhiyun rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
1105*4882a593Smuzhiyun rtl88e_phy_rf_config(hw);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
1108*4882a593Smuzhiyun RF_CHNLBW, RFREG_OFFSET_MASK);
1109*4882a593Smuzhiyun rtlphy->rfreg_chnlval[0] = rtlphy->rfreg_chnlval[0] & 0xfff00fff;
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun _rtl88ee_hw_configure(hw);
1112*4882a593Smuzhiyun rtl_cam_reset_all_entry(hw);
1113*4882a593Smuzhiyun rtl88ee_enable_hw_security_config(hw);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun rtlhal->mac_func_enable = true;
1116*4882a593Smuzhiyun ppsc->rfpwr_state = ERFON;
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
1119*4882a593Smuzhiyun _rtl88ee_enable_aspm_back_door(hw);
1120*4882a593Smuzhiyun rtlpriv->intf_ops->enable_aspm(hw);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun if (ppsc->rfpwr_state == ERFON) {
1123*4882a593Smuzhiyun if ((rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV) ||
1124*4882a593Smuzhiyun ((rtlefuse->antenna_div_type == CG_TRX_HW_ANTDIV) &&
1125*4882a593Smuzhiyun (rtlhal->oem_id == RT_CID_819X_HP))) {
1126*4882a593Smuzhiyun rtl88e_phy_set_rfpath_switch(hw, true);
1127*4882a593Smuzhiyun rtlpriv->dm.fat_table.rx_idle_ant = MAIN_ANT;
1128*4882a593Smuzhiyun } else {
1129*4882a593Smuzhiyun rtl88e_phy_set_rfpath_switch(hw, false);
1130*4882a593Smuzhiyun rtlpriv->dm.fat_table.rx_idle_ant = AUX_ANT;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "rx idle ant %s\n",
1133*4882a593Smuzhiyun (rtlpriv->dm.fat_table.rx_idle_ant == MAIN_ANT) ?
1134*4882a593Smuzhiyun ("MAIN_ANT") : ("AUX_ANT"));
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun if (rtlphy->iqk_initialized) {
1137*4882a593Smuzhiyun rtl88e_phy_iq_calibrate(hw, true);
1138*4882a593Smuzhiyun } else {
1139*4882a593Smuzhiyun rtl88e_phy_iq_calibrate(hw, false);
1140*4882a593Smuzhiyun rtlphy->iqk_initialized = true;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun rtl88e_dm_check_txpower_tracking(hw);
1144*4882a593Smuzhiyun rtl88e_phy_lc_calibrate(hw);
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun tmp_u1b = efuse_read_1byte(hw, 0x1FA);
1148*4882a593Smuzhiyun if (!(tmp_u1b & BIT(0))) {
1149*4882a593Smuzhiyun rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
1150*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "PA BIAS path A\n");
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun if (!(tmp_u1b & BIT(4))) {
1154*4882a593Smuzhiyun tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
1155*4882a593Smuzhiyun tmp_u1b &= 0x0F;
1156*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
1157*4882a593Smuzhiyun udelay(10);
1158*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
1159*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "under 1.5V\n");
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_NAV_CTRL+2, ((30000+127)/128));
1162*4882a593Smuzhiyun rtl88e_dm_init(hw);
1163*4882a593Smuzhiyun exit:
1164*4882a593Smuzhiyun local_irq_restore(flags);
1165*4882a593Smuzhiyun rtlpriv->rtlhal.being_init_adapter = false;
1166*4882a593Smuzhiyun return err;
1167*4882a593Smuzhiyun }
1168*4882a593Smuzhiyun
_rtl88ee_read_chip_version(struct ieee80211_hw * hw)1169*4882a593Smuzhiyun static enum version_8188e _rtl88ee_read_chip_version(struct ieee80211_hw *hw)
1170*4882a593Smuzhiyun {
1171*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1172*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
1173*4882a593Smuzhiyun enum version_8188e version = VERSION_UNKNOWN;
1174*4882a593Smuzhiyun u32 value32;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
1177*4882a593Smuzhiyun if (value32 & TRP_VAUX_EN) {
1178*4882a593Smuzhiyun version = (enum version_8188e) VERSION_TEST_CHIP_88E;
1179*4882a593Smuzhiyun } else {
1180*4882a593Smuzhiyun version = NORMAL_CHIP;
1181*4882a593Smuzhiyun version = version | ((value32 & TYPE_ID) ? RF_TYPE_2T2R : 0);
1182*4882a593Smuzhiyun version = version | ((value32 & VENDOR_ID) ?
1183*4882a593Smuzhiyun CHIP_VENDOR_UMC : 0);
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun rtlphy->rf_type = RF_1T1R;
1187*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1188*4882a593Smuzhiyun "Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
1189*4882a593Smuzhiyun "RF_2T2R" : "RF_1T1R");
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun return version;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
_rtl88ee_set_media_status(struct ieee80211_hw * hw,enum nl80211_iftype type)1194*4882a593Smuzhiyun static int _rtl88ee_set_media_status(struct ieee80211_hw *hw,
1195*4882a593Smuzhiyun enum nl80211_iftype type)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1198*4882a593Smuzhiyun u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
1199*4882a593Smuzhiyun enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1200*4882a593Smuzhiyun u8 mode = MSR_NOLINK;
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun switch (type) {
1203*4882a593Smuzhiyun case NL80211_IFTYPE_UNSPECIFIED:
1204*4882a593Smuzhiyun mode = MSR_NOLINK;
1205*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1206*4882a593Smuzhiyun "Set Network type to NO LINK!\n");
1207*4882a593Smuzhiyun break;
1208*4882a593Smuzhiyun case NL80211_IFTYPE_ADHOC:
1209*4882a593Smuzhiyun case NL80211_IFTYPE_MESH_POINT:
1210*4882a593Smuzhiyun mode = MSR_ADHOC;
1211*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1212*4882a593Smuzhiyun "Set Network type to Ad Hoc!\n");
1213*4882a593Smuzhiyun break;
1214*4882a593Smuzhiyun case NL80211_IFTYPE_STATION:
1215*4882a593Smuzhiyun mode = MSR_INFRA;
1216*4882a593Smuzhiyun ledaction = LED_CTL_LINK;
1217*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1218*4882a593Smuzhiyun "Set Network type to STA!\n");
1219*4882a593Smuzhiyun break;
1220*4882a593Smuzhiyun case NL80211_IFTYPE_AP:
1221*4882a593Smuzhiyun mode = MSR_AP;
1222*4882a593Smuzhiyun ledaction = LED_CTL_LINK;
1223*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE,
1224*4882a593Smuzhiyun "Set Network type to AP!\n");
1225*4882a593Smuzhiyun break;
1226*4882a593Smuzhiyun default:
1227*4882a593Smuzhiyun pr_err("Network type %d not support!\n", type);
1228*4882a593Smuzhiyun return 1;
1229*4882a593Smuzhiyun break;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun /* MSR_INFRA == Link in infrastructure network;
1233*4882a593Smuzhiyun * MSR_ADHOC == Link in ad hoc network;
1234*4882a593Smuzhiyun * Therefore, check link state is necessary.
1235*4882a593Smuzhiyun *
1236*4882a593Smuzhiyun * MSR_AP == AP mode; link state is not cared here.
1237*4882a593Smuzhiyun */
1238*4882a593Smuzhiyun if (mode != MSR_AP && rtlpriv->mac80211.link_state < MAC80211_LINKED) {
1239*4882a593Smuzhiyun mode = MSR_NOLINK;
1240*4882a593Smuzhiyun ledaction = LED_CTL_NO_LINK;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun if (mode == MSR_NOLINK || mode == MSR_INFRA) {
1244*4882a593Smuzhiyun _rtl88ee_stop_tx_beacon(hw);
1245*4882a593Smuzhiyun _rtl88ee_enable_bcn_sub_func(hw);
1246*4882a593Smuzhiyun } else if (mode == MSR_ADHOC || mode == MSR_AP) {
1247*4882a593Smuzhiyun _rtl88ee_resume_tx_beacon(hw);
1248*4882a593Smuzhiyun _rtl88ee_disable_bcn_sub_func(hw);
1249*4882a593Smuzhiyun } else {
1250*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1251*4882a593Smuzhiyun "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
1252*4882a593Smuzhiyun mode);
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun rtl_write_byte(rtlpriv, MSR, bt_msr | mode);
1256*4882a593Smuzhiyun rtlpriv->cfg->ops->led_control(hw, ledaction);
1257*4882a593Smuzhiyun if (mode == MSR_AP)
1258*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1259*4882a593Smuzhiyun else
1260*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1261*4882a593Smuzhiyun return 0;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
rtl88ee_set_check_bssid(struct ieee80211_hw * hw,bool check_bssid)1264*4882a593Smuzhiyun void rtl88ee_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1267*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1268*4882a593Smuzhiyun u32 reg_rcr = rtlpci->receive_config;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun if (rtlpriv->psc.rfpwr_state != ERFON)
1271*4882a593Smuzhiyun return;
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun if (check_bssid == true) {
1274*4882a593Smuzhiyun reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1275*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1276*4882a593Smuzhiyun (u8 *)(®_rcr));
1277*4882a593Smuzhiyun _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(4));
1278*4882a593Smuzhiyun } else if (check_bssid == false) {
1279*4882a593Smuzhiyun reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1280*4882a593Smuzhiyun _rtl88ee_set_bcn_ctrl_reg(hw, BIT(4), 0);
1281*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw,
1282*4882a593Smuzhiyun HW_VAR_RCR, (u8 *)(®_rcr));
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
rtl88ee_set_network_type(struct ieee80211_hw * hw,enum nl80211_iftype type)1287*4882a593Smuzhiyun int rtl88ee_set_network_type(struct ieee80211_hw *hw,
1288*4882a593Smuzhiyun enum nl80211_iftype type)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun if (_rtl88ee_set_media_status(hw, type))
1293*4882a593Smuzhiyun return -EOPNOTSUPP;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1296*4882a593Smuzhiyun if (type != NL80211_IFTYPE_AP &&
1297*4882a593Smuzhiyun type != NL80211_IFTYPE_MESH_POINT)
1298*4882a593Smuzhiyun rtl88ee_set_check_bssid(hw, true);
1299*4882a593Smuzhiyun } else {
1300*4882a593Smuzhiyun rtl88ee_set_check_bssid(hw, false);
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun return 0;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun /* don't set REG_EDCA_BE_PARAM here
1307*4882a593Smuzhiyun * because mac80211 will send pkt when scan
1308*4882a593Smuzhiyun */
rtl88ee_set_qos(struct ieee80211_hw * hw,int aci)1309*4882a593Smuzhiyun void rtl88ee_set_qos(struct ieee80211_hw *hw, int aci)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1312*4882a593Smuzhiyun rtl88e_dm_init_edca_turbo(hw);
1313*4882a593Smuzhiyun switch (aci) {
1314*4882a593Smuzhiyun case AC1_BK:
1315*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
1316*4882a593Smuzhiyun break;
1317*4882a593Smuzhiyun case AC0_BE:
1318*4882a593Smuzhiyun break;
1319*4882a593Smuzhiyun case AC2_VI:
1320*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
1321*4882a593Smuzhiyun break;
1322*4882a593Smuzhiyun case AC3_VO:
1323*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
1324*4882a593Smuzhiyun break;
1325*4882a593Smuzhiyun default:
1326*4882a593Smuzhiyun WARN_ONCE(true, "rtl8188ee: invalid aci: %d !\n", aci);
1327*4882a593Smuzhiyun break;
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
rtl88ee_enable_interrupt(struct ieee80211_hw * hw)1331*4882a593Smuzhiyun void rtl88ee_enable_interrupt(struct ieee80211_hw *hw)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1334*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HIMR,
1337*4882a593Smuzhiyun rtlpci->irq_mask[0] & 0xFFFFFFFF);
1338*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HIMRE,
1339*4882a593Smuzhiyun rtlpci->irq_mask[1] & 0xFFFFFFFF);
1340*4882a593Smuzhiyun rtlpci->irq_enabled = true;
1341*4882a593Smuzhiyun /* there are some C2H CMDs have been sent
1342*4882a593Smuzhiyun * before system interrupt is enabled, e.g., C2H, CPWM.
1343*4882a593Smuzhiyun * So we need to clear all C2H events that FW has notified,
1344*4882a593Smuzhiyun * otherwise FW won't schedule any commands anymore.
1345*4882a593Smuzhiyun */
1346*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_C2HEVT_CLEAR, 0);
1347*4882a593Smuzhiyun /*enable system interrupt*/
1348*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HSIMR,
1349*4882a593Smuzhiyun rtlpci->sys_irq_mask & 0xFFFFFFFF);
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun
rtl88ee_disable_interrupt(struct ieee80211_hw * hw)1352*4882a593Smuzhiyun void rtl88ee_disable_interrupt(struct ieee80211_hw *hw)
1353*4882a593Smuzhiyun {
1354*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1355*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HIMR, IMR_DISABLED);
1358*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HIMRE, IMR_DISABLED);
1359*4882a593Smuzhiyun rtlpci->irq_enabled = false;
1360*4882a593Smuzhiyun /*synchronize_irq(rtlpci->pdev->irq);*/
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun
_rtl88ee_poweroff_adapter(struct ieee80211_hw * hw)1363*4882a593Smuzhiyun static void _rtl88ee_poweroff_adapter(struct ieee80211_hw *hw)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1366*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1367*4882a593Smuzhiyun u8 u1b_tmp;
1368*4882a593Smuzhiyun u32 count = 0;
1369*4882a593Smuzhiyun rtlhal->mac_func_enable = false;
1370*4882a593Smuzhiyun rtlpriv->intf_ops->enable_aspm(hw);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "POWER OFF adapter\n");
1373*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_TX_RPT_CTRL);
1374*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL, u1b_tmp & (~BIT(1)));
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1377*4882a593Smuzhiyun while (!(u1b_tmp & BIT(1)) && (count++ < 100)) {
1378*4882a593Smuzhiyun udelay(10);
1379*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1380*4882a593Smuzhiyun count++;
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+1, 0xFF);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1385*4882a593Smuzhiyun PWR_INTF_PCI_MSK,
1386*4882a593Smuzhiyun RTL8188EE_NIC_LPS_ENTER_FLOW);
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
1391*4882a593Smuzhiyun rtl88e_firmware_selfreset(hw);
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
1394*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, (u1b_tmp & (~BIT(2))));
1395*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_32K_CTRL);
1398*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_32K_CTRL, (u1b_tmp & (~BIT(0))));
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1401*4882a593Smuzhiyun PWR_INTF_PCI_MSK, RTL8188EE_NIC_DISABLE_FLOW);
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL+1);
1404*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL+1, (u1b_tmp & (~BIT(3))));
1405*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL+1);
1406*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL+1, (u1b_tmp | BIT(3)));
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0E);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, GPIO_IN);
1411*4882a593Smuzhiyun rtl_write_byte(rtlpriv, GPIO_OUT, u1b_tmp);
1412*4882a593Smuzhiyun rtl_write_byte(rtlpriv, GPIO_IO_SEL, 0x7F);
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
1415*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL, (u1b_tmp << 4) | u1b_tmp);
1416*4882a593Smuzhiyun u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL+1);
1417*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL+1, u1b_tmp | 0x0F);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_GPIO_IO_SEL_2+2, 0x00080808);
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
rtl88ee_card_disable(struct ieee80211_hw * hw)1422*4882a593Smuzhiyun void rtl88ee_card_disable(struct ieee80211_hw *hw)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1425*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1426*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1427*4882a593Smuzhiyun enum nl80211_iftype opmode;
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "RTL8188ee card disable\n");
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun mac->link_state = MAC80211_NOLINK;
1432*4882a593Smuzhiyun opmode = NL80211_IFTYPE_UNSPECIFIED;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun _rtl88ee_set_media_status(hw, opmode);
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun if (rtlpriv->rtlhal.driver_is_goingto_unload ||
1437*4882a593Smuzhiyun ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1438*4882a593Smuzhiyun rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1441*4882a593Smuzhiyun _rtl88ee_poweroff_adapter(hw);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun /* after power off we should do iqk again */
1444*4882a593Smuzhiyun rtlpriv->phy.iqk_initialized = false;
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun
rtl88ee_interrupt_recognized(struct ieee80211_hw * hw,struct rtl_int * intvec)1447*4882a593Smuzhiyun void rtl88ee_interrupt_recognized(struct ieee80211_hw *hw,
1448*4882a593Smuzhiyun struct rtl_int *intvec)
1449*4882a593Smuzhiyun {
1450*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1451*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun intvec->inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
1454*4882a593Smuzhiyun rtl_write_dword(rtlpriv, ISR, intvec->inta);
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun intvec->intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
1457*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_HISRE, intvec->intb);
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
rtl88ee_set_beacon_related_registers(struct ieee80211_hw * hw)1461*4882a593Smuzhiyun void rtl88ee_set_beacon_related_registers(struct ieee80211_hw *hw)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1464*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1465*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1466*4882a593Smuzhiyun u16 bcn_interval, atim_window;
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun bcn_interval = mac->beacon_interval;
1469*4882a593Smuzhiyun atim_window = 2; /*FIX MERGE */
1470*4882a593Smuzhiyun rtl88ee_disable_interrupt(hw);
1471*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1472*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1473*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1474*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1475*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1476*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x606, 0x30);
1477*4882a593Smuzhiyun rtlpci->reg_bcn_ctrl_val |= BIT(3);
1478*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
1479*4882a593Smuzhiyun /*rtl88ee_enable_interrupt(hw);*/
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
rtl88ee_set_beacon_interval(struct ieee80211_hw * hw)1482*4882a593Smuzhiyun void rtl88ee_set_beacon_interval(struct ieee80211_hw *hw)
1483*4882a593Smuzhiyun {
1484*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1485*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1486*4882a593Smuzhiyun u16 bcn_interval = mac->beacon_interval;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_BEACON, DBG_DMESG,
1489*4882a593Smuzhiyun "beacon_interval:%d\n", bcn_interval);
1490*4882a593Smuzhiyun /*rtl88ee_disable_interrupt(hw);*/
1491*4882a593Smuzhiyun rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1492*4882a593Smuzhiyun /*rtl88ee_enable_interrupt(hw);*/
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
rtl88ee_update_interrupt_mask(struct ieee80211_hw * hw,u32 add_msr,u32 rm_msr)1495*4882a593Smuzhiyun void rtl88ee_update_interrupt_mask(struct ieee80211_hw *hw,
1496*4882a593Smuzhiyun u32 add_msr, u32 rm_msr)
1497*4882a593Smuzhiyun {
1498*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1499*4882a593Smuzhiyun struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INTR, DBG_LOUD,
1502*4882a593Smuzhiyun "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun if (add_msr)
1505*4882a593Smuzhiyun rtlpci->irq_mask[0] |= add_msr;
1506*4882a593Smuzhiyun if (rm_msr)
1507*4882a593Smuzhiyun rtlpci->irq_mask[0] &= (~rm_msr);
1508*4882a593Smuzhiyun rtl88ee_disable_interrupt(hw);
1509*4882a593Smuzhiyun rtl88ee_enable_interrupt(hw);
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
_rtl88e_get_chnl_group(u8 chnl)1512*4882a593Smuzhiyun static u8 _rtl88e_get_chnl_group(u8 chnl)
1513*4882a593Smuzhiyun {
1514*4882a593Smuzhiyun u8 group = 0;
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun if (chnl < 3)
1517*4882a593Smuzhiyun group = 0;
1518*4882a593Smuzhiyun else if (chnl < 6)
1519*4882a593Smuzhiyun group = 1;
1520*4882a593Smuzhiyun else if (chnl < 9)
1521*4882a593Smuzhiyun group = 2;
1522*4882a593Smuzhiyun else if (chnl < 12)
1523*4882a593Smuzhiyun group = 3;
1524*4882a593Smuzhiyun else if (chnl < 14)
1525*4882a593Smuzhiyun group = 4;
1526*4882a593Smuzhiyun else if (chnl == 14)
1527*4882a593Smuzhiyun group = 5;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun return group;
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun
set_24g_base(struct txpower_info_2g * pwrinfo24g,u32 rfpath)1532*4882a593Smuzhiyun static void set_24g_base(struct txpower_info_2g *pwrinfo24g, u32 rfpath)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun int group, txcnt;
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
1537*4882a593Smuzhiyun pwrinfo24g->index_cck_base[rfpath][group] = 0x2D;
1538*4882a593Smuzhiyun pwrinfo24g->index_bw40_base[rfpath][group] = 0x2D;
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun for (txcnt = 0; txcnt < MAX_TX_COUNT; txcnt++) {
1541*4882a593Smuzhiyun if (txcnt == 0) {
1542*4882a593Smuzhiyun pwrinfo24g->bw20_diff[rfpath][0] = 0x02;
1543*4882a593Smuzhiyun pwrinfo24g->ofdm_diff[rfpath][0] = 0x04;
1544*4882a593Smuzhiyun } else {
1545*4882a593Smuzhiyun pwrinfo24g->bw20_diff[rfpath][txcnt] = 0xFE;
1546*4882a593Smuzhiyun pwrinfo24g->bw40_diff[rfpath][txcnt] = 0xFE;
1547*4882a593Smuzhiyun pwrinfo24g->cck_diff[rfpath][txcnt] = 0xFE;
1548*4882a593Smuzhiyun pwrinfo24g->ofdm_diff[rfpath][txcnt] = 0xFE;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun
read_power_value_fromprom(struct ieee80211_hw * hw,struct txpower_info_2g * pwrinfo24g,struct txpower_info_5g * pwrinfo5g,bool autoload_fail,u8 * hwinfo)1553*4882a593Smuzhiyun static void read_power_value_fromprom(struct ieee80211_hw *hw,
1554*4882a593Smuzhiyun struct txpower_info_2g *pwrinfo24g,
1555*4882a593Smuzhiyun struct txpower_info_5g *pwrinfo5g,
1556*4882a593Smuzhiyun bool autoload_fail, u8 *hwinfo)
1557*4882a593Smuzhiyun {
1558*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1559*4882a593Smuzhiyun u32 rfpath, eeaddr = EEPROM_TX_PWR_INX, group, txcnt = 0;
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1562*4882a593Smuzhiyun "hal_ReadPowerValueFromPROM88E():PROMContent[0x%x]=0x%x\n",
1563*4882a593Smuzhiyun (eeaddr + 1), hwinfo[eeaddr + 1]);
1564*4882a593Smuzhiyun if (0xFF == hwinfo[eeaddr+1]) /*YJ,add,120316*/
1565*4882a593Smuzhiyun autoload_fail = true;
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun if (autoload_fail) {
1568*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1569*4882a593Smuzhiyun "auto load fail : Use Default value!\n");
1570*4882a593Smuzhiyun for (rfpath = 0 ; rfpath < MAX_RF_PATH ; rfpath++) {
1571*4882a593Smuzhiyun /* 2.4G default value */
1572*4882a593Smuzhiyun set_24g_base(pwrinfo24g, rfpath);
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun return;
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun for (rfpath = 0 ; rfpath < MAX_RF_PATH ; rfpath++) {
1578*4882a593Smuzhiyun /*2.4G default value*/
1579*4882a593Smuzhiyun for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
1580*4882a593Smuzhiyun pwrinfo24g->index_cck_base[rfpath][group] =
1581*4882a593Smuzhiyun hwinfo[eeaddr++];
1582*4882a593Smuzhiyun if (pwrinfo24g->index_cck_base[rfpath][group] == 0xFF)
1583*4882a593Smuzhiyun pwrinfo24g->index_cck_base[rfpath][group] =
1584*4882a593Smuzhiyun 0x2D;
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun for (group = 0 ; group < MAX_CHNL_GROUP_24G-1; group++) {
1587*4882a593Smuzhiyun pwrinfo24g->index_bw40_base[rfpath][group] =
1588*4882a593Smuzhiyun hwinfo[eeaddr++];
1589*4882a593Smuzhiyun if (pwrinfo24g->index_bw40_base[rfpath][group] == 0xFF)
1590*4882a593Smuzhiyun pwrinfo24g->index_bw40_base[rfpath][group] =
1591*4882a593Smuzhiyun 0x2D;
1592*4882a593Smuzhiyun }
1593*4882a593Smuzhiyun pwrinfo24g->bw40_diff[rfpath][0] = 0;
1594*4882a593Smuzhiyun if (hwinfo[eeaddr] == 0xFF) {
1595*4882a593Smuzhiyun pwrinfo24g->bw20_diff[rfpath][0] = 0x02;
1596*4882a593Smuzhiyun } else {
1597*4882a593Smuzhiyun pwrinfo24g->bw20_diff[rfpath][0] =
1598*4882a593Smuzhiyun (hwinfo[eeaddr]&0xf0)>>4;
1599*4882a593Smuzhiyun /*bit sign number to 8 bit sign number*/
1600*4882a593Smuzhiyun if (pwrinfo24g->bw20_diff[rfpath][0] & BIT(3))
1601*4882a593Smuzhiyun pwrinfo24g->bw20_diff[rfpath][0] |= 0xF0;
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun if (hwinfo[eeaddr] == 0xFF) {
1605*4882a593Smuzhiyun pwrinfo24g->ofdm_diff[rfpath][0] = 0x04;
1606*4882a593Smuzhiyun } else {
1607*4882a593Smuzhiyun pwrinfo24g->ofdm_diff[rfpath][0] =
1608*4882a593Smuzhiyun (hwinfo[eeaddr]&0x0f);
1609*4882a593Smuzhiyun /*bit sign number to 8 bit sign number*/
1610*4882a593Smuzhiyun if (pwrinfo24g->ofdm_diff[rfpath][0] & BIT(3))
1611*4882a593Smuzhiyun pwrinfo24g->ofdm_diff[rfpath][0] |= 0xF0;
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun pwrinfo24g->cck_diff[rfpath][0] = 0;
1614*4882a593Smuzhiyun eeaddr++;
1615*4882a593Smuzhiyun for (txcnt = 1; txcnt < MAX_TX_COUNT; txcnt++) {
1616*4882a593Smuzhiyun if (hwinfo[eeaddr] == 0xFF) {
1617*4882a593Smuzhiyun pwrinfo24g->bw40_diff[rfpath][txcnt] = 0xFE;
1618*4882a593Smuzhiyun } else {
1619*4882a593Smuzhiyun pwrinfo24g->bw40_diff[rfpath][txcnt] =
1620*4882a593Smuzhiyun (hwinfo[eeaddr]&0xf0)>>4;
1621*4882a593Smuzhiyun if (pwrinfo24g->bw40_diff[rfpath][txcnt] &
1622*4882a593Smuzhiyun BIT(3))
1623*4882a593Smuzhiyun pwrinfo24g->bw40_diff[rfpath][txcnt] |=
1624*4882a593Smuzhiyun 0xF0;
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun if (hwinfo[eeaddr] == 0xFF) {
1628*4882a593Smuzhiyun pwrinfo24g->bw20_diff[rfpath][txcnt] =
1629*4882a593Smuzhiyun 0xFE;
1630*4882a593Smuzhiyun } else {
1631*4882a593Smuzhiyun pwrinfo24g->bw20_diff[rfpath][txcnt] =
1632*4882a593Smuzhiyun (hwinfo[eeaddr]&0x0f);
1633*4882a593Smuzhiyun if (pwrinfo24g->bw20_diff[rfpath][txcnt] &
1634*4882a593Smuzhiyun BIT(3))
1635*4882a593Smuzhiyun pwrinfo24g->bw20_diff[rfpath][txcnt] |=
1636*4882a593Smuzhiyun 0xF0;
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun eeaddr++;
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun if (hwinfo[eeaddr] == 0xFF) {
1641*4882a593Smuzhiyun pwrinfo24g->ofdm_diff[rfpath][txcnt] = 0xFE;
1642*4882a593Smuzhiyun } else {
1643*4882a593Smuzhiyun pwrinfo24g->ofdm_diff[rfpath][txcnt] =
1644*4882a593Smuzhiyun (hwinfo[eeaddr]&0xf0)>>4;
1645*4882a593Smuzhiyun if (pwrinfo24g->ofdm_diff[rfpath][txcnt] &
1646*4882a593Smuzhiyun BIT(3))
1647*4882a593Smuzhiyun pwrinfo24g->ofdm_diff[rfpath][txcnt] |=
1648*4882a593Smuzhiyun 0xF0;
1649*4882a593Smuzhiyun }
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun if (hwinfo[eeaddr] == 0xFF) {
1652*4882a593Smuzhiyun pwrinfo24g->cck_diff[rfpath][txcnt] = 0xFE;
1653*4882a593Smuzhiyun } else {
1654*4882a593Smuzhiyun pwrinfo24g->cck_diff[rfpath][txcnt] =
1655*4882a593Smuzhiyun (hwinfo[eeaddr]&0x0f);
1656*4882a593Smuzhiyun if (pwrinfo24g->cck_diff[rfpath][txcnt] &
1657*4882a593Smuzhiyun BIT(3))
1658*4882a593Smuzhiyun pwrinfo24g->cck_diff[rfpath][txcnt] |=
1659*4882a593Smuzhiyun 0xF0;
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun eeaddr++;
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun /*5G default value*/
1665*4882a593Smuzhiyun for (group = 0 ; group < MAX_CHNL_GROUP_5G; group++) {
1666*4882a593Smuzhiyun pwrinfo5g->index_bw40_base[rfpath][group] =
1667*4882a593Smuzhiyun hwinfo[eeaddr++];
1668*4882a593Smuzhiyun if (pwrinfo5g->index_bw40_base[rfpath][group] == 0xFF)
1669*4882a593Smuzhiyun pwrinfo5g->index_bw40_base[rfpath][group] =
1670*4882a593Smuzhiyun 0xFE;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun pwrinfo5g->bw40_diff[rfpath][0] = 0;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun if (hwinfo[eeaddr] == 0xFF) {
1676*4882a593Smuzhiyun pwrinfo5g->bw20_diff[rfpath][0] = 0;
1677*4882a593Smuzhiyun } else {
1678*4882a593Smuzhiyun pwrinfo5g->bw20_diff[rfpath][0] =
1679*4882a593Smuzhiyun (hwinfo[eeaddr]&0xf0)>>4;
1680*4882a593Smuzhiyun if (pwrinfo5g->bw20_diff[rfpath][0] & BIT(3))
1681*4882a593Smuzhiyun pwrinfo5g->bw20_diff[rfpath][0] |= 0xF0;
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun if (hwinfo[eeaddr] == 0xFF) {
1685*4882a593Smuzhiyun pwrinfo5g->ofdm_diff[rfpath][0] = 0x04;
1686*4882a593Smuzhiyun } else {
1687*4882a593Smuzhiyun pwrinfo5g->ofdm_diff[rfpath][0] = (hwinfo[eeaddr]&0x0f);
1688*4882a593Smuzhiyun if (pwrinfo5g->ofdm_diff[rfpath][0] & BIT(3))
1689*4882a593Smuzhiyun pwrinfo5g->ofdm_diff[rfpath][0] |= 0xF0;
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun eeaddr++;
1692*4882a593Smuzhiyun for (txcnt = 1; txcnt < MAX_TX_COUNT; txcnt++) {
1693*4882a593Smuzhiyun if (hwinfo[eeaddr] == 0xFF) {
1694*4882a593Smuzhiyun pwrinfo5g->bw40_diff[rfpath][txcnt] = 0xFE;
1695*4882a593Smuzhiyun } else {
1696*4882a593Smuzhiyun pwrinfo5g->bw40_diff[rfpath][txcnt] =
1697*4882a593Smuzhiyun (hwinfo[eeaddr]&0xf0)>>4;
1698*4882a593Smuzhiyun if (pwrinfo5g->bw40_diff[rfpath][txcnt] &
1699*4882a593Smuzhiyun BIT(3))
1700*4882a593Smuzhiyun pwrinfo5g->bw40_diff[rfpath][txcnt] |=
1701*4882a593Smuzhiyun 0xF0;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun if (hwinfo[eeaddr] == 0xFF) {
1705*4882a593Smuzhiyun pwrinfo5g->bw20_diff[rfpath][txcnt] = 0xFE;
1706*4882a593Smuzhiyun } else {
1707*4882a593Smuzhiyun pwrinfo5g->bw20_diff[rfpath][txcnt] =
1708*4882a593Smuzhiyun (hwinfo[eeaddr]&0x0f);
1709*4882a593Smuzhiyun if (pwrinfo5g->bw20_diff[rfpath][txcnt] &
1710*4882a593Smuzhiyun BIT(3))
1711*4882a593Smuzhiyun pwrinfo5g->bw20_diff[rfpath][txcnt] |=
1712*4882a593Smuzhiyun 0xF0;
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun eeaddr++;
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun if (hwinfo[eeaddr] == 0xFF) {
1718*4882a593Smuzhiyun pwrinfo5g->ofdm_diff[rfpath][1] = 0xFE;
1719*4882a593Smuzhiyun pwrinfo5g->ofdm_diff[rfpath][2] = 0xFE;
1720*4882a593Smuzhiyun } else {
1721*4882a593Smuzhiyun pwrinfo5g->ofdm_diff[rfpath][1] =
1722*4882a593Smuzhiyun (hwinfo[eeaddr]&0xf0)>>4;
1723*4882a593Smuzhiyun pwrinfo5g->ofdm_diff[rfpath][2] =
1724*4882a593Smuzhiyun (hwinfo[eeaddr]&0x0f);
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun eeaddr++;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun if (hwinfo[eeaddr] == 0xFF)
1729*4882a593Smuzhiyun pwrinfo5g->ofdm_diff[rfpath][3] = 0xFE;
1730*4882a593Smuzhiyun else
1731*4882a593Smuzhiyun pwrinfo5g->ofdm_diff[rfpath][3] = (hwinfo[eeaddr]&0x0f);
1732*4882a593Smuzhiyun eeaddr++;
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun for (txcnt = 1; txcnt < MAX_TX_COUNT; txcnt++) {
1735*4882a593Smuzhiyun if (pwrinfo5g->ofdm_diff[rfpath][txcnt] == 0xFF)
1736*4882a593Smuzhiyun pwrinfo5g->ofdm_diff[rfpath][txcnt] = 0xFE;
1737*4882a593Smuzhiyun else if (pwrinfo5g->ofdm_diff[rfpath][txcnt] & BIT(3))
1738*4882a593Smuzhiyun pwrinfo5g->ofdm_diff[rfpath][txcnt] |= 0xF0;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun
_rtl88ee_read_txpower_info_from_hwpg(struct ieee80211_hw * hw,bool autoload_fail,u8 * hwinfo)1743*4882a593Smuzhiyun static void _rtl88ee_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1744*4882a593Smuzhiyun bool autoload_fail,
1745*4882a593Smuzhiyun u8 *hwinfo)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1748*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1749*4882a593Smuzhiyun struct txpower_info_2g pwrinfo24g;
1750*4882a593Smuzhiyun struct txpower_info_5g pwrinfo5g;
1751*4882a593Smuzhiyun u8 rf_path, index;
1752*4882a593Smuzhiyun u8 i;
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun read_power_value_fromprom(hw, &pwrinfo24g,
1755*4882a593Smuzhiyun &pwrinfo5g, autoload_fail, hwinfo);
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun for (rf_path = 0; rf_path < 2; rf_path++) {
1758*4882a593Smuzhiyun for (i = 0; i < 14; i++) {
1759*4882a593Smuzhiyun index = _rtl88e_get_chnl_group(i+1);
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun rtlefuse->txpwrlevel_cck[rf_path][i] =
1762*4882a593Smuzhiyun pwrinfo24g.index_cck_base[rf_path][index];
1763*4882a593Smuzhiyun rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1764*4882a593Smuzhiyun pwrinfo24g.index_bw40_base[rf_path][index];
1765*4882a593Smuzhiyun rtlefuse->txpwr_ht20diff[rf_path][i] =
1766*4882a593Smuzhiyun pwrinfo24g.bw20_diff[rf_path][0];
1767*4882a593Smuzhiyun rtlefuse->txpwr_legacyhtdiff[rf_path][i] =
1768*4882a593Smuzhiyun pwrinfo24g.ofdm_diff[rf_path][0];
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun for (i = 0; i < 14; i++) {
1772*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1773*4882a593Smuzhiyun "RF(%d)-Ch(%d) [CCK / HT40_1S ] = [0x%x / 0x%x ]\n",
1774*4882a593Smuzhiyun rf_path, i,
1775*4882a593Smuzhiyun rtlefuse->txpwrlevel_cck[rf_path][i],
1776*4882a593Smuzhiyun rtlefuse->txpwrlevel_ht40_1s[rf_path][i]);
1777*4882a593Smuzhiyun }
1778*4882a593Smuzhiyun }
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun if (!autoload_fail)
1781*4882a593Smuzhiyun rtlefuse->eeprom_thermalmeter =
1782*4882a593Smuzhiyun hwinfo[EEPROM_THERMAL_METER_88E];
1783*4882a593Smuzhiyun else
1784*4882a593Smuzhiyun rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun if (rtlefuse->eeprom_thermalmeter == 0xff || autoload_fail) {
1787*4882a593Smuzhiyun rtlefuse->apk_thermalmeterignore = true;
1788*4882a593Smuzhiyun rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
1789*4882a593Smuzhiyun }
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
1792*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1793*4882a593Smuzhiyun "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun if (!autoload_fail) {
1796*4882a593Smuzhiyun rtlefuse->eeprom_regulatory =
1797*4882a593Smuzhiyun hwinfo[EEPROM_RF_BOARD_OPTION_88E] & 0x07;/*bit0~2*/
1798*4882a593Smuzhiyun if (hwinfo[EEPROM_RF_BOARD_OPTION_88E] == 0xFF)
1799*4882a593Smuzhiyun rtlefuse->eeprom_regulatory = 0;
1800*4882a593Smuzhiyun } else {
1801*4882a593Smuzhiyun rtlefuse->eeprom_regulatory = 0;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1804*4882a593Smuzhiyun "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun
_rtl88ee_read_adapter_info(struct ieee80211_hw * hw)1807*4882a593Smuzhiyun static void _rtl88ee_read_adapter_info(struct ieee80211_hw *hw)
1808*4882a593Smuzhiyun {
1809*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1810*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1811*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1812*4882a593Smuzhiyun int params[] = {RTL8188E_EEPROM_ID, EEPROM_VID, EEPROM_DID,
1813*4882a593Smuzhiyun EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR,
1814*4882a593Smuzhiyun EEPROM_CHANNELPLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID,
1815*4882a593Smuzhiyun COUNTRY_CODE_WORLD_WIDE_13};
1816*4882a593Smuzhiyun u8 *hwinfo;
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL);
1819*4882a593Smuzhiyun if (!hwinfo)
1820*4882a593Smuzhiyun return;
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params))
1823*4882a593Smuzhiyun goto exit;
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun if (rtlefuse->eeprom_oemid == 0xFF)
1826*4882a593Smuzhiyun rtlefuse->eeprom_oemid = 0;
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1829*4882a593Smuzhiyun "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
1830*4882a593Smuzhiyun /* set channel plan from efuse */
1831*4882a593Smuzhiyun rtlefuse->channel_plan = rtlefuse->eeprom_channelplan;
1832*4882a593Smuzhiyun /*tx power*/
1833*4882a593Smuzhiyun _rtl88ee_read_txpower_info_from_hwpg(hw,
1834*4882a593Smuzhiyun rtlefuse->autoload_failflag,
1835*4882a593Smuzhiyun hwinfo);
1836*4882a593Smuzhiyun rtlefuse->txpwr_fromeprom = true;
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun rtl8188ee_read_bt_coexist_info_from_hwpg(hw,
1839*4882a593Smuzhiyun rtlefuse->autoload_failflag,
1840*4882a593Smuzhiyun hwinfo);
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun /*board type*/
1843*4882a593Smuzhiyun rtlefuse->board_type =
1844*4882a593Smuzhiyun ((hwinfo[EEPROM_RF_BOARD_OPTION_88E] & 0xE0) >> 5);
1845*4882a593Smuzhiyun rtlhal->board_type = rtlefuse->board_type;
1846*4882a593Smuzhiyun /*Wake on wlan*/
1847*4882a593Smuzhiyun rtlefuse->wowlan_enable =
1848*4882a593Smuzhiyun ((hwinfo[EEPROM_RF_FEATURE_OPTION_88E] & 0x40) >> 6);
1849*4882a593Smuzhiyun /*parse xtal*/
1850*4882a593Smuzhiyun rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_88E];
1851*4882a593Smuzhiyun if (hwinfo[EEPROM_XTAL_88E])
1852*4882a593Smuzhiyun rtlefuse->crystalcap = 0x20;
1853*4882a593Smuzhiyun /*antenna diversity*/
1854*4882a593Smuzhiyun rtlefuse->antenna_div_cfg =
1855*4882a593Smuzhiyun (hwinfo[EEPROM_RF_BOARD_OPTION_88E] & 0x18) >> 3;
1856*4882a593Smuzhiyun if (hwinfo[EEPROM_RF_BOARD_OPTION_88E] == 0xFF)
1857*4882a593Smuzhiyun rtlefuse->antenna_div_cfg = 0;
1858*4882a593Smuzhiyun if (rtlpriv->btcoexist.eeprom_bt_coexist != 0 &&
1859*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_ant_num == ANT_X1)
1860*4882a593Smuzhiyun rtlefuse->antenna_div_cfg = 0;
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun rtlefuse->antenna_div_type = hwinfo[EEPROM_RF_ANTENNA_OPT_88E];
1863*4882a593Smuzhiyun if (rtlefuse->antenna_div_type == 0xFF)
1864*4882a593Smuzhiyun rtlefuse->antenna_div_type = 0x01;
1865*4882a593Smuzhiyun if (rtlefuse->antenna_div_type == CG_TRX_HW_ANTDIV ||
1866*4882a593Smuzhiyun rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV)
1867*4882a593Smuzhiyun rtlefuse->antenna_div_cfg = 1;
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun if (rtlhal->oem_id == RT_CID_DEFAULT) {
1870*4882a593Smuzhiyun switch (rtlefuse->eeprom_oemid) {
1871*4882a593Smuzhiyun case EEPROM_CID_DEFAULT:
1872*4882a593Smuzhiyun if (rtlefuse->eeprom_did == 0x8179) {
1873*4882a593Smuzhiyun if (rtlefuse->eeprom_svid == 0x1025) {
1874*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_ACER;
1875*4882a593Smuzhiyun } else if ((rtlefuse->eeprom_svid == 0x10EC &&
1876*4882a593Smuzhiyun rtlefuse->eeprom_smid == 0x0179) ||
1877*4882a593Smuzhiyun (rtlefuse->eeprom_svid == 0x17AA &&
1878*4882a593Smuzhiyun rtlefuse->eeprom_smid == 0x0179)) {
1879*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_LENOVO;
1880*4882a593Smuzhiyun } else if (rtlefuse->eeprom_svid == 0x103c &&
1881*4882a593Smuzhiyun rtlefuse->eeprom_smid == 0x197d) {
1882*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_HP;
1883*4882a593Smuzhiyun } else {
1884*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_DEFAULT;
1885*4882a593Smuzhiyun }
1886*4882a593Smuzhiyun } else {
1887*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_DEFAULT;
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun break;
1890*4882a593Smuzhiyun case EEPROM_CID_TOSHIBA:
1891*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_TOSHIBA;
1892*4882a593Smuzhiyun break;
1893*4882a593Smuzhiyun case EEPROM_CID_QMI:
1894*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_819X_QMI;
1895*4882a593Smuzhiyun break;
1896*4882a593Smuzhiyun case EEPROM_CID_WHQL:
1897*4882a593Smuzhiyun default:
1898*4882a593Smuzhiyun rtlhal->oem_id = RT_CID_DEFAULT;
1899*4882a593Smuzhiyun break;
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun }
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun exit:
1904*4882a593Smuzhiyun kfree(hwinfo);
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun
_rtl88ee_hal_customized_behavior(struct ieee80211_hw * hw)1907*4882a593Smuzhiyun static void _rtl88ee_hal_customized_behavior(struct ieee80211_hw *hw)
1908*4882a593Smuzhiyun {
1909*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1910*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun rtlpriv->ledctl.led_opendrain = true;
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun switch (rtlhal->oem_id) {
1915*4882a593Smuzhiyun case RT_CID_819X_HP:
1916*4882a593Smuzhiyun rtlpriv->ledctl.led_opendrain = true;
1917*4882a593Smuzhiyun break;
1918*4882a593Smuzhiyun case RT_CID_819X_LENOVO:
1919*4882a593Smuzhiyun case RT_CID_DEFAULT:
1920*4882a593Smuzhiyun case RT_CID_TOSHIBA:
1921*4882a593Smuzhiyun case RT_CID_CCX:
1922*4882a593Smuzhiyun case RT_CID_819X_ACER:
1923*4882a593Smuzhiyun case RT_CID_WHQL:
1924*4882a593Smuzhiyun default:
1925*4882a593Smuzhiyun break;
1926*4882a593Smuzhiyun }
1927*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1928*4882a593Smuzhiyun "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun
rtl88ee_read_eeprom_info(struct ieee80211_hw * hw)1931*4882a593Smuzhiyun void rtl88ee_read_eeprom_info(struct ieee80211_hw *hw)
1932*4882a593Smuzhiyun {
1933*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1934*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1935*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
1936*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1937*4882a593Smuzhiyun u8 tmp_u1b;
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun rtlhal->version = _rtl88ee_read_chip_version(hw);
1940*4882a593Smuzhiyun if (get_rf_type(rtlphy) == RF_1T1R)
1941*4882a593Smuzhiyun rtlpriv->dm.rfpath_rxenable[0] = true;
1942*4882a593Smuzhiyun else
1943*4882a593Smuzhiyun rtlpriv->dm.rfpath_rxenable[0] =
1944*4882a593Smuzhiyun rtlpriv->dm.rfpath_rxenable[1] = true;
1945*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
1946*4882a593Smuzhiyun rtlhal->version);
1947*4882a593Smuzhiyun tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1948*4882a593Smuzhiyun if (tmp_u1b & BIT(4)) {
1949*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
1950*4882a593Smuzhiyun rtlefuse->epromtype = EEPROM_93C46;
1951*4882a593Smuzhiyun } else {
1952*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
1953*4882a593Smuzhiyun rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun if (tmp_u1b & BIT(5)) {
1956*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1957*4882a593Smuzhiyun rtlefuse->autoload_failflag = false;
1958*4882a593Smuzhiyun _rtl88ee_read_adapter_info(hw);
1959*4882a593Smuzhiyun } else {
1960*4882a593Smuzhiyun pr_err("Autoload ERR!!\n");
1961*4882a593Smuzhiyun }
1962*4882a593Smuzhiyun _rtl88ee_hal_customized_behavior(hw);
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun
rtl88ee_update_hal_rate_table(struct ieee80211_hw * hw,struct ieee80211_sta * sta)1965*4882a593Smuzhiyun static void rtl88ee_update_hal_rate_table(struct ieee80211_hw *hw,
1966*4882a593Smuzhiyun struct ieee80211_sta *sta)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
1969*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
1970*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1971*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1972*4882a593Smuzhiyun u32 ratr_value;
1973*4882a593Smuzhiyun u8 ratr_index = 0;
1974*4882a593Smuzhiyun u8 b_nmode = mac->ht_enable;
1975*4882a593Smuzhiyun /*u8 mimo_ps = IEEE80211_SMPS_OFF;*/
1976*4882a593Smuzhiyun u16 shortgi_rate;
1977*4882a593Smuzhiyun u32 tmp_ratr_value;
1978*4882a593Smuzhiyun u8 curtxbw_40mhz = mac->bw_40;
1979*4882a593Smuzhiyun u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1980*4882a593Smuzhiyun 1 : 0;
1981*4882a593Smuzhiyun u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1982*4882a593Smuzhiyun 1 : 0;
1983*4882a593Smuzhiyun enum wireless_mode wirelessmode = mac->mode;
1984*4882a593Smuzhiyun u32 ratr_mask;
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun if (rtlhal->current_bandtype == BAND_ON_5G)
1987*4882a593Smuzhiyun ratr_value = sta->supp_rates[1] << 4;
1988*4882a593Smuzhiyun else
1989*4882a593Smuzhiyun ratr_value = sta->supp_rates[0];
1990*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_ADHOC)
1991*4882a593Smuzhiyun ratr_value = 0xfff;
1992*4882a593Smuzhiyun ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1993*4882a593Smuzhiyun sta->ht_cap.mcs.rx_mask[0] << 12);
1994*4882a593Smuzhiyun switch (wirelessmode) {
1995*4882a593Smuzhiyun case WIRELESS_MODE_B:
1996*4882a593Smuzhiyun if (ratr_value & 0x0000000c)
1997*4882a593Smuzhiyun ratr_value &= 0x0000000d;
1998*4882a593Smuzhiyun else
1999*4882a593Smuzhiyun ratr_value &= 0x0000000f;
2000*4882a593Smuzhiyun break;
2001*4882a593Smuzhiyun case WIRELESS_MODE_G:
2002*4882a593Smuzhiyun ratr_value &= 0x00000FF5;
2003*4882a593Smuzhiyun break;
2004*4882a593Smuzhiyun case WIRELESS_MODE_N_24G:
2005*4882a593Smuzhiyun case WIRELESS_MODE_N_5G:
2006*4882a593Smuzhiyun b_nmode = 1;
2007*4882a593Smuzhiyun if (get_rf_type(rtlphy) == RF_1T2R ||
2008*4882a593Smuzhiyun get_rf_type(rtlphy) == RF_1T1R)
2009*4882a593Smuzhiyun ratr_mask = 0x000ff005;
2010*4882a593Smuzhiyun else
2011*4882a593Smuzhiyun ratr_mask = 0x0f0ff005;
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun ratr_value &= ratr_mask;
2014*4882a593Smuzhiyun break;
2015*4882a593Smuzhiyun default:
2016*4882a593Smuzhiyun if (rtlphy->rf_type == RF_1T2R)
2017*4882a593Smuzhiyun ratr_value &= 0x000ff0ff;
2018*4882a593Smuzhiyun else
2019*4882a593Smuzhiyun ratr_value &= 0x0f0ff0ff;
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun break;
2022*4882a593Smuzhiyun }
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun if ((rtlpriv->btcoexist.bt_coexistence) &&
2025*4882a593Smuzhiyun (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4) &&
2026*4882a593Smuzhiyun (rtlpriv->btcoexist.bt_cur_state) &&
2027*4882a593Smuzhiyun (rtlpriv->btcoexist.bt_ant_isolation) &&
2028*4882a593Smuzhiyun ((rtlpriv->btcoexist.bt_service == BT_SCO) ||
2029*4882a593Smuzhiyun (rtlpriv->btcoexist.bt_service == BT_BUSY)))
2030*4882a593Smuzhiyun ratr_value &= 0x0fffcfc0;
2031*4882a593Smuzhiyun else
2032*4882a593Smuzhiyun ratr_value &= 0x0FFFFFFF;
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun if (b_nmode &&
2035*4882a593Smuzhiyun ((curtxbw_40mhz && curshortgi_40mhz) ||
2036*4882a593Smuzhiyun (!curtxbw_40mhz && curshortgi_20mhz))) {
2037*4882a593Smuzhiyun ratr_value |= 0x10000000;
2038*4882a593Smuzhiyun tmp_ratr_value = (ratr_value >> 12);
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
2041*4882a593Smuzhiyun if ((1 << shortgi_rate) & tmp_ratr_value)
2042*4882a593Smuzhiyun break;
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
2046*4882a593Smuzhiyun (shortgi_rate << 4) | (shortgi_rate);
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG,
2052*4882a593Smuzhiyun "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
2053*4882a593Smuzhiyun }
2054*4882a593Smuzhiyun
rtl88ee_update_hal_rate_mask(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)2055*4882a593Smuzhiyun static void rtl88ee_update_hal_rate_mask(struct ieee80211_hw *hw,
2056*4882a593Smuzhiyun struct ieee80211_sta *sta, u8 rssi_level, bool update_bw)
2057*4882a593Smuzhiyun {
2058*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2059*4882a593Smuzhiyun struct rtl_phy *rtlphy = &(rtlpriv->phy);
2060*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2061*4882a593Smuzhiyun struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
2062*4882a593Smuzhiyun struct rtl_sta_info *sta_entry = NULL;
2063*4882a593Smuzhiyun u32 ratr_bitmap;
2064*4882a593Smuzhiyun u8 ratr_index;
2065*4882a593Smuzhiyun u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
2066*4882a593Smuzhiyun ? 1 : 0;
2067*4882a593Smuzhiyun u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
2068*4882a593Smuzhiyun 1 : 0;
2069*4882a593Smuzhiyun u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
2070*4882a593Smuzhiyun 1 : 0;
2071*4882a593Smuzhiyun enum wireless_mode wirelessmode = 0;
2072*4882a593Smuzhiyun bool b_shortgi = false;
2073*4882a593Smuzhiyun u8 rate_mask[5];
2074*4882a593Smuzhiyun u8 macid = 0;
2075*4882a593Smuzhiyun /*u8 mimo_ps = IEEE80211_SMPS_OFF;*/
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun sta_entry = (struct rtl_sta_info *)sta->drv_priv;
2078*4882a593Smuzhiyun wirelessmode = sta_entry->wireless_mode;
2079*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_STATION ||
2080*4882a593Smuzhiyun mac->opmode == NL80211_IFTYPE_MESH_POINT)
2081*4882a593Smuzhiyun curtxbw_40mhz = mac->bw_40;
2082*4882a593Smuzhiyun else if (mac->opmode == NL80211_IFTYPE_AP ||
2083*4882a593Smuzhiyun mac->opmode == NL80211_IFTYPE_ADHOC)
2084*4882a593Smuzhiyun macid = sta->aid + 1;
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun if (rtlhal->current_bandtype == BAND_ON_5G)
2087*4882a593Smuzhiyun ratr_bitmap = sta->supp_rates[1] << 4;
2088*4882a593Smuzhiyun else
2089*4882a593Smuzhiyun ratr_bitmap = sta->supp_rates[0];
2090*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_ADHOC)
2091*4882a593Smuzhiyun ratr_bitmap = 0xfff;
2092*4882a593Smuzhiyun ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
2093*4882a593Smuzhiyun sta->ht_cap.mcs.rx_mask[0] << 12);
2094*4882a593Smuzhiyun switch (wirelessmode) {
2095*4882a593Smuzhiyun case WIRELESS_MODE_B:
2096*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_B;
2097*4882a593Smuzhiyun if (ratr_bitmap & 0x0000000c)
2098*4882a593Smuzhiyun ratr_bitmap &= 0x0000000d;
2099*4882a593Smuzhiyun else
2100*4882a593Smuzhiyun ratr_bitmap &= 0x0000000f;
2101*4882a593Smuzhiyun break;
2102*4882a593Smuzhiyun case WIRELESS_MODE_G:
2103*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_GB;
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun if (rssi_level == 1)
2106*4882a593Smuzhiyun ratr_bitmap &= 0x00000f00;
2107*4882a593Smuzhiyun else if (rssi_level == 2)
2108*4882a593Smuzhiyun ratr_bitmap &= 0x00000ff0;
2109*4882a593Smuzhiyun else
2110*4882a593Smuzhiyun ratr_bitmap &= 0x00000ff5;
2111*4882a593Smuzhiyun break;
2112*4882a593Smuzhiyun case WIRELESS_MODE_N_24G:
2113*4882a593Smuzhiyun case WIRELESS_MODE_N_5G:
2114*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_NGB;
2115*4882a593Smuzhiyun if (rtlphy->rf_type == RF_1T2R ||
2116*4882a593Smuzhiyun rtlphy->rf_type == RF_1T1R) {
2117*4882a593Smuzhiyun if (curtxbw_40mhz) {
2118*4882a593Smuzhiyun if (rssi_level == 1)
2119*4882a593Smuzhiyun ratr_bitmap &= 0x000f0000;
2120*4882a593Smuzhiyun else if (rssi_level == 2)
2121*4882a593Smuzhiyun ratr_bitmap &= 0x000ff000;
2122*4882a593Smuzhiyun else
2123*4882a593Smuzhiyun ratr_bitmap &= 0x000ff015;
2124*4882a593Smuzhiyun } else {
2125*4882a593Smuzhiyun if (rssi_level == 1)
2126*4882a593Smuzhiyun ratr_bitmap &= 0x000f0000;
2127*4882a593Smuzhiyun else if (rssi_level == 2)
2128*4882a593Smuzhiyun ratr_bitmap &= 0x000ff000;
2129*4882a593Smuzhiyun else
2130*4882a593Smuzhiyun ratr_bitmap &= 0x000ff005;
2131*4882a593Smuzhiyun }
2132*4882a593Smuzhiyun } else {
2133*4882a593Smuzhiyun if (curtxbw_40mhz) {
2134*4882a593Smuzhiyun if (rssi_level == 1)
2135*4882a593Smuzhiyun ratr_bitmap &= 0x0f8f0000;
2136*4882a593Smuzhiyun else if (rssi_level == 2)
2137*4882a593Smuzhiyun ratr_bitmap &= 0x0f8ff000;
2138*4882a593Smuzhiyun else
2139*4882a593Smuzhiyun ratr_bitmap &= 0x0f8ff015;
2140*4882a593Smuzhiyun } else {
2141*4882a593Smuzhiyun if (rssi_level == 1)
2142*4882a593Smuzhiyun ratr_bitmap &= 0x0f8f0000;
2143*4882a593Smuzhiyun else if (rssi_level == 2)
2144*4882a593Smuzhiyun ratr_bitmap &= 0x0f8ff000;
2145*4882a593Smuzhiyun else
2146*4882a593Smuzhiyun ratr_bitmap &= 0x0f8ff005;
2147*4882a593Smuzhiyun }
2148*4882a593Smuzhiyun }
2149*4882a593Smuzhiyun /*}*/
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun if ((curtxbw_40mhz && curshortgi_40mhz) ||
2152*4882a593Smuzhiyun (!curtxbw_40mhz && curshortgi_20mhz)) {
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun if (macid == 0)
2155*4882a593Smuzhiyun b_shortgi = true;
2156*4882a593Smuzhiyun else if (macid == 1)
2157*4882a593Smuzhiyun b_shortgi = false;
2158*4882a593Smuzhiyun }
2159*4882a593Smuzhiyun break;
2160*4882a593Smuzhiyun default:
2161*4882a593Smuzhiyun ratr_index = RATR_INX_WIRELESS_NGB;
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun if (rtlphy->rf_type == RF_1T2R)
2164*4882a593Smuzhiyun ratr_bitmap &= 0x000ff0ff;
2165*4882a593Smuzhiyun else
2166*4882a593Smuzhiyun ratr_bitmap &= 0x0f0ff0ff;
2167*4882a593Smuzhiyun break;
2168*4882a593Smuzhiyun }
2169*4882a593Smuzhiyun sta_entry->ratr_index = ratr_index;
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG,
2172*4882a593Smuzhiyun "ratr_bitmap :%x\n", ratr_bitmap);
2173*4882a593Smuzhiyun *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
2174*4882a593Smuzhiyun (ratr_index << 28);
2175*4882a593Smuzhiyun rate_mask[4] = macid | (b_shortgi ? 0x20 : 0x00) | 0x80;
2176*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RATR, DBG_DMESG,
2177*4882a593Smuzhiyun "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x\n",
2178*4882a593Smuzhiyun ratr_index, ratr_bitmap,
2179*4882a593Smuzhiyun rate_mask[0], rate_mask[1],
2180*4882a593Smuzhiyun rate_mask[2], rate_mask[3],
2181*4882a593Smuzhiyun rate_mask[4]);
2182*4882a593Smuzhiyun rtl88e_fill_h2c_cmd(hw, H2C_88E_RA_MASK, 5, rate_mask);
2183*4882a593Smuzhiyun _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
2184*4882a593Smuzhiyun }
2185*4882a593Smuzhiyun
rtl88ee_update_hal_rate_tbl(struct ieee80211_hw * hw,struct ieee80211_sta * sta,u8 rssi_level,bool update_bw)2186*4882a593Smuzhiyun void rtl88ee_update_hal_rate_tbl(struct ieee80211_hw *hw,
2187*4882a593Smuzhiyun struct ieee80211_sta *sta, u8 rssi_level, bool update_bw)
2188*4882a593Smuzhiyun {
2189*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun if (rtlpriv->dm.useramask)
2192*4882a593Smuzhiyun rtl88ee_update_hal_rate_mask(hw, sta, rssi_level, update_bw);
2193*4882a593Smuzhiyun else
2194*4882a593Smuzhiyun rtl88ee_update_hal_rate_table(hw, sta);
2195*4882a593Smuzhiyun }
2196*4882a593Smuzhiyun
rtl88ee_update_channel_access_setting(struct ieee80211_hw * hw)2197*4882a593Smuzhiyun void rtl88ee_update_channel_access_setting(struct ieee80211_hw *hw)
2198*4882a593Smuzhiyun {
2199*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2200*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2201*4882a593Smuzhiyun u16 sifs_timer;
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME, &mac->slot_time);
2204*4882a593Smuzhiyun if (!mac->ht_enable)
2205*4882a593Smuzhiyun sifs_timer = 0x0a0a;
2206*4882a593Smuzhiyun else
2207*4882a593Smuzhiyun sifs_timer = 0x0e0e;
2208*4882a593Smuzhiyun rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2209*4882a593Smuzhiyun }
2210*4882a593Smuzhiyun
rtl88ee_gpio_radio_on_off_checking(struct ieee80211_hw * hw,u8 * valid)2211*4882a593Smuzhiyun bool rtl88ee_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
2212*4882a593Smuzhiyun {
2213*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2214*4882a593Smuzhiyun struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2215*4882a593Smuzhiyun enum rf_pwrstate e_rfpowerstate_toset;
2216*4882a593Smuzhiyun u32 u4tmp;
2217*4882a593Smuzhiyun bool b_actuallyset = false;
2218*4882a593Smuzhiyun
2219*4882a593Smuzhiyun if (rtlpriv->rtlhal.being_init_adapter)
2220*4882a593Smuzhiyun return false;
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun if (ppsc->swrf_processing)
2223*4882a593Smuzhiyun return false;
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun spin_lock(&rtlpriv->locks.rf_ps_lock);
2226*4882a593Smuzhiyun if (ppsc->rfchange_inprogress) {
2227*4882a593Smuzhiyun spin_unlock(&rtlpriv->locks.rf_ps_lock);
2228*4882a593Smuzhiyun return false;
2229*4882a593Smuzhiyun } else {
2230*4882a593Smuzhiyun ppsc->rfchange_inprogress = true;
2231*4882a593Smuzhiyun spin_unlock(&rtlpriv->locks.rf_ps_lock);
2232*4882a593Smuzhiyun }
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun u4tmp = rtl_read_dword(rtlpriv, REG_GPIO_OUTPUT);
2235*4882a593Smuzhiyun e_rfpowerstate_toset = (u4tmp & BIT(31)) ? ERFON : ERFOFF;
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun if (ppsc->hwradiooff && (e_rfpowerstate_toset == ERFON)) {
2238*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
2239*4882a593Smuzhiyun "GPIOChangeRF - HW Radio ON, RF ON\n");
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun e_rfpowerstate_toset = ERFON;
2242*4882a593Smuzhiyun ppsc->hwradiooff = false;
2243*4882a593Smuzhiyun b_actuallyset = true;
2244*4882a593Smuzhiyun } else if ((!ppsc->hwradiooff) &&
2245*4882a593Smuzhiyun (e_rfpowerstate_toset == ERFOFF)) {
2246*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_RF, DBG_DMESG,
2247*4882a593Smuzhiyun "GPIOChangeRF - HW Radio OFF, RF OFF\n");
2248*4882a593Smuzhiyun
2249*4882a593Smuzhiyun e_rfpowerstate_toset = ERFOFF;
2250*4882a593Smuzhiyun ppsc->hwradiooff = true;
2251*4882a593Smuzhiyun b_actuallyset = true;
2252*4882a593Smuzhiyun }
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun if (b_actuallyset) {
2255*4882a593Smuzhiyun spin_lock(&rtlpriv->locks.rf_ps_lock);
2256*4882a593Smuzhiyun ppsc->rfchange_inprogress = false;
2257*4882a593Smuzhiyun spin_unlock(&rtlpriv->locks.rf_ps_lock);
2258*4882a593Smuzhiyun } else {
2259*4882a593Smuzhiyun if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2260*4882a593Smuzhiyun RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun spin_lock(&rtlpriv->locks.rf_ps_lock);
2263*4882a593Smuzhiyun ppsc->rfchange_inprogress = false;
2264*4882a593Smuzhiyun spin_unlock(&rtlpriv->locks.rf_ps_lock);
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun *valid = 1;
2268*4882a593Smuzhiyun return !ppsc->hwradiooff;
2269*4882a593Smuzhiyun
2270*4882a593Smuzhiyun }
2271*4882a593Smuzhiyun
rtl88ee_set_key(struct ieee80211_hw * hw,u32 key_index,u8 * p_macaddr,bool is_group,u8 enc_algo,bool is_wepkey,bool clear_all)2272*4882a593Smuzhiyun void rtl88ee_set_key(struct ieee80211_hw *hw, u32 key_index,
2273*4882a593Smuzhiyun u8 *p_macaddr, bool is_group, u8 enc_algo,
2274*4882a593Smuzhiyun bool is_wepkey, bool clear_all)
2275*4882a593Smuzhiyun {
2276*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2277*4882a593Smuzhiyun struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2278*4882a593Smuzhiyun struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2279*4882a593Smuzhiyun u8 *macaddr = p_macaddr;
2280*4882a593Smuzhiyun u32 entry_id = 0;
2281*4882a593Smuzhiyun bool is_pairwise = false;
2282*4882a593Smuzhiyun static u8 cam_const_addr[4][6] = {
2283*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2284*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2285*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2286*4882a593Smuzhiyun {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2287*4882a593Smuzhiyun };
2288*4882a593Smuzhiyun static u8 cam_const_broad[] = {
2289*4882a593Smuzhiyun 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2290*4882a593Smuzhiyun };
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun if (clear_all) {
2293*4882a593Smuzhiyun u8 idx = 0;
2294*4882a593Smuzhiyun u8 cam_offset = 0;
2295*4882a593Smuzhiyun u8 clear_number = 5;
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun for (idx = 0; idx < clear_number; idx++) {
2300*4882a593Smuzhiyun rtl_cam_mark_invalid(hw, cam_offset + idx);
2301*4882a593Smuzhiyun rtl_cam_empty_entry(hw, cam_offset + idx);
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun if (idx < 5) {
2304*4882a593Smuzhiyun memset(rtlpriv->sec.key_buf[idx], 0,
2305*4882a593Smuzhiyun MAX_KEY_LEN);
2306*4882a593Smuzhiyun rtlpriv->sec.key_len[idx] = 0;
2307*4882a593Smuzhiyun }
2308*4882a593Smuzhiyun }
2309*4882a593Smuzhiyun
2310*4882a593Smuzhiyun } else {
2311*4882a593Smuzhiyun switch (enc_algo) {
2312*4882a593Smuzhiyun case WEP40_ENCRYPTION:
2313*4882a593Smuzhiyun enc_algo = CAM_WEP40;
2314*4882a593Smuzhiyun break;
2315*4882a593Smuzhiyun case WEP104_ENCRYPTION:
2316*4882a593Smuzhiyun enc_algo = CAM_WEP104;
2317*4882a593Smuzhiyun break;
2318*4882a593Smuzhiyun case TKIP_ENCRYPTION:
2319*4882a593Smuzhiyun enc_algo = CAM_TKIP;
2320*4882a593Smuzhiyun break;
2321*4882a593Smuzhiyun case AESCCMP_ENCRYPTION:
2322*4882a593Smuzhiyun enc_algo = CAM_AES;
2323*4882a593Smuzhiyun break;
2324*4882a593Smuzhiyun default:
2325*4882a593Smuzhiyun pr_err("switch case %#x not processed\n",
2326*4882a593Smuzhiyun enc_algo);
2327*4882a593Smuzhiyun enc_algo = CAM_TKIP;
2328*4882a593Smuzhiyun break;
2329*4882a593Smuzhiyun }
2330*4882a593Smuzhiyun
2331*4882a593Smuzhiyun if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2332*4882a593Smuzhiyun macaddr = cam_const_addr[key_index];
2333*4882a593Smuzhiyun entry_id = key_index;
2334*4882a593Smuzhiyun } else {
2335*4882a593Smuzhiyun if (is_group) {
2336*4882a593Smuzhiyun macaddr = cam_const_broad;
2337*4882a593Smuzhiyun entry_id = key_index;
2338*4882a593Smuzhiyun } else {
2339*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_AP ||
2340*4882a593Smuzhiyun mac->opmode == NL80211_IFTYPE_MESH_POINT) {
2341*4882a593Smuzhiyun entry_id =
2342*4882a593Smuzhiyun rtl_cam_get_free_entry(hw, p_macaddr);
2343*4882a593Smuzhiyun if (entry_id >= TOTAL_CAM_ENTRY) {
2344*4882a593Smuzhiyun pr_err("Can not find free hw security cam entry\n");
2345*4882a593Smuzhiyun return;
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun } else {
2348*4882a593Smuzhiyun entry_id = CAM_PAIRWISE_KEY_POSITION;
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun key_index = PAIRWISE_KEYIDX;
2351*4882a593Smuzhiyun is_pairwise = true;
2352*4882a593Smuzhiyun }
2353*4882a593Smuzhiyun }
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun if (rtlpriv->sec.key_len[key_index] == 0) {
2356*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2357*4882a593Smuzhiyun "delete one entry, entry_id is %d\n",
2358*4882a593Smuzhiyun entry_id);
2359*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_AP ||
2360*4882a593Smuzhiyun mac->opmode == NL80211_IFTYPE_MESH_POINT)
2361*4882a593Smuzhiyun rtl_cam_del_entry(hw, p_macaddr);
2362*4882a593Smuzhiyun rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2363*4882a593Smuzhiyun } else {
2364*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2365*4882a593Smuzhiyun "add one entry\n");
2366*4882a593Smuzhiyun if (is_pairwise) {
2367*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2368*4882a593Smuzhiyun "set Pairwise key\n");
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun rtl_cam_add_one_entry(hw, macaddr, key_index,
2371*4882a593Smuzhiyun entry_id, enc_algo,
2372*4882a593Smuzhiyun CAM_CONFIG_NO_USEDK,
2373*4882a593Smuzhiyun rtlpriv->sec.key_buf[key_index]);
2374*4882a593Smuzhiyun } else {
2375*4882a593Smuzhiyun rtl_dbg(rtlpriv, COMP_SEC, DBG_DMESG,
2376*4882a593Smuzhiyun "set group key\n");
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2379*4882a593Smuzhiyun rtl_cam_add_one_entry(hw,
2380*4882a593Smuzhiyun rtlefuse->dev_addr,
2381*4882a593Smuzhiyun PAIRWISE_KEYIDX,
2382*4882a593Smuzhiyun CAM_PAIRWISE_KEY_POSITION,
2383*4882a593Smuzhiyun enc_algo,
2384*4882a593Smuzhiyun CAM_CONFIG_NO_USEDK,
2385*4882a593Smuzhiyun rtlpriv->sec.key_buf
2386*4882a593Smuzhiyun [entry_id]);
2387*4882a593Smuzhiyun }
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun rtl_cam_add_one_entry(hw, macaddr, key_index,
2390*4882a593Smuzhiyun entry_id, enc_algo,
2391*4882a593Smuzhiyun CAM_CONFIG_NO_USEDK,
2392*4882a593Smuzhiyun rtlpriv->sec.key_buf[entry_id]);
2393*4882a593Smuzhiyun }
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun }
2396*4882a593Smuzhiyun }
2397*4882a593Smuzhiyun }
2398*4882a593Smuzhiyun
rtl8188ee_bt_var_init(struct ieee80211_hw * hw)2399*4882a593Smuzhiyun static void rtl8188ee_bt_var_init(struct ieee80211_hw *hw)
2400*4882a593Smuzhiyun {
2401*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun rtlpriv->btcoexist.bt_coexistence =
2404*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_coexist;
2405*4882a593Smuzhiyun rtlpriv->btcoexist.bt_ant_num = rtlpriv->btcoexist.eeprom_bt_ant_num;
2406*4882a593Smuzhiyun rtlpriv->btcoexist.bt_coexist_type = rtlpriv->btcoexist.eeprom_bt_type;
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun if (rtlpriv->btcoexist.reg_bt_iso == 2)
2409*4882a593Smuzhiyun rtlpriv->btcoexist.bt_ant_isolation =
2410*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_ant_isol;
2411*4882a593Smuzhiyun else
2412*4882a593Smuzhiyun rtlpriv->btcoexist.bt_ant_isolation =
2413*4882a593Smuzhiyun rtlpriv->btcoexist.reg_bt_iso;
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun rtlpriv->btcoexist.bt_radio_shared_type =
2416*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_radio_shared;
2417*4882a593Smuzhiyun
2418*4882a593Smuzhiyun if (rtlpriv->btcoexist.bt_coexistence) {
2419*4882a593Smuzhiyun if (rtlpriv->btcoexist.reg_bt_sco == 1)
2420*4882a593Smuzhiyun rtlpriv->btcoexist.bt_service = BT_OTHER_ACTION;
2421*4882a593Smuzhiyun else if (rtlpriv->btcoexist.reg_bt_sco == 2)
2422*4882a593Smuzhiyun rtlpriv->btcoexist.bt_service = BT_SCO;
2423*4882a593Smuzhiyun else if (rtlpriv->btcoexist.reg_bt_sco == 4)
2424*4882a593Smuzhiyun rtlpriv->btcoexist.bt_service = BT_BUSY;
2425*4882a593Smuzhiyun else if (rtlpriv->btcoexist.reg_bt_sco == 5)
2426*4882a593Smuzhiyun rtlpriv->btcoexist.bt_service = BT_OTHERBUSY;
2427*4882a593Smuzhiyun else
2428*4882a593Smuzhiyun rtlpriv->btcoexist.bt_service = BT_IDLE;
2429*4882a593Smuzhiyun
2430*4882a593Smuzhiyun rtlpriv->btcoexist.bt_edca_ul = 0;
2431*4882a593Smuzhiyun rtlpriv->btcoexist.bt_edca_dl = 0;
2432*4882a593Smuzhiyun rtlpriv->btcoexist.bt_rssi_state = 0xff;
2433*4882a593Smuzhiyun }
2434*4882a593Smuzhiyun }
2435*4882a593Smuzhiyun
rtl8188ee_read_bt_coexist_info_from_hwpg(struct ieee80211_hw * hw,bool auto_load_fail,u8 * hwinfo)2436*4882a593Smuzhiyun void rtl8188ee_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2437*4882a593Smuzhiyun bool auto_load_fail, u8 *hwinfo)
2438*4882a593Smuzhiyun {
2439*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2440*4882a593Smuzhiyun u8 value;
2441*4882a593Smuzhiyun
2442*4882a593Smuzhiyun if (!auto_load_fail) {
2443*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_coexist =
2444*4882a593Smuzhiyun ((hwinfo[EEPROM_RF_FEATURE_OPTION_88E] & 0xe0) >> 5);
2445*4882a593Smuzhiyun if (hwinfo[EEPROM_RF_FEATURE_OPTION_88E] == 0xFF)
2446*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_coexist = 0;
2447*4882a593Smuzhiyun value = hwinfo[EEPROM_RF_BT_SETTING_88E];
2448*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_type = ((value & 0xe) >> 1);
2449*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_ant_num = (value & 0x1);
2450*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_ant_isol = ((value & 0x10) >> 4);
2451*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_radio_shared =
2452*4882a593Smuzhiyun ((value & 0x20) >> 5);
2453*4882a593Smuzhiyun } else {
2454*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_coexist = 0;
2455*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_type = BT_2WIRE;
2456*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_ant_num = ANT_X2;
2457*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_ant_isol = 0;
2458*4882a593Smuzhiyun rtlpriv->btcoexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
2459*4882a593Smuzhiyun }
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun rtl8188ee_bt_var_init(hw);
2462*4882a593Smuzhiyun }
2463*4882a593Smuzhiyun
rtl8188ee_bt_reg_init(struct ieee80211_hw * hw)2464*4882a593Smuzhiyun void rtl8188ee_bt_reg_init(struct ieee80211_hw *hw)
2465*4882a593Smuzhiyun {
2466*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2467*4882a593Smuzhiyun
2468*4882a593Smuzhiyun /* 0:Low, 1:High, 2:From Efuse. */
2469*4882a593Smuzhiyun rtlpriv->btcoexist.reg_bt_iso = 2;
2470*4882a593Smuzhiyun /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
2471*4882a593Smuzhiyun rtlpriv->btcoexist.reg_bt_sco = 3;
2472*4882a593Smuzhiyun /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
2473*4882a593Smuzhiyun rtlpriv->btcoexist.reg_bt_sco = 0;
2474*4882a593Smuzhiyun }
2475*4882a593Smuzhiyun
rtl8188ee_bt_hw_init(struct ieee80211_hw * hw)2476*4882a593Smuzhiyun void rtl8188ee_bt_hw_init(struct ieee80211_hw *hw)
2477*4882a593Smuzhiyun {
2478*4882a593Smuzhiyun struct rtl_priv *rtlpriv = rtl_priv(hw);
2479*4882a593Smuzhiyun struct rtl_phy *rtlphy = &rtlpriv->phy;
2480*4882a593Smuzhiyun u8 u1_tmp;
2481*4882a593Smuzhiyun
2482*4882a593Smuzhiyun if (rtlpriv->btcoexist.bt_coexistence &&
2483*4882a593Smuzhiyun ((rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4) ||
2484*4882a593Smuzhiyun rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC8)) {
2485*4882a593Smuzhiyun if (rtlpriv->btcoexist.bt_ant_isolation)
2486*4882a593Smuzhiyun rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
2487*4882a593Smuzhiyun
2488*4882a593Smuzhiyun u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) & BIT(0);
2489*4882a593Smuzhiyun u1_tmp = u1_tmp |
2490*4882a593Smuzhiyun ((rtlpriv->btcoexist.bt_ant_isolation == 1) ?
2491*4882a593Smuzhiyun 0 : BIT((1)) |
2492*4882a593Smuzhiyun ((rtlpriv->btcoexist.bt_service == BT_SCO) ?
2493*4882a593Smuzhiyun 0 : BIT(2)));
2494*4882a593Smuzhiyun rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
2497*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
2498*4882a593Smuzhiyun rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun /* Config to 1T1R. */
2501*4882a593Smuzhiyun if (rtlphy->rf_type == RF_1T1R) {
2502*4882a593Smuzhiyun u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
2503*4882a593Smuzhiyun u1_tmp &= ~(BIT(1));
2504*4882a593Smuzhiyun rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
2507*4882a593Smuzhiyun u1_tmp &= ~(BIT(1));
2508*4882a593Smuzhiyun rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
2509*4882a593Smuzhiyun }
2510*4882a593Smuzhiyun }
2511*4882a593Smuzhiyun }
2512*4882a593Smuzhiyun
rtl88ee_suspend(struct ieee80211_hw * hw)2513*4882a593Smuzhiyun void rtl88ee_suspend(struct ieee80211_hw *hw)
2514*4882a593Smuzhiyun {
2515*4882a593Smuzhiyun }
2516*4882a593Smuzhiyun
rtl88ee_resume(struct ieee80211_hw * hw)2517*4882a593Smuzhiyun void rtl88ee_resume(struct ieee80211_hw *hw)
2518*4882a593Smuzhiyun {
2519*4882a593Smuzhiyun }
2520