1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* Copyright(c) 2009-2013 Realtek Corporation.*/ 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun #ifndef __RTL88E_DM_H__ 5*4882a593Smuzhiyun #define __RTL88E_DM_H__ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #define MAIN_ANT 0 8*4882a593Smuzhiyun #define AUX_ANT 1 9*4882a593Smuzhiyun #define MAIN_ANT_CG_TRX 1 10*4882a593Smuzhiyun #define AUX_ANT_CG_TRX 0 11*4882a593Smuzhiyun #define MAIN_ANT_CGCS_RX 0 12*4882a593Smuzhiyun #define AUX_ANT_CGCS_RX 1 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun /*RF REG LIST*/ 15*4882a593Smuzhiyun #define DM_REG_RF_MODE_11N 0x00 16*4882a593Smuzhiyun #define DM_REG_RF_0B_11N 0x0B 17*4882a593Smuzhiyun #define DM_REG_CHNBW_11N 0x18 18*4882a593Smuzhiyun #define DM_REG_T_METER_11N 0x24 19*4882a593Smuzhiyun #define DM_REG_RF_25_11N 0x25 20*4882a593Smuzhiyun #define DM_REG_RF_26_11N 0x26 21*4882a593Smuzhiyun #define DM_REG_RF_27_11N 0x27 22*4882a593Smuzhiyun #define DM_REG_RF_2B_11N 0x2B 23*4882a593Smuzhiyun #define DM_REG_RF_2C_11N 0x2C 24*4882a593Smuzhiyun #define DM_REG_RXRF_A3_11N 0x3C 25*4882a593Smuzhiyun #define DM_REG_T_METER_92D_11N 0x42 26*4882a593Smuzhiyun #define DM_REG_T_METER_88E_11N 0x42 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /*BB REG LIST*/ 29*4882a593Smuzhiyun /*PAGE 8 */ 30*4882a593Smuzhiyun #define DM_REG_BB_CTRL_11N 0x800 31*4882a593Smuzhiyun #define DM_REG_RF_PIN_11N 0x804 32*4882a593Smuzhiyun #define DM_REG_PSD_CTRL_11N 0x808 33*4882a593Smuzhiyun #define DM_REG_TX_ANT_CTRL_11N 0x80C 34*4882a593Smuzhiyun #define DM_REG_BB_PWR_SAV5_11N 0x818 35*4882a593Smuzhiyun #define DM_REG_CCK_RPT_FORMAT_11N 0x824 36*4882a593Smuzhiyun #define DM_REG_RX_DEFAULT_A_11N 0x858 37*4882a593Smuzhiyun #define DM_REG_RX_DEFAULT_B_11N 0x85A 38*4882a593Smuzhiyun #define DM_REG_BB_PWR_SAV3_11N 0x85C 39*4882a593Smuzhiyun #define DM_REG_ANTSEL_CTRL_11N 0x860 40*4882a593Smuzhiyun #define DM_REG_RX_ANT_CTRL_11N 0x864 41*4882a593Smuzhiyun #define DM_REG_PIN_CTRL_11N 0x870 42*4882a593Smuzhiyun #define DM_REG_BB_PWR_SAV1_11N 0x874 43*4882a593Smuzhiyun #define DM_REG_ANTSEL_PATH_11N 0x878 44*4882a593Smuzhiyun #define DM_REG_BB_3WIRE_11N 0x88C 45*4882a593Smuzhiyun #define DM_REG_SC_CNT_11N 0x8C4 46*4882a593Smuzhiyun #define DM_REG_PSD_DATA_11N 0x8B4 47*4882a593Smuzhiyun /*PAGE 9*/ 48*4882a593Smuzhiyun #define DM_REG_ANT_MAPPING1_11N 0x914 49*4882a593Smuzhiyun #define DM_REG_ANT_MAPPING2_11N 0x918 50*4882a593Smuzhiyun /*PAGE A*/ 51*4882a593Smuzhiyun #define DM_REG_CCK_ANTDIV_PARA1_11N 0xA00 52*4882a593Smuzhiyun #define DM_REG_CCK_CCA_11N 0xA0A 53*4882a593Smuzhiyun #define DM_REG_CCK_ANTDIV_PARA2_11N 0xA0C 54*4882a593Smuzhiyun #define DM_REG_CCK_ANTDIV_PARA3_11N 0xA10 55*4882a593Smuzhiyun #define DM_REG_CCK_ANTDIV_PARA4_11N 0xA14 56*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA1_11N 0xA22 57*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA2_11N 0xA23 58*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA3_11N 0xA24 59*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA4_11N 0xA25 60*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA5_11N 0xA26 61*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA6_11N 0xA27 62*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA7_11N 0xA28 63*4882a593Smuzhiyun #define DM_REG_CCK_FILTER_PARA8_11N 0xA29 64*4882a593Smuzhiyun #define DM_REG_CCK_FA_RST_11N 0xA2C 65*4882a593Smuzhiyun #define DM_REG_CCK_FA_MSB_11N 0xA58 66*4882a593Smuzhiyun #define DM_REG_CCK_FA_LSB_11N 0xA5C 67*4882a593Smuzhiyun #define DM_REG_CCK_CCA_CNT_11N 0xA60 68*4882a593Smuzhiyun #define DM_REG_BB_PWR_SAV4_11N 0xA74 69*4882a593Smuzhiyun /*PAGE B */ 70*4882a593Smuzhiyun #define DM_REG_LNA_SWITCH_11N 0xB2C 71*4882a593Smuzhiyun #define DM_REG_PATH_SWITCH_11N 0xB30 72*4882a593Smuzhiyun #define DM_REG_RSSI_CTRL_11N 0xB38 73*4882a593Smuzhiyun #define DM_REG_CONFIG_ANTA_11N 0xB68 74*4882a593Smuzhiyun #define DM_REG_RSSI_BT_11N 0xB9C 75*4882a593Smuzhiyun /*PAGE C */ 76*4882a593Smuzhiyun #define DM_REG_OFDM_FA_HOLDC_11N 0xC00 77*4882a593Smuzhiyun #define DM_REG_RX_PATH_11N 0xC04 78*4882a593Smuzhiyun #define DM_REG_TRMUX_11N 0xC08 79*4882a593Smuzhiyun #define DM_REG_OFDM_FA_RSTC_11N 0xC0C 80*4882a593Smuzhiyun #define DM_REG_RXIQI_MATRIX_11N 0xC14 81*4882a593Smuzhiyun #define DM_REG_TXIQK_MATRIX_LSB1_11N 0xC4C 82*4882a593Smuzhiyun #define DM_REG_IGI_A_11N 0xC50 83*4882a593Smuzhiyun #define DM_REG_ANTDIV_PARA2_11N 0xC54 84*4882a593Smuzhiyun #define DM_REG_IGI_B_11N 0xC58 85*4882a593Smuzhiyun #define DM_REG_ANTDIV_PARA3_11N 0xC5C 86*4882a593Smuzhiyun #define DM_REG_BB_PWR_SAV2_11N 0xC70 87*4882a593Smuzhiyun #define DM_REG_RX_OFF_11N 0xC7C 88*4882a593Smuzhiyun #define DM_REG_TXIQK_MATRIXA_11N 0xC80 89*4882a593Smuzhiyun #define DM_REG_TXIQK_MATRIXB_11N 0xC88 90*4882a593Smuzhiyun #define DM_REG_TXIQK_MATRIXA_LSB2_11N 0xC94 91*4882a593Smuzhiyun #define DM_REG_TXIQK_MATRIXB_LSB2_11N 0xC9C 92*4882a593Smuzhiyun #define DM_REG_RXIQK_MATRIX_LSB_11N 0xCA0 93*4882a593Smuzhiyun #define DM_REG_ANTDIV_PARA1_11N 0xCA4 94*4882a593Smuzhiyun #define DM_REG_OFDM_FA_TYPE1_11N 0xCF0 95*4882a593Smuzhiyun /*PAGE D */ 96*4882a593Smuzhiyun #define DM_REG_OFDM_FA_RSTD_11N 0xD00 97*4882a593Smuzhiyun #define DM_REG_OFDM_FA_TYPE2_11N 0xDA0 98*4882a593Smuzhiyun #define DM_REG_OFDM_FA_TYPE3_11N 0xDA4 99*4882a593Smuzhiyun #define DM_REG_OFDM_FA_TYPE4_11N 0xDA8 100*4882a593Smuzhiyun /*PAGE E */ 101*4882a593Smuzhiyun #define DM_REG_TXAGC_A_6_18_11N 0xE00 102*4882a593Smuzhiyun #define DM_REG_TXAGC_A_24_54_11N 0xE04 103*4882a593Smuzhiyun #define DM_REG_TXAGC_A_1_MCS32_11N 0xE08 104*4882a593Smuzhiyun #define DM_REG_TXAGC_A_MCS0_3_11N 0xE10 105*4882a593Smuzhiyun #define DM_REG_TXAGC_A_MCS4_7_11N 0xE14 106*4882a593Smuzhiyun #define DM_REG_TXAGC_A_MCS8_11_11N 0xE18 107*4882a593Smuzhiyun #define DM_REG_TXAGC_A_MCS12_15_11N 0xE1C 108*4882a593Smuzhiyun #define DM_REG_FPGA0_IQK_11N 0xE28 109*4882a593Smuzhiyun #define DM_REG_TXIQK_TONE_A_11N 0xE30 110*4882a593Smuzhiyun #define DM_REG_RXIQK_TONE_A_11N 0xE34 111*4882a593Smuzhiyun #define DM_REG_TXIQK_PI_A_11N 0xE38 112*4882a593Smuzhiyun #define DM_REG_RXIQK_PI_A_11N 0xE3C 113*4882a593Smuzhiyun #define DM_REG_TXIQK_11N 0xE40 114*4882a593Smuzhiyun #define DM_REG_RXIQK_11N 0xE44 115*4882a593Smuzhiyun #define DM_REG_IQK_AGC_PTS_11N 0xE48 116*4882a593Smuzhiyun #define DM_REG_IQK_AGC_RSP_11N 0xE4C 117*4882a593Smuzhiyun #define DM_REG_BLUETOOTH_11N 0xE6C 118*4882a593Smuzhiyun #define DM_REG_RX_WAIT_CCA_11N 0xE70 119*4882a593Smuzhiyun #define DM_REG_TX_CCK_RFON_11N 0xE74 120*4882a593Smuzhiyun #define DM_REG_TX_CCK_BBON_11N 0xE78 121*4882a593Smuzhiyun #define DM_REG_OFDM_RFON_11N 0xE7C 122*4882a593Smuzhiyun #define DM_REG_OFDM_BBON_11N 0xE80 123*4882a593Smuzhiyun #define DM_REG_TX2RX_11N 0xE84 124*4882a593Smuzhiyun #define DM_REG_TX2TX_11N 0xE88 125*4882a593Smuzhiyun #define DM_REG_RX_CCK_11N 0xE8C 126*4882a593Smuzhiyun #define DM_REG_RX_OFDM_11N 0xED0 127*4882a593Smuzhiyun #define DM_REG_RX_WAIT_RIFS_11N 0xED4 128*4882a593Smuzhiyun #define DM_REG_RX2RX_11N 0xED8 129*4882a593Smuzhiyun #define DM_REG_STANDBY_11N 0xEDC 130*4882a593Smuzhiyun #define DM_REG_SLEEP_11N 0xEE0 131*4882a593Smuzhiyun #define DM_REG_PMPD_ANAEN_11N 0xEEC 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /*MAC REG LIST*/ 134*4882a593Smuzhiyun #define DM_REG_BB_RST_11N 0x02 135*4882a593Smuzhiyun #define DM_REG_ANTSEL_PIN_11N 0x4C 136*4882a593Smuzhiyun #define DM_REG_EARLY_MODE_11N 0x4D0 137*4882a593Smuzhiyun #define DM_REG_RSSI_MONITOR_11N 0x4FE 138*4882a593Smuzhiyun #define DM_REG_EDCA_VO_11N 0x500 139*4882a593Smuzhiyun #define DM_REG_EDCA_VI_11N 0x504 140*4882a593Smuzhiyun #define DM_REG_EDCA_BE_11N 0x508 141*4882a593Smuzhiyun #define DM_REG_EDCA_BK_11N 0x50C 142*4882a593Smuzhiyun #define DM_REG_TXPAUSE_11N 0x522 143*4882a593Smuzhiyun #define DM_REG_RESP_TX_11N 0x6D8 144*4882a593Smuzhiyun #define DM_REG_ANT_TRAIN_PARA1_11N 0x7b0 145*4882a593Smuzhiyun #define DM_REG_ANT_TRAIN_PARA2_11N 0x7b4 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun /*DIG Related*/ 149*4882a593Smuzhiyun #define DM_BIT_IGI_11N 0x0000007F 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun #define HAL_DM_DIG_DISABLE BIT(0) 152*4882a593Smuzhiyun #define HAL_DM_HIPWR_DISABLE BIT(1) 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #define OFDM_TABLE_LENGTH 43 155*4882a593Smuzhiyun #define CCK_TABLE_LENGTH 33 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define OFDM_TABLE_SIZE 43 158*4882a593Smuzhiyun #define CCK_TABLE_SIZE 33 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun #define BW_AUTO_SWITCH_HIGH_LOW 25 161*4882a593Smuzhiyun #define BW_AUTO_SWITCH_LOW_HIGH 30 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun #define DM_DIG_FA_UPPER 0x3e 164*4882a593Smuzhiyun #define DM_DIG_FA_LOWER 0x1e 165*4882a593Smuzhiyun #define DM_DIG_FA_TH0 0x200 166*4882a593Smuzhiyun #define DM_DIG_FA_TH1 0x300 167*4882a593Smuzhiyun #define DM_DIG_FA_TH2 0x400 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #define RXPATHSELECTION_SS_TH_W 30 170*4882a593Smuzhiyun #define RXPATHSELECTION_DIFF_TH 18 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun #define DM_RATR_STA_INIT 0 173*4882a593Smuzhiyun #define DM_RATR_STA_HIGH 1 174*4882a593Smuzhiyun #define DM_RATR_STA_MIDDLE 2 175*4882a593Smuzhiyun #define DM_RATR_STA_LOW 3 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #define CTS2SELF_THVAL 30 178*4882a593Smuzhiyun #define REGC38_TH 20 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun #define WAIOTTHVAL 25 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_NORMAL 0 183*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_LEVEL1 1 184*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_LEVEL2 2 185*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_BT1 3 186*4882a593Smuzhiyun #define TXHIGHPWRLEVEL_BT2 4 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define DM_TYPE_BYFW 0 189*4882a593Smuzhiyun #define DM_TYPE_BYDRIVER 1 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun #define TX_POWER_NEAR_FIELD_THRESH_LVL2 74 192*4882a593Smuzhiyun #define TX_POWER_NEAR_FIELD_THRESH_LVL1 67 193*4882a593Smuzhiyun #define TXPWRTRACK_MAX_IDX 6 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun struct swat_t { 196*4882a593Smuzhiyun u8 failure_cnt; 197*4882a593Smuzhiyun u8 try_flag; 198*4882a593Smuzhiyun u8 stop_trying; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun long pre_rssi; 201*4882a593Smuzhiyun long trying_threshold; 202*4882a593Smuzhiyun u8 cur_antenna; 203*4882a593Smuzhiyun u8 pre_antenna; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun enum FAT_STATE { 208*4882a593Smuzhiyun FAT_NORMAL_STATE = 0, 209*4882a593Smuzhiyun FAT_TRAINING_STATE = 1, 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun enum tag_dynamic_init_gain_operation_type_definition { 213*4882a593Smuzhiyun DIG_TYPE_THRESH_HIGH = 0, 214*4882a593Smuzhiyun DIG_TYPE_THRESH_LOW = 1, 215*4882a593Smuzhiyun DIG_TYPE_BACKOFF = 2, 216*4882a593Smuzhiyun DIG_TYPE_RX_GAIN_MIN = 3, 217*4882a593Smuzhiyun DIG_TYPE_RX_GAIN_MAX = 4, 218*4882a593Smuzhiyun DIG_TYPE_ENABLE = 5, 219*4882a593Smuzhiyun DIG_TYPE_DISABLE = 6, 220*4882a593Smuzhiyun DIG_OP_TYPE_MAX 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun enum dm_1r_cca_e { 224*4882a593Smuzhiyun CCA_1R = 0, 225*4882a593Smuzhiyun CCA_2R = 1, 226*4882a593Smuzhiyun CCA_MAX = 2, 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun enum dm_rf_e { 230*4882a593Smuzhiyun RF_SAVE = 0, 231*4882a593Smuzhiyun RF_NORMAL = 1, 232*4882a593Smuzhiyun RF_MAX = 2, 233*4882a593Smuzhiyun }; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun enum dm_sw_ant_switch_e { 236*4882a593Smuzhiyun ANS_ANTENNA_B = 1, 237*4882a593Smuzhiyun ANS_ANTENNA_A = 2, 238*4882a593Smuzhiyun ANS_ANTENNA_MAX = 3, 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun enum pwr_track_control_method { 242*4882a593Smuzhiyun BBSWING, 243*4882a593Smuzhiyun TXAGC 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun void rtl88e_dm_set_tx_ant_by_tx_info(struct ieee80211_hw *hw, 247*4882a593Smuzhiyun u8 *pdesc, u32 mac_id); 248*4882a593Smuzhiyun void rtl88e_dm_ant_sel_statistics(struct ieee80211_hw *hw, 249*4882a593Smuzhiyun u8 antsel_tr_mux, u32 mac_id, 250*4882a593Smuzhiyun u32 rx_pwdb_all); 251*4882a593Smuzhiyun void rtl88e_dm_fast_antenna_training_callback(struct timer_list *t); 252*4882a593Smuzhiyun void rtl88e_dm_init(struct ieee80211_hw *hw); 253*4882a593Smuzhiyun void rtl88e_dm_watchdog(struct ieee80211_hw *hw); 254*4882a593Smuzhiyun void rtl88e_dm_write_dig(struct ieee80211_hw *hw); 255*4882a593Smuzhiyun void rtl88e_dm_init_edca_turbo(struct ieee80211_hw *hw); 256*4882a593Smuzhiyun void rtl88e_dm_check_txpower_tracking(struct ieee80211_hw *hw); 257*4882a593Smuzhiyun void rtl88e_dm_init_rate_adaptive_mask(struct ieee80211_hw *hw); 258*4882a593Smuzhiyun void rtl88e_dm_txpower_track_adjust(struct ieee80211_hw *hw, 259*4882a593Smuzhiyun u8 type, u8 *pdirection, u32 *poutwrite_val); 260*4882a593Smuzhiyun #endif 261