xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/pci.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #ifndef __RTL_PCI_H__
5*4882a593Smuzhiyun #define __RTL_PCI_H__
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/pci.h>
8*4882a593Smuzhiyun /* 1: MSDU packet queue,
9*4882a593Smuzhiyun  * 2: Rx Command Queue
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #define RTL_PCI_RX_MPDU_QUEUE			0
12*4882a593Smuzhiyun #define RTL_PCI_RX_CMD_QUEUE			1
13*4882a593Smuzhiyun #define RTL_PCI_MAX_RX_QUEUE			2
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define RTL_PCI_MAX_RX_COUNT			512/*64*/
16*4882a593Smuzhiyun #define RTL_PCI_MAX_TX_QUEUE_COUNT		9
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define RT_TXDESC_NUM				128
19*4882a593Smuzhiyun #define TX_DESC_NUM_92E				512
20*4882a593Smuzhiyun #define TX_DESC_NUM_8822B			512
21*4882a593Smuzhiyun #define RT_TXDESC_NUM_BE_QUEUE			256
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define BK_QUEUE				0
24*4882a593Smuzhiyun #define BE_QUEUE				1
25*4882a593Smuzhiyun #define VI_QUEUE				2
26*4882a593Smuzhiyun #define VO_QUEUE				3
27*4882a593Smuzhiyun #define BEACON_QUEUE				4
28*4882a593Smuzhiyun #define TXCMD_QUEUE				5
29*4882a593Smuzhiyun #define MGNT_QUEUE				6
30*4882a593Smuzhiyun #define HIGH_QUEUE				7
31*4882a593Smuzhiyun #define HCCA_QUEUE				8
32*4882a593Smuzhiyun #define H2C_QUEUE				TXCMD_QUEUE	/* In 8822B */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define RTL_PCI_DEVICE(vend, dev, cfg)  \
35*4882a593Smuzhiyun 	.vendor = (vend), \
36*4882a593Smuzhiyun 	.device = (dev), \
37*4882a593Smuzhiyun 	.subvendor = PCI_ANY_ID, \
38*4882a593Smuzhiyun 	.subdevice = PCI_ANY_ID,\
39*4882a593Smuzhiyun 	.driver_data = (kernel_ulong_t)&(cfg)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define INTEL_VENDOR_ID				0x8086
42*4882a593Smuzhiyun #define SIS_VENDOR_ID				0x1039
43*4882a593Smuzhiyun #define ATI_VENDOR_ID				0x1002
44*4882a593Smuzhiyun #define ATI_DEVICE_ID				0x7914
45*4882a593Smuzhiyun #define AMD_VENDOR_ID				0x1022
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define PCI_MAX_BRIDGE_NUMBER			255
48*4882a593Smuzhiyun #define PCI_MAX_DEVICES				32
49*4882a593Smuzhiyun #define PCI_MAX_FUNCTION			8
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define PCI_CONF_ADDRESS	0x0CF8	/*PCI Configuration Space Address */
52*4882a593Smuzhiyun #define PCI_CONF_DATA		0x0CFC	/*PCI Configuration Space Data */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define PCI_CLASS_BRIDGE_DEV		0x06
55*4882a593Smuzhiyun #define PCI_SUBCLASS_BR_PCI_TO_PCI	0x04
56*4882a593Smuzhiyun #define PCI_CAPABILITY_ID_PCI_EXPRESS	0x10
57*4882a593Smuzhiyun #define PCI_CAP_ID_EXP			0x10
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define U1DONTCARE			0xFF
60*4882a593Smuzhiyun #define U2DONTCARE			0xFFFF
61*4882a593Smuzhiyun #define U4DONTCARE			0xFFFFFFFF
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define RTL_PCI_8192_DID	0x8192	/*8192 PCI-E */
64*4882a593Smuzhiyun #define RTL_PCI_8192SE_DID	0x8192	/*8192 SE */
65*4882a593Smuzhiyun #define RTL_PCI_8174_DID	0x8174	/*8192 SE */
66*4882a593Smuzhiyun #define RTL_PCI_8173_DID	0x8173	/*8191 SE Crab */
67*4882a593Smuzhiyun #define RTL_PCI_8172_DID	0x8172	/*8191 SE RE */
68*4882a593Smuzhiyun #define RTL_PCI_8171_DID	0x8171	/*8191 SE Unicron */
69*4882a593Smuzhiyun #define RTL_PCI_8723AE_DID	0x8723	/*8723AE */
70*4882a593Smuzhiyun #define RTL_PCI_0045_DID	0x0045	/*8190 PCI for Ceraga */
71*4882a593Smuzhiyun #define RTL_PCI_0046_DID	0x0046	/*8190 Cardbus for Ceraga */
72*4882a593Smuzhiyun #define RTL_PCI_0044_DID	0x0044	/*8192e PCIE for Ceraga */
73*4882a593Smuzhiyun #define RTL_PCI_0047_DID	0x0047	/*8192e Express Card for Ceraga */
74*4882a593Smuzhiyun #define RTL_PCI_700F_DID	0x700F
75*4882a593Smuzhiyun #define RTL_PCI_701F_DID	0x701F
76*4882a593Smuzhiyun #define RTL_PCI_DLINK_DID	0x3304
77*4882a593Smuzhiyun #define RTL_PCI_8723AE_DID	0x8723	/*8723e */
78*4882a593Smuzhiyun #define RTL_PCI_8192CET_DID	0x8191	/*8192ce */
79*4882a593Smuzhiyun #define RTL_PCI_8192CE_DID	0x8178	/*8192ce */
80*4882a593Smuzhiyun #define RTL_PCI_8191CE_DID	0x8177	/*8192ce */
81*4882a593Smuzhiyun #define RTL_PCI_8188CE_DID	0x8176	/*8192ce */
82*4882a593Smuzhiyun #define RTL_PCI_8192CU_DID	0x8191	/*8192ce */
83*4882a593Smuzhiyun #define RTL_PCI_8192DE_DID	0x8193	/*8192de */
84*4882a593Smuzhiyun #define RTL_PCI_8192DE_DID2	0x002B	/*92DE*/
85*4882a593Smuzhiyun #define RTL_PCI_8188EE_DID	0x8179  /*8188ee*/
86*4882a593Smuzhiyun #define RTL_PCI_8723BE_DID	0xB723  /*8723be*/
87*4882a593Smuzhiyun #define RTL_PCI_8192EE_DID	0x818B	/*8192ee*/
88*4882a593Smuzhiyun #define RTL_PCI_8821AE_DID	0x8821	/*8821ae*/
89*4882a593Smuzhiyun #define RTL_PCI_8812AE_DID	0x8812	/*8812ae*/
90*4882a593Smuzhiyun #define RTL_PCI_8822BE_DID	0xB822	/*8822be*/
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /*8192 support 16 pages of IO registers*/
93*4882a593Smuzhiyun #define RTL_MEM_MAPPED_IO_RANGE_8190PCI		0x1000
94*4882a593Smuzhiyun #define RTL_MEM_MAPPED_IO_RANGE_8192PCIE	0x4000
95*4882a593Smuzhiyun #define RTL_MEM_MAPPED_IO_RANGE_8192SE		0x4000
96*4882a593Smuzhiyun #define RTL_MEM_MAPPED_IO_RANGE_8192CE		0x4000
97*4882a593Smuzhiyun #define RTL_MEM_MAPPED_IO_RANGE_8192DE		0x4000
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define RTL_PCI_REVISION_ID_8190PCI		0x00
100*4882a593Smuzhiyun #define RTL_PCI_REVISION_ID_8192PCIE		0x01
101*4882a593Smuzhiyun #define RTL_PCI_REVISION_ID_8192SE		0x10
102*4882a593Smuzhiyun #define RTL_PCI_REVISION_ID_8192CE		0x1
103*4882a593Smuzhiyun #define RTL_PCI_REVISION_ID_8192DE		0x0
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define RTL_DEFAULT_HARDWARE_TYPE	HARDWARE_TYPE_RTL8192CE
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun enum pci_bridge_vendor {
108*4882a593Smuzhiyun 	PCI_BRIDGE_VENDOR_INTEL = 0x0,	/*0b'0000,0001 */
109*4882a593Smuzhiyun 	PCI_BRIDGE_VENDOR_ATI,		/*0b'0000,0010*/
110*4882a593Smuzhiyun 	PCI_BRIDGE_VENDOR_AMD,		/*0b'0000,0100*/
111*4882a593Smuzhiyun 	PCI_BRIDGE_VENDOR_SIS,		/*0b'0000,1000*/
112*4882a593Smuzhiyun 	PCI_BRIDGE_VENDOR_UNKNOWN,	/*0b'0100,0000*/
113*4882a593Smuzhiyun 	PCI_BRIDGE_VENDOR_MAX,
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun struct rtl_pci_capabilities_header {
117*4882a593Smuzhiyun 	u8 capability_id;
118*4882a593Smuzhiyun 	u8 next;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* In new TRX flow, Buffer_desc is new concept
122*4882a593Smuzhiyun  * But TX wifi info == TX descriptor in old flow
123*4882a593Smuzhiyun  * RX wifi info == RX descriptor in old flow
124*4882a593Smuzhiyun  */
125*4882a593Smuzhiyun struct rtl_tx_buffer_desc {
126*4882a593Smuzhiyun 	u32 dword[4 * (1 << (BUFDESC_SEG_NUM + 1))];
127*4882a593Smuzhiyun } __packed;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun struct rtl_tx_desc {
130*4882a593Smuzhiyun 	u32 dword[16];
131*4882a593Smuzhiyun } __packed;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun struct rtl_rx_buffer_desc { /*rx buffer desc*/
134*4882a593Smuzhiyun 	u32 dword[4];
135*4882a593Smuzhiyun } __packed;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun struct rtl_rx_desc { /*old: rx desc new: rx wifi info*/
138*4882a593Smuzhiyun 	u32 dword[8];
139*4882a593Smuzhiyun } __packed;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun struct rtl_tx_cmd_desc {
142*4882a593Smuzhiyun 	u32 dword[16];
143*4882a593Smuzhiyun } __packed;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun struct rtl8192_tx_ring {
146*4882a593Smuzhiyun 	struct rtl_tx_desc *desc;
147*4882a593Smuzhiyun 	dma_addr_t dma;
148*4882a593Smuzhiyun 	unsigned int idx;
149*4882a593Smuzhiyun 	unsigned int entries;
150*4882a593Smuzhiyun 	struct sk_buff_head queue;
151*4882a593Smuzhiyun 	/*add for new trx flow*/
152*4882a593Smuzhiyun 	struct rtl_tx_buffer_desc *buffer_desc; /*tx buffer descriptor*/
153*4882a593Smuzhiyun 	dma_addr_t buffer_desc_dma; /*tx bufferd desc dma memory*/
154*4882a593Smuzhiyun 	u16 cur_tx_wp; /* current_tx_write_point */
155*4882a593Smuzhiyun 	u16 cur_tx_rp; /* current_tx_read_point */
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun struct rtl8192_rx_ring {
159*4882a593Smuzhiyun 	struct rtl_rx_desc *desc;
160*4882a593Smuzhiyun 	dma_addr_t dma;
161*4882a593Smuzhiyun 	unsigned int idx;
162*4882a593Smuzhiyun 	struct sk_buff *rx_buf[RTL_PCI_MAX_RX_COUNT];
163*4882a593Smuzhiyun 	/*add for new trx flow*/
164*4882a593Smuzhiyun 	struct rtl_rx_buffer_desc *buffer_desc; /*rx buffer descriptor*/
165*4882a593Smuzhiyun 	u16 next_rx_rp; /* next_rx_read_point */
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun struct rtl_pci {
169*4882a593Smuzhiyun 	struct pci_dev *pdev;
170*4882a593Smuzhiyun 	bool irq_enabled;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	bool driver_is_goingto_unload;
173*4882a593Smuzhiyun 	bool up_first_time;
174*4882a593Smuzhiyun 	bool first_init;
175*4882a593Smuzhiyun 	bool being_init_adapter;
176*4882a593Smuzhiyun 	bool init_ready;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/*Tx */
179*4882a593Smuzhiyun 	struct rtl8192_tx_ring tx_ring[RTL_PCI_MAX_TX_QUEUE_COUNT];
180*4882a593Smuzhiyun 	int txringcount[RTL_PCI_MAX_TX_QUEUE_COUNT];
181*4882a593Smuzhiyun 	u32 transmit_config;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/*Rx */
184*4882a593Smuzhiyun 	struct rtl8192_rx_ring rx_ring[RTL_PCI_MAX_RX_QUEUE];
185*4882a593Smuzhiyun 	int rxringcount;
186*4882a593Smuzhiyun 	u16 rxbuffersize;
187*4882a593Smuzhiyun 	u32 receive_config;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/*irq */
190*4882a593Smuzhiyun 	u8 irq_alloc;
191*4882a593Smuzhiyun 	u32 irq_mask[4];	/* 0-1: normal, 2: unused, 3: h2c */
192*4882a593Smuzhiyun 	u32 sys_irq_mask;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/*Bcn control register setting */
195*4882a593Smuzhiyun 	u32 reg_bcn_ctrl_val;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	 /*ASPM*/ u8 const_pci_aspm;
198*4882a593Smuzhiyun 	u8 const_amdpci_aspm;
199*4882a593Smuzhiyun 	u8 const_hwsw_rfoff_d3;
200*4882a593Smuzhiyun 	u8 const_support_pciaspm;
201*4882a593Smuzhiyun 	/*pci-e bridge */
202*4882a593Smuzhiyun 	u8 const_hostpci_aspm_setting;
203*4882a593Smuzhiyun 	/*pci-e device */
204*4882a593Smuzhiyun 	u8 const_devicepci_aspm_setting;
205*4882a593Smuzhiyun 	/* If it supports ASPM, Offset[560h] = 0x40,
206*4882a593Smuzhiyun 	 * otherwise Offset[560h] = 0x00.
207*4882a593Smuzhiyun 	 */
208*4882a593Smuzhiyun 	bool support_aspm;
209*4882a593Smuzhiyun 	bool support_backdoor;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/*QOS & EDCA */
212*4882a593Smuzhiyun 	enum acm_method acm_method;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	u16 shortretry_limit;
215*4882a593Smuzhiyun 	u16 longretry_limit;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* MSI support */
218*4882a593Smuzhiyun 	bool msi_support;
219*4882a593Smuzhiyun 	bool using_msi;
220*4882a593Smuzhiyun 	/* interrupt clear before set */
221*4882a593Smuzhiyun 	bool int_clear;
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun struct mp_adapter {
225*4882a593Smuzhiyun 	u8 linkctrl_reg;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	u8 busnumber;
228*4882a593Smuzhiyun 	u8 devnumber;
229*4882a593Smuzhiyun 	u8 funcnumber;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	u8 pcibridge_busnum;
232*4882a593Smuzhiyun 	u8 pcibridge_devnum;
233*4882a593Smuzhiyun 	u8 pcibridge_funcnum;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	u8 pcibridge_vendor;
236*4882a593Smuzhiyun 	u16 pcibridge_vendorid;
237*4882a593Smuzhiyun 	u16 pcibridge_deviceid;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	u8 num4bytes;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	u8 pcibridge_pciehdr_offset;
242*4882a593Smuzhiyun 	u8 pcibridge_linkctrlreg;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	bool amd_l1_patch;
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun struct rtl_pci_priv {
248*4882a593Smuzhiyun 	struct bt_coexist_info bt_coexist;
249*4882a593Smuzhiyun 	struct rtl_led_ctl ledctl;
250*4882a593Smuzhiyun 	struct rtl_pci dev;
251*4882a593Smuzhiyun 	struct mp_adapter ndis_adapter;
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define rtl_pcipriv(hw)		(((struct rtl_pci_priv *)(rtl_priv(hw))->priv))
255*4882a593Smuzhiyun #define rtl_pcidev(pcipriv)	(&((pcipriv)->dev))
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun extern const struct rtl_intf_ops rtl_pci_ops;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun int rtl_pci_probe(struct pci_dev *pdev,
262*4882a593Smuzhiyun 		  const struct pci_device_id *id);
263*4882a593Smuzhiyun void rtl_pci_disconnect(struct pci_dev *pdev);
264*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
265*4882a593Smuzhiyun int rtl_pci_suspend(struct device *dev);
266*4882a593Smuzhiyun int rtl_pci_resume(struct device *dev);
267*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
pci_read8_sync(struct rtl_priv * rtlpriv,u32 addr)268*4882a593Smuzhiyun static inline u8 pci_read8_sync(struct rtl_priv *rtlpriv, u32 addr)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	return readb((u8 __iomem *)rtlpriv->io.pci_mem_start + addr);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun 
pci_read16_sync(struct rtl_priv * rtlpriv,u32 addr)273*4882a593Smuzhiyun static inline u16 pci_read16_sync(struct rtl_priv *rtlpriv, u32 addr)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	return readw((u8 __iomem *)rtlpriv->io.pci_mem_start + addr);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
pci_read32_sync(struct rtl_priv * rtlpriv,u32 addr)278*4882a593Smuzhiyun static inline u32 pci_read32_sync(struct rtl_priv *rtlpriv, u32 addr)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	return readl((u8 __iomem *)rtlpriv->io.pci_mem_start + addr);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
pci_write8_async(struct rtl_priv * rtlpriv,u32 addr,u8 val)283*4882a593Smuzhiyun static inline void pci_write8_async(struct rtl_priv *rtlpriv, u32 addr, u8 val)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	writeb(val, (u8 __iomem *)rtlpriv->io.pci_mem_start + addr);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
pci_write16_async(struct rtl_priv * rtlpriv,u32 addr,u16 val)288*4882a593Smuzhiyun static inline void pci_write16_async(struct rtl_priv *rtlpriv,
289*4882a593Smuzhiyun 				     u32 addr, u16 val)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	writew(val, (u8 __iomem *)rtlpriv->io.pci_mem_start + addr);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
pci_write32_async(struct rtl_priv * rtlpriv,u32 addr,u32 val)294*4882a593Smuzhiyun static inline void pci_write32_async(struct rtl_priv *rtlpriv,
295*4882a593Smuzhiyun 				     u32 addr, u32 val)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	writel(val, (u8 __iomem *)rtlpriv->io.pci_mem_start + addr);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
calc_fifo_space(u16 rp,u16 wp,u16 size)300*4882a593Smuzhiyun static inline u16 calc_fifo_space(u16 rp, u16 wp, u16 size)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	if (rp <= wp)
303*4882a593Smuzhiyun 		return size - 1 + rp - wp;
304*4882a593Smuzhiyun 	return rp - wp - 1;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun #endif
308