xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtlwifi/pci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright(c) 2009-2012  Realtek Corporation.*/
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "wifi.h"
5*4882a593Smuzhiyun #include "core.h"
6*4882a593Smuzhiyun #include "pci.h"
7*4882a593Smuzhiyun #include "base.h"
8*4882a593Smuzhiyun #include "ps.h"
9*4882a593Smuzhiyun #include "efuse.h"
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/export.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun MODULE_AUTHOR("lizhaoming	<chaoming_li@realsil.com.cn>");
15*4882a593Smuzhiyun MODULE_AUTHOR("Realtek WlanFAE	<wlanfae@realtek.com>");
16*4882a593Smuzhiyun MODULE_AUTHOR("Larry Finger	<Larry.FInger@lwfinger.net>");
17*4882a593Smuzhiyun MODULE_LICENSE("GPL");
18*4882a593Smuzhiyun MODULE_DESCRIPTION("PCI basic driver for rtlwifi");
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
21*4882a593Smuzhiyun 	INTEL_VENDOR_ID,
22*4882a593Smuzhiyun 	ATI_VENDOR_ID,
23*4882a593Smuzhiyun 	AMD_VENDOR_ID,
24*4882a593Smuzhiyun 	SIS_VENDOR_ID
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun static const u8 ac_to_hwq[] = {
28*4882a593Smuzhiyun 	VO_QUEUE,
29*4882a593Smuzhiyun 	VI_QUEUE,
30*4882a593Smuzhiyun 	BE_QUEUE,
31*4882a593Smuzhiyun 	BK_QUEUE
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun 
_rtl_mac_to_hwqueue(struct ieee80211_hw * hw,struct sk_buff * skb)34*4882a593Smuzhiyun static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw, struct sk_buff *skb)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
37*4882a593Smuzhiyun 	__le16 fc = rtl_get_fc(skb);
38*4882a593Smuzhiyun 	u8 queue_index = skb_get_queue_mapping(skb);
39*4882a593Smuzhiyun 	struct ieee80211_hdr *hdr;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	if (unlikely(ieee80211_is_beacon(fc)))
42*4882a593Smuzhiyun 		return BEACON_QUEUE;
43*4882a593Smuzhiyun 	if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))
44*4882a593Smuzhiyun 		return MGNT_QUEUE;
45*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
46*4882a593Smuzhiyun 		if (ieee80211_is_nullfunc(fc))
47*4882a593Smuzhiyun 			return HIGH_QUEUE;
48*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8822BE) {
49*4882a593Smuzhiyun 		hdr = rtl_get_hdr(skb);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 		if (is_multicast_ether_addr(hdr->addr1) ||
52*4882a593Smuzhiyun 		    is_broadcast_ether_addr(hdr->addr1))
53*4882a593Smuzhiyun 			return HIGH_QUEUE;
54*4882a593Smuzhiyun 	}
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	return ac_to_hwq[queue_index];
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* Update PCI dependent default settings*/
_rtl_pci_update_default_setting(struct ieee80211_hw * hw)60*4882a593Smuzhiyun static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
63*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
64*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
65*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
66*4882a593Smuzhiyun 	u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
67*4882a593Smuzhiyun 	u8 init_aspm;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	ppsc->reg_rfps_level = 0;
70*4882a593Smuzhiyun 	ppsc->support_aspm = false;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/*Update PCI ASPM setting */
73*4882a593Smuzhiyun 	ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
74*4882a593Smuzhiyun 	switch (rtlpci->const_pci_aspm) {
75*4882a593Smuzhiyun 	case 0:
76*4882a593Smuzhiyun 		/*No ASPM */
77*4882a593Smuzhiyun 		break;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	case 1:
80*4882a593Smuzhiyun 		/*ASPM dynamically enabled/disable. */
81*4882a593Smuzhiyun 		ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
82*4882a593Smuzhiyun 		break;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	case 2:
85*4882a593Smuzhiyun 		/*ASPM with Clock Req dynamically enabled/disable. */
86*4882a593Smuzhiyun 		ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
87*4882a593Smuzhiyun 					 RT_RF_OFF_LEVL_CLK_REQ);
88*4882a593Smuzhiyun 		break;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	case 3:
91*4882a593Smuzhiyun 		/* Always enable ASPM and Clock Req
92*4882a593Smuzhiyun 		 * from initialization to halt.
93*4882a593Smuzhiyun 		 */
94*4882a593Smuzhiyun 		ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
95*4882a593Smuzhiyun 		ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
96*4882a593Smuzhiyun 					 RT_RF_OFF_LEVL_CLK_REQ);
97*4882a593Smuzhiyun 		break;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	case 4:
100*4882a593Smuzhiyun 		/* Always enable ASPM without Clock Req
101*4882a593Smuzhiyun 		 * from initialization to halt.
102*4882a593Smuzhiyun 		 */
103*4882a593Smuzhiyun 		ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
104*4882a593Smuzhiyun 					  RT_RF_OFF_LEVL_CLK_REQ);
105*4882a593Smuzhiyun 		ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
106*4882a593Smuzhiyun 		break;
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/*Update Radio OFF setting */
112*4882a593Smuzhiyun 	switch (rtlpci->const_hwsw_rfoff_d3) {
113*4882a593Smuzhiyun 	case 1:
114*4882a593Smuzhiyun 		if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
115*4882a593Smuzhiyun 			ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
116*4882a593Smuzhiyun 		break;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	case 2:
119*4882a593Smuzhiyun 		if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
120*4882a593Smuzhiyun 			ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
121*4882a593Smuzhiyun 		ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
122*4882a593Smuzhiyun 		break;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	case 3:
125*4882a593Smuzhiyun 		ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
126*4882a593Smuzhiyun 		break;
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/*Set HW definition to determine if it supports ASPM. */
130*4882a593Smuzhiyun 	switch (rtlpci->const_support_pciaspm) {
131*4882a593Smuzhiyun 	case 0:
132*4882a593Smuzhiyun 		/*Not support ASPM. */
133*4882a593Smuzhiyun 		ppsc->support_aspm = false;
134*4882a593Smuzhiyun 		break;
135*4882a593Smuzhiyun 	case 1:
136*4882a593Smuzhiyun 		/*Support ASPM. */
137*4882a593Smuzhiyun 		ppsc->support_aspm = true;
138*4882a593Smuzhiyun 		ppsc->support_backdoor = true;
139*4882a593Smuzhiyun 		break;
140*4882a593Smuzhiyun 	case 2:
141*4882a593Smuzhiyun 		/*ASPM value set by chipset. */
142*4882a593Smuzhiyun 		if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
143*4882a593Smuzhiyun 			ppsc->support_aspm = true;
144*4882a593Smuzhiyun 		break;
145*4882a593Smuzhiyun 	default:
146*4882a593Smuzhiyun 		pr_err("switch case %#x not processed\n",
147*4882a593Smuzhiyun 		       rtlpci->const_support_pciaspm);
148*4882a593Smuzhiyun 		break;
149*4882a593Smuzhiyun 	}
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* toshiba aspm issue, toshiba will set aspm selfly
152*4882a593Smuzhiyun 	 * so we should not set aspm in driver
153*4882a593Smuzhiyun 	 */
154*4882a593Smuzhiyun 	pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
155*4882a593Smuzhiyun 	if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
156*4882a593Smuzhiyun 	    init_aspm == 0x43)
157*4882a593Smuzhiyun 		ppsc->support_aspm = false;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
_rtl_pci_platform_switch_device_pci_aspm(struct ieee80211_hw * hw,u8 value)160*4882a593Smuzhiyun static bool _rtl_pci_platform_switch_device_pci_aspm(
161*4882a593Smuzhiyun 			struct ieee80211_hw *hw,
162*4882a593Smuzhiyun 			u8 value)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
165*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
168*4882a593Smuzhiyun 		value |= 0x40;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	pci_write_config_byte(rtlpci->pdev, 0x80, value);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	return false;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
_rtl_pci_switch_clk_req(struct ieee80211_hw * hw,u8 value)176*4882a593Smuzhiyun static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
179*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	pci_write_config_byte(rtlpci->pdev, 0x81, value);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
184*4882a593Smuzhiyun 		udelay(100);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
rtl_pci_disable_aspm(struct ieee80211_hw * hw)188*4882a593Smuzhiyun static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
191*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
192*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
193*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
194*4882a593Smuzhiyun 	u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
195*4882a593Smuzhiyun 	u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
196*4882a593Smuzhiyun 	/*Retrieve original configuration settings. */
197*4882a593Smuzhiyun 	u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
198*4882a593Smuzhiyun 	u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
199*4882a593Smuzhiyun 				pcibridge_linkctrlreg;
200*4882a593Smuzhiyun 	u16 aspmlevel = 0;
201*4882a593Smuzhiyun 	u8 tmp_u1b = 0;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	if (!ppsc->support_aspm)
204*4882a593Smuzhiyun 		return;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
207*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_TRACE,
208*4882a593Smuzhiyun 			"PCI(Bridge) UNKNOWN\n");
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 		return;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
214*4882a593Smuzhiyun 		RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
215*4882a593Smuzhiyun 		_rtl_pci_switch_clk_req(hw, 0x0);
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/*for promising device will in L0 state after an I/O. */
219*4882a593Smuzhiyun 	pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	/*Set corresponding value. */
222*4882a593Smuzhiyun 	aspmlevel |= BIT(0) | BIT(1);
223*4882a593Smuzhiyun 	linkctrl_reg &= ~aspmlevel;
224*4882a593Smuzhiyun 	pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	_rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
227*4882a593Smuzhiyun 	udelay(50);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/*4 Disable Pci Bridge ASPM */
230*4882a593Smuzhiyun 	pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
231*4882a593Smuzhiyun 			      pcibridge_linkctrlreg);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	udelay(50);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /*Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
237*4882a593Smuzhiyun  *power saving We should follow the sequence to enable
238*4882a593Smuzhiyun  *RTL8192SE first then enable Pci Bridge ASPM
239*4882a593Smuzhiyun  *or the system will show bluescreen.
240*4882a593Smuzhiyun  */
rtl_pci_enable_aspm(struct ieee80211_hw * hw)241*4882a593Smuzhiyun static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
244*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
245*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
246*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
247*4882a593Smuzhiyun 	u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
248*4882a593Smuzhiyun 	u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
249*4882a593Smuzhiyun 	u16 aspmlevel;
250*4882a593Smuzhiyun 	u8 u_pcibridge_aspmsetting;
251*4882a593Smuzhiyun 	u8 u_device_aspmsetting;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (!ppsc->support_aspm)
254*4882a593Smuzhiyun 		return;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
257*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_POWER, DBG_TRACE,
258*4882a593Smuzhiyun 			"PCI(Bridge) UNKNOWN\n");
259*4882a593Smuzhiyun 		return;
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/*4 Enable Pci Bridge ASPM */
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	u_pcibridge_aspmsetting =
265*4882a593Smuzhiyun 	    pcipriv->ndis_adapter.pcibridge_linkctrlreg |
266*4882a593Smuzhiyun 	    rtlpci->const_hostpci_aspm_setting;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
269*4882a593Smuzhiyun 		u_pcibridge_aspmsetting &= ~BIT(0);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
272*4882a593Smuzhiyun 			      u_pcibridge_aspmsetting);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
275*4882a593Smuzhiyun 		"PlatformEnableASPM(): Write reg[%x] = %x\n",
276*4882a593Smuzhiyun 		(pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
277*4882a593Smuzhiyun 		u_pcibridge_aspmsetting);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	udelay(50);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/*Get ASPM level (with/without Clock Req) */
282*4882a593Smuzhiyun 	aspmlevel = rtlpci->const_devicepci_aspm_setting;
283*4882a593Smuzhiyun 	u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
286*4882a593Smuzhiyun 	/*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	u_device_aspmsetting |= aspmlevel;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	_rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
293*4882a593Smuzhiyun 		_rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
294*4882a593Smuzhiyun 					     RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
295*4882a593Smuzhiyun 		RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 	udelay(100);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
rtl_pci_get_amd_l1_patch(struct ieee80211_hw * hw)300*4882a593Smuzhiyun static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	bool status = false;
305*4882a593Smuzhiyun 	u8 offset_e0;
306*4882a593Smuzhiyun 	unsigned int offset_e4;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (offset_e0 == 0xA0) {
313*4882a593Smuzhiyun 		pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
314*4882a593Smuzhiyun 		if (offset_e4 & BIT(23))
315*4882a593Smuzhiyun 			status = true;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return status;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
rtl_pci_check_buddy_priv(struct ieee80211_hw * hw,struct rtl_priv ** buddy_priv)321*4882a593Smuzhiyun static bool rtl_pci_check_buddy_priv(struct ieee80211_hw *hw,
322*4882a593Smuzhiyun 				     struct rtl_priv **buddy_priv)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
325*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
326*4882a593Smuzhiyun 	bool find_buddy_priv = false;
327*4882a593Smuzhiyun 	struct rtl_priv *tpriv;
328*4882a593Smuzhiyun 	struct rtl_pci_priv *tpcipriv = NULL;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (!list_empty(&rtlpriv->glb_var->glb_priv_list)) {
331*4882a593Smuzhiyun 		list_for_each_entry(tpriv, &rtlpriv->glb_var->glb_priv_list,
332*4882a593Smuzhiyun 				    list) {
333*4882a593Smuzhiyun 			tpcipriv = (struct rtl_pci_priv *)tpriv->priv;
334*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
335*4882a593Smuzhiyun 				"pcipriv->ndis_adapter.funcnumber %x\n",
336*4882a593Smuzhiyun 				pcipriv->ndis_adapter.funcnumber);
337*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
338*4882a593Smuzhiyun 				"tpcipriv->ndis_adapter.funcnumber %x\n",
339*4882a593Smuzhiyun 				tpcipriv->ndis_adapter.funcnumber);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 			if (pcipriv->ndis_adapter.busnumber ==
342*4882a593Smuzhiyun 			    tpcipriv->ndis_adapter.busnumber &&
343*4882a593Smuzhiyun 			    pcipriv->ndis_adapter.devnumber ==
344*4882a593Smuzhiyun 			    tpcipriv->ndis_adapter.devnumber &&
345*4882a593Smuzhiyun 			    pcipriv->ndis_adapter.funcnumber !=
346*4882a593Smuzhiyun 			    tpcipriv->ndis_adapter.funcnumber) {
347*4882a593Smuzhiyun 				find_buddy_priv = true;
348*4882a593Smuzhiyun 				break;
349*4882a593Smuzhiyun 			}
350*4882a593Smuzhiyun 		}
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
354*4882a593Smuzhiyun 		"find_buddy_priv %d\n", find_buddy_priv);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	if (find_buddy_priv)
357*4882a593Smuzhiyun 		*buddy_priv = tpriv;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	return find_buddy_priv;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
rtl_pci_get_linkcontrol_field(struct ieee80211_hw * hw)362*4882a593Smuzhiyun static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
365*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
366*4882a593Smuzhiyun 	u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
367*4882a593Smuzhiyun 	u8 linkctrl_reg;
368*4882a593Smuzhiyun 	u8 num4bbytes;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	num4bbytes = (capabilityoffset + 0x10) / 4;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/*Read  Link Control Register */
373*4882a593Smuzhiyun 	pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
rtl_pci_parse_configuration(struct pci_dev * pdev,struct ieee80211_hw * hw)378*4882a593Smuzhiyun static void rtl_pci_parse_configuration(struct pci_dev *pdev,
379*4882a593Smuzhiyun 					struct ieee80211_hw *hw)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
382*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	u8 tmp;
385*4882a593Smuzhiyun 	u16 linkctrl_reg;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	/*Link Control Register */
388*4882a593Smuzhiyun 	pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &linkctrl_reg);
389*4882a593Smuzhiyun 	pcipriv->ndis_adapter.linkctrl_reg = (u8)linkctrl_reg;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
392*4882a593Smuzhiyun 		pcipriv->ndis_adapter.linkctrl_reg);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	pci_read_config_byte(pdev, 0x98, &tmp);
395*4882a593Smuzhiyun 	tmp |= BIT(4);
396*4882a593Smuzhiyun 	pci_write_config_byte(pdev, 0x98, tmp);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	tmp = 0x17;
399*4882a593Smuzhiyun 	pci_write_config_byte(pdev, 0x70f, tmp);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
rtl_pci_init_aspm(struct ieee80211_hw * hw)402*4882a593Smuzhiyun static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	_rtl_pci_update_default_setting(hw);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
409*4882a593Smuzhiyun 		/*Always enable ASPM & Clock Req. */
410*4882a593Smuzhiyun 		rtl_pci_enable_aspm(hw);
411*4882a593Smuzhiyun 		RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
_rtl_pci_io_handler_init(struct device * dev,struct ieee80211_hw * hw)415*4882a593Smuzhiyun static void _rtl_pci_io_handler_init(struct device *dev,
416*4882a593Smuzhiyun 				     struct ieee80211_hw *hw)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	rtlpriv->io.dev = dev;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	rtlpriv->io.write8_async = pci_write8_async;
423*4882a593Smuzhiyun 	rtlpriv->io.write16_async = pci_write16_async;
424*4882a593Smuzhiyun 	rtlpriv->io.write32_async = pci_write32_async;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	rtlpriv->io.read8_sync = pci_read8_sync;
427*4882a593Smuzhiyun 	rtlpriv->io.read16_sync = pci_read16_sync;
428*4882a593Smuzhiyun 	rtlpriv->io.read32_sync = pci_read32_sync;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
_rtl_update_earlymode_info(struct ieee80211_hw * hw,struct sk_buff * skb,struct rtl_tcb_desc * tcb_desc,u8 tid)431*4882a593Smuzhiyun static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
432*4882a593Smuzhiyun 				       struct sk_buff *skb,
433*4882a593Smuzhiyun 				       struct rtl_tcb_desc *tcb_desc, u8 tid)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
436*4882a593Smuzhiyun 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
437*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
438*4882a593Smuzhiyun 	struct sk_buff *next_skb;
439*4882a593Smuzhiyun 	u8 additionlen = FCS_LEN;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/* here open is 4, wep/tkip is 8, aes is 12*/
442*4882a593Smuzhiyun 	if (info->control.hw_key)
443*4882a593Smuzhiyun 		additionlen += info->control.hw_key->icv_len;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* The most skb num is 6 */
446*4882a593Smuzhiyun 	tcb_desc->empkt_num = 0;
447*4882a593Smuzhiyun 	spin_lock_bh(&rtlpriv->locks.waitq_lock);
448*4882a593Smuzhiyun 	skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
449*4882a593Smuzhiyun 		struct ieee80211_tx_info *next_info;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 		next_info = IEEE80211_SKB_CB(next_skb);
452*4882a593Smuzhiyun 		if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
453*4882a593Smuzhiyun 			tcb_desc->empkt_len[tcb_desc->empkt_num] =
454*4882a593Smuzhiyun 				next_skb->len + additionlen;
455*4882a593Smuzhiyun 			tcb_desc->empkt_num++;
456*4882a593Smuzhiyun 		} else {
457*4882a593Smuzhiyun 			break;
458*4882a593Smuzhiyun 		}
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 		if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
461*4882a593Smuzhiyun 				      next_skb))
462*4882a593Smuzhiyun 			break;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 		if (tcb_desc->empkt_num >= rtlhal->max_earlymode_num)
465*4882a593Smuzhiyun 			break;
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 	spin_unlock_bh(&rtlpriv->locks.waitq_lock);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	return true;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /* just for early mode now */
_rtl_pci_tx_chk_waitq(struct ieee80211_hw * hw)473*4882a593Smuzhiyun static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
476*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
477*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
478*4882a593Smuzhiyun 	struct sk_buff *skb = NULL;
479*4882a593Smuzhiyun 	struct ieee80211_tx_info *info = NULL;
480*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
481*4882a593Smuzhiyun 	int tid;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	if (!rtlpriv->rtlhal.earlymode_enable)
484*4882a593Smuzhiyun 		return;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	if (rtlpriv->dm.supp_phymode_switch &&
487*4882a593Smuzhiyun 	    (rtlpriv->easy_concurrent_ctl.switch_in_process ||
488*4882a593Smuzhiyun 	    (rtlpriv->buddy_priv &&
489*4882a593Smuzhiyun 	    rtlpriv->buddy_priv->easy_concurrent_ctl.switch_in_process)))
490*4882a593Smuzhiyun 		return;
491*4882a593Smuzhiyun 	/* we just use em for BE/BK/VI/VO */
492*4882a593Smuzhiyun 	for (tid = 7; tid >= 0; tid--) {
493*4882a593Smuzhiyun 		u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(tid)];
494*4882a593Smuzhiyun 		struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 		while (!mac->act_scanning &&
497*4882a593Smuzhiyun 		       rtlpriv->psc.rfpwr_state == ERFON) {
498*4882a593Smuzhiyun 			struct rtl_tcb_desc tcb_desc;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 			memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 			spin_lock(&rtlpriv->locks.waitq_lock);
503*4882a593Smuzhiyun 			if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
504*4882a593Smuzhiyun 			    (ring->entries - skb_queue_len(&ring->queue) >
505*4882a593Smuzhiyun 			     rtlhal->max_earlymode_num)) {
506*4882a593Smuzhiyun 				skb = skb_dequeue(&mac->skb_waitq[tid]);
507*4882a593Smuzhiyun 			} else {
508*4882a593Smuzhiyun 				spin_unlock(&rtlpriv->locks.waitq_lock);
509*4882a593Smuzhiyun 				break;
510*4882a593Smuzhiyun 			}
511*4882a593Smuzhiyun 			spin_unlock(&rtlpriv->locks.waitq_lock);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 			/* Some macaddr can't do early mode. like
514*4882a593Smuzhiyun 			 * multicast/broadcast/no_qos data
515*4882a593Smuzhiyun 			 */
516*4882a593Smuzhiyun 			info = IEEE80211_SKB_CB(skb);
517*4882a593Smuzhiyun 			if (info->flags & IEEE80211_TX_CTL_AMPDU)
518*4882a593Smuzhiyun 				_rtl_update_earlymode_info(hw, skb,
519*4882a593Smuzhiyun 							   &tcb_desc, tid);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 			rtlpriv->intf_ops->adapter_tx(hw, NULL, skb, &tcb_desc);
522*4882a593Smuzhiyun 		}
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun 
_rtl_pci_tx_isr(struct ieee80211_hw * hw,int prio)526*4882a593Smuzhiyun static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
529*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	while (skb_queue_len(&ring->queue)) {
534*4882a593Smuzhiyun 		struct sk_buff *skb;
535*4882a593Smuzhiyun 		struct ieee80211_tx_info *info;
536*4882a593Smuzhiyun 		__le16 fc;
537*4882a593Smuzhiyun 		u8 tid;
538*4882a593Smuzhiyun 		u8 *entry;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 		if (rtlpriv->use_new_trx_flow)
541*4882a593Smuzhiyun 			entry = (u8 *)(&ring->buffer_desc[ring->idx]);
542*4882a593Smuzhiyun 		else
543*4882a593Smuzhiyun 			entry = (u8 *)(&ring->desc[ring->idx]);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 		if (!rtlpriv->cfg->ops->is_tx_desc_closed(hw, prio, ring->idx))
546*4882a593Smuzhiyun 			return;
547*4882a593Smuzhiyun 		ring->idx = (ring->idx + 1) % ring->entries;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		skb = __skb_dequeue(&ring->queue);
550*4882a593Smuzhiyun 		dma_unmap_single(&rtlpci->pdev->dev,
551*4882a593Smuzhiyun 				 rtlpriv->cfg->ops->get_desc(hw, (u8 *)entry,
552*4882a593Smuzhiyun 						true, HW_DESC_TXBUFF_ADDR),
553*4882a593Smuzhiyun 				 skb->len, DMA_TO_DEVICE);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 		/* remove early mode header */
556*4882a593Smuzhiyun 		if (rtlpriv->rtlhal.earlymode_enable)
557*4882a593Smuzhiyun 			skb_pull(skb, EM_HDR_LEN);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
560*4882a593Smuzhiyun 			"new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
561*4882a593Smuzhiyun 			ring->idx,
562*4882a593Smuzhiyun 			skb_queue_len(&ring->queue),
563*4882a593Smuzhiyun 			*(u16 *)(skb->data + 22));
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 		if (prio == TXCMD_QUEUE) {
566*4882a593Smuzhiyun 			dev_kfree_skb(skb);
567*4882a593Smuzhiyun 			goto tx_status_ok;
568*4882a593Smuzhiyun 		}
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 		/* for sw LPS, just after NULL skb send out, we can
571*4882a593Smuzhiyun 		 * sure AP knows we are sleeping, we should not let
572*4882a593Smuzhiyun 		 * rf sleep
573*4882a593Smuzhiyun 		 */
574*4882a593Smuzhiyun 		fc = rtl_get_fc(skb);
575*4882a593Smuzhiyun 		if (ieee80211_is_nullfunc(fc)) {
576*4882a593Smuzhiyun 			if (ieee80211_has_pm(fc)) {
577*4882a593Smuzhiyun 				rtlpriv->mac80211.offchan_delay = true;
578*4882a593Smuzhiyun 				rtlpriv->psc.state_inap = true;
579*4882a593Smuzhiyun 			} else {
580*4882a593Smuzhiyun 				rtlpriv->psc.state_inap = false;
581*4882a593Smuzhiyun 			}
582*4882a593Smuzhiyun 		}
583*4882a593Smuzhiyun 		if (ieee80211_is_action(fc)) {
584*4882a593Smuzhiyun 			struct ieee80211_mgmt *action_frame =
585*4882a593Smuzhiyun 				(struct ieee80211_mgmt *)skb->data;
586*4882a593Smuzhiyun 			if (action_frame->u.action.u.ht_smps.action ==
587*4882a593Smuzhiyun 			    WLAN_HT_ACTION_SMPS) {
588*4882a593Smuzhiyun 				dev_kfree_skb(skb);
589*4882a593Smuzhiyun 				goto tx_status_ok;
590*4882a593Smuzhiyun 			}
591*4882a593Smuzhiyun 		}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 		/* update tid tx pkt num */
594*4882a593Smuzhiyun 		tid = rtl_get_tid(skb);
595*4882a593Smuzhiyun 		if (tid <= 7)
596*4882a593Smuzhiyun 			rtlpriv->link_info.tidtx_inperiod[tid]++;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 		info = IEEE80211_SKB_CB(skb);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 		if (likely(!ieee80211_is_nullfunc(fc))) {
601*4882a593Smuzhiyun 			ieee80211_tx_info_clear_status(info);
602*4882a593Smuzhiyun 			info->flags |= IEEE80211_TX_STAT_ACK;
603*4882a593Smuzhiyun 			/*info->status.rates[0].count = 1; */
604*4882a593Smuzhiyun 			ieee80211_tx_status_irqsafe(hw, skb);
605*4882a593Smuzhiyun 		} else {
606*4882a593Smuzhiyun 			rtl_tx_ackqueue(hw, skb);
607*4882a593Smuzhiyun 		}
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 		if ((ring->entries - skb_queue_len(&ring->queue)) <= 4) {
610*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_ERR, DBG_DMESG,
611*4882a593Smuzhiyun 				"more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%x\n",
612*4882a593Smuzhiyun 				prio, ring->idx,
613*4882a593Smuzhiyun 				skb_queue_len(&ring->queue));
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 			ieee80211_wake_queue(hw, skb_get_queue_mapping(skb));
616*4882a593Smuzhiyun 		}
617*4882a593Smuzhiyun tx_status_ok:
618*4882a593Smuzhiyun 		skb = NULL;
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	if (((rtlpriv->link_info.num_rx_inperiod +
622*4882a593Smuzhiyun 	      rtlpriv->link_info.num_tx_inperiod) > 8) ||
623*4882a593Smuzhiyun 	      rtlpriv->link_info.num_rx_inperiod > 2)
624*4882a593Smuzhiyun 		rtl_lps_leave(hw, false);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
_rtl_pci_init_one_rxdesc(struct ieee80211_hw * hw,struct sk_buff * new_skb,u8 * entry,int rxring_idx,int desc_idx)627*4882a593Smuzhiyun static int _rtl_pci_init_one_rxdesc(struct ieee80211_hw *hw,
628*4882a593Smuzhiyun 				    struct sk_buff *new_skb, u8 *entry,
629*4882a593Smuzhiyun 				    int rxring_idx, int desc_idx)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
632*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
633*4882a593Smuzhiyun 	u32 bufferaddress;
634*4882a593Smuzhiyun 	u8 tmp_one = 1;
635*4882a593Smuzhiyun 	struct sk_buff *skb;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	if (likely(new_skb)) {
638*4882a593Smuzhiyun 		skb = new_skb;
639*4882a593Smuzhiyun 		goto remap;
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun 	skb = dev_alloc_skb(rtlpci->rxbuffersize);
642*4882a593Smuzhiyun 	if (!skb)
643*4882a593Smuzhiyun 		return 0;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun remap:
646*4882a593Smuzhiyun 	/* just set skb->cb to mapping addr for pci_unmap_single use */
647*4882a593Smuzhiyun 	*((dma_addr_t *)skb->cb) =
648*4882a593Smuzhiyun 		dma_map_single(&rtlpci->pdev->dev, skb_tail_pointer(skb),
649*4882a593Smuzhiyun 			       rtlpci->rxbuffersize, DMA_FROM_DEVICE);
650*4882a593Smuzhiyun 	bufferaddress = *((dma_addr_t *)skb->cb);
651*4882a593Smuzhiyun 	if (dma_mapping_error(&rtlpci->pdev->dev, bufferaddress))
652*4882a593Smuzhiyun 		return 0;
653*4882a593Smuzhiyun 	rtlpci->rx_ring[rxring_idx].rx_buf[desc_idx] = skb;
654*4882a593Smuzhiyun 	if (rtlpriv->use_new_trx_flow) {
655*4882a593Smuzhiyun 		/* skb->cb may be 64 bit address */
656*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
657*4882a593Smuzhiyun 					    HW_DESC_RX_PREPARE,
658*4882a593Smuzhiyun 					    (u8 *)(dma_addr_t *)skb->cb);
659*4882a593Smuzhiyun 	} else {
660*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
661*4882a593Smuzhiyun 					    HW_DESC_RXBUFF_ADDR,
662*4882a593Smuzhiyun 					    (u8 *)&bufferaddress);
663*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
664*4882a593Smuzhiyun 					    HW_DESC_RXPKT_LEN,
665*4882a593Smuzhiyun 					    (u8 *)&rtlpci->rxbuffersize);
666*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
667*4882a593Smuzhiyun 					    HW_DESC_RXOWN,
668*4882a593Smuzhiyun 					    (u8 *)&tmp_one);
669*4882a593Smuzhiyun 	}
670*4882a593Smuzhiyun 	return 1;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun /* inorder to receive 8K AMSDU we have set skb to
674*4882a593Smuzhiyun  * 9100bytes in init rx ring, but if this packet is
675*4882a593Smuzhiyun  * not a AMSDU, this large packet will be sent to
676*4882a593Smuzhiyun  * TCP/IP directly, this cause big packet ping fail
677*4882a593Smuzhiyun  * like: "ping -s 65507", so here we will realloc skb
678*4882a593Smuzhiyun  * based on the true size of packet, Mac80211
679*4882a593Smuzhiyun  * Probably will do it better, but does not yet.
680*4882a593Smuzhiyun  *
681*4882a593Smuzhiyun  * Some platform will fail when alloc skb sometimes.
682*4882a593Smuzhiyun  * in this condition, we will send the old skb to
683*4882a593Smuzhiyun  * mac80211 directly, this will not cause any other
684*4882a593Smuzhiyun  * issues, but only this packet will be lost by TCP/IP
685*4882a593Smuzhiyun  */
_rtl_pci_rx_to_mac80211(struct ieee80211_hw * hw,struct sk_buff * skb,struct ieee80211_rx_status rx_status)686*4882a593Smuzhiyun static void _rtl_pci_rx_to_mac80211(struct ieee80211_hw *hw,
687*4882a593Smuzhiyun 				    struct sk_buff *skb,
688*4882a593Smuzhiyun 				    struct ieee80211_rx_status rx_status)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun 	if (unlikely(!rtl_action_proc(hw, skb, false))) {
691*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
692*4882a593Smuzhiyun 	} else {
693*4882a593Smuzhiyun 		struct sk_buff *uskb = NULL;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 		uskb = dev_alloc_skb(skb->len + 128);
696*4882a593Smuzhiyun 		if (likely(uskb)) {
697*4882a593Smuzhiyun 			memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status,
698*4882a593Smuzhiyun 			       sizeof(rx_status));
699*4882a593Smuzhiyun 			skb_put_data(uskb, skb->data, skb->len);
700*4882a593Smuzhiyun 			dev_kfree_skb_any(skb);
701*4882a593Smuzhiyun 			ieee80211_rx_irqsafe(hw, uskb);
702*4882a593Smuzhiyun 		} else {
703*4882a593Smuzhiyun 			ieee80211_rx_irqsafe(hw, skb);
704*4882a593Smuzhiyun 		}
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun /*hsisr interrupt handler*/
_rtl_pci_hs_interrupt(struct ieee80211_hw * hw)709*4882a593Smuzhiyun static void _rtl_pci_hs_interrupt(struct ieee80211_hw *hw)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
712*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	rtl_write_byte(rtlpriv, rtlpriv->cfg->maps[MAC_HSISR],
715*4882a593Smuzhiyun 		       rtl_read_byte(rtlpriv, rtlpriv->cfg->maps[MAC_HSISR]) |
716*4882a593Smuzhiyun 		       rtlpci->sys_irq_mask);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
_rtl_pci_rx_interrupt(struct ieee80211_hw * hw)719*4882a593Smuzhiyun static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
722*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
723*4882a593Smuzhiyun 	int rxring_idx = RTL_PCI_RX_MPDU_QUEUE;
724*4882a593Smuzhiyun 	struct ieee80211_rx_status rx_status = { 0 };
725*4882a593Smuzhiyun 	unsigned int count = rtlpci->rxringcount;
726*4882a593Smuzhiyun 	u8 own;
727*4882a593Smuzhiyun 	u8 tmp_one;
728*4882a593Smuzhiyun 	bool unicast = false;
729*4882a593Smuzhiyun 	u8 hw_queue = 0;
730*4882a593Smuzhiyun 	unsigned int rx_remained_cnt = 0;
731*4882a593Smuzhiyun 	struct rtl_stats stats = {
732*4882a593Smuzhiyun 		.signal = 0,
733*4882a593Smuzhiyun 		.rate = 0,
734*4882a593Smuzhiyun 	};
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	/*RX NORMAL PKT */
737*4882a593Smuzhiyun 	while (count--) {
738*4882a593Smuzhiyun 		struct ieee80211_hdr *hdr;
739*4882a593Smuzhiyun 		__le16 fc;
740*4882a593Smuzhiyun 		u16 len;
741*4882a593Smuzhiyun 		/*rx buffer descriptor */
742*4882a593Smuzhiyun 		struct rtl_rx_buffer_desc *buffer_desc = NULL;
743*4882a593Smuzhiyun 		/*if use new trx flow, it means wifi info */
744*4882a593Smuzhiyun 		struct rtl_rx_desc *pdesc = NULL;
745*4882a593Smuzhiyun 		/*rx pkt */
746*4882a593Smuzhiyun 		struct sk_buff *skb = rtlpci->rx_ring[rxring_idx].rx_buf[
747*4882a593Smuzhiyun 				      rtlpci->rx_ring[rxring_idx].idx];
748*4882a593Smuzhiyun 		struct sk_buff *new_skb;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 		if (rtlpriv->use_new_trx_flow) {
751*4882a593Smuzhiyun 			if (rx_remained_cnt == 0)
752*4882a593Smuzhiyun 				rx_remained_cnt =
753*4882a593Smuzhiyun 				rtlpriv->cfg->ops->rx_desc_buff_remained_cnt(hw,
754*4882a593Smuzhiyun 								      hw_queue);
755*4882a593Smuzhiyun 			if (rx_remained_cnt == 0)
756*4882a593Smuzhiyun 				return;
757*4882a593Smuzhiyun 			buffer_desc = &rtlpci->rx_ring[rxring_idx].buffer_desc[
758*4882a593Smuzhiyun 				rtlpci->rx_ring[rxring_idx].idx];
759*4882a593Smuzhiyun 			pdesc = (struct rtl_rx_desc *)skb->data;
760*4882a593Smuzhiyun 		} else {	/* rx descriptor */
761*4882a593Smuzhiyun 			pdesc = &rtlpci->rx_ring[rxring_idx].desc[
762*4882a593Smuzhiyun 				rtlpci->rx_ring[rxring_idx].idx];
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 			own = (u8)rtlpriv->cfg->ops->get_desc(hw, (u8 *)pdesc,
765*4882a593Smuzhiyun 							      false,
766*4882a593Smuzhiyun 							      HW_DESC_OWN);
767*4882a593Smuzhiyun 			if (own) /* wait data to be filled by hardware */
768*4882a593Smuzhiyun 				return;
769*4882a593Smuzhiyun 		}
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 		/* Reaching this point means: data is filled already
772*4882a593Smuzhiyun 		 * AAAAAAttention !!!
773*4882a593Smuzhiyun 		 * We can NOT access 'skb' before 'pci_unmap_single'
774*4882a593Smuzhiyun 		 */
775*4882a593Smuzhiyun 		dma_unmap_single(&rtlpci->pdev->dev, *((dma_addr_t *)skb->cb),
776*4882a593Smuzhiyun 				 rtlpci->rxbuffersize, DMA_FROM_DEVICE);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 		/* get a new skb - if fail, old one will be reused */
779*4882a593Smuzhiyun 		new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
780*4882a593Smuzhiyun 		if (unlikely(!new_skb))
781*4882a593Smuzhiyun 			goto no_new;
782*4882a593Smuzhiyun 		memset(&rx_status, 0, sizeof(rx_status));
783*4882a593Smuzhiyun 		rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
784*4882a593Smuzhiyun 						 &rx_status, (u8 *)pdesc, skb);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 		if (rtlpriv->use_new_trx_flow)
787*4882a593Smuzhiyun 			rtlpriv->cfg->ops->rx_check_dma_ok(hw,
788*4882a593Smuzhiyun 							   (u8 *)buffer_desc,
789*4882a593Smuzhiyun 							   hw_queue);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 		len = rtlpriv->cfg->ops->get_desc(hw, (u8 *)pdesc, false,
792*4882a593Smuzhiyun 						  HW_DESC_RXPKT_LEN);
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 		if (skb->end - skb->tail > len) {
795*4882a593Smuzhiyun 			skb_put(skb, len);
796*4882a593Smuzhiyun 			if (rtlpriv->use_new_trx_flow)
797*4882a593Smuzhiyun 				skb_reserve(skb, stats.rx_drvinfo_size +
798*4882a593Smuzhiyun 					    stats.rx_bufshift + 24);
799*4882a593Smuzhiyun 			else
800*4882a593Smuzhiyun 				skb_reserve(skb, stats.rx_drvinfo_size +
801*4882a593Smuzhiyun 					    stats.rx_bufshift);
802*4882a593Smuzhiyun 		} else {
803*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
804*4882a593Smuzhiyun 				"skb->end - skb->tail = %d, len is %d\n",
805*4882a593Smuzhiyun 				skb->end - skb->tail, len);
806*4882a593Smuzhiyun 			dev_kfree_skb_any(skb);
807*4882a593Smuzhiyun 			goto new_trx_end;
808*4882a593Smuzhiyun 		}
809*4882a593Smuzhiyun 		/* handle command packet here */
810*4882a593Smuzhiyun 		if (stats.packet_report_type == C2H_PACKET) {
811*4882a593Smuzhiyun 			rtl_c2hcmd_enqueue(hw, skb);
812*4882a593Smuzhiyun 			goto new_trx_end;
813*4882a593Smuzhiyun 		}
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 		/* NOTICE This can not be use for mac80211,
816*4882a593Smuzhiyun 		 * this is done in mac80211 code,
817*4882a593Smuzhiyun 		 * if done here sec DHCP will fail
818*4882a593Smuzhiyun 		 * skb_trim(skb, skb->len - 4);
819*4882a593Smuzhiyun 		 */
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 		hdr = rtl_get_hdr(skb);
822*4882a593Smuzhiyun 		fc = rtl_get_fc(skb);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 		if (!stats.crc && !stats.hwerror && (skb->len > FCS_LEN)) {
825*4882a593Smuzhiyun 			memcpy(IEEE80211_SKB_RXCB(skb), &rx_status,
826*4882a593Smuzhiyun 			       sizeof(rx_status));
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 			if (is_broadcast_ether_addr(hdr->addr1)) {
829*4882a593Smuzhiyun 				;/*TODO*/
830*4882a593Smuzhiyun 			} else if (is_multicast_ether_addr(hdr->addr1)) {
831*4882a593Smuzhiyun 				;/*TODO*/
832*4882a593Smuzhiyun 			} else {
833*4882a593Smuzhiyun 				unicast = true;
834*4882a593Smuzhiyun 				rtlpriv->stats.rxbytesunicast += skb->len;
835*4882a593Smuzhiyun 			}
836*4882a593Smuzhiyun 			rtl_is_special_data(hw, skb, false, true);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 			if (ieee80211_is_data(fc)) {
839*4882a593Smuzhiyun 				rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
840*4882a593Smuzhiyun 				if (unicast)
841*4882a593Smuzhiyun 					rtlpriv->link_info.num_rx_inperiod++;
842*4882a593Smuzhiyun 			}
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 			rtl_collect_scan_list(hw, skb);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 			/* static bcn for roaming */
847*4882a593Smuzhiyun 			rtl_beacon_statistic(hw, skb);
848*4882a593Smuzhiyun 			rtl_p2p_info(hw, (void *)skb->data, skb->len);
849*4882a593Smuzhiyun 			/* for sw lps */
850*4882a593Smuzhiyun 			rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
851*4882a593Smuzhiyun 			rtl_recognize_peer(hw, (void *)skb->data, skb->len);
852*4882a593Smuzhiyun 			if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP &&
853*4882a593Smuzhiyun 			    rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G &&
854*4882a593Smuzhiyun 			    (ieee80211_is_beacon(fc) ||
855*4882a593Smuzhiyun 			     ieee80211_is_probe_resp(fc))) {
856*4882a593Smuzhiyun 				dev_kfree_skb_any(skb);
857*4882a593Smuzhiyun 			} else {
858*4882a593Smuzhiyun 				_rtl_pci_rx_to_mac80211(hw, skb, rx_status);
859*4882a593Smuzhiyun 			}
860*4882a593Smuzhiyun 		} else {
861*4882a593Smuzhiyun 			/* drop packets with errors or those too short */
862*4882a593Smuzhiyun 			dev_kfree_skb_any(skb);
863*4882a593Smuzhiyun 		}
864*4882a593Smuzhiyun new_trx_end:
865*4882a593Smuzhiyun 		if (rtlpriv->use_new_trx_flow) {
866*4882a593Smuzhiyun 			rtlpci->rx_ring[hw_queue].next_rx_rp += 1;
867*4882a593Smuzhiyun 			rtlpci->rx_ring[hw_queue].next_rx_rp %=
868*4882a593Smuzhiyun 					RTL_PCI_MAX_RX_COUNT;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 			rx_remained_cnt--;
871*4882a593Smuzhiyun 			rtl_write_word(rtlpriv, 0x3B4,
872*4882a593Smuzhiyun 				       rtlpci->rx_ring[hw_queue].next_rx_rp);
873*4882a593Smuzhiyun 		}
874*4882a593Smuzhiyun 		if (((rtlpriv->link_info.num_rx_inperiod +
875*4882a593Smuzhiyun 		      rtlpriv->link_info.num_tx_inperiod) > 8) ||
876*4882a593Smuzhiyun 		      rtlpriv->link_info.num_rx_inperiod > 2)
877*4882a593Smuzhiyun 			rtl_lps_leave(hw, false);
878*4882a593Smuzhiyun 		skb = new_skb;
879*4882a593Smuzhiyun no_new:
880*4882a593Smuzhiyun 		if (rtlpriv->use_new_trx_flow) {
881*4882a593Smuzhiyun 			_rtl_pci_init_one_rxdesc(hw, skb, (u8 *)buffer_desc,
882*4882a593Smuzhiyun 						 rxring_idx,
883*4882a593Smuzhiyun 						 rtlpci->rx_ring[rxring_idx].idx);
884*4882a593Smuzhiyun 		} else {
885*4882a593Smuzhiyun 			_rtl_pci_init_one_rxdesc(hw, skb, (u8 *)pdesc,
886*4882a593Smuzhiyun 						 rxring_idx,
887*4882a593Smuzhiyun 						 rtlpci->rx_ring[rxring_idx].idx);
888*4882a593Smuzhiyun 			if (rtlpci->rx_ring[rxring_idx].idx ==
889*4882a593Smuzhiyun 			    rtlpci->rxringcount - 1)
890*4882a593Smuzhiyun 				rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc,
891*4882a593Smuzhiyun 							    false,
892*4882a593Smuzhiyun 							    HW_DESC_RXERO,
893*4882a593Smuzhiyun 							    (u8 *)&tmp_one);
894*4882a593Smuzhiyun 		}
895*4882a593Smuzhiyun 		rtlpci->rx_ring[rxring_idx].idx =
896*4882a593Smuzhiyun 				(rtlpci->rx_ring[rxring_idx].idx + 1) %
897*4882a593Smuzhiyun 				rtlpci->rxringcount;
898*4882a593Smuzhiyun 	}
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun 
_rtl_pci_interrupt(int irq,void * dev_id)901*4882a593Smuzhiyun static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun 	struct ieee80211_hw *hw = dev_id;
904*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
905*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
906*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
907*4882a593Smuzhiyun 	unsigned long flags;
908*4882a593Smuzhiyun 	struct rtl_int intvec = {0};
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_HANDLED;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	if (rtlpci->irq_enabled == 0)
913*4882a593Smuzhiyun 		return ret;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
916*4882a593Smuzhiyun 	rtlpriv->cfg->ops->disable_interrupt(hw);
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun 	/*read ISR: 4/8bytes */
919*4882a593Smuzhiyun 	rtlpriv->cfg->ops->interrupt_recognized(hw, &intvec);
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	/*Shared IRQ or HW disappeared */
922*4882a593Smuzhiyun 	if (!intvec.inta || intvec.inta == 0xffff)
923*4882a593Smuzhiyun 		goto done;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	/*<1> beacon related */
926*4882a593Smuzhiyun 	if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK])
927*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
928*4882a593Smuzhiyun 			"beacon ok interrupt!\n");
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	if (unlikely(intvec.inta & rtlpriv->cfg->maps[RTL_IMR_TBDER]))
931*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
932*4882a593Smuzhiyun 			"beacon err interrupt!\n");
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BDOK])
935*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BCNINT]) {
938*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
939*4882a593Smuzhiyun 			"prepare beacon for interrupt!\n");
940*4882a593Smuzhiyun 		tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
941*4882a593Smuzhiyun 	}
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	/*<2> Tx related */
944*4882a593Smuzhiyun 	if (unlikely(intvec.intb & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
945*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
948*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
949*4882a593Smuzhiyun 			"Manage ok interrupt!\n");
950*4882a593Smuzhiyun 		_rtl_pci_tx_isr(hw, MGNT_QUEUE);
951*4882a593Smuzhiyun 	}
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
954*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
955*4882a593Smuzhiyun 			"HIGH_QUEUE ok interrupt!\n");
956*4882a593Smuzhiyun 		_rtl_pci_tx_isr(hw, HIGH_QUEUE);
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
960*4882a593Smuzhiyun 		rtlpriv->link_info.num_tx_inperiod++;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
963*4882a593Smuzhiyun 			"BK Tx OK interrupt!\n");
964*4882a593Smuzhiyun 		_rtl_pci_tx_isr(hw, BK_QUEUE);
965*4882a593Smuzhiyun 	}
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
968*4882a593Smuzhiyun 		rtlpriv->link_info.num_tx_inperiod++;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
971*4882a593Smuzhiyun 			"BE TX OK interrupt!\n");
972*4882a593Smuzhiyun 		_rtl_pci_tx_isr(hw, BE_QUEUE);
973*4882a593Smuzhiyun 	}
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
976*4882a593Smuzhiyun 		rtlpriv->link_info.num_tx_inperiod++;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
979*4882a593Smuzhiyun 			"VI TX OK interrupt!\n");
980*4882a593Smuzhiyun 		_rtl_pci_tx_isr(hw, VI_QUEUE);
981*4882a593Smuzhiyun 	}
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
984*4882a593Smuzhiyun 		rtlpriv->link_info.num_tx_inperiod++;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
987*4882a593Smuzhiyun 			"Vo TX OK interrupt!\n");
988*4882a593Smuzhiyun 		_rtl_pci_tx_isr(hw, VO_QUEUE);
989*4882a593Smuzhiyun 	}
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8822BE) {
992*4882a593Smuzhiyun 		if (intvec.intd & rtlpriv->cfg->maps[RTL_IMR_H2CDOK]) {
993*4882a593Smuzhiyun 			rtlpriv->link_info.num_tx_inperiod++;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
996*4882a593Smuzhiyun 				"H2C TX OK interrupt!\n");
997*4882a593Smuzhiyun 			_rtl_pci_tx_isr(hw, H2C_QUEUE);
998*4882a593Smuzhiyun 		}
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
1002*4882a593Smuzhiyun 		if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
1003*4882a593Smuzhiyun 			rtlpriv->link_info.num_tx_inperiod++;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
1006*4882a593Smuzhiyun 				"CMD TX OK interrupt!\n");
1007*4882a593Smuzhiyun 			_rtl_pci_tx_isr(hw, TXCMD_QUEUE);
1008*4882a593Smuzhiyun 		}
1009*4882a593Smuzhiyun 	}
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	/*<3> Rx related */
1012*4882a593Smuzhiyun 	if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
1013*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
1014*4882a593Smuzhiyun 		_rtl_pci_rx_interrupt(hw);
1015*4882a593Smuzhiyun 	}
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	if (unlikely(intvec.inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
1018*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1019*4882a593Smuzhiyun 			"rx descriptor unavailable!\n");
1020*4882a593Smuzhiyun 		_rtl_pci_rx_interrupt(hw);
1021*4882a593Smuzhiyun 	}
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	if (unlikely(intvec.intb & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
1024*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
1025*4882a593Smuzhiyun 		_rtl_pci_rx_interrupt(hw);
1026*4882a593Smuzhiyun 	}
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	/*<4> fw related*/
1029*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8723AE) {
1030*4882a593Smuzhiyun 		if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_C2HCMD]) {
1031*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
1032*4882a593Smuzhiyun 				"firmware interrupt!\n");
1033*4882a593Smuzhiyun 			queue_delayed_work(rtlpriv->works.rtl_wq,
1034*4882a593Smuzhiyun 					   &rtlpriv->works.fwevt_wq, 0);
1035*4882a593Smuzhiyun 		}
1036*4882a593Smuzhiyun 	}
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	/*<5> hsisr related*/
1039*4882a593Smuzhiyun 	/* Only 8188EE & 8723BE Supported.
1040*4882a593Smuzhiyun 	 * If Other ICs Come in, System will corrupt,
1041*4882a593Smuzhiyun 	 * because maps[RTL_IMR_HSISR_IND] & maps[MAC_HSISR]
1042*4882a593Smuzhiyun 	 * are not initialized
1043*4882a593Smuzhiyun 	 */
1044*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8188EE ||
1045*4882a593Smuzhiyun 	    rtlhal->hw_type == HARDWARE_TYPE_RTL8723BE) {
1046*4882a593Smuzhiyun 		if (unlikely(intvec.inta &
1047*4882a593Smuzhiyun 		    rtlpriv->cfg->maps[RTL_IMR_HSISR_IND])) {
1048*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INTR, DBG_TRACE,
1049*4882a593Smuzhiyun 				"hsisr interrupt!\n");
1050*4882a593Smuzhiyun 			_rtl_pci_hs_interrupt(hw);
1051*4882a593Smuzhiyun 		}
1052*4882a593Smuzhiyun 	}
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	if (rtlpriv->rtlhal.earlymode_enable)
1055*4882a593Smuzhiyun 		tasklet_schedule(&rtlpriv->works.irq_tasklet);
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun done:
1058*4882a593Smuzhiyun 	rtlpriv->cfg->ops->enable_interrupt(hw);
1059*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
1060*4882a593Smuzhiyun 	return ret;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun 
_rtl_pci_irq_tasklet(struct tasklet_struct * t)1063*4882a593Smuzhiyun static void _rtl_pci_irq_tasklet(struct tasklet_struct *t)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = from_tasklet(rtlpriv, t, works.irq_tasklet);
1066*4882a593Smuzhiyun 	struct ieee80211_hw *hw = rtlpriv->hw;
1067*4882a593Smuzhiyun 	_rtl_pci_tx_chk_waitq(hw);
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun 
_rtl_pci_prepare_bcn_tasklet(struct tasklet_struct * t)1070*4882a593Smuzhiyun static void _rtl_pci_prepare_bcn_tasklet(struct tasklet_struct *t)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = from_tasklet(rtlpriv, t,
1073*4882a593Smuzhiyun 						works.irq_prepare_bcn_tasklet);
1074*4882a593Smuzhiyun 	struct ieee80211_hw *hw = rtlpriv->hw;
1075*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1076*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1077*4882a593Smuzhiyun 	struct rtl8192_tx_ring *ring = NULL;
1078*4882a593Smuzhiyun 	struct ieee80211_hdr *hdr = NULL;
1079*4882a593Smuzhiyun 	struct ieee80211_tx_info *info = NULL;
1080*4882a593Smuzhiyun 	struct sk_buff *pskb = NULL;
1081*4882a593Smuzhiyun 	struct rtl_tx_desc *pdesc = NULL;
1082*4882a593Smuzhiyun 	struct rtl_tcb_desc tcb_desc;
1083*4882a593Smuzhiyun 	/*This is for new trx flow*/
1084*4882a593Smuzhiyun 	struct rtl_tx_buffer_desc *pbuffer_desc = NULL;
1085*4882a593Smuzhiyun 	u8 temp_one = 1;
1086*4882a593Smuzhiyun 	u8 *entry;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
1089*4882a593Smuzhiyun 	ring = &rtlpci->tx_ring[BEACON_QUEUE];
1090*4882a593Smuzhiyun 	pskb = __skb_dequeue(&ring->queue);
1091*4882a593Smuzhiyun 	if (rtlpriv->use_new_trx_flow)
1092*4882a593Smuzhiyun 		entry = (u8 *)(&ring->buffer_desc[ring->idx]);
1093*4882a593Smuzhiyun 	else
1094*4882a593Smuzhiyun 		entry = (u8 *)(&ring->desc[ring->idx]);
1095*4882a593Smuzhiyun 	if (pskb) {
1096*4882a593Smuzhiyun 		dma_unmap_single(&rtlpci->pdev->dev,
1097*4882a593Smuzhiyun 				 rtlpriv->cfg->ops->get_desc(hw, (u8 *)entry,
1098*4882a593Smuzhiyun 						true, HW_DESC_TXBUFF_ADDR),
1099*4882a593Smuzhiyun 				 pskb->len, DMA_TO_DEVICE);
1100*4882a593Smuzhiyun 		kfree_skb(pskb);
1101*4882a593Smuzhiyun 	}
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	/*NB: the beacon data buffer must be 32-bit aligned. */
1104*4882a593Smuzhiyun 	pskb = ieee80211_beacon_get(hw, mac->vif);
1105*4882a593Smuzhiyun 	if (!pskb)
1106*4882a593Smuzhiyun 		return;
1107*4882a593Smuzhiyun 	hdr = rtl_get_hdr(pskb);
1108*4882a593Smuzhiyun 	info = IEEE80211_SKB_CB(pskb);
1109*4882a593Smuzhiyun 	pdesc = &ring->desc[0];
1110*4882a593Smuzhiyun 	if (rtlpriv->use_new_trx_flow)
1111*4882a593Smuzhiyun 		pbuffer_desc = &ring->buffer_desc[0];
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
1114*4882a593Smuzhiyun 					(u8 *)pbuffer_desc, info, NULL, pskb,
1115*4882a593Smuzhiyun 					BEACON_QUEUE, &tcb_desc);
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	__skb_queue_tail(&ring->queue, pskb);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	if (rtlpriv->use_new_trx_flow) {
1120*4882a593Smuzhiyun 		temp_one = 4;
1121*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_desc(hw, (u8 *)pbuffer_desc, true,
1122*4882a593Smuzhiyun 					    HW_DESC_OWN, (u8 *)&temp_one);
1123*4882a593Smuzhiyun 	} else {
1124*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true, HW_DESC_OWN,
1125*4882a593Smuzhiyun 					    &temp_one);
1126*4882a593Smuzhiyun 	}
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun 
_rtl_pci_init_trx_var(struct ieee80211_hw * hw)1129*4882a593Smuzhiyun static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1132*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1133*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1134*4882a593Smuzhiyun 	u8 i;
1135*4882a593Smuzhiyun 	u16 desc_num;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192EE)
1138*4882a593Smuzhiyun 		desc_num = TX_DESC_NUM_92E;
1139*4882a593Smuzhiyun 	else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8822BE)
1140*4882a593Smuzhiyun 		desc_num = TX_DESC_NUM_8822B;
1141*4882a593Smuzhiyun 	else
1142*4882a593Smuzhiyun 		desc_num = RT_TXDESC_NUM;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
1145*4882a593Smuzhiyun 		rtlpci->txringcount[i] = desc_num;
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	/*we just alloc 2 desc for beacon queue,
1148*4882a593Smuzhiyun 	 *because we just need first desc in hw beacon.
1149*4882a593Smuzhiyun 	 */
1150*4882a593Smuzhiyun 	rtlpci->txringcount[BEACON_QUEUE] = 2;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	/*BE queue need more descriptor for performance
1153*4882a593Smuzhiyun 	 *consideration or, No more tx desc will happen,
1154*4882a593Smuzhiyun 	 *and may cause mac80211 mem leakage.
1155*4882a593Smuzhiyun 	 */
1156*4882a593Smuzhiyun 	if (!rtl_priv(hw)->use_new_trx_flow)
1157*4882a593Smuzhiyun 		rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	rtlpci->rxbuffersize = 9100;	/*2048/1024; */
1160*4882a593Smuzhiyun 	rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT;	/*64; */
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun 
_rtl_pci_init_struct(struct ieee80211_hw * hw,struct pci_dev * pdev)1163*4882a593Smuzhiyun static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
1164*4882a593Smuzhiyun 				 struct pci_dev *pdev)
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1167*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1168*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1169*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	rtlpci->up_first_time = true;
1172*4882a593Smuzhiyun 	rtlpci->being_init_adapter = false;
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	rtlhal->hw = hw;
1175*4882a593Smuzhiyun 	rtlpci->pdev = pdev;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	/*Tx/Rx related var */
1178*4882a593Smuzhiyun 	_rtl_pci_init_trx_var(hw);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	/*IBSS*/
1181*4882a593Smuzhiyun 	mac->beacon_interval = 100;
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	/*AMPDU*/
1184*4882a593Smuzhiyun 	mac->min_space_cfg = 0;
1185*4882a593Smuzhiyun 	mac->max_mss_density = 0;
1186*4882a593Smuzhiyun 	/*set sane AMPDU defaults */
1187*4882a593Smuzhiyun 	mac->current_ampdu_density = 7;
1188*4882a593Smuzhiyun 	mac->current_ampdu_factor = 3;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	/*Retry Limit*/
1191*4882a593Smuzhiyun 	mac->retry_short = 7;
1192*4882a593Smuzhiyun 	mac->retry_long = 7;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	/*QOS*/
1195*4882a593Smuzhiyun 	rtlpci->acm_method = EACMWAY2_SW;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	/*task */
1198*4882a593Smuzhiyun 	tasklet_setup(&rtlpriv->works.irq_tasklet, _rtl_pci_irq_tasklet);
1199*4882a593Smuzhiyun 	tasklet_setup(&rtlpriv->works.irq_prepare_bcn_tasklet,
1200*4882a593Smuzhiyun 		     _rtl_pci_prepare_bcn_tasklet);
1201*4882a593Smuzhiyun 	INIT_WORK(&rtlpriv->works.lps_change_work,
1202*4882a593Smuzhiyun 		  rtl_lps_change_work_callback);
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun 
_rtl_pci_init_tx_ring(struct ieee80211_hw * hw,unsigned int prio,unsigned int entries)1205*4882a593Smuzhiyun static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
1206*4882a593Smuzhiyun 				 unsigned int prio, unsigned int entries)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1209*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1210*4882a593Smuzhiyun 	struct rtl_tx_buffer_desc *buffer_desc;
1211*4882a593Smuzhiyun 	struct rtl_tx_desc *desc;
1212*4882a593Smuzhiyun 	dma_addr_t buffer_desc_dma, desc_dma;
1213*4882a593Smuzhiyun 	u32 nextdescaddress;
1214*4882a593Smuzhiyun 	int i;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	/* alloc tx buffer desc for new trx flow*/
1217*4882a593Smuzhiyun 	if (rtlpriv->use_new_trx_flow) {
1218*4882a593Smuzhiyun 		buffer_desc =
1219*4882a593Smuzhiyun 		   dma_alloc_coherent(&rtlpci->pdev->dev,
1220*4882a593Smuzhiyun 				      sizeof(*buffer_desc) * entries,
1221*4882a593Smuzhiyun 				      &buffer_desc_dma, GFP_KERNEL);
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 		if (!buffer_desc || (unsigned long)buffer_desc & 0xFF) {
1224*4882a593Smuzhiyun 			pr_err("Cannot allocate TX ring (prio = %d)\n",
1225*4882a593Smuzhiyun 			       prio);
1226*4882a593Smuzhiyun 			return -ENOMEM;
1227*4882a593Smuzhiyun 		}
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 		rtlpci->tx_ring[prio].buffer_desc = buffer_desc;
1230*4882a593Smuzhiyun 		rtlpci->tx_ring[prio].buffer_desc_dma = buffer_desc_dma;
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 		rtlpci->tx_ring[prio].cur_tx_rp = 0;
1233*4882a593Smuzhiyun 		rtlpci->tx_ring[prio].cur_tx_wp = 0;
1234*4882a593Smuzhiyun 	}
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	/* alloc dma for this ring */
1237*4882a593Smuzhiyun 	desc = dma_alloc_coherent(&rtlpci->pdev->dev, sizeof(*desc) * entries,
1238*4882a593Smuzhiyun 				  &desc_dma, GFP_KERNEL);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	if (!desc || (unsigned long)desc & 0xFF) {
1241*4882a593Smuzhiyun 		pr_err("Cannot allocate TX ring (prio = %d)\n", prio);
1242*4882a593Smuzhiyun 		return -ENOMEM;
1243*4882a593Smuzhiyun 	}
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	rtlpci->tx_ring[prio].desc = desc;
1246*4882a593Smuzhiyun 	rtlpci->tx_ring[prio].dma = desc_dma;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	rtlpci->tx_ring[prio].idx = 0;
1249*4882a593Smuzhiyun 	rtlpci->tx_ring[prio].entries = entries;
1250*4882a593Smuzhiyun 	skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
1253*4882a593Smuzhiyun 		prio, desc);
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	/* init every desc in this ring */
1256*4882a593Smuzhiyun 	if (!rtlpriv->use_new_trx_flow) {
1257*4882a593Smuzhiyun 		for (i = 0; i < entries; i++) {
1258*4882a593Smuzhiyun 			nextdescaddress = (u32)desc_dma +
1259*4882a593Smuzhiyun 					  ((i +	1) % entries) *
1260*4882a593Smuzhiyun 					  sizeof(*desc);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_desc(hw, (u8 *)&desc[i],
1263*4882a593Smuzhiyun 						    true,
1264*4882a593Smuzhiyun 						    HW_DESC_TX_NEXTDESC_ADDR,
1265*4882a593Smuzhiyun 						    (u8 *)&nextdescaddress);
1266*4882a593Smuzhiyun 		}
1267*4882a593Smuzhiyun 	}
1268*4882a593Smuzhiyun 	return 0;
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun 
_rtl_pci_init_rx_ring(struct ieee80211_hw * hw,int rxring_idx)1271*4882a593Smuzhiyun static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw, int rxring_idx)
1272*4882a593Smuzhiyun {
1273*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1274*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1275*4882a593Smuzhiyun 	int i;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	if (rtlpriv->use_new_trx_flow) {
1278*4882a593Smuzhiyun 		struct rtl_rx_buffer_desc *entry = NULL;
1279*4882a593Smuzhiyun 		/* alloc dma for this ring */
1280*4882a593Smuzhiyun 		rtlpci->rx_ring[rxring_idx].buffer_desc =
1281*4882a593Smuzhiyun 		    dma_alloc_coherent(&rtlpci->pdev->dev,
1282*4882a593Smuzhiyun 				       sizeof(*rtlpci->rx_ring[rxring_idx].buffer_desc) *
1283*4882a593Smuzhiyun 				       rtlpci->rxringcount,
1284*4882a593Smuzhiyun 				       &rtlpci->rx_ring[rxring_idx].dma, GFP_KERNEL);
1285*4882a593Smuzhiyun 		if (!rtlpci->rx_ring[rxring_idx].buffer_desc ||
1286*4882a593Smuzhiyun 		    (ulong)rtlpci->rx_ring[rxring_idx].buffer_desc & 0xFF) {
1287*4882a593Smuzhiyun 			pr_err("Cannot allocate RX ring\n");
1288*4882a593Smuzhiyun 			return -ENOMEM;
1289*4882a593Smuzhiyun 		}
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 		/* init every desc in this ring */
1292*4882a593Smuzhiyun 		rtlpci->rx_ring[rxring_idx].idx = 0;
1293*4882a593Smuzhiyun 		for (i = 0; i < rtlpci->rxringcount; i++) {
1294*4882a593Smuzhiyun 			entry = &rtlpci->rx_ring[rxring_idx].buffer_desc[i];
1295*4882a593Smuzhiyun 			if (!_rtl_pci_init_one_rxdesc(hw, NULL, (u8 *)entry,
1296*4882a593Smuzhiyun 						      rxring_idx, i))
1297*4882a593Smuzhiyun 				return -ENOMEM;
1298*4882a593Smuzhiyun 		}
1299*4882a593Smuzhiyun 	} else {
1300*4882a593Smuzhiyun 		struct rtl_rx_desc *entry = NULL;
1301*4882a593Smuzhiyun 		u8 tmp_one = 1;
1302*4882a593Smuzhiyun 		/* alloc dma for this ring */
1303*4882a593Smuzhiyun 		rtlpci->rx_ring[rxring_idx].desc =
1304*4882a593Smuzhiyun 		    dma_alloc_coherent(&rtlpci->pdev->dev,
1305*4882a593Smuzhiyun 				       sizeof(*rtlpci->rx_ring[rxring_idx].desc) *
1306*4882a593Smuzhiyun 				       rtlpci->rxringcount,
1307*4882a593Smuzhiyun 				       &rtlpci->rx_ring[rxring_idx].dma, GFP_KERNEL);
1308*4882a593Smuzhiyun 		if (!rtlpci->rx_ring[rxring_idx].desc ||
1309*4882a593Smuzhiyun 		    (unsigned long)rtlpci->rx_ring[rxring_idx].desc & 0xFF) {
1310*4882a593Smuzhiyun 			pr_err("Cannot allocate RX ring\n");
1311*4882a593Smuzhiyun 			return -ENOMEM;
1312*4882a593Smuzhiyun 		}
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 		/* init every desc in this ring */
1315*4882a593Smuzhiyun 		rtlpci->rx_ring[rxring_idx].idx = 0;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 		for (i = 0; i < rtlpci->rxringcount; i++) {
1318*4882a593Smuzhiyun 			entry = &rtlpci->rx_ring[rxring_idx].desc[i];
1319*4882a593Smuzhiyun 			if (!_rtl_pci_init_one_rxdesc(hw, NULL, (u8 *)entry,
1320*4882a593Smuzhiyun 						      rxring_idx, i))
1321*4882a593Smuzhiyun 				return -ENOMEM;
1322*4882a593Smuzhiyun 		}
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
1325*4882a593Smuzhiyun 					    HW_DESC_RXERO, &tmp_one);
1326*4882a593Smuzhiyun 	}
1327*4882a593Smuzhiyun 	return 0;
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun 
_rtl_pci_free_tx_ring(struct ieee80211_hw * hw,unsigned int prio)1330*4882a593Smuzhiyun static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
1331*4882a593Smuzhiyun 				  unsigned int prio)
1332*4882a593Smuzhiyun {
1333*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1334*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1335*4882a593Smuzhiyun 	struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	/* free every desc in this ring */
1338*4882a593Smuzhiyun 	while (skb_queue_len(&ring->queue)) {
1339*4882a593Smuzhiyun 		u8 *entry;
1340*4882a593Smuzhiyun 		struct sk_buff *skb = __skb_dequeue(&ring->queue);
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 		if (rtlpriv->use_new_trx_flow)
1343*4882a593Smuzhiyun 			entry = (u8 *)(&ring->buffer_desc[ring->idx]);
1344*4882a593Smuzhiyun 		else
1345*4882a593Smuzhiyun 			entry = (u8 *)(&ring->desc[ring->idx]);
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 		dma_unmap_single(&rtlpci->pdev->dev,
1348*4882a593Smuzhiyun 				 rtlpriv->cfg->ops->get_desc(hw, (u8 *)entry,
1349*4882a593Smuzhiyun 						true, HW_DESC_TXBUFF_ADDR),
1350*4882a593Smuzhiyun 				 skb->len, DMA_TO_DEVICE);
1351*4882a593Smuzhiyun 		kfree_skb(skb);
1352*4882a593Smuzhiyun 		ring->idx = (ring->idx + 1) % ring->entries;
1353*4882a593Smuzhiyun 	}
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	/* free dma of this ring */
1356*4882a593Smuzhiyun 	dma_free_coherent(&rtlpci->pdev->dev,
1357*4882a593Smuzhiyun 			  sizeof(*ring->desc) * ring->entries, ring->desc,
1358*4882a593Smuzhiyun 			  ring->dma);
1359*4882a593Smuzhiyun 	ring->desc = NULL;
1360*4882a593Smuzhiyun 	if (rtlpriv->use_new_trx_flow) {
1361*4882a593Smuzhiyun 		dma_free_coherent(&rtlpci->pdev->dev,
1362*4882a593Smuzhiyun 				  sizeof(*ring->buffer_desc) * ring->entries,
1363*4882a593Smuzhiyun 				  ring->buffer_desc, ring->buffer_desc_dma);
1364*4882a593Smuzhiyun 		ring->buffer_desc = NULL;
1365*4882a593Smuzhiyun 	}
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun 
_rtl_pci_free_rx_ring(struct ieee80211_hw * hw,int rxring_idx)1368*4882a593Smuzhiyun static void _rtl_pci_free_rx_ring(struct ieee80211_hw *hw, int rxring_idx)
1369*4882a593Smuzhiyun {
1370*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1371*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1372*4882a593Smuzhiyun 	int i;
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	/* free every desc in this ring */
1375*4882a593Smuzhiyun 	for (i = 0; i < rtlpci->rxringcount; i++) {
1376*4882a593Smuzhiyun 		struct sk_buff *skb = rtlpci->rx_ring[rxring_idx].rx_buf[i];
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 		if (!skb)
1379*4882a593Smuzhiyun 			continue;
1380*4882a593Smuzhiyun 		dma_unmap_single(&rtlpci->pdev->dev, *((dma_addr_t *)skb->cb),
1381*4882a593Smuzhiyun 				 rtlpci->rxbuffersize, DMA_FROM_DEVICE);
1382*4882a593Smuzhiyun 		kfree_skb(skb);
1383*4882a593Smuzhiyun 	}
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	/* free dma of this ring */
1386*4882a593Smuzhiyun 	if (rtlpriv->use_new_trx_flow) {
1387*4882a593Smuzhiyun 		dma_free_coherent(&rtlpci->pdev->dev,
1388*4882a593Smuzhiyun 				  sizeof(*rtlpci->rx_ring[rxring_idx].buffer_desc) *
1389*4882a593Smuzhiyun 				  rtlpci->rxringcount,
1390*4882a593Smuzhiyun 				  rtlpci->rx_ring[rxring_idx].buffer_desc,
1391*4882a593Smuzhiyun 				  rtlpci->rx_ring[rxring_idx].dma);
1392*4882a593Smuzhiyun 		rtlpci->rx_ring[rxring_idx].buffer_desc = NULL;
1393*4882a593Smuzhiyun 	} else {
1394*4882a593Smuzhiyun 		dma_free_coherent(&rtlpci->pdev->dev,
1395*4882a593Smuzhiyun 				  sizeof(*rtlpci->rx_ring[rxring_idx].desc) *
1396*4882a593Smuzhiyun 				  rtlpci->rxringcount,
1397*4882a593Smuzhiyun 				  rtlpci->rx_ring[rxring_idx].desc,
1398*4882a593Smuzhiyun 				  rtlpci->rx_ring[rxring_idx].dma);
1399*4882a593Smuzhiyun 		rtlpci->rx_ring[rxring_idx].desc = NULL;
1400*4882a593Smuzhiyun 	}
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun 
_rtl_pci_init_trx_ring(struct ieee80211_hw * hw)1403*4882a593Smuzhiyun static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1406*4882a593Smuzhiyun 	int ret;
1407*4882a593Smuzhiyun 	int i, rxring_idx;
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	/* rxring_idx 0:RX_MPDU_QUEUE
1410*4882a593Smuzhiyun 	 * rxring_idx 1:RX_CMD_QUEUE
1411*4882a593Smuzhiyun 	 */
1412*4882a593Smuzhiyun 	for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++) {
1413*4882a593Smuzhiyun 		ret = _rtl_pci_init_rx_ring(hw, rxring_idx);
1414*4882a593Smuzhiyun 		if (ret)
1415*4882a593Smuzhiyun 			return ret;
1416*4882a593Smuzhiyun 	}
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
1419*4882a593Smuzhiyun 		ret = _rtl_pci_init_tx_ring(hw, i, rtlpci->txringcount[i]);
1420*4882a593Smuzhiyun 		if (ret)
1421*4882a593Smuzhiyun 			goto err_free_rings;
1422*4882a593Smuzhiyun 	}
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	return 0;
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun err_free_rings:
1427*4882a593Smuzhiyun 	for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++)
1428*4882a593Smuzhiyun 		_rtl_pci_free_rx_ring(hw, rxring_idx);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
1431*4882a593Smuzhiyun 		if (rtlpci->tx_ring[i].desc ||
1432*4882a593Smuzhiyun 		    rtlpci->tx_ring[i].buffer_desc)
1433*4882a593Smuzhiyun 			_rtl_pci_free_tx_ring(hw, i);
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	return 1;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun 
_rtl_pci_deinit_trx_ring(struct ieee80211_hw * hw)1438*4882a593Smuzhiyun static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
1439*4882a593Smuzhiyun {
1440*4882a593Smuzhiyun 	u32 i, rxring_idx;
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	/*free rx rings */
1443*4882a593Smuzhiyun 	for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++)
1444*4882a593Smuzhiyun 		_rtl_pci_free_rx_ring(hw, rxring_idx);
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	/*free tx rings */
1447*4882a593Smuzhiyun 	for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
1448*4882a593Smuzhiyun 		_rtl_pci_free_tx_ring(hw, i);
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	return 0;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun 
rtl_pci_reset_trx_ring(struct ieee80211_hw * hw)1453*4882a593Smuzhiyun int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
1454*4882a593Smuzhiyun {
1455*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1456*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1457*4882a593Smuzhiyun 	int i, rxring_idx;
1458*4882a593Smuzhiyun 	unsigned long flags;
1459*4882a593Smuzhiyun 	u8 tmp_one = 1;
1460*4882a593Smuzhiyun 	u32 bufferaddress;
1461*4882a593Smuzhiyun 	/* rxring_idx 0:RX_MPDU_QUEUE */
1462*4882a593Smuzhiyun 	/* rxring_idx 1:RX_CMD_QUEUE */
1463*4882a593Smuzhiyun 	for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++) {
1464*4882a593Smuzhiyun 		/* force the rx_ring[RX_MPDU_QUEUE/
1465*4882a593Smuzhiyun 		 * RX_CMD_QUEUE].idx to the first one
1466*4882a593Smuzhiyun 		 *new trx flow, do nothing
1467*4882a593Smuzhiyun 		 */
1468*4882a593Smuzhiyun 		if (!rtlpriv->use_new_trx_flow &&
1469*4882a593Smuzhiyun 		    rtlpci->rx_ring[rxring_idx].desc) {
1470*4882a593Smuzhiyun 			struct rtl_rx_desc *entry = NULL;
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 			rtlpci->rx_ring[rxring_idx].idx = 0;
1473*4882a593Smuzhiyun 			for (i = 0; i < rtlpci->rxringcount; i++) {
1474*4882a593Smuzhiyun 				entry = &rtlpci->rx_ring[rxring_idx].desc[i];
1475*4882a593Smuzhiyun 				bufferaddress =
1476*4882a593Smuzhiyun 				  rtlpriv->cfg->ops->get_desc(hw, (u8 *)entry,
1477*4882a593Smuzhiyun 				  false, HW_DESC_RXBUFF_ADDR);
1478*4882a593Smuzhiyun 				memset((u8 *)entry, 0,
1479*4882a593Smuzhiyun 				       sizeof(*rtlpci->rx_ring
1480*4882a593Smuzhiyun 				       [rxring_idx].desc));/*clear one entry*/
1481*4882a593Smuzhiyun 				if (rtlpriv->use_new_trx_flow) {
1482*4882a593Smuzhiyun 					rtlpriv->cfg->ops->set_desc(hw,
1483*4882a593Smuzhiyun 					    (u8 *)entry, false,
1484*4882a593Smuzhiyun 					    HW_DESC_RX_PREPARE,
1485*4882a593Smuzhiyun 					    (u8 *)&bufferaddress);
1486*4882a593Smuzhiyun 				} else {
1487*4882a593Smuzhiyun 					rtlpriv->cfg->ops->set_desc(hw,
1488*4882a593Smuzhiyun 					    (u8 *)entry, false,
1489*4882a593Smuzhiyun 					    HW_DESC_RXBUFF_ADDR,
1490*4882a593Smuzhiyun 					    (u8 *)&bufferaddress);
1491*4882a593Smuzhiyun 					rtlpriv->cfg->ops->set_desc(hw,
1492*4882a593Smuzhiyun 					    (u8 *)entry, false,
1493*4882a593Smuzhiyun 					    HW_DESC_RXPKT_LEN,
1494*4882a593Smuzhiyun 					    (u8 *)&rtlpci->rxbuffersize);
1495*4882a593Smuzhiyun 					rtlpriv->cfg->ops->set_desc(hw,
1496*4882a593Smuzhiyun 					    (u8 *)entry, false,
1497*4882a593Smuzhiyun 					    HW_DESC_RXOWN,
1498*4882a593Smuzhiyun 					    (u8 *)&tmp_one);
1499*4882a593Smuzhiyun 				}
1500*4882a593Smuzhiyun 			}
1501*4882a593Smuzhiyun 			rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
1502*4882a593Smuzhiyun 					    HW_DESC_RXERO, (u8 *)&tmp_one);
1503*4882a593Smuzhiyun 		}
1504*4882a593Smuzhiyun 		rtlpci->rx_ring[rxring_idx].idx = 0;
1505*4882a593Smuzhiyun 	}
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	/*after reset, release previous pending packet,
1508*4882a593Smuzhiyun 	 *and force the  tx idx to the first one
1509*4882a593Smuzhiyun 	 */
1510*4882a593Smuzhiyun 	spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
1511*4882a593Smuzhiyun 	for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
1512*4882a593Smuzhiyun 		if (rtlpci->tx_ring[i].desc ||
1513*4882a593Smuzhiyun 		    rtlpci->tx_ring[i].buffer_desc) {
1514*4882a593Smuzhiyun 			struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 			while (skb_queue_len(&ring->queue)) {
1517*4882a593Smuzhiyun 				u8 *entry;
1518*4882a593Smuzhiyun 				struct sk_buff *skb =
1519*4882a593Smuzhiyun 					__skb_dequeue(&ring->queue);
1520*4882a593Smuzhiyun 				if (rtlpriv->use_new_trx_flow)
1521*4882a593Smuzhiyun 					entry = (u8 *)(&ring->buffer_desc
1522*4882a593Smuzhiyun 								[ring->idx]);
1523*4882a593Smuzhiyun 				else
1524*4882a593Smuzhiyun 					entry = (u8 *)(&ring->desc[ring->idx]);
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 				dma_unmap_single(&rtlpci->pdev->dev,
1527*4882a593Smuzhiyun 						 rtlpriv->cfg->ops->get_desc(hw, (u8 *)entry,
1528*4882a593Smuzhiyun 								true, HW_DESC_TXBUFF_ADDR),
1529*4882a593Smuzhiyun 						 skb->len, DMA_TO_DEVICE);
1530*4882a593Smuzhiyun 				dev_kfree_skb_irq(skb);
1531*4882a593Smuzhiyun 				ring->idx = (ring->idx + 1) % ring->entries;
1532*4882a593Smuzhiyun 			}
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 			if (rtlpriv->use_new_trx_flow) {
1535*4882a593Smuzhiyun 				rtlpci->tx_ring[i].cur_tx_rp = 0;
1536*4882a593Smuzhiyun 				rtlpci->tx_ring[i].cur_tx_wp = 0;
1537*4882a593Smuzhiyun 			}
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 			ring->idx = 0;
1540*4882a593Smuzhiyun 			ring->entries = rtlpci->txringcount[i];
1541*4882a593Smuzhiyun 		}
1542*4882a593Smuzhiyun 	}
1543*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	return 0;
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun 
rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw * hw,struct ieee80211_sta * sta,struct sk_buff * skb)1548*4882a593Smuzhiyun static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
1549*4882a593Smuzhiyun 					struct ieee80211_sta *sta,
1550*4882a593Smuzhiyun 					struct sk_buff *skb)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1553*4882a593Smuzhiyun 	struct rtl_sta_info *sta_entry = NULL;
1554*4882a593Smuzhiyun 	u8 tid = rtl_get_tid(skb);
1555*4882a593Smuzhiyun 	__le16 fc = rtl_get_fc(skb);
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	if (!sta)
1558*4882a593Smuzhiyun 		return false;
1559*4882a593Smuzhiyun 	sta_entry = (struct rtl_sta_info *)sta->drv_priv;
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	if (!rtlpriv->rtlhal.earlymode_enable)
1562*4882a593Smuzhiyun 		return false;
1563*4882a593Smuzhiyun 	if (ieee80211_is_nullfunc(fc))
1564*4882a593Smuzhiyun 		return false;
1565*4882a593Smuzhiyun 	if (ieee80211_is_qos_nullfunc(fc))
1566*4882a593Smuzhiyun 		return false;
1567*4882a593Smuzhiyun 	if (ieee80211_is_pspoll(fc))
1568*4882a593Smuzhiyun 		return false;
1569*4882a593Smuzhiyun 	if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
1570*4882a593Smuzhiyun 		return false;
1571*4882a593Smuzhiyun 	if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
1572*4882a593Smuzhiyun 		return false;
1573*4882a593Smuzhiyun 	if (tid > 7)
1574*4882a593Smuzhiyun 		return false;
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	/* maybe every tid should be checked */
1577*4882a593Smuzhiyun 	if (!rtlpriv->link_info.higher_busytxtraffic[tid])
1578*4882a593Smuzhiyun 		return false;
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	spin_lock_bh(&rtlpriv->locks.waitq_lock);
1581*4882a593Smuzhiyun 	skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
1582*4882a593Smuzhiyun 	spin_unlock_bh(&rtlpriv->locks.waitq_lock);
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	return true;
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun 
rtl_pci_tx(struct ieee80211_hw * hw,struct ieee80211_sta * sta,struct sk_buff * skb,struct rtl_tcb_desc * ptcb_desc)1587*4882a593Smuzhiyun static int rtl_pci_tx(struct ieee80211_hw *hw,
1588*4882a593Smuzhiyun 		      struct ieee80211_sta *sta,
1589*4882a593Smuzhiyun 		      struct sk_buff *skb,
1590*4882a593Smuzhiyun 		      struct rtl_tcb_desc *ptcb_desc)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1593*4882a593Smuzhiyun 	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1594*4882a593Smuzhiyun 	struct rtl8192_tx_ring *ring;
1595*4882a593Smuzhiyun 	struct rtl_tx_desc *pdesc;
1596*4882a593Smuzhiyun 	struct rtl_tx_buffer_desc *ptx_bd_desc = NULL;
1597*4882a593Smuzhiyun 	u16 idx;
1598*4882a593Smuzhiyun 	u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
1599*4882a593Smuzhiyun 	unsigned long flags;
1600*4882a593Smuzhiyun 	struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
1601*4882a593Smuzhiyun 	__le16 fc = rtl_get_fc(skb);
1602*4882a593Smuzhiyun 	u8 *pda_addr = hdr->addr1;
1603*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1604*4882a593Smuzhiyun 	u8 own;
1605*4882a593Smuzhiyun 	u8 temp_one = 1;
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 	if (ieee80211_is_mgmt(fc))
1608*4882a593Smuzhiyun 		rtl_tx_mgmt_proc(hw, skb);
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	if (rtlpriv->psc.sw_ps_enabled) {
1611*4882a593Smuzhiyun 		if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
1612*4882a593Smuzhiyun 		    !ieee80211_has_pm(fc))
1613*4882a593Smuzhiyun 			hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
1614*4882a593Smuzhiyun 	}
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	rtl_action_proc(hw, skb, true);
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	if (is_multicast_ether_addr(pda_addr))
1619*4882a593Smuzhiyun 		rtlpriv->stats.txbytesmulticast += skb->len;
1620*4882a593Smuzhiyun 	else if (is_broadcast_ether_addr(pda_addr))
1621*4882a593Smuzhiyun 		rtlpriv->stats.txbytesbroadcast += skb->len;
1622*4882a593Smuzhiyun 	else
1623*4882a593Smuzhiyun 		rtlpriv->stats.txbytesunicast += skb->len;
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
1626*4882a593Smuzhiyun 	ring = &rtlpci->tx_ring[hw_queue];
1627*4882a593Smuzhiyun 	if (hw_queue != BEACON_QUEUE) {
1628*4882a593Smuzhiyun 		if (rtlpriv->use_new_trx_flow)
1629*4882a593Smuzhiyun 			idx = ring->cur_tx_wp;
1630*4882a593Smuzhiyun 		else
1631*4882a593Smuzhiyun 			idx = (ring->idx + skb_queue_len(&ring->queue)) %
1632*4882a593Smuzhiyun 			      ring->entries;
1633*4882a593Smuzhiyun 	} else {
1634*4882a593Smuzhiyun 		idx = 0;
1635*4882a593Smuzhiyun 	}
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	pdesc = &ring->desc[idx];
1638*4882a593Smuzhiyun 	if (rtlpriv->use_new_trx_flow) {
1639*4882a593Smuzhiyun 		ptx_bd_desc = &ring->buffer_desc[idx];
1640*4882a593Smuzhiyun 	} else {
1641*4882a593Smuzhiyun 		own = (u8)rtlpriv->cfg->ops->get_desc(hw, (u8 *)pdesc,
1642*4882a593Smuzhiyun 				true, HW_DESC_OWN);
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 		if (own == 1 && hw_queue != BEACON_QUEUE) {
1645*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1646*4882a593Smuzhiyun 				"No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%x\n",
1647*4882a593Smuzhiyun 				hw_queue, ring->idx, idx,
1648*4882a593Smuzhiyun 				skb_queue_len(&ring->queue));
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 			spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
1651*4882a593Smuzhiyun 					       flags);
1652*4882a593Smuzhiyun 			return skb->len;
1653*4882a593Smuzhiyun 		}
1654*4882a593Smuzhiyun 	}
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	if (rtlpriv->cfg->ops->get_available_desc &&
1657*4882a593Smuzhiyun 	    rtlpriv->cfg->ops->get_available_desc(hw, hw_queue) == 0) {
1658*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1659*4882a593Smuzhiyun 			"get_available_desc fail\n");
1660*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
1661*4882a593Smuzhiyun 		return skb->len;
1662*4882a593Smuzhiyun 	}
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	if (ieee80211_is_data(fc))
1665*4882a593Smuzhiyun 		rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
1668*4882a593Smuzhiyun 			(u8 *)ptx_bd_desc, info, sta, skb, hw_queue, ptcb_desc);
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	__skb_queue_tail(&ring->queue, skb);
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	if (rtlpriv->use_new_trx_flow) {
1673*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true,
1674*4882a593Smuzhiyun 					    HW_DESC_OWN, &hw_queue);
1675*4882a593Smuzhiyun 	} else {
1676*4882a593Smuzhiyun 		rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true,
1677*4882a593Smuzhiyun 					    HW_DESC_OWN, &temp_one);
1678*4882a593Smuzhiyun 	}
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
1681*4882a593Smuzhiyun 	    hw_queue != BEACON_QUEUE) {
1682*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_LOUD,
1683*4882a593Smuzhiyun 			"less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%x\n",
1684*4882a593Smuzhiyun 			 hw_queue, ring->idx, idx,
1685*4882a593Smuzhiyun 			 skb_queue_len(&ring->queue));
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 		ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
1688*4882a593Smuzhiyun 	}
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	return 0;
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun 
rtl_pci_flush(struct ieee80211_hw * hw,u32 queues,bool drop)1697*4882a593Smuzhiyun static void rtl_pci_flush(struct ieee80211_hw *hw, u32 queues, bool drop)
1698*4882a593Smuzhiyun {
1699*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1700*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1701*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1702*4882a593Smuzhiyun 	struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1703*4882a593Smuzhiyun 	u16 i = 0;
1704*4882a593Smuzhiyun 	int queue_id;
1705*4882a593Smuzhiyun 	struct rtl8192_tx_ring *ring;
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	if (mac->skip_scan)
1708*4882a593Smuzhiyun 		return;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
1711*4882a593Smuzhiyun 		u32 queue_len;
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 		if (((queues >> queue_id) & 0x1) == 0) {
1714*4882a593Smuzhiyun 			queue_id--;
1715*4882a593Smuzhiyun 			continue;
1716*4882a593Smuzhiyun 		}
1717*4882a593Smuzhiyun 		ring = &pcipriv->dev.tx_ring[queue_id];
1718*4882a593Smuzhiyun 		queue_len = skb_queue_len(&ring->queue);
1719*4882a593Smuzhiyun 		if (queue_len == 0 || queue_id == BEACON_QUEUE ||
1720*4882a593Smuzhiyun 		    queue_id == TXCMD_QUEUE) {
1721*4882a593Smuzhiyun 			queue_id--;
1722*4882a593Smuzhiyun 			continue;
1723*4882a593Smuzhiyun 		} else {
1724*4882a593Smuzhiyun 			msleep(20);
1725*4882a593Smuzhiyun 			i++;
1726*4882a593Smuzhiyun 		}
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 		/* we just wait 1s for all queues */
1729*4882a593Smuzhiyun 		if (rtlpriv->psc.rfpwr_state == ERFOFF ||
1730*4882a593Smuzhiyun 		    is_hal_stop(rtlhal) || i >= 200)
1731*4882a593Smuzhiyun 			return;
1732*4882a593Smuzhiyun 	}
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun 
rtl_pci_deinit(struct ieee80211_hw * hw)1735*4882a593Smuzhiyun static void rtl_pci_deinit(struct ieee80211_hw *hw)
1736*4882a593Smuzhiyun {
1737*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1738*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	_rtl_pci_deinit_trx_ring(hw);
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	synchronize_irq(rtlpci->pdev->irq);
1743*4882a593Smuzhiyun 	tasklet_kill(&rtlpriv->works.irq_tasklet);
1744*4882a593Smuzhiyun 	cancel_work_sync(&rtlpriv->works.lps_change_work);
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	flush_workqueue(rtlpriv->works.rtl_wq);
1747*4882a593Smuzhiyun 	destroy_workqueue(rtlpriv->works.rtl_wq);
1748*4882a593Smuzhiyun }
1749*4882a593Smuzhiyun 
rtl_pci_init(struct ieee80211_hw * hw,struct pci_dev * pdev)1750*4882a593Smuzhiyun static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
1751*4882a593Smuzhiyun {
1752*4882a593Smuzhiyun 	int err;
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 	_rtl_pci_init_struct(hw, pdev);
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	err = _rtl_pci_init_trx_ring(hw);
1757*4882a593Smuzhiyun 	if (err) {
1758*4882a593Smuzhiyun 		pr_err("tx ring initialization failed\n");
1759*4882a593Smuzhiyun 		return err;
1760*4882a593Smuzhiyun 	}
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	return 0;
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun 
rtl_pci_start(struct ieee80211_hw * hw)1765*4882a593Smuzhiyun static int rtl_pci_start(struct ieee80211_hw *hw)
1766*4882a593Smuzhiyun {
1767*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1768*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1769*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1770*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1771*4882a593Smuzhiyun 	struct rtl_mac *rtlmac = rtl_mac(rtl_priv(hw));
1772*4882a593Smuzhiyun 	struct rtl_btc_ops *btc_ops = rtlpriv->btcoexist.btc_ops;
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	int err;
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 	rtl_pci_reset_trx_ring(hw);
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	rtlpci->driver_is_goingto_unload = false;
1779*4882a593Smuzhiyun 	if (rtlpriv->cfg->ops->get_btc_status &&
1780*4882a593Smuzhiyun 	    rtlpriv->cfg->ops->get_btc_status()) {
1781*4882a593Smuzhiyun 		rtlpriv->btcoexist.btc_info.ap_num = 36;
1782*4882a593Smuzhiyun 		btc_ops->btc_init_variables(rtlpriv);
1783*4882a593Smuzhiyun 		btc_ops->btc_init_hal_vars(rtlpriv);
1784*4882a593Smuzhiyun 	} else if (btc_ops) {
1785*4882a593Smuzhiyun 		btc_ops->btc_init_variables_wifi_only(rtlpriv);
1786*4882a593Smuzhiyun 	}
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	err = rtlpriv->cfg->ops->hw_init(hw);
1789*4882a593Smuzhiyun 	if (err) {
1790*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1791*4882a593Smuzhiyun 			"Failed to config hardware!\n");
1792*4882a593Smuzhiyun 		kfree(rtlpriv->btcoexist.btc_context);
1793*4882a593Smuzhiyun 		kfree(rtlpriv->btcoexist.wifi_only_context);
1794*4882a593Smuzhiyun 		return err;
1795*4882a593Smuzhiyun 	}
1796*4882a593Smuzhiyun 	rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RETRY_LIMIT,
1797*4882a593Smuzhiyun 			&rtlmac->retry_long);
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	rtlpriv->cfg->ops->enable_interrupt(hw);
1800*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	rtl_init_rx_config(hw);
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun 	/*should be after adapter start and interrupt enable. */
1805*4882a593Smuzhiyun 	set_hal_start(rtlhal);
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 	rtlpci->up_first_time = false;
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG, "%s OK\n", __func__);
1812*4882a593Smuzhiyun 	return 0;
1813*4882a593Smuzhiyun }
1814*4882a593Smuzhiyun 
rtl_pci_stop(struct ieee80211_hw * hw)1815*4882a593Smuzhiyun static void rtl_pci_stop(struct ieee80211_hw *hw)
1816*4882a593Smuzhiyun {
1817*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1818*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1819*4882a593Smuzhiyun 	struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1820*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1821*4882a593Smuzhiyun 	unsigned long flags;
1822*4882a593Smuzhiyun 	u8 rf_timeout = 0;
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	if (rtlpriv->cfg->ops->get_btc_status())
1825*4882a593Smuzhiyun 		rtlpriv->btcoexist.btc_ops->btc_halt_notify(rtlpriv);
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun 	if (rtlpriv->btcoexist.btc_ops)
1828*4882a593Smuzhiyun 		rtlpriv->btcoexist.btc_ops->btc_deinit_variables(rtlpriv);
1829*4882a593Smuzhiyun 
1830*4882a593Smuzhiyun 	/*should be before disable interrupt&adapter
1831*4882a593Smuzhiyun 	 *and will do it immediately.
1832*4882a593Smuzhiyun 	 */
1833*4882a593Smuzhiyun 	set_hal_stop(rtlhal);
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	rtlpci->driver_is_goingto_unload = true;
1836*4882a593Smuzhiyun 	rtlpriv->cfg->ops->disable_interrupt(hw);
1837*4882a593Smuzhiyun 	cancel_work_sync(&rtlpriv->works.lps_change_work);
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1840*4882a593Smuzhiyun 	while (ppsc->rfchange_inprogress) {
1841*4882a593Smuzhiyun 		spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
1842*4882a593Smuzhiyun 		if (rf_timeout > 100) {
1843*4882a593Smuzhiyun 			spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1844*4882a593Smuzhiyun 			break;
1845*4882a593Smuzhiyun 		}
1846*4882a593Smuzhiyun 		mdelay(1);
1847*4882a593Smuzhiyun 		rf_timeout++;
1848*4882a593Smuzhiyun 		spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1849*4882a593Smuzhiyun 	}
1850*4882a593Smuzhiyun 	ppsc->rfchange_inprogress = true;
1851*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	rtlpriv->cfg->ops->hw_disable(hw);
1854*4882a593Smuzhiyun 	/* some things are not needed if firmware not available */
1855*4882a593Smuzhiyun 	if (!rtlpriv->max_fw_size)
1856*4882a593Smuzhiyun 		return;
1857*4882a593Smuzhiyun 	rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1860*4882a593Smuzhiyun 	ppsc->rfchange_inprogress = false;
1861*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	rtl_pci_enable_aspm(hw);
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun 
_rtl_pci_find_adapter(struct pci_dev * pdev,struct ieee80211_hw * hw)1866*4882a593Smuzhiyun static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
1867*4882a593Smuzhiyun 				  struct ieee80211_hw *hw)
1868*4882a593Smuzhiyun {
1869*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
1870*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1871*4882a593Smuzhiyun 	struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1872*4882a593Smuzhiyun 	struct pci_dev *bridge_pdev = pdev->bus->self;
1873*4882a593Smuzhiyun 	u16 venderid;
1874*4882a593Smuzhiyun 	u16 deviceid;
1875*4882a593Smuzhiyun 	u8 revisionid;
1876*4882a593Smuzhiyun 	u16 irqline;
1877*4882a593Smuzhiyun 	u8 tmp;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
1880*4882a593Smuzhiyun 	venderid = pdev->vendor;
1881*4882a593Smuzhiyun 	deviceid = pdev->device;
1882*4882a593Smuzhiyun 	pci_read_config_byte(pdev, 0x8, &revisionid);
1883*4882a593Smuzhiyun 	pci_read_config_word(pdev, 0x3C, &irqline);
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	/* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
1886*4882a593Smuzhiyun 	 * r8192e_pci, and RTL8192SE, which uses this driver. If the
1887*4882a593Smuzhiyun 	 * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
1888*4882a593Smuzhiyun 	 * the correct driver is r8192e_pci, thus this routine should
1889*4882a593Smuzhiyun 	 * return false.
1890*4882a593Smuzhiyun 	 */
1891*4882a593Smuzhiyun 	if (deviceid == RTL_PCI_8192SE_DID &&
1892*4882a593Smuzhiyun 	    revisionid == RTL_PCI_REVISION_ID_8192PCIE)
1893*4882a593Smuzhiyun 		return false;
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	if (deviceid == RTL_PCI_8192_DID ||
1896*4882a593Smuzhiyun 	    deviceid == RTL_PCI_0044_DID ||
1897*4882a593Smuzhiyun 	    deviceid == RTL_PCI_0047_DID ||
1898*4882a593Smuzhiyun 	    deviceid == RTL_PCI_8192SE_DID ||
1899*4882a593Smuzhiyun 	    deviceid == RTL_PCI_8174_DID ||
1900*4882a593Smuzhiyun 	    deviceid == RTL_PCI_8173_DID ||
1901*4882a593Smuzhiyun 	    deviceid == RTL_PCI_8172_DID ||
1902*4882a593Smuzhiyun 	    deviceid == RTL_PCI_8171_DID) {
1903*4882a593Smuzhiyun 		switch (revisionid) {
1904*4882a593Smuzhiyun 		case RTL_PCI_REVISION_ID_8192PCIE:
1905*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1906*4882a593Smuzhiyun 				"8192 PCI-E is found - vid/did=%x/%x\n",
1907*4882a593Smuzhiyun 				venderid, deviceid);
1908*4882a593Smuzhiyun 			rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
1909*4882a593Smuzhiyun 			return false;
1910*4882a593Smuzhiyun 		case RTL_PCI_REVISION_ID_8192SE:
1911*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1912*4882a593Smuzhiyun 				"8192SE is found - vid/did=%x/%x\n",
1913*4882a593Smuzhiyun 				venderid, deviceid);
1914*4882a593Smuzhiyun 			rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
1915*4882a593Smuzhiyun 			break;
1916*4882a593Smuzhiyun 		default:
1917*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1918*4882a593Smuzhiyun 				"Err: Unknown device - vid/did=%x/%x\n",
1919*4882a593Smuzhiyun 				venderid, deviceid);
1920*4882a593Smuzhiyun 			rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
1921*4882a593Smuzhiyun 			break;
1922*4882a593Smuzhiyun 		}
1923*4882a593Smuzhiyun 	} else if (deviceid == RTL_PCI_8723AE_DID) {
1924*4882a593Smuzhiyun 		rtlhal->hw_type = HARDWARE_TYPE_RTL8723AE;
1925*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1926*4882a593Smuzhiyun 			"8723AE PCI-E is found - vid/did=%x/%x\n",
1927*4882a593Smuzhiyun 			venderid, deviceid);
1928*4882a593Smuzhiyun 	} else if (deviceid == RTL_PCI_8192CET_DID ||
1929*4882a593Smuzhiyun 		   deviceid == RTL_PCI_8192CE_DID ||
1930*4882a593Smuzhiyun 		   deviceid == RTL_PCI_8191CE_DID ||
1931*4882a593Smuzhiyun 		   deviceid == RTL_PCI_8188CE_DID) {
1932*4882a593Smuzhiyun 		rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
1933*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1934*4882a593Smuzhiyun 			"8192C PCI-E is found - vid/did=%x/%x\n",
1935*4882a593Smuzhiyun 			venderid, deviceid);
1936*4882a593Smuzhiyun 	} else if (deviceid == RTL_PCI_8192DE_DID ||
1937*4882a593Smuzhiyun 		   deviceid == RTL_PCI_8192DE_DID2) {
1938*4882a593Smuzhiyun 		rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
1939*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
1940*4882a593Smuzhiyun 			"8192D PCI-E is found - vid/did=%x/%x\n",
1941*4882a593Smuzhiyun 			venderid, deviceid);
1942*4882a593Smuzhiyun 	} else if (deviceid == RTL_PCI_8188EE_DID) {
1943*4882a593Smuzhiyun 		rtlhal->hw_type = HARDWARE_TYPE_RTL8188EE;
1944*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1945*4882a593Smuzhiyun 			"Find adapter, Hardware type is 8188EE\n");
1946*4882a593Smuzhiyun 	} else if (deviceid == RTL_PCI_8723BE_DID) {
1947*4882a593Smuzhiyun 		rtlhal->hw_type = HARDWARE_TYPE_RTL8723BE;
1948*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1949*4882a593Smuzhiyun 			"Find adapter, Hardware type is 8723BE\n");
1950*4882a593Smuzhiyun 	} else if (deviceid == RTL_PCI_8192EE_DID) {
1951*4882a593Smuzhiyun 		rtlhal->hw_type = HARDWARE_TYPE_RTL8192EE;
1952*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1953*4882a593Smuzhiyun 			"Find adapter, Hardware type is 8192EE\n");
1954*4882a593Smuzhiyun 	} else if (deviceid == RTL_PCI_8821AE_DID) {
1955*4882a593Smuzhiyun 		rtlhal->hw_type = HARDWARE_TYPE_RTL8821AE;
1956*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1957*4882a593Smuzhiyun 			"Find adapter, Hardware type is 8821AE\n");
1958*4882a593Smuzhiyun 	} else if (deviceid == RTL_PCI_8812AE_DID) {
1959*4882a593Smuzhiyun 		rtlhal->hw_type = HARDWARE_TYPE_RTL8812AE;
1960*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1961*4882a593Smuzhiyun 			"Find adapter, Hardware type is 8812AE\n");
1962*4882a593Smuzhiyun 	} else if (deviceid == RTL_PCI_8822BE_DID) {
1963*4882a593Smuzhiyun 		rtlhal->hw_type = HARDWARE_TYPE_RTL8822BE;
1964*4882a593Smuzhiyun 		rtlhal->bandset = BAND_ON_BOTH;
1965*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1966*4882a593Smuzhiyun 			"Find adapter, Hardware type is 8822BE\n");
1967*4882a593Smuzhiyun 	} else {
1968*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_ERR, DBG_WARNING,
1969*4882a593Smuzhiyun 			"Err: Unknown device - vid/did=%x/%x\n",
1970*4882a593Smuzhiyun 			 venderid, deviceid);
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 		rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
1973*4882a593Smuzhiyun 	}
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 	if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
1976*4882a593Smuzhiyun 		if (revisionid == 0 || revisionid == 1) {
1977*4882a593Smuzhiyun 			if (revisionid == 0) {
1978*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1979*4882a593Smuzhiyun 					"Find 92DE MAC0\n");
1980*4882a593Smuzhiyun 				rtlhal->interfaceindex = 0;
1981*4882a593Smuzhiyun 			} else if (revisionid == 1) {
1982*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1983*4882a593Smuzhiyun 					"Find 92DE MAC1\n");
1984*4882a593Smuzhiyun 				rtlhal->interfaceindex = 1;
1985*4882a593Smuzhiyun 			}
1986*4882a593Smuzhiyun 		} else {
1987*4882a593Smuzhiyun 			rtl_dbg(rtlpriv, COMP_INIT, DBG_LOUD,
1988*4882a593Smuzhiyun 				"Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
1989*4882a593Smuzhiyun 				 venderid, deviceid, revisionid);
1990*4882a593Smuzhiyun 			rtlhal->interfaceindex = 0;
1991*4882a593Smuzhiyun 		}
1992*4882a593Smuzhiyun 	}
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun 	switch (rtlhal->hw_type) {
1995*4882a593Smuzhiyun 	case HARDWARE_TYPE_RTL8192EE:
1996*4882a593Smuzhiyun 	case HARDWARE_TYPE_RTL8822BE:
1997*4882a593Smuzhiyun 		/* use new trx flow */
1998*4882a593Smuzhiyun 		rtlpriv->use_new_trx_flow = true;
1999*4882a593Smuzhiyun 		break;
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	default:
2002*4882a593Smuzhiyun 		rtlpriv->use_new_trx_flow = false;
2003*4882a593Smuzhiyun 		break;
2004*4882a593Smuzhiyun 	}
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	/*find bus info */
2007*4882a593Smuzhiyun 	pcipriv->ndis_adapter.busnumber = pdev->bus->number;
2008*4882a593Smuzhiyun 	pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
2009*4882a593Smuzhiyun 	pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 	/*find bridge info */
2012*4882a593Smuzhiyun 	pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
2013*4882a593Smuzhiyun 	/* some ARM have no bridge_pdev and will crash here
2014*4882a593Smuzhiyun 	 * so we should check if bridge_pdev is NULL
2015*4882a593Smuzhiyun 	 */
2016*4882a593Smuzhiyun 	if (bridge_pdev) {
2017*4882a593Smuzhiyun 		/*find bridge info if available */
2018*4882a593Smuzhiyun 		pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
2019*4882a593Smuzhiyun 		for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
2020*4882a593Smuzhiyun 			if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
2021*4882a593Smuzhiyun 				pcipriv->ndis_adapter.pcibridge_vendor = tmp;
2022*4882a593Smuzhiyun 				rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
2023*4882a593Smuzhiyun 					"Pci Bridge Vendor is found index: %d\n",
2024*4882a593Smuzhiyun 					tmp);
2025*4882a593Smuzhiyun 				break;
2026*4882a593Smuzhiyun 			}
2027*4882a593Smuzhiyun 		}
2028*4882a593Smuzhiyun 	}
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	if (pcipriv->ndis_adapter.pcibridge_vendor !=
2031*4882a593Smuzhiyun 		PCI_BRIDGE_VENDOR_UNKNOWN) {
2032*4882a593Smuzhiyun 		pcipriv->ndis_adapter.pcibridge_busnum =
2033*4882a593Smuzhiyun 		    bridge_pdev->bus->number;
2034*4882a593Smuzhiyun 		pcipriv->ndis_adapter.pcibridge_devnum =
2035*4882a593Smuzhiyun 		    PCI_SLOT(bridge_pdev->devfn);
2036*4882a593Smuzhiyun 		pcipriv->ndis_adapter.pcibridge_funcnum =
2037*4882a593Smuzhiyun 		    PCI_FUNC(bridge_pdev->devfn);
2038*4882a593Smuzhiyun 		pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
2039*4882a593Smuzhiyun 		    pci_pcie_cap(bridge_pdev);
2040*4882a593Smuzhiyun 		pcipriv->ndis_adapter.num4bytes =
2041*4882a593Smuzhiyun 		    (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun 		rtl_pci_get_linkcontrol_field(hw);
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 		if (pcipriv->ndis_adapter.pcibridge_vendor ==
2046*4882a593Smuzhiyun 		    PCI_BRIDGE_VENDOR_AMD) {
2047*4882a593Smuzhiyun 			pcipriv->ndis_adapter.amd_l1_patch =
2048*4882a593Smuzhiyun 			    rtl_pci_get_amd_l1_patch(hw);
2049*4882a593Smuzhiyun 		}
2050*4882a593Smuzhiyun 	}
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
2053*4882a593Smuzhiyun 		"pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
2054*4882a593Smuzhiyun 		pcipriv->ndis_adapter.busnumber,
2055*4882a593Smuzhiyun 		pcipriv->ndis_adapter.devnumber,
2056*4882a593Smuzhiyun 		pcipriv->ndis_adapter.funcnumber,
2057*4882a593Smuzhiyun 		pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
2058*4882a593Smuzhiyun 
2059*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
2060*4882a593Smuzhiyun 		"pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
2061*4882a593Smuzhiyun 		pcipriv->ndis_adapter.pcibridge_busnum,
2062*4882a593Smuzhiyun 		pcipriv->ndis_adapter.pcibridge_devnum,
2063*4882a593Smuzhiyun 		pcipriv->ndis_adapter.pcibridge_funcnum,
2064*4882a593Smuzhiyun 		pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
2065*4882a593Smuzhiyun 		pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
2066*4882a593Smuzhiyun 		pcipriv->ndis_adapter.pcibridge_linkctrlreg,
2067*4882a593Smuzhiyun 		pcipriv->ndis_adapter.amd_l1_patch);
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	rtl_pci_parse_configuration(pdev, hw);
2070*4882a593Smuzhiyun 	list_add_tail(&rtlpriv->list, &rtlpriv->glb_var->glb_priv_list);
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun 	return true;
2073*4882a593Smuzhiyun }
2074*4882a593Smuzhiyun 
rtl_pci_intr_mode_msi(struct ieee80211_hw * hw)2075*4882a593Smuzhiyun static int rtl_pci_intr_mode_msi(struct ieee80211_hw *hw)
2076*4882a593Smuzhiyun {
2077*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2078*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2079*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
2080*4882a593Smuzhiyun 	int ret;
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	ret = pci_enable_msi(rtlpci->pdev);
2083*4882a593Smuzhiyun 	if (ret < 0)
2084*4882a593Smuzhiyun 		return ret;
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	ret = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
2087*4882a593Smuzhiyun 			  IRQF_SHARED, KBUILD_MODNAME, hw);
2088*4882a593Smuzhiyun 	if (ret < 0) {
2089*4882a593Smuzhiyun 		pci_disable_msi(rtlpci->pdev);
2090*4882a593Smuzhiyun 		return ret;
2091*4882a593Smuzhiyun 	}
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	rtlpci->using_msi = true;
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT | COMP_INTR, DBG_DMESG,
2096*4882a593Smuzhiyun 		"MSI Interrupt Mode!\n");
2097*4882a593Smuzhiyun 	return 0;
2098*4882a593Smuzhiyun }
2099*4882a593Smuzhiyun 
rtl_pci_intr_mode_legacy(struct ieee80211_hw * hw)2100*4882a593Smuzhiyun static int rtl_pci_intr_mode_legacy(struct ieee80211_hw *hw)
2101*4882a593Smuzhiyun {
2102*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2103*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2104*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
2105*4882a593Smuzhiyun 	int ret;
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun 	ret = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
2108*4882a593Smuzhiyun 			  IRQF_SHARED, KBUILD_MODNAME, hw);
2109*4882a593Smuzhiyun 	if (ret < 0)
2110*4882a593Smuzhiyun 		return ret;
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	rtlpci->using_msi = false;
2113*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT | COMP_INTR, DBG_DMESG,
2114*4882a593Smuzhiyun 		"Pin-based Interrupt Mode!\n");
2115*4882a593Smuzhiyun 	return 0;
2116*4882a593Smuzhiyun }
2117*4882a593Smuzhiyun 
rtl_pci_intr_mode_decide(struct ieee80211_hw * hw)2118*4882a593Smuzhiyun static int rtl_pci_intr_mode_decide(struct ieee80211_hw *hw)
2119*4882a593Smuzhiyun {
2120*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2121*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
2122*4882a593Smuzhiyun 	int ret;
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 	if (rtlpci->msi_support) {
2125*4882a593Smuzhiyun 		ret = rtl_pci_intr_mode_msi(hw);
2126*4882a593Smuzhiyun 		if (ret < 0)
2127*4882a593Smuzhiyun 			ret = rtl_pci_intr_mode_legacy(hw);
2128*4882a593Smuzhiyun 	} else {
2129*4882a593Smuzhiyun 		ret = rtl_pci_intr_mode_legacy(hw);
2130*4882a593Smuzhiyun 	}
2131*4882a593Smuzhiyun 	return ret;
2132*4882a593Smuzhiyun }
2133*4882a593Smuzhiyun 
platform_enable_dma64(struct pci_dev * pdev,bool dma64)2134*4882a593Smuzhiyun static void platform_enable_dma64(struct pci_dev *pdev, bool dma64)
2135*4882a593Smuzhiyun {
2136*4882a593Smuzhiyun 	u8	value;
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	pci_read_config_byte(pdev, 0x719, &value);
2139*4882a593Smuzhiyun 
2140*4882a593Smuzhiyun 	/* 0x719 Bit5 is DMA64 bit fetch. */
2141*4882a593Smuzhiyun 	if (dma64)
2142*4882a593Smuzhiyun 		value |= BIT(5);
2143*4882a593Smuzhiyun 	else
2144*4882a593Smuzhiyun 		value &= ~BIT(5);
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	pci_write_config_byte(pdev, 0x719, value);
2147*4882a593Smuzhiyun }
2148*4882a593Smuzhiyun 
rtl_pci_probe(struct pci_dev * pdev,const struct pci_device_id * id)2149*4882a593Smuzhiyun int rtl_pci_probe(struct pci_dev *pdev,
2150*4882a593Smuzhiyun 		  const struct pci_device_id *id)
2151*4882a593Smuzhiyun {
2152*4882a593Smuzhiyun 	struct ieee80211_hw *hw = NULL;
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = NULL;
2155*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = NULL;
2156*4882a593Smuzhiyun 	struct rtl_pci *rtlpci;
2157*4882a593Smuzhiyun 	unsigned long pmem_start, pmem_len, pmem_flags;
2158*4882a593Smuzhiyun 	int err;
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	err = pci_enable_device(pdev);
2161*4882a593Smuzhiyun 	if (err) {
2162*4882a593Smuzhiyun 		WARN_ONCE(true, "%s : Cannot enable new PCI device\n",
2163*4882a593Smuzhiyun 			  pci_name(pdev));
2164*4882a593Smuzhiyun 		return err;
2165*4882a593Smuzhiyun 	}
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	if (((struct rtl_hal_cfg *)id->driver_data)->mod_params->dma64 &&
2168*4882a593Smuzhiyun 	    !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
2169*4882a593Smuzhiyun 		if (dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
2170*4882a593Smuzhiyun 			WARN_ONCE(true,
2171*4882a593Smuzhiyun 				  "Unable to obtain 64bit DMA for consistent allocations\n");
2172*4882a593Smuzhiyun 			err = -ENOMEM;
2173*4882a593Smuzhiyun 			goto fail1;
2174*4882a593Smuzhiyun 		}
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun 		platform_enable_dma64(pdev, true);
2177*4882a593Smuzhiyun 	} else if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(32))) {
2178*4882a593Smuzhiyun 		if (dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32))) {
2179*4882a593Smuzhiyun 			WARN_ONCE(true,
2180*4882a593Smuzhiyun 				  "rtlwifi: Unable to obtain 32bit DMA for consistent allocations\n");
2181*4882a593Smuzhiyun 			err = -ENOMEM;
2182*4882a593Smuzhiyun 			goto fail1;
2183*4882a593Smuzhiyun 		}
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 		platform_enable_dma64(pdev, false);
2186*4882a593Smuzhiyun 	}
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun 	pci_set_master(pdev);
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 	hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
2191*4882a593Smuzhiyun 				sizeof(struct rtl_priv), &rtl_ops);
2192*4882a593Smuzhiyun 	if (!hw) {
2193*4882a593Smuzhiyun 		WARN_ONCE(true,
2194*4882a593Smuzhiyun 			  "%s : ieee80211 alloc failed\n", pci_name(pdev));
2195*4882a593Smuzhiyun 		err = -ENOMEM;
2196*4882a593Smuzhiyun 		goto fail1;
2197*4882a593Smuzhiyun 	}
2198*4882a593Smuzhiyun 
2199*4882a593Smuzhiyun 	SET_IEEE80211_DEV(hw, &pdev->dev);
2200*4882a593Smuzhiyun 	pci_set_drvdata(pdev, hw);
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 	rtlpriv = hw->priv;
2203*4882a593Smuzhiyun 	rtlpriv->hw = hw;
2204*4882a593Smuzhiyun 	pcipriv = (void *)rtlpriv->priv;
2205*4882a593Smuzhiyun 	pcipriv->dev.pdev = pdev;
2206*4882a593Smuzhiyun 	init_completion(&rtlpriv->firmware_loading_complete);
2207*4882a593Smuzhiyun 	/*proximity init here*/
2208*4882a593Smuzhiyun 	rtlpriv->proximity.proxim_on = false;
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun 	pcipriv = (void *)rtlpriv->priv;
2211*4882a593Smuzhiyun 	pcipriv->dev.pdev = pdev;
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun 	/* init cfg & intf_ops */
2214*4882a593Smuzhiyun 	rtlpriv->rtlhal.interface = INTF_PCI;
2215*4882a593Smuzhiyun 	rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
2216*4882a593Smuzhiyun 	rtlpriv->intf_ops = &rtl_pci_ops;
2217*4882a593Smuzhiyun 	rtlpriv->glb_var = &rtl_global_var;
2218*4882a593Smuzhiyun 	rtl_efuse_ops_init(hw);
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun 	/* MEM map */
2221*4882a593Smuzhiyun 	err = pci_request_regions(pdev, KBUILD_MODNAME);
2222*4882a593Smuzhiyun 	if (err) {
2223*4882a593Smuzhiyun 		WARN_ONCE(true, "rtlwifi: Can't obtain PCI resources\n");
2224*4882a593Smuzhiyun 		goto fail1;
2225*4882a593Smuzhiyun 	}
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun 	pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
2228*4882a593Smuzhiyun 	pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
2229*4882a593Smuzhiyun 	pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun 	/*shared mem start */
2232*4882a593Smuzhiyun 	rtlpriv->io.pci_mem_start =
2233*4882a593Smuzhiyun 			(unsigned long)pci_iomap(pdev,
2234*4882a593Smuzhiyun 			rtlpriv->cfg->bar_id, pmem_len);
2235*4882a593Smuzhiyun 	if (rtlpriv->io.pci_mem_start == 0) {
2236*4882a593Smuzhiyun 		WARN_ONCE(true, "rtlwifi: Can't map PCI mem\n");
2237*4882a593Smuzhiyun 		err = -ENOMEM;
2238*4882a593Smuzhiyun 		goto fail2;
2239*4882a593Smuzhiyun 	}
2240*4882a593Smuzhiyun 
2241*4882a593Smuzhiyun 	rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
2242*4882a593Smuzhiyun 		"mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
2243*4882a593Smuzhiyun 		pmem_start, pmem_len, pmem_flags,
2244*4882a593Smuzhiyun 		rtlpriv->io.pci_mem_start);
2245*4882a593Smuzhiyun 
2246*4882a593Smuzhiyun 	/* Disable Clk Request */
2247*4882a593Smuzhiyun 	pci_write_config_byte(pdev, 0x81, 0);
2248*4882a593Smuzhiyun 	/* leave D3 mode */
2249*4882a593Smuzhiyun 	pci_write_config_byte(pdev, 0x44, 0);
2250*4882a593Smuzhiyun 	pci_write_config_byte(pdev, 0x04, 0x06);
2251*4882a593Smuzhiyun 	pci_write_config_byte(pdev, 0x04, 0x07);
2252*4882a593Smuzhiyun 
2253*4882a593Smuzhiyun 	/* find adapter */
2254*4882a593Smuzhiyun 	if (!_rtl_pci_find_adapter(pdev, hw)) {
2255*4882a593Smuzhiyun 		err = -ENODEV;
2256*4882a593Smuzhiyun 		goto fail2;
2257*4882a593Smuzhiyun 	}
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 	/* Init IO handler */
2260*4882a593Smuzhiyun 	_rtl_pci_io_handler_init(&pdev->dev, hw);
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun 	/*like read eeprom and so on */
2263*4882a593Smuzhiyun 	rtlpriv->cfg->ops->read_eeprom_info(hw);
2264*4882a593Smuzhiyun 
2265*4882a593Smuzhiyun 	if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
2266*4882a593Smuzhiyun 		pr_err("Can't init_sw_vars\n");
2267*4882a593Smuzhiyun 		err = -ENODEV;
2268*4882a593Smuzhiyun 		goto fail3;
2269*4882a593Smuzhiyun 	}
2270*4882a593Smuzhiyun 	rtlpriv->cfg->ops->init_sw_leds(hw);
2271*4882a593Smuzhiyun 
2272*4882a593Smuzhiyun 	/*aspm */
2273*4882a593Smuzhiyun 	rtl_pci_init_aspm(hw);
2274*4882a593Smuzhiyun 
2275*4882a593Smuzhiyun 	/* Init mac80211 sw */
2276*4882a593Smuzhiyun 	err = rtl_init_core(hw);
2277*4882a593Smuzhiyun 	if (err) {
2278*4882a593Smuzhiyun 		pr_err("Can't allocate sw for mac80211\n");
2279*4882a593Smuzhiyun 		goto fail3;
2280*4882a593Smuzhiyun 	}
2281*4882a593Smuzhiyun 
2282*4882a593Smuzhiyun 	/* Init PCI sw */
2283*4882a593Smuzhiyun 	err = rtl_pci_init(hw, pdev);
2284*4882a593Smuzhiyun 	if (err) {
2285*4882a593Smuzhiyun 		pr_err("Failed to init PCI\n");
2286*4882a593Smuzhiyun 		goto fail3;
2287*4882a593Smuzhiyun 	}
2288*4882a593Smuzhiyun 
2289*4882a593Smuzhiyun 	err = ieee80211_register_hw(hw);
2290*4882a593Smuzhiyun 	if (err) {
2291*4882a593Smuzhiyun 		pr_err("Can't register mac80211 hw.\n");
2292*4882a593Smuzhiyun 		err = -ENODEV;
2293*4882a593Smuzhiyun 		goto fail3;
2294*4882a593Smuzhiyun 	}
2295*4882a593Smuzhiyun 	rtlpriv->mac80211.mac80211_registered = 1;
2296*4882a593Smuzhiyun 
2297*4882a593Smuzhiyun 	/* add for debug */
2298*4882a593Smuzhiyun 	rtl_debug_add_one(hw);
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun 	/*init rfkill */
2301*4882a593Smuzhiyun 	rtl_init_rfkill(hw);	/* Init PCI sw */
2302*4882a593Smuzhiyun 
2303*4882a593Smuzhiyun 	rtlpci = rtl_pcidev(pcipriv);
2304*4882a593Smuzhiyun 	err = rtl_pci_intr_mode_decide(hw);
2305*4882a593Smuzhiyun 	if (err) {
2306*4882a593Smuzhiyun 		rtl_dbg(rtlpriv, COMP_INIT, DBG_DMESG,
2307*4882a593Smuzhiyun 			"%s: failed to register IRQ handler\n",
2308*4882a593Smuzhiyun 			wiphy_name(hw->wiphy));
2309*4882a593Smuzhiyun 		goto fail3;
2310*4882a593Smuzhiyun 	}
2311*4882a593Smuzhiyun 	rtlpci->irq_alloc = 1;
2312*4882a593Smuzhiyun 
2313*4882a593Smuzhiyun 	set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
2314*4882a593Smuzhiyun 	return 0;
2315*4882a593Smuzhiyun 
2316*4882a593Smuzhiyun fail3:
2317*4882a593Smuzhiyun 	pci_set_drvdata(pdev, NULL);
2318*4882a593Smuzhiyun 	rtl_deinit_core(hw);
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun fail2:
2321*4882a593Smuzhiyun 	if (rtlpriv->io.pci_mem_start != 0)
2322*4882a593Smuzhiyun 		pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun 	pci_release_regions(pdev);
2325*4882a593Smuzhiyun 	complete(&rtlpriv->firmware_loading_complete);
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun fail1:
2328*4882a593Smuzhiyun 	if (hw)
2329*4882a593Smuzhiyun 		ieee80211_free_hw(hw);
2330*4882a593Smuzhiyun 	pci_disable_device(pdev);
2331*4882a593Smuzhiyun 
2332*4882a593Smuzhiyun 	return err;
2333*4882a593Smuzhiyun }
2334*4882a593Smuzhiyun EXPORT_SYMBOL(rtl_pci_probe);
2335*4882a593Smuzhiyun 
rtl_pci_disconnect(struct pci_dev * pdev)2336*4882a593Smuzhiyun void rtl_pci_disconnect(struct pci_dev *pdev)
2337*4882a593Smuzhiyun {
2338*4882a593Smuzhiyun 	struct ieee80211_hw *hw = pci_get_drvdata(pdev);
2339*4882a593Smuzhiyun 	struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2340*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2341*4882a593Smuzhiyun 	struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
2342*4882a593Smuzhiyun 	struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun 	/* just in case driver is removed before firmware callback */
2345*4882a593Smuzhiyun 	wait_for_completion(&rtlpriv->firmware_loading_complete);
2346*4882a593Smuzhiyun 	clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 	/* remove form debug */
2349*4882a593Smuzhiyun 	rtl_debug_remove_one(hw);
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun 	/*ieee80211_unregister_hw will call ops_stop */
2352*4882a593Smuzhiyun 	if (rtlmac->mac80211_registered == 1) {
2353*4882a593Smuzhiyun 		ieee80211_unregister_hw(hw);
2354*4882a593Smuzhiyun 		rtlmac->mac80211_registered = 0;
2355*4882a593Smuzhiyun 	} else {
2356*4882a593Smuzhiyun 		rtl_deinit_deferred_work(hw, false);
2357*4882a593Smuzhiyun 		rtlpriv->intf_ops->adapter_stop(hw);
2358*4882a593Smuzhiyun 	}
2359*4882a593Smuzhiyun 	rtlpriv->cfg->ops->disable_interrupt(hw);
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun 	/*deinit rfkill */
2362*4882a593Smuzhiyun 	rtl_deinit_rfkill(hw);
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 	rtl_pci_deinit(hw);
2365*4882a593Smuzhiyun 	rtl_deinit_core(hw);
2366*4882a593Smuzhiyun 	rtlpriv->cfg->ops->deinit_sw_vars(hw);
2367*4882a593Smuzhiyun 
2368*4882a593Smuzhiyun 	if (rtlpci->irq_alloc) {
2369*4882a593Smuzhiyun 		free_irq(rtlpci->pdev->irq, hw);
2370*4882a593Smuzhiyun 		rtlpci->irq_alloc = 0;
2371*4882a593Smuzhiyun 	}
2372*4882a593Smuzhiyun 
2373*4882a593Smuzhiyun 	if (rtlpci->using_msi)
2374*4882a593Smuzhiyun 		pci_disable_msi(rtlpci->pdev);
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun 	list_del(&rtlpriv->list);
2377*4882a593Smuzhiyun 	if (rtlpriv->io.pci_mem_start != 0) {
2378*4882a593Smuzhiyun 		pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
2379*4882a593Smuzhiyun 		pci_release_regions(pdev);
2380*4882a593Smuzhiyun 	}
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 	pci_disable_device(pdev);
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun 	rtl_pci_disable_aspm(hw);
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 	pci_set_drvdata(pdev, NULL);
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun 	ieee80211_free_hw(hw);
2389*4882a593Smuzhiyun }
2390*4882a593Smuzhiyun EXPORT_SYMBOL(rtl_pci_disconnect);
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
2393*4882a593Smuzhiyun /***************************************
2394*4882a593Smuzhiyun  * kernel pci power state define:
2395*4882a593Smuzhiyun  * PCI_D0         ((pci_power_t __force) 0)
2396*4882a593Smuzhiyun  * PCI_D1         ((pci_power_t __force) 1)
2397*4882a593Smuzhiyun  * PCI_D2         ((pci_power_t __force) 2)
2398*4882a593Smuzhiyun  * PCI_D3hot      ((pci_power_t __force) 3)
2399*4882a593Smuzhiyun  * PCI_D3cold     ((pci_power_t __force) 4)
2400*4882a593Smuzhiyun  * PCI_UNKNOWN    ((pci_power_t __force) 5)
2401*4882a593Smuzhiyun 
2402*4882a593Smuzhiyun  * This function is called when system
2403*4882a593Smuzhiyun  * goes into suspend state mac80211 will
2404*4882a593Smuzhiyun  * call rtl_mac_stop() from the mac80211
2405*4882a593Smuzhiyun  * suspend function first, So there is
2406*4882a593Smuzhiyun  * no need to call hw_disable here.
2407*4882a593Smuzhiyun  ****************************************/
rtl_pci_suspend(struct device * dev)2408*4882a593Smuzhiyun int rtl_pci_suspend(struct device *dev)
2409*4882a593Smuzhiyun {
2410*4882a593Smuzhiyun 	struct ieee80211_hw *hw = dev_get_drvdata(dev);
2411*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2412*4882a593Smuzhiyun 
2413*4882a593Smuzhiyun 	rtlpriv->cfg->ops->hw_suspend(hw);
2414*4882a593Smuzhiyun 	rtl_deinit_rfkill(hw);
2415*4882a593Smuzhiyun 
2416*4882a593Smuzhiyun 	return 0;
2417*4882a593Smuzhiyun }
2418*4882a593Smuzhiyun EXPORT_SYMBOL(rtl_pci_suspend);
2419*4882a593Smuzhiyun 
rtl_pci_resume(struct device * dev)2420*4882a593Smuzhiyun int rtl_pci_resume(struct device *dev)
2421*4882a593Smuzhiyun {
2422*4882a593Smuzhiyun 	struct ieee80211_hw *hw = dev_get_drvdata(dev);
2423*4882a593Smuzhiyun 	struct rtl_priv *rtlpriv = rtl_priv(hw);
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun 	rtlpriv->cfg->ops->hw_resume(hw);
2426*4882a593Smuzhiyun 	rtl_init_rfkill(hw);
2427*4882a593Smuzhiyun 	return 0;
2428*4882a593Smuzhiyun }
2429*4882a593Smuzhiyun EXPORT_SYMBOL(rtl_pci_resume);
2430*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
2431*4882a593Smuzhiyun 
2432*4882a593Smuzhiyun const struct rtl_intf_ops rtl_pci_ops = {
2433*4882a593Smuzhiyun 	.read_efuse_byte = read_efuse_byte,
2434*4882a593Smuzhiyun 	.adapter_start = rtl_pci_start,
2435*4882a593Smuzhiyun 	.adapter_stop = rtl_pci_stop,
2436*4882a593Smuzhiyun 	.check_buddy_priv = rtl_pci_check_buddy_priv,
2437*4882a593Smuzhiyun 	.adapter_tx = rtl_pci_tx,
2438*4882a593Smuzhiyun 	.flush = rtl_pci_flush,
2439*4882a593Smuzhiyun 	.reset_trx_ring = rtl_pci_reset_trx_ring,
2440*4882a593Smuzhiyun 	.waitq_insert = rtl_pci_tx_chk_waitq_insert,
2441*4882a593Smuzhiyun 
2442*4882a593Smuzhiyun 	.disable_aspm = rtl_pci_disable_aspm,
2443*4882a593Smuzhiyun 	.enable_aspm = rtl_pci_enable_aspm,
2444*4882a593Smuzhiyun };
2445