xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtl8xxxu/rtl8xxxu_8723b.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * RTL8XXXU mac80211 USB driver - 8723b specific subdriver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2014 - 2017 Jes Sorensen <Jes.Sorensen@gmail.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Portions, notably calibration code:
8*4882a593Smuzhiyun  * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * This driver was written as a replacement for the vendor provided
11*4882a593Smuzhiyun  * rtl8723au driver. As the Realtek 8xxx chips are very similar in
12*4882a593Smuzhiyun  * their programming interface, I have started adding support for
13*4882a593Smuzhiyun  * additional 8xxx chips like the 8192cu, 8188cus, etc.
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/sched.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/list.h>
24*4882a593Smuzhiyun #include <linux/usb.h>
25*4882a593Smuzhiyun #include <linux/netdevice.h>
26*4882a593Smuzhiyun #include <linux/etherdevice.h>
27*4882a593Smuzhiyun #include <linux/ethtool.h>
28*4882a593Smuzhiyun #include <linux/wireless.h>
29*4882a593Smuzhiyun #include <linux/firmware.h>
30*4882a593Smuzhiyun #include <linux/moduleparam.h>
31*4882a593Smuzhiyun #include <net/mac80211.h>
32*4882a593Smuzhiyun #include "rtl8xxxu.h"
33*4882a593Smuzhiyun #include "rtl8xxxu_regs.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static struct rtl8xxxu_reg8val rtl8723b_mac_init_table[] = {
36*4882a593Smuzhiyun 	{0x02f, 0x30}, {0x035, 0x00}, {0x039, 0x08}, {0x04e, 0xe0},
37*4882a593Smuzhiyun 	{0x064, 0x00}, {0x067, 0x20}, {0x428, 0x0a}, {0x429, 0x10},
38*4882a593Smuzhiyun 	{0x430, 0x00}, {0x431, 0x00},
39*4882a593Smuzhiyun 	{0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
40*4882a593Smuzhiyun 	{0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
41*4882a593Smuzhiyun 	{0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
42*4882a593Smuzhiyun 	{0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
43*4882a593Smuzhiyun 	{0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
44*4882a593Smuzhiyun 	{0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
45*4882a593Smuzhiyun 	{0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
46*4882a593Smuzhiyun 	{0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
47*4882a593Smuzhiyun 	{0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
48*4882a593Smuzhiyun 	{0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
49*4882a593Smuzhiyun 	{0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
50*4882a593Smuzhiyun 	{0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
51*4882a593Smuzhiyun 	{0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
52*4882a593Smuzhiyun 	{0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
53*4882a593Smuzhiyun 	{0x516, 0x0a}, {0x525, 0x4f},
54*4882a593Smuzhiyun 	{0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50},
55*4882a593Smuzhiyun 	{0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
56*4882a593Smuzhiyun 	{0x620, 0xff}, {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff},
57*4882a593Smuzhiyun 	{0x624, 0xff}, {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff},
58*4882a593Smuzhiyun 	{0x638, 0x50}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
59*4882a593Smuzhiyun 	{0x63f, 0x0e}, {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00},
60*4882a593Smuzhiyun 	{0x652, 0xc8}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
61*4882a593Smuzhiyun 	{0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
62*4882a593Smuzhiyun 	{0x70a, 0x65}, {0x70b, 0x87}, {0x765, 0x18}, {0x76e, 0x04},
63*4882a593Smuzhiyun 	{0xffff, 0xff},
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun static struct rtl8xxxu_reg32val rtl8723b_phy_1t_init_table[] = {
67*4882a593Smuzhiyun 	{0x800, 0x80040000}, {0x804, 0x00000003},
68*4882a593Smuzhiyun 	{0x808, 0x0000fc00}, {0x80c, 0x0000000a},
69*4882a593Smuzhiyun 	{0x810, 0x10001331}, {0x814, 0x020c3d10},
70*4882a593Smuzhiyun 	{0x818, 0x02200385}, {0x81c, 0x00000000},
71*4882a593Smuzhiyun 	{0x820, 0x01000100}, {0x824, 0x00190204},
72*4882a593Smuzhiyun 	{0x828, 0x00000000}, {0x82c, 0x00000000},
73*4882a593Smuzhiyun 	{0x830, 0x00000000}, {0x834, 0x00000000},
74*4882a593Smuzhiyun 	{0x838, 0x00000000}, {0x83c, 0x00000000},
75*4882a593Smuzhiyun 	{0x840, 0x00010000}, {0x844, 0x00000000},
76*4882a593Smuzhiyun 	{0x848, 0x00000000}, {0x84c, 0x00000000},
77*4882a593Smuzhiyun 	{0x850, 0x00000000}, {0x854, 0x00000000},
78*4882a593Smuzhiyun 	{0x858, 0x569a11a9}, {0x85c, 0x01000014},
79*4882a593Smuzhiyun 	{0x860, 0x66f60110}, {0x864, 0x061f0649},
80*4882a593Smuzhiyun 	{0x868, 0x00000000}, {0x86c, 0x27272700},
81*4882a593Smuzhiyun 	{0x870, 0x07000760}, {0x874, 0x25004000},
82*4882a593Smuzhiyun 	{0x878, 0x00000808}, {0x87c, 0x00000000},
83*4882a593Smuzhiyun 	{0x880, 0xb0000c1c}, {0x884, 0x00000001},
84*4882a593Smuzhiyun 	{0x888, 0x00000000}, {0x88c, 0xccc000c0},
85*4882a593Smuzhiyun 	{0x890, 0x00000800}, {0x894, 0xfffffffe},
86*4882a593Smuzhiyun 	{0x898, 0x40302010}, {0x89c, 0x00706050},
87*4882a593Smuzhiyun 	{0x900, 0x00000000}, {0x904, 0x00000023},
88*4882a593Smuzhiyun 	{0x908, 0x00000000}, {0x90c, 0x81121111},
89*4882a593Smuzhiyun 	{0x910, 0x00000002}, {0x914, 0x00000201},
90*4882a593Smuzhiyun 	{0xa00, 0x00d047c8}, {0xa04, 0x80ff800c},
91*4882a593Smuzhiyun 	{0xa08, 0x8c838300}, {0xa0c, 0x2e7f120f},
92*4882a593Smuzhiyun 	{0xa10, 0x9500bb78}, {0xa14, 0x1114d028},
93*4882a593Smuzhiyun 	{0xa18, 0x00881117}, {0xa1c, 0x89140f00},
94*4882a593Smuzhiyun 	{0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
95*4882a593Smuzhiyun 	{0xa28, 0x00000204}, {0xa2c, 0x00d30000},
96*4882a593Smuzhiyun 	{0xa70, 0x101fbf00}, {0xa74, 0x00000007},
97*4882a593Smuzhiyun 	{0xa78, 0x00000900}, {0xa7c, 0x225b0606},
98*4882a593Smuzhiyun 	{0xa80, 0x21806490}, {0xb2c, 0x00000000},
99*4882a593Smuzhiyun 	{0xc00, 0x48071d40}, {0xc04, 0x03a05611},
100*4882a593Smuzhiyun 	{0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
101*4882a593Smuzhiyun 	{0xc10, 0x08800000}, {0xc14, 0x40000100},
102*4882a593Smuzhiyun 	{0xc18, 0x08800000}, {0xc1c, 0x40000100},
103*4882a593Smuzhiyun 	{0xc20, 0x00000000}, {0xc24, 0x00000000},
104*4882a593Smuzhiyun 	{0xc28, 0x00000000}, {0xc2c, 0x00000000},
105*4882a593Smuzhiyun 	{0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
106*4882a593Smuzhiyun 	{0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
107*4882a593Smuzhiyun 	{0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
108*4882a593Smuzhiyun 	{0xc48, 0xec020107}, {0xc4c, 0x007f037f},
109*4882a593Smuzhiyun 	{0xc50, 0x69553420}, {0xc54, 0x43bc0094},
110*4882a593Smuzhiyun 	{0xc58, 0x00013149}, {0xc5c, 0x00250492},
111*4882a593Smuzhiyun 	{0xc60, 0x00000000}, {0xc64, 0x7112848b},
112*4882a593Smuzhiyun 	{0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
113*4882a593Smuzhiyun 	{0xc70, 0x2c7f000d}, {0xc74, 0x020610db},
114*4882a593Smuzhiyun 	{0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
115*4882a593Smuzhiyun 	{0xc80, 0x390000e4}, {0xc84, 0x20f60000},
116*4882a593Smuzhiyun 	{0xc88, 0x40000100}, {0xc8c, 0x20200000},
117*4882a593Smuzhiyun 	{0xc90, 0x00020e1a}, {0xc94, 0x00000000},
118*4882a593Smuzhiyun 	{0xc98, 0x00020e1a}, {0xc9c, 0x00007f7f},
119*4882a593Smuzhiyun 	{0xca0, 0x00000000}, {0xca4, 0x000300a0},
120*4882a593Smuzhiyun 	{0xca8, 0x00000000}, {0xcac, 0x00000000},
121*4882a593Smuzhiyun 	{0xcb0, 0x00000000}, {0xcb4, 0x00000000},
122*4882a593Smuzhiyun 	{0xcb8, 0x00000000}, {0xcbc, 0x28000000},
123*4882a593Smuzhiyun 	{0xcc0, 0x00000000}, {0xcc4, 0x00000000},
124*4882a593Smuzhiyun 	{0xcc8, 0x00000000}, {0xccc, 0x00000000},
125*4882a593Smuzhiyun 	{0xcd0, 0x00000000}, {0xcd4, 0x00000000},
126*4882a593Smuzhiyun 	{0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
127*4882a593Smuzhiyun 	{0xce0, 0x00222222}, {0xce4, 0x00000000},
128*4882a593Smuzhiyun 	{0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
129*4882a593Smuzhiyun 	{0xd00, 0x00000740}, {0xd04, 0x40020401},
130*4882a593Smuzhiyun 	{0xd08, 0x0000907f}, {0xd0c, 0x20010201},
131*4882a593Smuzhiyun 	{0xd10, 0xa0633333}, {0xd14, 0x3333bc53},
132*4882a593Smuzhiyun 	{0xd18, 0x7a8f5b6f}, {0xd2c, 0xcc979975},
133*4882a593Smuzhiyun 	{0xd30, 0x00000000}, {0xd34, 0x80608000},
134*4882a593Smuzhiyun 	{0xd38, 0x00000000}, {0xd3c, 0x00127353},
135*4882a593Smuzhiyun 	{0xd40, 0x00000000}, {0xd44, 0x00000000},
136*4882a593Smuzhiyun 	{0xd48, 0x00000000}, {0xd4c, 0x00000000},
137*4882a593Smuzhiyun 	{0xd50, 0x6437140a}, {0xd54, 0x00000000},
138*4882a593Smuzhiyun 	{0xd58, 0x00000282}, {0xd5c, 0x30032064},
139*4882a593Smuzhiyun 	{0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
140*4882a593Smuzhiyun 	{0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
141*4882a593Smuzhiyun 	{0xd70, 0x1812362e}, {0xd74, 0x322c2220},
142*4882a593Smuzhiyun 	{0xd78, 0x000e3c24}, {0xe00, 0x2d2d2d2d},
143*4882a593Smuzhiyun 	{0xe04, 0x2d2d2d2d}, {0xe08, 0x0390272d},
144*4882a593Smuzhiyun 	{0xe10, 0x2d2d2d2d}, {0xe14, 0x2d2d2d2d},
145*4882a593Smuzhiyun 	{0xe18, 0x2d2d2d2d}, {0xe1c, 0x2d2d2d2d},
146*4882a593Smuzhiyun 	{0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
147*4882a593Smuzhiyun 	{0xe34, 0x10008c1f}, {0xe38, 0x02140102},
148*4882a593Smuzhiyun 	{0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
149*4882a593Smuzhiyun 	{0xe44, 0x01004800}, {0xe48, 0xfb000000},
150*4882a593Smuzhiyun 	{0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
151*4882a593Smuzhiyun 	{0xe54, 0x10008c1f}, {0xe58, 0x02140102},
152*4882a593Smuzhiyun 	{0xe5c, 0x28160d05}, {0xe60, 0x00000008},
153*4882a593Smuzhiyun 	{0xe68, 0x001b2556}, {0xe6c, 0x00c00096},
154*4882a593Smuzhiyun 	{0xe70, 0x00c00096}, {0xe74, 0x01000056},
155*4882a593Smuzhiyun 	{0xe78, 0x01000014}, {0xe7c, 0x01000056},
156*4882a593Smuzhiyun 	{0xe80, 0x01000014}, {0xe84, 0x00c00096},
157*4882a593Smuzhiyun 	{0xe88, 0x01000056}, {0xe8c, 0x00c00096},
158*4882a593Smuzhiyun 	{0xed0, 0x00c00096}, {0xed4, 0x00c00096},
159*4882a593Smuzhiyun 	{0xed8, 0x00c00096}, {0xedc, 0x000000d6},
160*4882a593Smuzhiyun 	{0xee0, 0x000000d6}, {0xeec, 0x01c00016},
161*4882a593Smuzhiyun 	{0xf14, 0x00000003}, {0xf4c, 0x00000000},
162*4882a593Smuzhiyun 	{0xf00, 0x00000300},
163*4882a593Smuzhiyun 	{0x820, 0x01000100}, {0x800, 0x83040000},
164*4882a593Smuzhiyun 	{0xffff, 0xffffffff},
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static struct rtl8xxxu_reg32val rtl8xxx_agc_8723bu_table[] = {
168*4882a593Smuzhiyun 	{0xc78, 0xfd000001}, {0xc78, 0xfc010001},
169*4882a593Smuzhiyun 	{0xc78, 0xfb020001}, {0xc78, 0xfa030001},
170*4882a593Smuzhiyun 	{0xc78, 0xf9040001}, {0xc78, 0xf8050001},
171*4882a593Smuzhiyun 	{0xc78, 0xf7060001}, {0xc78, 0xf6070001},
172*4882a593Smuzhiyun 	{0xc78, 0xf5080001}, {0xc78, 0xf4090001},
173*4882a593Smuzhiyun 	{0xc78, 0xf30a0001}, {0xc78, 0xf20b0001},
174*4882a593Smuzhiyun 	{0xc78, 0xf10c0001}, {0xc78, 0xf00d0001},
175*4882a593Smuzhiyun 	{0xc78, 0xef0e0001}, {0xc78, 0xee0f0001},
176*4882a593Smuzhiyun 	{0xc78, 0xed100001}, {0xc78, 0xec110001},
177*4882a593Smuzhiyun 	{0xc78, 0xeb120001}, {0xc78, 0xea130001},
178*4882a593Smuzhiyun 	{0xc78, 0xe9140001}, {0xc78, 0xe8150001},
179*4882a593Smuzhiyun 	{0xc78, 0xe7160001}, {0xc78, 0xe6170001},
180*4882a593Smuzhiyun 	{0xc78, 0xe5180001}, {0xc78, 0xe4190001},
181*4882a593Smuzhiyun 	{0xc78, 0xe31a0001}, {0xc78, 0xa51b0001},
182*4882a593Smuzhiyun 	{0xc78, 0xa41c0001}, {0xc78, 0xa31d0001},
183*4882a593Smuzhiyun 	{0xc78, 0x671e0001}, {0xc78, 0x661f0001},
184*4882a593Smuzhiyun 	{0xc78, 0x65200001}, {0xc78, 0x64210001},
185*4882a593Smuzhiyun 	{0xc78, 0x63220001}, {0xc78, 0x4a230001},
186*4882a593Smuzhiyun 	{0xc78, 0x49240001}, {0xc78, 0x48250001},
187*4882a593Smuzhiyun 	{0xc78, 0x47260001}, {0xc78, 0x46270001},
188*4882a593Smuzhiyun 	{0xc78, 0x45280001}, {0xc78, 0x44290001},
189*4882a593Smuzhiyun 	{0xc78, 0x432a0001}, {0xc78, 0x422b0001},
190*4882a593Smuzhiyun 	{0xc78, 0x292c0001}, {0xc78, 0x282d0001},
191*4882a593Smuzhiyun 	{0xc78, 0x272e0001}, {0xc78, 0x262f0001},
192*4882a593Smuzhiyun 	{0xc78, 0x0a300001}, {0xc78, 0x09310001},
193*4882a593Smuzhiyun 	{0xc78, 0x08320001}, {0xc78, 0x07330001},
194*4882a593Smuzhiyun 	{0xc78, 0x06340001}, {0xc78, 0x05350001},
195*4882a593Smuzhiyun 	{0xc78, 0x04360001}, {0xc78, 0x03370001},
196*4882a593Smuzhiyun 	{0xc78, 0x02380001}, {0xc78, 0x01390001},
197*4882a593Smuzhiyun 	{0xc78, 0x013a0001}, {0xc78, 0x013b0001},
198*4882a593Smuzhiyun 	{0xc78, 0x013c0001}, {0xc78, 0x013d0001},
199*4882a593Smuzhiyun 	{0xc78, 0x013e0001}, {0xc78, 0x013f0001},
200*4882a593Smuzhiyun 	{0xc78, 0xfc400001}, {0xc78, 0xfb410001},
201*4882a593Smuzhiyun 	{0xc78, 0xfa420001}, {0xc78, 0xf9430001},
202*4882a593Smuzhiyun 	{0xc78, 0xf8440001}, {0xc78, 0xf7450001},
203*4882a593Smuzhiyun 	{0xc78, 0xf6460001}, {0xc78, 0xf5470001},
204*4882a593Smuzhiyun 	{0xc78, 0xf4480001}, {0xc78, 0xf3490001},
205*4882a593Smuzhiyun 	{0xc78, 0xf24a0001}, {0xc78, 0xf14b0001},
206*4882a593Smuzhiyun 	{0xc78, 0xf04c0001}, {0xc78, 0xef4d0001},
207*4882a593Smuzhiyun 	{0xc78, 0xee4e0001}, {0xc78, 0xed4f0001},
208*4882a593Smuzhiyun 	{0xc78, 0xec500001}, {0xc78, 0xeb510001},
209*4882a593Smuzhiyun 	{0xc78, 0xea520001}, {0xc78, 0xe9530001},
210*4882a593Smuzhiyun 	{0xc78, 0xe8540001}, {0xc78, 0xe7550001},
211*4882a593Smuzhiyun 	{0xc78, 0xe6560001}, {0xc78, 0xe5570001},
212*4882a593Smuzhiyun 	{0xc78, 0xe4580001}, {0xc78, 0xe3590001},
213*4882a593Smuzhiyun 	{0xc78, 0xa65a0001}, {0xc78, 0xa55b0001},
214*4882a593Smuzhiyun 	{0xc78, 0xa45c0001}, {0xc78, 0xa35d0001},
215*4882a593Smuzhiyun 	{0xc78, 0x675e0001}, {0xc78, 0x665f0001},
216*4882a593Smuzhiyun 	{0xc78, 0x65600001}, {0xc78, 0x64610001},
217*4882a593Smuzhiyun 	{0xc78, 0x63620001}, {0xc78, 0x62630001},
218*4882a593Smuzhiyun 	{0xc78, 0x61640001}, {0xc78, 0x48650001},
219*4882a593Smuzhiyun 	{0xc78, 0x47660001}, {0xc78, 0x46670001},
220*4882a593Smuzhiyun 	{0xc78, 0x45680001}, {0xc78, 0x44690001},
221*4882a593Smuzhiyun 	{0xc78, 0x436a0001}, {0xc78, 0x426b0001},
222*4882a593Smuzhiyun 	{0xc78, 0x286c0001}, {0xc78, 0x276d0001},
223*4882a593Smuzhiyun 	{0xc78, 0x266e0001}, {0xc78, 0x256f0001},
224*4882a593Smuzhiyun 	{0xc78, 0x24700001}, {0xc78, 0x09710001},
225*4882a593Smuzhiyun 	{0xc78, 0x08720001}, {0xc78, 0x07730001},
226*4882a593Smuzhiyun 	{0xc78, 0x06740001}, {0xc78, 0x05750001},
227*4882a593Smuzhiyun 	{0xc78, 0x04760001}, {0xc78, 0x03770001},
228*4882a593Smuzhiyun 	{0xc78, 0x02780001}, {0xc78, 0x01790001},
229*4882a593Smuzhiyun 	{0xc78, 0x017a0001}, {0xc78, 0x017b0001},
230*4882a593Smuzhiyun 	{0xc78, 0x017c0001}, {0xc78, 0x017d0001},
231*4882a593Smuzhiyun 	{0xc78, 0x017e0001}, {0xc78, 0x017f0001},
232*4882a593Smuzhiyun 	{0xc50, 0x69553422},
233*4882a593Smuzhiyun 	{0xc50, 0x69553420},
234*4882a593Smuzhiyun 	{0x824, 0x00390204},
235*4882a593Smuzhiyun 	{0xffff, 0xffffffff}
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static struct rtl8xxxu_rfregval rtl8723bu_radioa_1t_init_table[] = {
239*4882a593Smuzhiyun 	{0x00, 0x00010000}, {0xb0, 0x000dffe0},
240*4882a593Smuzhiyun 	{0xfe, 0x00000000}, {0xfe, 0x00000000},
241*4882a593Smuzhiyun 	{0xfe, 0x00000000}, {0xb1, 0x00000018},
242*4882a593Smuzhiyun 	{0xfe, 0x00000000}, {0xfe, 0x00000000},
243*4882a593Smuzhiyun 	{0xfe, 0x00000000}, {0xb2, 0x00084c00},
244*4882a593Smuzhiyun 	{0xb5, 0x0000d2cc}, {0xb6, 0x000925aa},
245*4882a593Smuzhiyun 	{0xb7, 0x00000010}, {0xb8, 0x0000907f},
246*4882a593Smuzhiyun 	{0x5c, 0x00000002}, {0x7c, 0x00000002},
247*4882a593Smuzhiyun 	{0x7e, 0x00000005}, {0x8b, 0x0006fc00},
248*4882a593Smuzhiyun 	{0xb0, 0x000ff9f0}, {0x1c, 0x000739d2},
249*4882a593Smuzhiyun 	{0x1e, 0x00000000}, {0xdf, 0x00000780},
250*4882a593Smuzhiyun 	{0x50, 0x00067435},
251*4882a593Smuzhiyun 	/*
252*4882a593Smuzhiyun 	 * The 8723bu vendor driver indicates that bit 8 should be set in
253*4882a593Smuzhiyun 	 * 0x51 for package types TFBGA90, TFBGA80, and TFBGA79. However
254*4882a593Smuzhiyun 	 * they never actually check the package type - and just default
255*4882a593Smuzhiyun 	 * to not setting it.
256*4882a593Smuzhiyun 	 */
257*4882a593Smuzhiyun 	{0x51, 0x0006b04e},
258*4882a593Smuzhiyun 	{0x52, 0x000007d2}, {0x53, 0x00000000},
259*4882a593Smuzhiyun 	{0x54, 0x00050400}, {0x55, 0x0004026e},
260*4882a593Smuzhiyun 	{0xdd, 0x0000004c}, {0x70, 0x00067435},
261*4882a593Smuzhiyun 	/*
262*4882a593Smuzhiyun 	 * 0x71 has same package type condition as for register 0x51
263*4882a593Smuzhiyun 	 */
264*4882a593Smuzhiyun 	{0x71, 0x0006b04e},
265*4882a593Smuzhiyun 	{0x72, 0x000007d2}, {0x73, 0x00000000},
266*4882a593Smuzhiyun 	{0x74, 0x00050400}, {0x75, 0x0004026e},
267*4882a593Smuzhiyun 	{0xef, 0x00000100}, {0x34, 0x0000add7},
268*4882a593Smuzhiyun 	{0x35, 0x00005c00}, {0x34, 0x00009dd4},
269*4882a593Smuzhiyun 	{0x35, 0x00005000}, {0x34, 0x00008dd1},
270*4882a593Smuzhiyun 	{0x35, 0x00004400}, {0x34, 0x00007dce},
271*4882a593Smuzhiyun 	{0x35, 0x00003800}, {0x34, 0x00006cd1},
272*4882a593Smuzhiyun 	{0x35, 0x00004400}, {0x34, 0x00005cce},
273*4882a593Smuzhiyun 	{0x35, 0x00003800}, {0x34, 0x000048ce},
274*4882a593Smuzhiyun 	{0x35, 0x00004400}, {0x34, 0x000034ce},
275*4882a593Smuzhiyun 	{0x35, 0x00003800}, {0x34, 0x00002451},
276*4882a593Smuzhiyun 	{0x35, 0x00004400}, {0x34, 0x0000144e},
277*4882a593Smuzhiyun 	{0x35, 0x00003800}, {0x34, 0x00000051},
278*4882a593Smuzhiyun 	{0x35, 0x00004400}, {0xef, 0x00000000},
279*4882a593Smuzhiyun 	{0xef, 0x00000100}, {0xed, 0x00000010},
280*4882a593Smuzhiyun 	{0x44, 0x0000add7}, {0x44, 0x00009dd4},
281*4882a593Smuzhiyun 	{0x44, 0x00008dd1}, {0x44, 0x00007dce},
282*4882a593Smuzhiyun 	{0x44, 0x00006cc1}, {0x44, 0x00005cce},
283*4882a593Smuzhiyun 	{0x44, 0x000044d1}, {0x44, 0x000034ce},
284*4882a593Smuzhiyun 	{0x44, 0x00002451}, {0x44, 0x0000144e},
285*4882a593Smuzhiyun 	{0x44, 0x00000051}, {0xef, 0x00000000},
286*4882a593Smuzhiyun 	{0xed, 0x00000000}, {0x7f, 0x00020080},
287*4882a593Smuzhiyun 	{0xef, 0x00002000}, {0x3b, 0x000380ef},
288*4882a593Smuzhiyun 	{0x3b, 0x000302fe}, {0x3b, 0x00028ce6},
289*4882a593Smuzhiyun 	{0x3b, 0x000200bc}, {0x3b, 0x000188a5},
290*4882a593Smuzhiyun 	{0x3b, 0x00010fbc}, {0x3b, 0x00008f71},
291*4882a593Smuzhiyun 	{0x3b, 0x00000900}, {0xef, 0x00000000},
292*4882a593Smuzhiyun 	{0xed, 0x00000001}, {0x40, 0x000380ef},
293*4882a593Smuzhiyun 	{0x40, 0x000302fe}, {0x40, 0x00028ce6},
294*4882a593Smuzhiyun 	{0x40, 0x000200bc}, {0x40, 0x000188a5},
295*4882a593Smuzhiyun 	{0x40, 0x00010fbc}, {0x40, 0x00008f71},
296*4882a593Smuzhiyun 	{0x40, 0x00000900}, {0xed, 0x00000000},
297*4882a593Smuzhiyun 	{0x82, 0x00080000}, {0x83, 0x00008000},
298*4882a593Smuzhiyun 	{0x84, 0x00048d80}, {0x85, 0x00068000},
299*4882a593Smuzhiyun 	{0xa2, 0x00080000}, {0xa3, 0x00008000},
300*4882a593Smuzhiyun 	{0xa4, 0x00048d80}, {0xa5, 0x00068000},
301*4882a593Smuzhiyun 	{0xed, 0x00000002}, {0xef, 0x00000002},
302*4882a593Smuzhiyun 	{0x56, 0x00000032}, {0x76, 0x00000032},
303*4882a593Smuzhiyun 	{0x01, 0x00000780},
304*4882a593Smuzhiyun 	{0xff, 0xffffffff}
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
rtl8723bu_write_btreg(struct rtl8xxxu_priv * priv,u8 reg,u8 data)307*4882a593Smuzhiyun static void rtl8723bu_write_btreg(struct rtl8xxxu_priv *priv, u8 reg, u8 data)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	struct h2c_cmd h2c;
310*4882a593Smuzhiyun 	int reqnum = 0;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	memset(&h2c, 0, sizeof(struct h2c_cmd));
313*4882a593Smuzhiyun 	h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
314*4882a593Smuzhiyun 	h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
315*4882a593Smuzhiyun 	h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
316*4882a593Smuzhiyun 	h2c.bt_mp_oper.data = data;
317*4882a593Smuzhiyun 	rtl8xxxu_gen2_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	reqnum++;
320*4882a593Smuzhiyun 	memset(&h2c, 0, sizeof(struct h2c_cmd));
321*4882a593Smuzhiyun 	h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
322*4882a593Smuzhiyun 	h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
323*4882a593Smuzhiyun 	h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
324*4882a593Smuzhiyun 	h2c.bt_mp_oper.addr = reg;
325*4882a593Smuzhiyun 	rtl8xxxu_gen2_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
rtl8723bu_reset_8051(struct rtl8xxxu_priv * priv)328*4882a593Smuzhiyun static void rtl8723bu_reset_8051(struct rtl8xxxu_priv *priv)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	u8 val8;
331*4882a593Smuzhiyun 	u16 sys_func;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
334*4882a593Smuzhiyun 	val8 &= ~BIT(1);
335*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
338*4882a593Smuzhiyun 	val8 &= ~BIT(0);
339*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
342*4882a593Smuzhiyun 	sys_func &= ~SYS_FUNC_CPU_ENABLE;
343*4882a593Smuzhiyun 	rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
346*4882a593Smuzhiyun 	val8 &= ~BIT(1);
347*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
350*4882a593Smuzhiyun 	val8 |= BIT(0);
351*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	sys_func |= SYS_FUNC_CPU_ENABLE;
354*4882a593Smuzhiyun 	rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static void
rtl8723b_set_tx_power(struct rtl8xxxu_priv * priv,int channel,bool ht40)358*4882a593Smuzhiyun rtl8723b_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	u32 val32, ofdm, mcs;
361*4882a593Smuzhiyun 	u8 cck, ofdmbase, mcsbase;
362*4882a593Smuzhiyun 	int group, tx_idx;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	tx_idx = 0;
365*4882a593Smuzhiyun 	group = rtl8xxxu_gen2_channel_to_group(channel);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	cck = priv->cck_tx_power_index_B[group];
368*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
369*4882a593Smuzhiyun 	val32 &= 0xffff00ff;
370*4882a593Smuzhiyun 	val32 |= (cck << 8);
371*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
374*4882a593Smuzhiyun 	val32 &= 0xff;
375*4882a593Smuzhiyun 	val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
376*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	ofdmbase = priv->ht40_1s_tx_power_index_B[group];
379*4882a593Smuzhiyun 	ofdmbase += priv->ofdm_tx_power_diff[tx_idx].b;
380*4882a593Smuzhiyun 	ofdm = ofdmbase | ofdmbase << 8 | ofdmbase << 16 | ofdmbase << 24;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm);
383*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	mcsbase = priv->ht40_1s_tx_power_index_B[group];
386*4882a593Smuzhiyun 	if (ht40)
387*4882a593Smuzhiyun 		mcsbase += priv->ht40_tx_power_diff[tx_idx++].b;
388*4882a593Smuzhiyun 	else
389*4882a593Smuzhiyun 		mcsbase += priv->ht20_tx_power_diff[tx_idx++].b;
390*4882a593Smuzhiyun 	mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs);
393*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
rtl8723bu_parse_efuse(struct rtl8xxxu_priv * priv)396*4882a593Smuzhiyun static int rtl8723bu_parse_efuse(struct rtl8xxxu_priv *priv)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	struct rtl8723bu_efuse *efuse = &priv->efuse_wifi.efuse8723bu;
399*4882a593Smuzhiyun 	int i;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	if (efuse->rtl_id != cpu_to_le16(0x8129))
402*4882a593Smuzhiyun 		return -EINVAL;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	ether_addr_copy(priv->mac_addr, efuse->mac_addr);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	memcpy(priv->cck_tx_power_index_A, efuse->tx_power_index_A.cck_base,
407*4882a593Smuzhiyun 	       sizeof(efuse->tx_power_index_A.cck_base));
408*4882a593Smuzhiyun 	memcpy(priv->cck_tx_power_index_B, efuse->tx_power_index_B.cck_base,
409*4882a593Smuzhiyun 	       sizeof(efuse->tx_power_index_B.cck_base));
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	memcpy(priv->ht40_1s_tx_power_index_A,
412*4882a593Smuzhiyun 	       efuse->tx_power_index_A.ht40_base,
413*4882a593Smuzhiyun 	       sizeof(efuse->tx_power_index_A.ht40_base));
414*4882a593Smuzhiyun 	memcpy(priv->ht40_1s_tx_power_index_B,
415*4882a593Smuzhiyun 	       efuse->tx_power_index_B.ht40_base,
416*4882a593Smuzhiyun 	       sizeof(efuse->tx_power_index_B.ht40_base));
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	priv->ofdm_tx_power_diff[0].a =
419*4882a593Smuzhiyun 		efuse->tx_power_index_A.ht20_ofdm_1s_diff.a;
420*4882a593Smuzhiyun 	priv->ofdm_tx_power_diff[0].b =
421*4882a593Smuzhiyun 		efuse->tx_power_index_B.ht20_ofdm_1s_diff.a;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	priv->ht20_tx_power_diff[0].a =
424*4882a593Smuzhiyun 		efuse->tx_power_index_A.ht20_ofdm_1s_diff.b;
425*4882a593Smuzhiyun 	priv->ht20_tx_power_diff[0].b =
426*4882a593Smuzhiyun 		efuse->tx_power_index_B.ht20_ofdm_1s_diff.b;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	priv->ht40_tx_power_diff[0].a = 0;
429*4882a593Smuzhiyun 	priv->ht40_tx_power_diff[0].b = 0;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	for (i = 1; i < RTL8723B_TX_COUNT; i++) {
432*4882a593Smuzhiyun 		priv->ofdm_tx_power_diff[i].a =
433*4882a593Smuzhiyun 			efuse->tx_power_index_A.pwr_diff[i - 1].ofdm;
434*4882a593Smuzhiyun 		priv->ofdm_tx_power_diff[i].b =
435*4882a593Smuzhiyun 			efuse->tx_power_index_B.pwr_diff[i - 1].ofdm;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 		priv->ht20_tx_power_diff[i].a =
438*4882a593Smuzhiyun 			efuse->tx_power_index_A.pwr_diff[i - 1].ht20;
439*4882a593Smuzhiyun 		priv->ht20_tx_power_diff[i].b =
440*4882a593Smuzhiyun 			efuse->tx_power_index_B.pwr_diff[i - 1].ht20;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 		priv->ht40_tx_power_diff[i].a =
443*4882a593Smuzhiyun 			efuse->tx_power_index_A.pwr_diff[i - 1].ht40;
444*4882a593Smuzhiyun 		priv->ht40_tx_power_diff[i].b =
445*4882a593Smuzhiyun 			efuse->tx_power_index_B.pwr_diff[i - 1].ht40;
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	priv->has_xtalk = 1;
449*4882a593Smuzhiyun 	priv->xtalk = priv->efuse_wifi.efuse8723bu.xtal_k & 0x3f;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
452*4882a593Smuzhiyun 	dev_info(&priv->udev->dev, "Product: %.41s\n", efuse->device_name);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
455*4882a593Smuzhiyun 		int i;
456*4882a593Smuzhiyun 		unsigned char *raw = priv->efuse_wifi.raw;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 		dev_info(&priv->udev->dev,
459*4882a593Smuzhiyun 			 "%s: dumping efuse (0x%02zx bytes):\n",
460*4882a593Smuzhiyun 			 __func__, sizeof(struct rtl8723bu_efuse));
461*4882a593Smuzhiyun 		for (i = 0; i < sizeof(struct rtl8723bu_efuse); i += 8)
462*4882a593Smuzhiyun 			dev_info(&priv->udev->dev, "%02x: %8ph\n", i, &raw[i]);
463*4882a593Smuzhiyun 	}
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	return 0;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
rtl8723bu_load_firmware(struct rtl8xxxu_priv * priv)468*4882a593Smuzhiyun static int rtl8723bu_load_firmware(struct rtl8xxxu_priv *priv)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	char *fw_name;
471*4882a593Smuzhiyun 	int ret;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	if (priv->enable_bluetooth)
474*4882a593Smuzhiyun 		fw_name = "rtlwifi/rtl8723bu_bt.bin";
475*4882a593Smuzhiyun 	else
476*4882a593Smuzhiyun 		fw_name = "rtlwifi/rtl8723bu_nic.bin";
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	ret = rtl8xxxu_load_firmware(priv, fw_name);
479*4882a593Smuzhiyun 	return ret;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
rtl8723bu_init_phy_bb(struct rtl8xxxu_priv * priv)482*4882a593Smuzhiyun static void rtl8723bu_init_phy_bb(struct rtl8xxxu_priv *priv)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	u8 val8;
485*4882a593Smuzhiyun 	u16 val16;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
488*4882a593Smuzhiyun 	val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB | SYS_FUNC_DIO_RF;
489*4882a593Smuzhiyun 	rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	/* 6. 0x1f[7:0] = 0x07 */
494*4882a593Smuzhiyun 	val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
495*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	/* Why? */
498*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_SYS_FUNC, 0xe3);
499*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_AFE_XTAL_CTRL + 1, 0x80);
500*4882a593Smuzhiyun 	rtl8xxxu_init_phy_regs(priv, rtl8723b_phy_1t_init_table);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8723bu_table);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
rtl8723bu_init_phy_rf(struct rtl8xxxu_priv * priv)505*4882a593Smuzhiyun static int rtl8723bu_init_phy_rf(struct rtl8xxxu_priv *priv)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	int ret;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	ret = rtl8xxxu_init_phy_rf(priv, rtl8723bu_radioa_1t_init_table, RF_A);
510*4882a593Smuzhiyun 	/*
511*4882a593Smuzhiyun 	 * PHY LCK
512*4882a593Smuzhiyun 	 */
513*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdfbe0);
514*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, 0x8c01);
515*4882a593Smuzhiyun 	msleep(200);
516*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdffe0);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	return ret;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
rtl8723bu_phy_init_antenna_selection(struct rtl8xxxu_priv * priv)521*4882a593Smuzhiyun static void rtl8723bu_phy_init_antenna_selection(struct rtl8xxxu_priv *priv)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	u32 val32;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_PAD_CTRL1);
526*4882a593Smuzhiyun 	val32 &= ~(BIT(20) | BIT(24));
527*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_PAD_CTRL1, val32);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
530*4882a593Smuzhiyun 	val32 &= ~BIT(4);
531*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
534*4882a593Smuzhiyun 	val32 |= BIT(3);
535*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
538*4882a593Smuzhiyun 	val32 |= BIT(24);
539*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
542*4882a593Smuzhiyun 	val32 &= ~BIT(23);
543*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
546*4882a593Smuzhiyun 	val32 |= (BIT(0) | BIT(1));
547*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_RFE_CTRL_ANTA_SRC);
550*4882a593Smuzhiyun 	val32 &= 0xffffff00;
551*4882a593Smuzhiyun 	val32 |= 0x77;
552*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RFE_CTRL_ANTA_SRC, val32);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
555*4882a593Smuzhiyun 	val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
556*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
rtl8723bu_iqk_path_a(struct rtl8xxxu_priv * priv)559*4882a593Smuzhiyun static int rtl8723bu_iqk_path_a(struct rtl8xxxu_priv *priv)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	u32 reg_eac, reg_e94, reg_e9c, path_sel, val32;
562*4882a593Smuzhiyun 	int result = 0;
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	/*
567*4882a593Smuzhiyun 	 * Leave IQK mode
568*4882a593Smuzhiyun 	 */
569*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
570*4882a593Smuzhiyun 	val32 &= 0x000000ff;
571*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	/*
574*4882a593Smuzhiyun 	 * Enable path A PA in TX IQK mode
575*4882a593Smuzhiyun 	 */
576*4882a593Smuzhiyun 	val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
577*4882a593Smuzhiyun 	val32 |= 0x80000;
578*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
579*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x20000);
580*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0003f);
581*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xc7f87);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	/*
584*4882a593Smuzhiyun 	 * Tx IQK setting
585*4882a593Smuzhiyun 	 */
586*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
587*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	/* path-A IQK setting */
590*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
591*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
592*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
593*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x821403ea);
596*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
597*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
598*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	/* LO calibration setting */
601*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/*
604*4882a593Smuzhiyun 	 * Enter IQK mode
605*4882a593Smuzhiyun 	 */
606*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
607*4882a593Smuzhiyun 	val32 &= 0x000000ff;
608*4882a593Smuzhiyun 	val32 |= 0x80800000;
609*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	/*
612*4882a593Smuzhiyun 	 * The vendor driver indicates the USB module is always using
613*4882a593Smuzhiyun 	 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
614*4882a593Smuzhiyun 	 */
615*4882a593Smuzhiyun 	if (priv->rf_paths > 1)
616*4882a593Smuzhiyun 		rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
617*4882a593Smuzhiyun 	else
618*4882a593Smuzhiyun 		rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	/*
621*4882a593Smuzhiyun 	 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
622*4882a593Smuzhiyun 	 * No trace of this in the 8192eu or 8188eu vendor drivers.
623*4882a593Smuzhiyun 	 */
624*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	/* One shot, path A LOK & IQK */
627*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
628*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	mdelay(1);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	/* Restore Ant Path */
633*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
634*4882a593Smuzhiyun #ifdef RTL8723BU_BT
635*4882a593Smuzhiyun 	/* GNT_BT = 1 */
636*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
637*4882a593Smuzhiyun #endif
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	/*
640*4882a593Smuzhiyun 	 * Leave IQK mode
641*4882a593Smuzhiyun 	 */
642*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
643*4882a593Smuzhiyun 	val32 &= 0x000000ff;
644*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	/* Check failed */
647*4882a593Smuzhiyun 	reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
648*4882a593Smuzhiyun 	reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
649*4882a593Smuzhiyun 	reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	val32 = (reg_e9c >> 16) & 0x3ff;
652*4882a593Smuzhiyun 	if (val32 & 0x200)
653*4882a593Smuzhiyun 		val32 = 0x400 - val32;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (!(reg_eac & BIT(28)) &&
656*4882a593Smuzhiyun 	    ((reg_e94 & 0x03ff0000) != 0x01420000) &&
657*4882a593Smuzhiyun 	    ((reg_e9c & 0x03ff0000) != 0x00420000) &&
658*4882a593Smuzhiyun 	    ((reg_e94 & 0x03ff0000)  < 0x01100000) &&
659*4882a593Smuzhiyun 	    ((reg_e94 & 0x03ff0000)  > 0x00f00000) &&
660*4882a593Smuzhiyun 	    val32 < 0xf)
661*4882a593Smuzhiyun 		result |= 0x01;
662*4882a593Smuzhiyun 	else	/* If TX not OK, ignore RX */
663*4882a593Smuzhiyun 		goto out;
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun out:
666*4882a593Smuzhiyun 	return result;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
rtl8723bu_rx_iqk_path_a(struct rtl8xxxu_priv * priv)669*4882a593Smuzhiyun static int rtl8723bu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	u32 reg_ea4, reg_eac, reg_e94, reg_e9c, path_sel, val32;
672*4882a593Smuzhiyun 	int result = 0;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	/*
677*4882a593Smuzhiyun 	 * Leave IQK mode
678*4882a593Smuzhiyun 	 */
679*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
680*4882a593Smuzhiyun 	val32 &= 0x000000ff;
681*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	/*
684*4882a593Smuzhiyun 	 * Enable path A PA in TX IQK mode
685*4882a593Smuzhiyun 	 */
686*4882a593Smuzhiyun 	val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
687*4882a593Smuzhiyun 	val32 |= 0x80000;
688*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
689*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
690*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
691*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	/*
694*4882a593Smuzhiyun 	 * Tx IQK setting
695*4882a593Smuzhiyun 	 */
696*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
697*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	/* path-A IQK setting */
700*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
701*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
702*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
703*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160ff0);
706*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
707*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
708*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	/* LO calibration setting */
711*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	/*
714*4882a593Smuzhiyun 	 * Enter IQK mode
715*4882a593Smuzhiyun 	 */
716*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
717*4882a593Smuzhiyun 	val32 &= 0x000000ff;
718*4882a593Smuzhiyun 	val32 |= 0x80800000;
719*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	/*
722*4882a593Smuzhiyun 	 * The vendor driver indicates the USB module is always using
723*4882a593Smuzhiyun 	 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
724*4882a593Smuzhiyun 	 */
725*4882a593Smuzhiyun 	if (priv->rf_paths > 1)
726*4882a593Smuzhiyun 		rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
727*4882a593Smuzhiyun 	else
728*4882a593Smuzhiyun 		rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	/*
731*4882a593Smuzhiyun 	 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
732*4882a593Smuzhiyun 	 * No trace of this in the 8192eu or 8188eu vendor drivers.
733*4882a593Smuzhiyun 	 */
734*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	/* One shot, path A LOK & IQK */
737*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
738*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	mdelay(1);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	/* Restore Ant Path */
743*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
744*4882a593Smuzhiyun #ifdef RTL8723BU_BT
745*4882a593Smuzhiyun 	/* GNT_BT = 1 */
746*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
747*4882a593Smuzhiyun #endif
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	/*
750*4882a593Smuzhiyun 	 * Leave IQK mode
751*4882a593Smuzhiyun 	 */
752*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
753*4882a593Smuzhiyun 	val32 &= 0x000000ff;
754*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	/* Check failed */
757*4882a593Smuzhiyun 	reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
758*4882a593Smuzhiyun 	reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
759*4882a593Smuzhiyun 	reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	val32 = (reg_e9c >> 16) & 0x3ff;
762*4882a593Smuzhiyun 	if (val32 & 0x200)
763*4882a593Smuzhiyun 		val32 = 0x400 - val32;
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	if (!(reg_eac & BIT(28)) &&
766*4882a593Smuzhiyun 	    ((reg_e94 & 0x03ff0000) != 0x01420000) &&
767*4882a593Smuzhiyun 	    ((reg_e9c & 0x03ff0000) != 0x00420000) &&
768*4882a593Smuzhiyun 	    ((reg_e94 & 0x03ff0000)  < 0x01100000) &&
769*4882a593Smuzhiyun 	    ((reg_e94 & 0x03ff0000)  > 0x00f00000) &&
770*4882a593Smuzhiyun 	    val32 < 0xf)
771*4882a593Smuzhiyun 		result |= 0x01;
772*4882a593Smuzhiyun 	else	/* If TX not OK, ignore RX */
773*4882a593Smuzhiyun 		goto out;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	val32 = 0x80007c00 | (reg_e94 &0x3ff0000) |
776*4882a593Smuzhiyun 		((reg_e9c & 0x3ff0000) >> 16);
777*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK, val32);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	/*
780*4882a593Smuzhiyun 	 * Modify RX IQK mode
781*4882a593Smuzhiyun 	 */
782*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
783*4882a593Smuzhiyun 	val32 &= 0x000000ff;
784*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
785*4882a593Smuzhiyun 	val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
786*4882a593Smuzhiyun 	val32 |= 0x80000;
787*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
788*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
789*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
790*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7d77);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	/*
793*4882a593Smuzhiyun 	 * PA, PAD setting
794*4882a593Smuzhiyun 	 */
795*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0xf80);
796*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_55, 0x4021f);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	/*
799*4882a593Smuzhiyun 	 * RX IQK setting
800*4882a593Smuzhiyun 	 */
801*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	/* path-A IQK setting */
804*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
805*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
806*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
807*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82110000);
810*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x2816001f);
811*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
812*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	/* LO calibration setting */
815*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a8d1);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	/*
818*4882a593Smuzhiyun 	 * Enter IQK mode
819*4882a593Smuzhiyun 	 */
820*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
821*4882a593Smuzhiyun 	val32 &= 0x000000ff;
822*4882a593Smuzhiyun 	val32 |= 0x80800000;
823*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	if (priv->rf_paths > 1)
826*4882a593Smuzhiyun 		rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
827*4882a593Smuzhiyun 	else
828*4882a593Smuzhiyun 		rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	/*
831*4882a593Smuzhiyun 	 * Disable BT
832*4882a593Smuzhiyun 	 */
833*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	/* One shot, path A LOK & IQK */
836*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
837*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	mdelay(1);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	/* Restore Ant Path */
842*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
843*4882a593Smuzhiyun #ifdef RTL8723BU_BT
844*4882a593Smuzhiyun 	/* GNT_BT = 1 */
845*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
846*4882a593Smuzhiyun #endif
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	/*
849*4882a593Smuzhiyun 	 * Leave IQK mode
850*4882a593Smuzhiyun 	 */
851*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
852*4882a593Smuzhiyun 	val32 &= 0x000000ff;
853*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	/* Check failed */
856*4882a593Smuzhiyun 	reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
857*4882a593Smuzhiyun 	reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x780);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	val32 = (reg_eac >> 16) & 0x3ff;
862*4882a593Smuzhiyun 	if (val32 & 0x200)
863*4882a593Smuzhiyun 		val32 = 0x400 - val32;
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	if (!(reg_eac & BIT(27)) &&
866*4882a593Smuzhiyun 	    ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
867*4882a593Smuzhiyun 	    ((reg_eac & 0x03ff0000) != 0x00360000) &&
868*4882a593Smuzhiyun 	    ((reg_ea4 & 0x03ff0000)  < 0x01100000) &&
869*4882a593Smuzhiyun 	    ((reg_ea4 & 0x03ff0000)  > 0x00f00000) &&
870*4882a593Smuzhiyun 	    val32 < 0xf)
871*4882a593Smuzhiyun 		result |= 0x02;
872*4882a593Smuzhiyun 	else	/* If TX not OK, ignore RX */
873*4882a593Smuzhiyun 		goto out;
874*4882a593Smuzhiyun out:
875*4882a593Smuzhiyun 	return result;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun 
rtl8723bu_phy_iqcalibrate(struct rtl8xxxu_priv * priv,int result[][8],int t)878*4882a593Smuzhiyun static void rtl8723bu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
879*4882a593Smuzhiyun 				      int result[][8], int t)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun 	struct device *dev = &priv->udev->dev;
882*4882a593Smuzhiyun 	u32 i, val32;
883*4882a593Smuzhiyun 	int path_a_ok /*, path_b_ok */;
884*4882a593Smuzhiyun 	int retry = 2;
885*4882a593Smuzhiyun 	static const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
886*4882a593Smuzhiyun 		REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
887*4882a593Smuzhiyun 		REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
888*4882a593Smuzhiyun 		REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
889*4882a593Smuzhiyun 		REG_TX_OFDM_BBON, REG_TX_TO_RX,
890*4882a593Smuzhiyun 		REG_TX_TO_TX, REG_RX_CCK,
891*4882a593Smuzhiyun 		REG_RX_OFDM, REG_RX_WAIT_RIFS,
892*4882a593Smuzhiyun 		REG_RX_TO_RX, REG_STANDBY,
893*4882a593Smuzhiyun 		REG_SLEEP, REG_PMPD_ANAEN
894*4882a593Smuzhiyun 	};
895*4882a593Smuzhiyun 	static const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
896*4882a593Smuzhiyun 		REG_TXPAUSE, REG_BEACON_CTRL,
897*4882a593Smuzhiyun 		REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
898*4882a593Smuzhiyun 	};
899*4882a593Smuzhiyun 	static const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
900*4882a593Smuzhiyun 		REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
901*4882a593Smuzhiyun 		REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
902*4882a593Smuzhiyun 		REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
903*4882a593Smuzhiyun 		REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
904*4882a593Smuzhiyun 	};
905*4882a593Smuzhiyun 	u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
906*4882a593Smuzhiyun 	u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	/*
909*4882a593Smuzhiyun 	 * Note: IQ calibration must be performed after loading
910*4882a593Smuzhiyun 	 *       PHY_REG.txt , and radio_a, radio_b.txt
911*4882a593Smuzhiyun 	 */
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	if (t == 0) {
914*4882a593Smuzhiyun 		/* Save ADDA parameters, turn Path A ADDA on */
915*4882a593Smuzhiyun 		rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
916*4882a593Smuzhiyun 				   RTL8XXXU_ADDA_REGS);
917*4882a593Smuzhiyun 		rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
918*4882a593Smuzhiyun 		rtl8xxxu_save_regs(priv, iqk_bb_regs,
919*4882a593Smuzhiyun 				   priv->bb_backup, RTL8XXXU_BB_REGS);
920*4882a593Smuzhiyun 	}
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	rtl8xxxu_path_adda_on(priv, adda_regs, true);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	/* MAC settings */
925*4882a593Smuzhiyun 	rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
928*4882a593Smuzhiyun 	val32 |= 0x0f000000;
929*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
932*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
933*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	/*
936*4882a593Smuzhiyun 	 * RX IQ calibration setting for 8723B D cut large current issue
937*4882a593Smuzhiyun 	 * when leaving IPS
938*4882a593Smuzhiyun 	 */
939*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
940*4882a593Smuzhiyun 	val32 &= 0x000000ff;
941*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
944*4882a593Smuzhiyun 	val32 |= 0x80000;
945*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
948*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
949*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
952*4882a593Smuzhiyun 	val32 |= 0x20;
953*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_43, 0x60fbd);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	for (i = 0; i < retry; i++) {
958*4882a593Smuzhiyun 		path_a_ok = rtl8723bu_iqk_path_a(priv);
959*4882a593Smuzhiyun 		if (path_a_ok == 0x01) {
960*4882a593Smuzhiyun 			val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
961*4882a593Smuzhiyun 			val32 &= 0x000000ff;
962*4882a593Smuzhiyun 			rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 			val32 = rtl8xxxu_read32(priv,
965*4882a593Smuzhiyun 						REG_TX_POWER_BEFORE_IQK_A);
966*4882a593Smuzhiyun 			result[t][0] = (val32 >> 16) & 0x3ff;
967*4882a593Smuzhiyun 			val32 = rtl8xxxu_read32(priv,
968*4882a593Smuzhiyun 						REG_TX_POWER_AFTER_IQK_A);
969*4882a593Smuzhiyun 			result[t][1] = (val32 >> 16) & 0x3ff;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 			break;
972*4882a593Smuzhiyun 		}
973*4882a593Smuzhiyun 	}
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	if (!path_a_ok)
976*4882a593Smuzhiyun 		dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	for (i = 0; i < retry; i++) {
979*4882a593Smuzhiyun 		path_a_ok = rtl8723bu_rx_iqk_path_a(priv);
980*4882a593Smuzhiyun 		if (path_a_ok == 0x03) {
981*4882a593Smuzhiyun 			val32 = rtl8xxxu_read32(priv,
982*4882a593Smuzhiyun 						REG_RX_POWER_BEFORE_IQK_A_2);
983*4882a593Smuzhiyun 			result[t][2] = (val32 >> 16) & 0x3ff;
984*4882a593Smuzhiyun 			val32 = rtl8xxxu_read32(priv,
985*4882a593Smuzhiyun 						REG_RX_POWER_AFTER_IQK_A_2);
986*4882a593Smuzhiyun 			result[t][3] = (val32 >> 16) & 0x3ff;
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 			break;
989*4882a593Smuzhiyun 		}
990*4882a593Smuzhiyun 	}
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	if (!path_a_ok)
993*4882a593Smuzhiyun 		dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	if (priv->tx_paths > 1) {
996*4882a593Smuzhiyun #if 1
997*4882a593Smuzhiyun 		dev_warn(dev, "%s: Path B not supported\n", __func__);
998*4882a593Smuzhiyun #else
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 		/*
1001*4882a593Smuzhiyun 		 * Path A into standby
1002*4882a593Smuzhiyun 		 */
1003*4882a593Smuzhiyun 		val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
1004*4882a593Smuzhiyun 		val32 &= 0x000000ff;
1005*4882a593Smuzhiyun 		rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
1006*4882a593Smuzhiyun 		rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 		val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
1009*4882a593Smuzhiyun 		val32 &= 0x000000ff;
1010*4882a593Smuzhiyun 		val32 |= 0x80800000;
1011*4882a593Smuzhiyun 		rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 		/* Turn Path B ADDA on */
1014*4882a593Smuzhiyun 		rtl8xxxu_path_adda_on(priv, adda_regs, false);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 		for (i = 0; i < retry; i++) {
1017*4882a593Smuzhiyun 			path_b_ok = rtl8xxxu_iqk_path_b(priv);
1018*4882a593Smuzhiyun 			if (path_b_ok == 0x03) {
1019*4882a593Smuzhiyun 				val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
1020*4882a593Smuzhiyun 				result[t][4] = (val32 >> 16) & 0x3ff;
1021*4882a593Smuzhiyun 				val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
1022*4882a593Smuzhiyun 				result[t][5] = (val32 >> 16) & 0x3ff;
1023*4882a593Smuzhiyun 				break;
1024*4882a593Smuzhiyun 			}
1025*4882a593Smuzhiyun 		}
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 		if (!path_b_ok)
1028*4882a593Smuzhiyun 			dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 		for (i = 0; i < retry; i++) {
1031*4882a593Smuzhiyun 			path_b_ok = rtl8723bu_rx_iqk_path_b(priv);
1032*4882a593Smuzhiyun 			if (path_a_ok == 0x03) {
1033*4882a593Smuzhiyun 				val32 = rtl8xxxu_read32(priv,
1034*4882a593Smuzhiyun 							REG_RX_POWER_BEFORE_IQK_B_2);
1035*4882a593Smuzhiyun 				result[t][6] = (val32 >> 16) & 0x3ff;
1036*4882a593Smuzhiyun 				val32 = rtl8xxxu_read32(priv,
1037*4882a593Smuzhiyun 							REG_RX_POWER_AFTER_IQK_B_2);
1038*4882a593Smuzhiyun 				result[t][7] = (val32 >> 16) & 0x3ff;
1039*4882a593Smuzhiyun 				break;
1040*4882a593Smuzhiyun 			}
1041*4882a593Smuzhiyun 		}
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 		if (!path_b_ok)
1044*4882a593Smuzhiyun 			dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
1045*4882a593Smuzhiyun #endif
1046*4882a593Smuzhiyun 	}
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	/* Back to BB mode, load original value */
1049*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
1050*4882a593Smuzhiyun 	val32 &= 0x000000ff;
1051*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	if (t) {
1054*4882a593Smuzhiyun 		/* Reload ADDA power saving parameters */
1055*4882a593Smuzhiyun 		rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
1056*4882a593Smuzhiyun 				      RTL8XXXU_ADDA_REGS);
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 		/* Reload MAC parameters */
1059*4882a593Smuzhiyun 		rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 		/* Reload BB parameters */
1062*4882a593Smuzhiyun 		rtl8xxxu_restore_regs(priv, iqk_bb_regs,
1063*4882a593Smuzhiyun 				      priv->bb_backup, RTL8XXXU_BB_REGS);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 		/* Restore RX initial gain */
1066*4882a593Smuzhiyun 		val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
1067*4882a593Smuzhiyun 		val32 &= 0xffffff00;
1068*4882a593Smuzhiyun 		rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
1069*4882a593Smuzhiyun 		rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 		if (priv->tx_paths > 1) {
1072*4882a593Smuzhiyun 			val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
1073*4882a593Smuzhiyun 			val32 &= 0xffffff00;
1074*4882a593Smuzhiyun 			rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
1075*4882a593Smuzhiyun 					 val32 | 0x50);
1076*4882a593Smuzhiyun 			rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
1077*4882a593Smuzhiyun 					 val32 | xb_agc);
1078*4882a593Smuzhiyun 		}
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 		/* Load 0xe30 IQC default value */
1081*4882a593Smuzhiyun 		rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
1082*4882a593Smuzhiyun 		rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
1083*4882a593Smuzhiyun 	}
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun 
rtl8723bu_phy_iq_calibrate(struct rtl8xxxu_priv * priv)1086*4882a593Smuzhiyun static void rtl8723bu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun 	struct device *dev = &priv->udev->dev;
1089*4882a593Smuzhiyun 	int result[4][8];	/* last is final result */
1090*4882a593Smuzhiyun 	int i, candidate;
1091*4882a593Smuzhiyun 	bool path_a_ok, path_b_ok;
1092*4882a593Smuzhiyun 	u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
1093*4882a593Smuzhiyun 	u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
1094*4882a593Smuzhiyun 	u32 val32, bt_control;
1095*4882a593Smuzhiyun 	s32 reg_tmp = 0;
1096*4882a593Smuzhiyun 	bool simu;
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	rtl8xxxu_gen2_prepare_calibrate(priv, 1);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	memset(result, 0, sizeof(result));
1101*4882a593Smuzhiyun 	candidate = -1;
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	path_a_ok = false;
1104*4882a593Smuzhiyun 	path_b_ok = false;
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	bt_control = rtl8xxxu_read32(priv, REG_BT_CONTROL_8723BU);
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
1109*4882a593Smuzhiyun 		rtl8723bu_phy_iqcalibrate(priv, result, i);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 		if (i == 1) {
1112*4882a593Smuzhiyun 			simu = rtl8xxxu_gen2_simularity_compare(priv,
1113*4882a593Smuzhiyun 								result, 0, 1);
1114*4882a593Smuzhiyun 			if (simu) {
1115*4882a593Smuzhiyun 				candidate = 0;
1116*4882a593Smuzhiyun 				break;
1117*4882a593Smuzhiyun 			}
1118*4882a593Smuzhiyun 		}
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 		if (i == 2) {
1121*4882a593Smuzhiyun 			simu = rtl8xxxu_gen2_simularity_compare(priv,
1122*4882a593Smuzhiyun 								result, 0, 2);
1123*4882a593Smuzhiyun 			if (simu) {
1124*4882a593Smuzhiyun 				candidate = 0;
1125*4882a593Smuzhiyun 				break;
1126*4882a593Smuzhiyun 			}
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 			simu = rtl8xxxu_gen2_simularity_compare(priv,
1129*4882a593Smuzhiyun 								result, 1, 2);
1130*4882a593Smuzhiyun 			if (simu) {
1131*4882a593Smuzhiyun 				candidate = 1;
1132*4882a593Smuzhiyun 			} else {
1133*4882a593Smuzhiyun 				for (i = 0; i < 8; i++)
1134*4882a593Smuzhiyun 					reg_tmp += result[3][i];
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 				if (reg_tmp)
1137*4882a593Smuzhiyun 					candidate = 3;
1138*4882a593Smuzhiyun 				else
1139*4882a593Smuzhiyun 					candidate = -1;
1140*4882a593Smuzhiyun 			}
1141*4882a593Smuzhiyun 		}
1142*4882a593Smuzhiyun 	}
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
1145*4882a593Smuzhiyun 		reg_e94 = result[i][0];
1146*4882a593Smuzhiyun 		reg_e9c = result[i][1];
1147*4882a593Smuzhiyun 		reg_ea4 = result[i][2];
1148*4882a593Smuzhiyun 		reg_eac = result[i][3];
1149*4882a593Smuzhiyun 		reg_eb4 = result[i][4];
1150*4882a593Smuzhiyun 		reg_ebc = result[i][5];
1151*4882a593Smuzhiyun 		reg_ec4 = result[i][6];
1152*4882a593Smuzhiyun 		reg_ecc = result[i][7];
1153*4882a593Smuzhiyun 	}
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	if (candidate >= 0) {
1156*4882a593Smuzhiyun 		reg_e94 = result[candidate][0];
1157*4882a593Smuzhiyun 		priv->rege94 =  reg_e94;
1158*4882a593Smuzhiyun 		reg_e9c = result[candidate][1];
1159*4882a593Smuzhiyun 		priv->rege9c = reg_e9c;
1160*4882a593Smuzhiyun 		reg_ea4 = result[candidate][2];
1161*4882a593Smuzhiyun 		reg_eac = result[candidate][3];
1162*4882a593Smuzhiyun 		reg_eb4 = result[candidate][4];
1163*4882a593Smuzhiyun 		priv->regeb4 = reg_eb4;
1164*4882a593Smuzhiyun 		reg_ebc = result[candidate][5];
1165*4882a593Smuzhiyun 		priv->regebc = reg_ebc;
1166*4882a593Smuzhiyun 		reg_ec4 = result[candidate][6];
1167*4882a593Smuzhiyun 		reg_ecc = result[candidate][7];
1168*4882a593Smuzhiyun 		dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
1169*4882a593Smuzhiyun 		dev_dbg(dev,
1170*4882a593Smuzhiyun 			"%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x ecc=%x\n",
1171*4882a593Smuzhiyun 			__func__, reg_e94, reg_e9c,
1172*4882a593Smuzhiyun 			reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
1173*4882a593Smuzhiyun 		path_a_ok = true;
1174*4882a593Smuzhiyun 		path_b_ok = true;
1175*4882a593Smuzhiyun 	} else {
1176*4882a593Smuzhiyun 		reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
1177*4882a593Smuzhiyun 		reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
1178*4882a593Smuzhiyun 	}
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	if (reg_e94 && candidate >= 0)
1181*4882a593Smuzhiyun 		rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
1182*4882a593Smuzhiyun 					   candidate, (reg_ea4 == 0));
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	if (priv->tx_paths > 1 && reg_eb4)
1185*4882a593Smuzhiyun 		rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
1186*4882a593Smuzhiyun 					   candidate, (reg_ec4 == 0));
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	rtl8xxxu_save_regs(priv, rtl8xxxu_iqk_phy_iq_bb_reg,
1189*4882a593Smuzhiyun 			   priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, bt_control);
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
1194*4882a593Smuzhiyun 	val32 |= 0x80000;
1195*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
1196*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x18000);
1197*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
1198*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xe6177);
1199*4882a593Smuzhiyun 	val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
1200*4882a593Smuzhiyun 	val32 |= 0x20;
1201*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
1202*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, 0x43, 0x300bd);
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	if (priv->rf_paths > 1)
1205*4882a593Smuzhiyun 		dev_dbg(dev, "%s: 8723BU 2T not supported\n", __func__);
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	rtl8xxxu_gen2_prepare_calibrate(priv, 0);
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun 
rtl8723bu_active_to_emu(struct rtl8xxxu_priv * priv)1210*4882a593Smuzhiyun static int rtl8723bu_active_to_emu(struct rtl8xxxu_priv *priv)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun 	u8 val8;
1213*4882a593Smuzhiyun 	u16 val16;
1214*4882a593Smuzhiyun 	u32 val32;
1215*4882a593Smuzhiyun 	int count, ret = 0;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	/* Turn off RF */
1218*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	/* Enable rising edge triggering interrupt */
1221*4882a593Smuzhiyun 	val16 = rtl8xxxu_read16(priv, REG_GPIO_INTM);
1222*4882a593Smuzhiyun 	val16 &= ~GPIO_INTM_EDGE_TRIG_IRQ;
1223*4882a593Smuzhiyun 	rtl8xxxu_write16(priv, REG_GPIO_INTM, val16);
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	/* Release WLON reset 0x04[16]= 1*/
1226*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
1227*4882a593Smuzhiyun 	val32 |= APS_FSMCO_WLON_RESET;
1228*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	/* 0x0005[1] = 1 turn off MAC by HW state machine*/
1231*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
1232*4882a593Smuzhiyun 	val8 |= BIT(1);
1233*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
1236*4882a593Smuzhiyun 		val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
1237*4882a593Smuzhiyun 		if ((val8 & BIT(1)) == 0)
1238*4882a593Smuzhiyun 			break;
1239*4882a593Smuzhiyun 		udelay(10);
1240*4882a593Smuzhiyun 	}
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	if (!count) {
1243*4882a593Smuzhiyun 		dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
1244*4882a593Smuzhiyun 			 __func__);
1245*4882a593Smuzhiyun 		ret = -EBUSY;
1246*4882a593Smuzhiyun 		goto exit;
1247*4882a593Smuzhiyun 	}
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	/* Enable BT control XTAL setting */
1250*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
1251*4882a593Smuzhiyun 	val8 &= ~AFE_MISC_WL_XTAL_CTRL;
1252*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	/* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
1255*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
1256*4882a593Smuzhiyun 	val8 |= SYS_ISO_ANALOG_IPS;
1257*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/* 0x0020[0] = 0 disable LDOA12 MACRO block*/
1260*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
1261*4882a593Smuzhiyun 	val8 &= ~LDOA15_ENABLE;
1262*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun exit:
1265*4882a593Smuzhiyun 	return ret;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun 
rtl8723b_emu_to_active(struct rtl8xxxu_priv * priv)1268*4882a593Smuzhiyun static int rtl8723b_emu_to_active(struct rtl8xxxu_priv *priv)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun 	u8 val8;
1271*4882a593Smuzhiyun 	u32 val32;
1272*4882a593Smuzhiyun 	int count, ret = 0;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	/* 0x20[0] = 1 enable LDOA12 MACRO block for all interface */
1275*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
1276*4882a593Smuzhiyun 	val8 |= LDOA15_ENABLE;
1277*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	/* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
1280*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, 0x0067);
1281*4882a593Smuzhiyun 	val8 &= ~BIT(4);
1282*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, 0x0067, val8);
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	mdelay(1);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	/* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
1287*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
1288*4882a593Smuzhiyun 	val8 &= ~SYS_ISO_ANALOG_IPS;
1289*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	/* Disable SW LPS 0x04[10]= 0 */
1292*4882a593Smuzhiyun 	val32 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
1293*4882a593Smuzhiyun 	val32 &= ~APS_FSMCO_SW_LPS;
1294*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	/* Wait until 0x04[17] = 1 power ready */
1297*4882a593Smuzhiyun 	for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
1298*4882a593Smuzhiyun 		val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
1299*4882a593Smuzhiyun 		if (val32 & BIT(17))
1300*4882a593Smuzhiyun 			break;
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 		udelay(10);
1303*4882a593Smuzhiyun 	}
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	if (!count) {
1306*4882a593Smuzhiyun 		ret = -EBUSY;
1307*4882a593Smuzhiyun 		goto exit;
1308*4882a593Smuzhiyun 	}
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	/* We should be able to optimize the following three entries into one */
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	/* Release WLON reset 0x04[16]= 1*/
1313*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
1314*4882a593Smuzhiyun 	val32 |= APS_FSMCO_WLON_RESET;
1315*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	/* Disable HWPDN 0x04[15]= 0*/
1318*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
1319*4882a593Smuzhiyun 	val32 &= ~APS_FSMCO_HW_POWERDOWN;
1320*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	/* Disable WL suspend*/
1323*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
1324*4882a593Smuzhiyun 	val32 &= ~(APS_FSMCO_HW_SUSPEND | APS_FSMCO_PCIE);
1325*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	/* Set, then poll until 0 */
1328*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
1329*4882a593Smuzhiyun 	val32 |= APS_FSMCO_MAC_ENABLE;
1330*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
1333*4882a593Smuzhiyun 		val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
1334*4882a593Smuzhiyun 		if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
1335*4882a593Smuzhiyun 			ret = 0;
1336*4882a593Smuzhiyun 			break;
1337*4882a593Smuzhiyun 		}
1338*4882a593Smuzhiyun 		udelay(10);
1339*4882a593Smuzhiyun 	}
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	if (!count) {
1342*4882a593Smuzhiyun 		ret = -EBUSY;
1343*4882a593Smuzhiyun 		goto exit;
1344*4882a593Smuzhiyun 	}
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	/* Enable WL control XTAL setting */
1347*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
1348*4882a593Smuzhiyun 	val8 |= AFE_MISC_WL_XTAL_CTRL;
1349*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	/* Enable falling edge triggering interrupt */
1352*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 1);
1353*4882a593Smuzhiyun 	val8 |= BIT(1);
1354*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_GPIO_INTM + 1, val8);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	/* Enable GPIO9 interrupt mode */
1357*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2 + 1);
1358*4882a593Smuzhiyun 	val8 |= BIT(1);
1359*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2 + 1, val8);
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 	/* Enable GPIO9 input mode */
1362*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2);
1363*4882a593Smuzhiyun 	val8 &= ~BIT(1);
1364*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2, val8);
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	/* Enable HSISR GPIO[C:0] interrupt */
1367*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_HSIMR);
1368*4882a593Smuzhiyun 	val8 |= BIT(0);
1369*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_HSIMR, val8);
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	/* Enable HSISR GPIO9 interrupt */
1372*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_HSIMR + 2);
1373*4882a593Smuzhiyun 	val8 |= BIT(1);
1374*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_HSIMR + 2, val8);
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL);
1377*4882a593Smuzhiyun 	val8 |= MULTI_WIFI_HW_ROF_EN;
1378*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL, val8);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	/* For GPIO9 internal pull high setting BIT(14) */
1381*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL + 1);
1382*4882a593Smuzhiyun 	val8 |= BIT(6);
1383*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL + 1, val8);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun exit:
1386*4882a593Smuzhiyun 	return ret;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun 
rtl8723bu_power_on(struct rtl8xxxu_priv * priv)1389*4882a593Smuzhiyun static int rtl8723bu_power_on(struct rtl8xxxu_priv *priv)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun 	u8 val8;
1392*4882a593Smuzhiyun 	u16 val16;
1393*4882a593Smuzhiyun 	u32 val32;
1394*4882a593Smuzhiyun 	int ret;
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	rtl8xxxu_disabled_to_emu(priv);
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	ret = rtl8723b_emu_to_active(priv);
1399*4882a593Smuzhiyun 	if (ret)
1400*4882a593Smuzhiyun 		goto exit;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	/*
1403*4882a593Smuzhiyun 	 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
1404*4882a593Smuzhiyun 	 * Set CR bit10 to enable 32k calibration.
1405*4882a593Smuzhiyun 	 */
1406*4882a593Smuzhiyun 	val16 = rtl8xxxu_read16(priv, REG_CR);
1407*4882a593Smuzhiyun 	val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
1408*4882a593Smuzhiyun 		  CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
1409*4882a593Smuzhiyun 		  CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
1410*4882a593Smuzhiyun 		  CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
1411*4882a593Smuzhiyun 		  CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
1412*4882a593Smuzhiyun 	rtl8xxxu_write16(priv, REG_CR, val16);
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	/*
1415*4882a593Smuzhiyun 	 * BT coexist power on settings. This is identical for 1 and 2
1416*4882a593Smuzhiyun 	 * antenna parts.
1417*4882a593Smuzhiyun 	 */
1418*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_PAD_CTRL1 + 3, 0x20);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
1421*4882a593Smuzhiyun 	val16 |= SYS_FUNC_BBRSTB | SYS_FUNC_BB_GLB_RSTN;
1422*4882a593Smuzhiyun 	rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_BT_CONTROL_8723BU + 1, 0x18);
1425*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
1426*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
1427*4882a593Smuzhiyun 	/* Antenna inverse */
1428*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, 0xfe08, 0x01);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	val16 = rtl8xxxu_read16(priv, REG_PWR_DATA);
1431*4882a593Smuzhiyun 	val16 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
1432*4882a593Smuzhiyun 	rtl8xxxu_write16(priv, REG_PWR_DATA, val16);
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
1435*4882a593Smuzhiyun 	val32 |= LEDCFG0_DPDT_SELECT;
1436*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
1439*4882a593Smuzhiyun 	val8 &= ~PAD_CTRL1_SW_DPDT_SEL_DATA;
1440*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
1441*4882a593Smuzhiyun exit:
1442*4882a593Smuzhiyun 	return ret;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun 
rtl8723bu_power_off(struct rtl8xxxu_priv * priv)1445*4882a593Smuzhiyun static void rtl8723bu_power_off(struct rtl8xxxu_priv *priv)
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun 	u8 val8;
1448*4882a593Smuzhiyun 	u16 val16;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	rtl8xxxu_flush_fifo(priv);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	/*
1453*4882a593Smuzhiyun 	 * Disable TX report timer
1454*4882a593Smuzhiyun 	 */
1455*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
1456*4882a593Smuzhiyun 	val8 &= ~TX_REPORT_CTRL_TIMER_ENABLE;
1457*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_CR, 0x0000);
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	rtl8xxxu_active_to_lps(priv);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	/* Reset Firmware if running in RAM */
1464*4882a593Smuzhiyun 	if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
1465*4882a593Smuzhiyun 		rtl8xxxu_firmware_self_reset(priv);
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	/* Reset MCU */
1468*4882a593Smuzhiyun 	val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
1469*4882a593Smuzhiyun 	val16 &= ~SYS_FUNC_CPU_ENABLE;
1470*4882a593Smuzhiyun 	rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	/* Reset MCU ready status */
1473*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	rtl8723bu_active_to_emu(priv);
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
1478*4882a593Smuzhiyun 	val8 |= BIT(3); /* APS_FSMCO_HW_SUSPEND */
1479*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	/* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
1482*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
1483*4882a593Smuzhiyun 	val8 |= BIT(0);
1484*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun 
rtl8723b_enable_rf(struct rtl8xxxu_priv * priv)1487*4882a593Smuzhiyun static void rtl8723b_enable_rf(struct rtl8xxxu_priv *priv)
1488*4882a593Smuzhiyun {
1489*4882a593Smuzhiyun 	struct h2c_cmd h2c;
1490*4882a593Smuzhiyun 	u32 val32;
1491*4882a593Smuzhiyun 	u8 val8;
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_RX_WAIT_CCA);
1494*4882a593Smuzhiyun 	val32 |= (BIT(22) | BIT(23));
1495*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, val32);
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	/*
1498*4882a593Smuzhiyun 	 * No indication anywhere as to what 0x0790 does. The 2 antenna
1499*4882a593Smuzhiyun 	 * vendor code preserves bits 6-7 here.
1500*4882a593Smuzhiyun 	 */
1501*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, 0x0790, 0x05);
1502*4882a593Smuzhiyun 	/*
1503*4882a593Smuzhiyun 	 * 0x0778 seems to be related to enabling the number of antennas
1504*4882a593Smuzhiyun 	 * In the vendor driver halbtc8723b2ant_InitHwConfig() sets it
1505*4882a593Smuzhiyun 	 * to 0x03, while halbtc8723b1ant_InitHwConfig() sets it to 0x01
1506*4882a593Smuzhiyun 	 */
1507*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, 0x0778, 0x01);
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_GPIO_MUXCFG);
1510*4882a593Smuzhiyun 	val8 |= BIT(5);
1511*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_GPIO_MUXCFG, val8);
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_IQADJ_G1, 0x780);
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	rtl8723bu_write_btreg(priv, 0x3c, 0x15); /* BT TRx Mask on */
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	/*
1518*4882a593Smuzhiyun 	 * Set BT grant to low
1519*4882a593Smuzhiyun 	 */
1520*4882a593Smuzhiyun 	memset(&h2c, 0, sizeof(struct h2c_cmd));
1521*4882a593Smuzhiyun 	h2c.bt_grant.cmd = H2C_8723B_BT_GRANT;
1522*4882a593Smuzhiyun 	h2c.bt_grant.data = 0;
1523*4882a593Smuzhiyun 	rtl8xxxu_gen2_h2c_cmd(priv, &h2c, sizeof(h2c.bt_grant));
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	/*
1526*4882a593Smuzhiyun 	 * WLAN action by PTA
1527*4882a593Smuzhiyun 	 */
1528*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x0c);
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	/*
1531*4882a593Smuzhiyun 	 * BT select S0/S1 controlled by WiFi
1532*4882a593Smuzhiyun 	 */
1533*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, 0x0067);
1534*4882a593Smuzhiyun 	val8 |= BIT(5);
1535*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, 0x0067, val8);
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
1538*4882a593Smuzhiyun 	val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
1539*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun 	/*
1542*4882a593Smuzhiyun 	 * Bits 6/7 are marked in/out ... but for what?
1543*4882a593Smuzhiyun 	 */
1544*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, 0x0974, 0xff);
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
1547*4882a593Smuzhiyun 	val32 |= (BIT(0) | BIT(1));
1548*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_RFE_CTRL_ANTA_SRC, 0x77);
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
1553*4882a593Smuzhiyun 	val32 &= ~BIT(24);
1554*4882a593Smuzhiyun 	val32 |= BIT(23);
1555*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	/*
1558*4882a593Smuzhiyun 	 * Fix external switch Main->S1, Aux->S0
1559*4882a593Smuzhiyun 	 */
1560*4882a593Smuzhiyun 	val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
1561*4882a593Smuzhiyun 	val8 &= ~BIT(0);
1562*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	memset(&h2c, 0, sizeof(struct h2c_cmd));
1565*4882a593Smuzhiyun 	h2c.ant_sel_rsv.cmd = H2C_8723B_ANT_SEL_RSV;
1566*4882a593Smuzhiyun 	h2c.ant_sel_rsv.ant_inverse = 1;
1567*4882a593Smuzhiyun 	h2c.ant_sel_rsv.int_switch_type = 0;
1568*4882a593Smuzhiyun 	rtl8xxxu_gen2_h2c_cmd(priv, &h2c, sizeof(h2c.ant_sel_rsv));
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	/*
1571*4882a593Smuzhiyun 	 * Different settings per different antenna position.
1572*4882a593Smuzhiyun 	 *      Antenna Position:   | Normal   Inverse
1573*4882a593Smuzhiyun 	 * --------------------------------------------------
1574*4882a593Smuzhiyun 	 * Antenna switch to BT:    |  0x280,   0x00
1575*4882a593Smuzhiyun 	 * Antenna switch to WiFi:  |  0x0,     0x280
1576*4882a593Smuzhiyun 	 * Antenna switch to PTA:   |  0x200,   0x80
1577*4882a593Smuzhiyun 	 */
1578*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x80);
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	/*
1581*4882a593Smuzhiyun 	 * Software control, antenna at WiFi side
1582*4882a593Smuzhiyun 	 */
1583*4882a593Smuzhiyun 	rtl8723bu_set_ps_tdma(priv, 0x08, 0x00, 0x00, 0x00, 0x00);
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_BT_COEX_TABLE1, 0x55555555);
1586*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_BT_COEX_TABLE2, 0x55555555);
1587*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_BT_COEX_TABLE3, 0x00ffffff);
1588*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_BT_COEX_TABLE4, 0x03);
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	memset(&h2c, 0, sizeof(struct h2c_cmd));
1591*4882a593Smuzhiyun 	h2c.bt_info.cmd = H2C_8723B_BT_INFO;
1592*4882a593Smuzhiyun 	h2c.bt_info.data = BIT(0);
1593*4882a593Smuzhiyun 	rtl8xxxu_gen2_h2c_cmd(priv, &h2c, sizeof(h2c.bt_info));
1594*4882a593Smuzhiyun 
1595*4882a593Smuzhiyun 	memset(&h2c, 0, sizeof(struct h2c_cmd));
1596*4882a593Smuzhiyun 	h2c.ignore_wlan.cmd = H2C_8723B_BT_IGNORE_WLANACT;
1597*4882a593Smuzhiyun 	h2c.ignore_wlan.data = 0;
1598*4882a593Smuzhiyun 	rtl8xxxu_gen2_h2c_cmd(priv, &h2c, sizeof(h2c.ignore_wlan));
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun 
rtl8723bu_init_aggregation(struct rtl8xxxu_priv * priv)1601*4882a593Smuzhiyun static void rtl8723bu_init_aggregation(struct rtl8xxxu_priv *priv)
1602*4882a593Smuzhiyun {
1603*4882a593Smuzhiyun 	u32 agg_rx;
1604*4882a593Smuzhiyun 	u8 agg_ctrl;
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	/*
1607*4882a593Smuzhiyun 	 * For now simply disable RX aggregation
1608*4882a593Smuzhiyun 	 */
1609*4882a593Smuzhiyun 	agg_ctrl = rtl8xxxu_read8(priv, REG_TRXDMA_CTRL);
1610*4882a593Smuzhiyun 	agg_ctrl &= ~TRXDMA_CTRL_RXDMA_AGG_EN;
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	agg_rx = rtl8xxxu_read32(priv, REG_RXDMA_AGG_PG_TH);
1613*4882a593Smuzhiyun 	agg_rx &= ~RXDMA_USB_AGG_ENABLE;
1614*4882a593Smuzhiyun 	agg_rx &= ~0xff0f;
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	rtl8xxxu_write8(priv, REG_TRXDMA_CTRL, agg_ctrl);
1617*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_RXDMA_AGG_PG_TH, agg_rx);
1618*4882a593Smuzhiyun }
1619*4882a593Smuzhiyun 
rtl8723bu_init_statistics(struct rtl8xxxu_priv * priv)1620*4882a593Smuzhiyun static void rtl8723bu_init_statistics(struct rtl8xxxu_priv *priv)
1621*4882a593Smuzhiyun {
1622*4882a593Smuzhiyun 	u32 val32;
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun 	/* Time duration for NHM unit: 4us, 0x2710=40ms */
1625*4882a593Smuzhiyun 	rtl8xxxu_write16(priv, REG_NHM_TIMER_8723B + 2, 0x2710);
1626*4882a593Smuzhiyun 	rtl8xxxu_write16(priv, REG_NHM_TH9_TH10_8723B + 2, 0xffff);
1627*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_NHM_TH3_TO_TH0_8723B, 0xffffff52);
1628*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_NHM_TH7_TO_TH4_8723B, 0xffffffff);
1629*4882a593Smuzhiyun 	/* TH8 */
1630*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
1631*4882a593Smuzhiyun 	val32 |= 0xff;
1632*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
1633*4882a593Smuzhiyun 	/* Enable CCK */
1634*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_NHM_TH9_TH10_8723B);
1635*4882a593Smuzhiyun 	val32 |= BIT(8) | BIT(9) | BIT(10);
1636*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_NHM_TH9_TH10_8723B, val32);
1637*4882a593Smuzhiyun 	/* Max power amongst all RX antennas */
1638*4882a593Smuzhiyun 	val32 = rtl8xxxu_read32(priv, REG_OFDM0_FA_RSTC);
1639*4882a593Smuzhiyun 	val32 |= BIT(7);
1640*4882a593Smuzhiyun 	rtl8xxxu_write32(priv, REG_OFDM0_FA_RSTC, val32);
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun 
1643*4882a593Smuzhiyun struct rtl8xxxu_fileops rtl8723bu_fops = {
1644*4882a593Smuzhiyun 	.parse_efuse = rtl8723bu_parse_efuse,
1645*4882a593Smuzhiyun 	.load_firmware = rtl8723bu_load_firmware,
1646*4882a593Smuzhiyun 	.power_on = rtl8723bu_power_on,
1647*4882a593Smuzhiyun 	.power_off = rtl8723bu_power_off,
1648*4882a593Smuzhiyun 	.reset_8051 = rtl8723bu_reset_8051,
1649*4882a593Smuzhiyun 	.llt_init = rtl8xxxu_auto_llt_table,
1650*4882a593Smuzhiyun 	.init_phy_bb = rtl8723bu_init_phy_bb,
1651*4882a593Smuzhiyun 	.init_phy_rf = rtl8723bu_init_phy_rf,
1652*4882a593Smuzhiyun 	.phy_init_antenna_selection = rtl8723bu_phy_init_antenna_selection,
1653*4882a593Smuzhiyun 	.phy_iq_calibrate = rtl8723bu_phy_iq_calibrate,
1654*4882a593Smuzhiyun 	.config_channel = rtl8xxxu_gen2_config_channel,
1655*4882a593Smuzhiyun 	.parse_rx_desc = rtl8xxxu_parse_rxdesc24,
1656*4882a593Smuzhiyun 	.init_aggregation = rtl8723bu_init_aggregation,
1657*4882a593Smuzhiyun 	.init_statistics = rtl8723bu_init_statistics,
1658*4882a593Smuzhiyun 	.enable_rf = rtl8723b_enable_rf,
1659*4882a593Smuzhiyun 	.disable_rf = rtl8xxxu_gen2_disable_rf,
1660*4882a593Smuzhiyun 	.usb_quirks = rtl8xxxu_gen2_usb_quirks,
1661*4882a593Smuzhiyun 	.set_tx_power = rtl8723b_set_tx_power,
1662*4882a593Smuzhiyun 	.update_rate_mask = rtl8xxxu_gen2_update_rate_mask,
1663*4882a593Smuzhiyun 	.report_connect = rtl8xxxu_gen2_report_connect,
1664*4882a593Smuzhiyun 	.fill_txdesc = rtl8xxxu_fill_txdesc_v2,
1665*4882a593Smuzhiyun 	.writeN_block_size = 1024,
1666*4882a593Smuzhiyun 	.tx_desc_size = sizeof(struct rtl8xxxu_txdesc40),
1667*4882a593Smuzhiyun 	.rx_desc_size = sizeof(struct rtl8xxxu_rxdesc24),
1668*4882a593Smuzhiyun 	.has_s0s1 = 1,
1669*4882a593Smuzhiyun 	.has_tx_report = 1,
1670*4882a593Smuzhiyun 	.gen2_thermal_meter = 1,
1671*4882a593Smuzhiyun 	.needs_full_init = 1,
1672*4882a593Smuzhiyun 	.adda_1t_init = 0x01c00014,
1673*4882a593Smuzhiyun 	.adda_1t_path_on = 0x01c00014,
1674*4882a593Smuzhiyun 	.adda_2t_path_on_a = 0x01c00014,
1675*4882a593Smuzhiyun 	.adda_2t_path_on_b = 0x01c00014,
1676*4882a593Smuzhiyun 	.trxff_boundary = 0x3f7f,
1677*4882a593Smuzhiyun 	.pbp_rx = PBP_PAGE_SIZE_256,
1678*4882a593Smuzhiyun 	.pbp_tx = PBP_PAGE_SIZE_256,
1679*4882a593Smuzhiyun 	.mactable = rtl8723b_mac_init_table,
1680*4882a593Smuzhiyun 	.total_page_num = TX_TOTAL_PAGE_NUM_8723B,
1681*4882a593Smuzhiyun 	.page_num_hi = TX_PAGE_NUM_HI_PQ_8723B,
1682*4882a593Smuzhiyun 	.page_num_lo = TX_PAGE_NUM_LO_PQ_8723B,
1683*4882a593Smuzhiyun 	.page_num_norm = TX_PAGE_NUM_NORM_PQ_8723B,
1684*4882a593Smuzhiyun };
1685