1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * RTL8XXXU mac80211 USB driver - 8723a specific subdriver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014 - 2017 Jes Sorensen <Jes.Sorensen@gmail.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Portions, notably calibration code:
8*4882a593Smuzhiyun * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This driver was written as a replacement for the vendor provided
11*4882a593Smuzhiyun * rtl8723au driver. As the Realtek 8xxx chips are very similar in
12*4882a593Smuzhiyun * their programming interface, I have started adding support for
13*4882a593Smuzhiyun * additional 8xxx chips like the 8192cu, 8188cus, etc.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/sched.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/list.h>
24*4882a593Smuzhiyun #include <linux/usb.h>
25*4882a593Smuzhiyun #include <linux/netdevice.h>
26*4882a593Smuzhiyun #include <linux/etherdevice.h>
27*4882a593Smuzhiyun #include <linux/ethtool.h>
28*4882a593Smuzhiyun #include <linux/wireless.h>
29*4882a593Smuzhiyun #include <linux/firmware.h>
30*4882a593Smuzhiyun #include <linux/moduleparam.h>
31*4882a593Smuzhiyun #include <net/mac80211.h>
32*4882a593Smuzhiyun #include "rtl8xxxu.h"
33*4882a593Smuzhiyun #include "rtl8xxxu_regs.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static struct rtl8xxxu_power_base rtl8723a_power_base = {
36*4882a593Smuzhiyun .reg_0e00 = 0x0a0c0c0c,
37*4882a593Smuzhiyun .reg_0e04 = 0x02040608,
38*4882a593Smuzhiyun .reg_0e08 = 0x00000000,
39*4882a593Smuzhiyun .reg_086c = 0x00000000,
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun .reg_0e10 = 0x0a0c0d0e,
42*4882a593Smuzhiyun .reg_0e14 = 0x02040608,
43*4882a593Smuzhiyun .reg_0e18 = 0x0a0c0d0e,
44*4882a593Smuzhiyun .reg_0e1c = 0x02040608,
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun .reg_0830 = 0x0a0c0c0c,
47*4882a593Smuzhiyun .reg_0834 = 0x02040608,
48*4882a593Smuzhiyun .reg_0838 = 0x00000000,
49*4882a593Smuzhiyun .reg_086c_2 = 0x00000000,
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun .reg_083c = 0x0a0c0d0e,
52*4882a593Smuzhiyun .reg_0848 = 0x02040608,
53*4882a593Smuzhiyun .reg_084c = 0x0a0c0d0e,
54*4882a593Smuzhiyun .reg_0868 = 0x02040608,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static struct rtl8xxxu_rfregval rtl8723au_radioa_1t_init_table[] = {
58*4882a593Smuzhiyun {0x00, 0x00030159}, {0x01, 0x00031284},
59*4882a593Smuzhiyun {0x02, 0x00098000}, {0x03, 0x00039c63},
60*4882a593Smuzhiyun {0x04, 0x000210e7}, {0x09, 0x0002044f},
61*4882a593Smuzhiyun {0x0a, 0x0001a3f1}, {0x0b, 0x00014787},
62*4882a593Smuzhiyun {0x0c, 0x000896fe}, {0x0d, 0x0000e02c},
63*4882a593Smuzhiyun {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
64*4882a593Smuzhiyun {0x19, 0x00000000}, {0x1a, 0x00030355},
65*4882a593Smuzhiyun {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
66*4882a593Smuzhiyun {0x1d, 0x000a1250}, {0x1e, 0x0000024f},
67*4882a593Smuzhiyun {0x1f, 0x00000000}, {0x20, 0x0000b614},
68*4882a593Smuzhiyun {0x21, 0x0006c000}, {0x22, 0x00000000},
69*4882a593Smuzhiyun {0x23, 0x00001558}, {0x24, 0x00000060},
70*4882a593Smuzhiyun {0x25, 0x00000483}, {0x26, 0x0004f000},
71*4882a593Smuzhiyun {0x27, 0x000ec7d9}, {0x28, 0x00057730},
72*4882a593Smuzhiyun {0x29, 0x00004783}, {0x2a, 0x00000001},
73*4882a593Smuzhiyun {0x2b, 0x00021334}, {0x2a, 0x00000000},
74*4882a593Smuzhiyun {0x2b, 0x00000054}, {0x2a, 0x00000001},
75*4882a593Smuzhiyun {0x2b, 0x00000808}, {0x2b, 0x00053333},
76*4882a593Smuzhiyun {0x2c, 0x0000000c}, {0x2a, 0x00000002},
77*4882a593Smuzhiyun {0x2b, 0x00000808}, {0x2b, 0x0005b333},
78*4882a593Smuzhiyun {0x2c, 0x0000000d}, {0x2a, 0x00000003},
79*4882a593Smuzhiyun {0x2b, 0x00000808}, {0x2b, 0x00063333},
80*4882a593Smuzhiyun {0x2c, 0x0000000d}, {0x2a, 0x00000004},
81*4882a593Smuzhiyun {0x2b, 0x00000808}, {0x2b, 0x0006b333},
82*4882a593Smuzhiyun {0x2c, 0x0000000d}, {0x2a, 0x00000005},
83*4882a593Smuzhiyun {0x2b, 0x00000808}, {0x2b, 0x00073333},
84*4882a593Smuzhiyun {0x2c, 0x0000000d}, {0x2a, 0x00000006},
85*4882a593Smuzhiyun {0x2b, 0x00000709}, {0x2b, 0x0005b333},
86*4882a593Smuzhiyun {0x2c, 0x0000000d}, {0x2a, 0x00000007},
87*4882a593Smuzhiyun {0x2b, 0x00000709}, {0x2b, 0x00063333},
88*4882a593Smuzhiyun {0x2c, 0x0000000d}, {0x2a, 0x00000008},
89*4882a593Smuzhiyun {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
90*4882a593Smuzhiyun {0x2c, 0x0000000d}, {0x2a, 0x00000009},
91*4882a593Smuzhiyun {0x2b, 0x0000060a}, {0x2b, 0x00053333},
92*4882a593Smuzhiyun {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
93*4882a593Smuzhiyun {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
94*4882a593Smuzhiyun {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
95*4882a593Smuzhiyun {0x2b, 0x0000060a}, {0x2b, 0x00063333},
96*4882a593Smuzhiyun {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
97*4882a593Smuzhiyun {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
98*4882a593Smuzhiyun {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
99*4882a593Smuzhiyun {0x2b, 0x0000060a}, {0x2b, 0x00073333},
100*4882a593Smuzhiyun {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
101*4882a593Smuzhiyun {0x2b, 0x0000050b}, {0x2b, 0x00066666},
102*4882a593Smuzhiyun {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
103*4882a593Smuzhiyun {0x10, 0x0004000f}, {0x11, 0x000e31fc},
104*4882a593Smuzhiyun {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
105*4882a593Smuzhiyun {0x10, 0x0002000f}, {0x11, 0x000203f9},
106*4882a593Smuzhiyun {0x10, 0x0003000f}, {0x11, 0x000ff500},
107*4882a593Smuzhiyun {0x10, 0x00000000}, {0x11, 0x00000000},
108*4882a593Smuzhiyun {0x10, 0x0008000f}, {0x11, 0x0003f100},
109*4882a593Smuzhiyun {0x10, 0x0009000f}, {0x11, 0x00023100},
110*4882a593Smuzhiyun {0x12, 0x00032000}, {0x12, 0x00071000},
111*4882a593Smuzhiyun {0x12, 0x000b0000}, {0x12, 0x000fc000},
112*4882a593Smuzhiyun {0x13, 0x000287b3}, {0x13, 0x000244b7},
113*4882a593Smuzhiyun {0x13, 0x000204ab}, {0x13, 0x0001c49f},
114*4882a593Smuzhiyun {0x13, 0x00018493}, {0x13, 0x0001429b},
115*4882a593Smuzhiyun {0x13, 0x00010299}, {0x13, 0x0000c29c},
116*4882a593Smuzhiyun {0x13, 0x000081a0}, {0x13, 0x000040ac},
117*4882a593Smuzhiyun {0x13, 0x00000020}, {0x14, 0x0001944c},
118*4882a593Smuzhiyun {0x14, 0x00059444}, {0x14, 0x0009944c},
119*4882a593Smuzhiyun {0x14, 0x000d9444}, {0x15, 0x0000f474},
120*4882a593Smuzhiyun {0x15, 0x0004f477}, {0x15, 0x0008f455},
121*4882a593Smuzhiyun {0x15, 0x000cf455}, {0x16, 0x00000339},
122*4882a593Smuzhiyun {0x16, 0x00040339}, {0x16, 0x00080339},
123*4882a593Smuzhiyun {0x16, 0x000c0366}, {0x00, 0x00010159},
124*4882a593Smuzhiyun {0x18, 0x0000f401}, {0xfe, 0x00000000},
125*4882a593Smuzhiyun {0xfe, 0x00000000}, {0x1f, 0x00000003},
126*4882a593Smuzhiyun {0xfe, 0x00000000}, {0xfe, 0x00000000},
127*4882a593Smuzhiyun {0x1e, 0x00000247}, {0x1f, 0x00000000},
128*4882a593Smuzhiyun {0x00, 0x00030159},
129*4882a593Smuzhiyun {0xff, 0xffffffff}
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun
rtl8723au_parse_efuse(struct rtl8xxxu_priv * priv)132*4882a593Smuzhiyun static int rtl8723au_parse_efuse(struct rtl8xxxu_priv *priv)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct rtl8723au_efuse *efuse = &priv->efuse_wifi.efuse8723;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun if (efuse->rtl_id != cpu_to_le16(0x8129))
137*4882a593Smuzhiyun return -EINVAL;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ether_addr_copy(priv->mac_addr, efuse->mac_addr);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun memcpy(priv->cck_tx_power_index_A,
142*4882a593Smuzhiyun efuse->cck_tx_power_index_A,
143*4882a593Smuzhiyun sizeof(efuse->cck_tx_power_index_A));
144*4882a593Smuzhiyun memcpy(priv->cck_tx_power_index_B,
145*4882a593Smuzhiyun efuse->cck_tx_power_index_B,
146*4882a593Smuzhiyun sizeof(efuse->cck_tx_power_index_B));
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun memcpy(priv->ht40_1s_tx_power_index_A,
149*4882a593Smuzhiyun efuse->ht40_1s_tx_power_index_A,
150*4882a593Smuzhiyun sizeof(efuse->ht40_1s_tx_power_index_A));
151*4882a593Smuzhiyun memcpy(priv->ht40_1s_tx_power_index_B,
152*4882a593Smuzhiyun efuse->ht40_1s_tx_power_index_B,
153*4882a593Smuzhiyun sizeof(efuse->ht40_1s_tx_power_index_B));
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun memcpy(priv->ht20_tx_power_index_diff,
156*4882a593Smuzhiyun efuse->ht20_tx_power_index_diff,
157*4882a593Smuzhiyun sizeof(efuse->ht20_tx_power_index_diff));
158*4882a593Smuzhiyun memcpy(priv->ofdm_tx_power_index_diff,
159*4882a593Smuzhiyun efuse->ofdm_tx_power_index_diff,
160*4882a593Smuzhiyun sizeof(efuse->ofdm_tx_power_index_diff));
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun memcpy(priv->ht40_max_power_offset,
163*4882a593Smuzhiyun efuse->ht40_max_power_offset,
164*4882a593Smuzhiyun sizeof(efuse->ht40_max_power_offset));
165*4882a593Smuzhiyun memcpy(priv->ht20_max_power_offset,
166*4882a593Smuzhiyun efuse->ht20_max_power_offset,
167*4882a593Smuzhiyun sizeof(efuse->ht20_max_power_offset));
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (priv->efuse_wifi.efuse8723.version >= 0x01) {
170*4882a593Smuzhiyun priv->has_xtalk = 1;
171*4882a593Smuzhiyun priv->xtalk = priv->efuse_wifi.efuse8723.xtal_k & 0x3f;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun priv->power_base = &rtl8723a_power_base;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun dev_info(&priv->udev->dev, "Vendor: %.7s\n",
177*4882a593Smuzhiyun efuse->vendor_name);
178*4882a593Smuzhiyun dev_info(&priv->udev->dev, "Product: %.41s\n",
179*4882a593Smuzhiyun efuse->device_name);
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
rtl8723au_load_firmware(struct rtl8xxxu_priv * priv)183*4882a593Smuzhiyun static int rtl8723au_load_firmware(struct rtl8xxxu_priv *priv)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun char *fw_name;
186*4882a593Smuzhiyun int ret;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun switch (priv->chip_cut) {
189*4882a593Smuzhiyun case 0:
190*4882a593Smuzhiyun fw_name = "rtlwifi/rtl8723aufw_A.bin";
191*4882a593Smuzhiyun break;
192*4882a593Smuzhiyun case 1:
193*4882a593Smuzhiyun if (priv->enable_bluetooth)
194*4882a593Smuzhiyun fw_name = "rtlwifi/rtl8723aufw_B.bin";
195*4882a593Smuzhiyun else
196*4882a593Smuzhiyun fw_name = "rtlwifi/rtl8723aufw_B_NoBT.bin";
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun default:
200*4882a593Smuzhiyun return -EINVAL;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun ret = rtl8xxxu_load_firmware(priv, fw_name);
204*4882a593Smuzhiyun return ret;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
rtl8723au_init_phy_rf(struct rtl8xxxu_priv * priv)207*4882a593Smuzhiyun static int rtl8723au_init_phy_rf(struct rtl8xxxu_priv *priv)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun int ret;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun ret = rtl8xxxu_init_phy_rf(priv, rtl8723au_radioa_1t_init_table, RF_A);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* Reduce 80M spur */
214*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x0381808d);
215*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
216*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff82);
217*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun return ret;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
rtl8723a_emu_to_active(struct rtl8xxxu_priv * priv)222*4882a593Smuzhiyun static int rtl8723a_emu_to_active(struct rtl8xxxu_priv *priv)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun u8 val8;
225*4882a593Smuzhiyun u32 val32;
226*4882a593Smuzhiyun int count, ret = 0;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface*/
229*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
230*4882a593Smuzhiyun val8 |= LDOA15_ENABLE;
231*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
234*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, 0x0067);
235*4882a593Smuzhiyun val8 &= ~BIT(4);
236*4882a593Smuzhiyun rtl8xxxu_write8(priv, 0x0067, val8);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun mdelay(1);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
241*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
242*4882a593Smuzhiyun val8 &= ~SYS_ISO_ANALOG_IPS;
243*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* disable SW LPS 0x04[10]= 0 */
246*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
247*4882a593Smuzhiyun val8 &= ~BIT(2);
248*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* wait till 0x04[17] = 1 power ready*/
251*4882a593Smuzhiyun for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
252*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
253*4882a593Smuzhiyun if (val32 & BIT(17))
254*4882a593Smuzhiyun break;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun udelay(10);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (!count) {
260*4882a593Smuzhiyun ret = -EBUSY;
261*4882a593Smuzhiyun goto exit;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* We should be able to optimize the following three entries into one */
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* release WLON reset 0x04[16]= 1*/
267*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
268*4882a593Smuzhiyun val8 |= BIT(0);
269*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* disable HWPDN 0x04[15]= 0*/
272*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
273*4882a593Smuzhiyun val8 &= ~BIT(7);
274*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* disable WL suspend*/
277*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
278*4882a593Smuzhiyun val8 &= ~(BIT(3) | BIT(4));
279*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* set, then poll until 0 */
282*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
283*4882a593Smuzhiyun val32 |= APS_FSMCO_MAC_ENABLE;
284*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
287*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
288*4882a593Smuzhiyun if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
289*4882a593Smuzhiyun ret = 0;
290*4882a593Smuzhiyun break;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun udelay(10);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (!count) {
296*4882a593Smuzhiyun ret = -EBUSY;
297*4882a593Smuzhiyun goto exit;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* 0x4C[23] = 0x4E[7] = 1, switch DPDT_SEL_P output from WL BB */
301*4882a593Smuzhiyun /*
302*4882a593Smuzhiyun * Note: Vendor driver actually clears this bit, despite the
303*4882a593Smuzhiyun * documentation claims it's being set!
304*4882a593Smuzhiyun */
305*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
306*4882a593Smuzhiyun val8 |= LEDCFG2_DPDT_SELECT;
307*4882a593Smuzhiyun val8 &= ~LEDCFG2_DPDT_SELECT;
308*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun exit:
311*4882a593Smuzhiyun return ret;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
rtl8723au_power_on(struct rtl8xxxu_priv * priv)314*4882a593Smuzhiyun static int rtl8723au_power_on(struct rtl8xxxu_priv *priv)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun u8 val8;
317*4882a593Smuzhiyun u16 val16;
318*4882a593Smuzhiyun u32 val32;
319*4882a593Smuzhiyun int ret;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /*
322*4882a593Smuzhiyun * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
323*4882a593Smuzhiyun */
324*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun rtl8xxxu_disabled_to_emu(priv);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun ret = rtl8723a_emu_to_active(priv);
329*4882a593Smuzhiyun if (ret)
330*4882a593Smuzhiyun goto exit;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /*
333*4882a593Smuzhiyun * 0x0004[19] = 1, reset 8051
334*4882a593Smuzhiyun */
335*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
336*4882a593Smuzhiyun val8 |= BIT(3);
337*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun /*
340*4882a593Smuzhiyun * Enable MAC DMA/WMAC/SCHEDULE/SEC block
341*4882a593Smuzhiyun * Set CR bit10 to enable 32k calibration.
342*4882a593Smuzhiyun */
343*4882a593Smuzhiyun val16 = rtl8xxxu_read16(priv, REG_CR);
344*4882a593Smuzhiyun val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
345*4882a593Smuzhiyun CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
346*4882a593Smuzhiyun CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
347*4882a593Smuzhiyun CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
348*4882a593Smuzhiyun CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
349*4882a593Smuzhiyun rtl8xxxu_write16(priv, REG_CR, val16);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* For EFuse PG */
352*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
353*4882a593Smuzhiyun val32 &= ~(BIT(28) | BIT(29) | BIT(30));
354*4882a593Smuzhiyun val32 |= (0x06 << 28);
355*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_EFUSE_CTRL, val32);
356*4882a593Smuzhiyun exit:
357*4882a593Smuzhiyun return ret;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun struct rtl8xxxu_fileops rtl8723au_fops = {
361*4882a593Smuzhiyun .parse_efuse = rtl8723au_parse_efuse,
362*4882a593Smuzhiyun .load_firmware = rtl8723au_load_firmware,
363*4882a593Smuzhiyun .power_on = rtl8723au_power_on,
364*4882a593Smuzhiyun .power_off = rtl8xxxu_power_off,
365*4882a593Smuzhiyun .reset_8051 = rtl8xxxu_reset_8051,
366*4882a593Smuzhiyun .llt_init = rtl8xxxu_init_llt_table,
367*4882a593Smuzhiyun .init_phy_bb = rtl8xxxu_gen1_init_phy_bb,
368*4882a593Smuzhiyun .init_phy_rf = rtl8723au_init_phy_rf,
369*4882a593Smuzhiyun .phy_iq_calibrate = rtl8xxxu_gen1_phy_iq_calibrate,
370*4882a593Smuzhiyun .config_channel = rtl8xxxu_gen1_config_channel,
371*4882a593Smuzhiyun .parse_rx_desc = rtl8xxxu_parse_rxdesc16,
372*4882a593Smuzhiyun .init_aggregation = rtl8xxxu_gen1_init_aggregation,
373*4882a593Smuzhiyun .enable_rf = rtl8xxxu_gen1_enable_rf,
374*4882a593Smuzhiyun .disable_rf = rtl8xxxu_gen1_disable_rf,
375*4882a593Smuzhiyun .usb_quirks = rtl8xxxu_gen1_usb_quirks,
376*4882a593Smuzhiyun .set_tx_power = rtl8xxxu_gen1_set_tx_power,
377*4882a593Smuzhiyun .update_rate_mask = rtl8xxxu_update_rate_mask,
378*4882a593Smuzhiyun .report_connect = rtl8xxxu_gen1_report_connect,
379*4882a593Smuzhiyun .fill_txdesc = rtl8xxxu_fill_txdesc_v1,
380*4882a593Smuzhiyun .writeN_block_size = 1024,
381*4882a593Smuzhiyun .rx_agg_buf_size = 16000,
382*4882a593Smuzhiyun .tx_desc_size = sizeof(struct rtl8xxxu_txdesc32),
383*4882a593Smuzhiyun .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc16),
384*4882a593Smuzhiyun .adda_1t_init = 0x0b1b25a0,
385*4882a593Smuzhiyun .adda_1t_path_on = 0x0bdb25a0,
386*4882a593Smuzhiyun .adda_2t_path_on_a = 0x04db25a4,
387*4882a593Smuzhiyun .adda_2t_path_on_b = 0x0b1b25a4,
388*4882a593Smuzhiyun .trxff_boundary = 0x27ff,
389*4882a593Smuzhiyun .pbp_rx = PBP_PAGE_SIZE_128,
390*4882a593Smuzhiyun .pbp_tx = PBP_PAGE_SIZE_128,
391*4882a593Smuzhiyun .mactable = rtl8xxxu_gen1_mac_init_table,
392*4882a593Smuzhiyun .total_page_num = TX_TOTAL_PAGE_NUM,
393*4882a593Smuzhiyun .page_num_hi = TX_PAGE_NUM_HI_PQ,
394*4882a593Smuzhiyun .page_num_lo = TX_PAGE_NUM_LO_PQ,
395*4882a593Smuzhiyun .page_num_norm = TX_PAGE_NUM_NORM_PQ,
396*4882a593Smuzhiyun };
397