1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * RTL8XXXU mac80211 USB driver - 8192e specific subdriver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2014 - 2017 Jes Sorensen <Jes.Sorensen@gmail.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Portions, notably calibration code:
8*4882a593Smuzhiyun * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This driver was written as a replacement for the vendor provided
11*4882a593Smuzhiyun * rtl8723au driver. As the Realtek 8xxx chips are very similar in
12*4882a593Smuzhiyun * their programming interface, I have started adding support for
13*4882a593Smuzhiyun * additional 8xxx chips like the 8192cu, 8188cus, etc.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/sched.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/spinlock.h>
23*4882a593Smuzhiyun #include <linux/list.h>
24*4882a593Smuzhiyun #include <linux/usb.h>
25*4882a593Smuzhiyun #include <linux/netdevice.h>
26*4882a593Smuzhiyun #include <linux/etherdevice.h>
27*4882a593Smuzhiyun #include <linux/ethtool.h>
28*4882a593Smuzhiyun #include <linux/wireless.h>
29*4882a593Smuzhiyun #include <linux/firmware.h>
30*4882a593Smuzhiyun #include <linux/moduleparam.h>
31*4882a593Smuzhiyun #include <net/mac80211.h>
32*4882a593Smuzhiyun #include "rtl8xxxu.h"
33*4882a593Smuzhiyun #include "rtl8xxxu_regs.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static struct rtl8xxxu_reg8val rtl8192e_mac_init_table[] = {
36*4882a593Smuzhiyun {0x011, 0xeb}, {0x012, 0x07}, {0x014, 0x75}, {0x303, 0xa7},
37*4882a593Smuzhiyun {0x428, 0x0a}, {0x429, 0x10}, {0x430, 0x00}, {0x431, 0x00},
38*4882a593Smuzhiyun {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
39*4882a593Smuzhiyun {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
40*4882a593Smuzhiyun {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
41*4882a593Smuzhiyun {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
42*4882a593Smuzhiyun {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
43*4882a593Smuzhiyun {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
44*4882a593Smuzhiyun {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
45*4882a593Smuzhiyun {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
46*4882a593Smuzhiyun {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff}, {0x4cd, 0xff},
47*4882a593Smuzhiyun {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2}, {0x502, 0x2f},
48*4882a593Smuzhiyun {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3}, {0x506, 0x5e},
49*4882a593Smuzhiyun {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4}, {0x50a, 0x5e},
50*4882a593Smuzhiyun {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4}, {0x50e, 0x00},
51*4882a593Smuzhiyun {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a}, {0x516, 0x0a},
52*4882a593Smuzhiyun {0x525, 0x4f}, {0x540, 0x12}, {0x541, 0x64}, {0x550, 0x10},
53*4882a593Smuzhiyun {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50}, {0x55d, 0xff},
54*4882a593Smuzhiyun {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a}, {0x620, 0xff},
55*4882a593Smuzhiyun {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff}, {0x624, 0xff},
56*4882a593Smuzhiyun {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff}, {0x638, 0x50},
57*4882a593Smuzhiyun {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e}, {0x63f, 0x0e},
58*4882a593Smuzhiyun {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00}, {0x652, 0xc8},
59*4882a593Smuzhiyun {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43}, {0x702, 0x65},
60*4882a593Smuzhiyun {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43}, {0x70a, 0x65},
61*4882a593Smuzhiyun {0x70b, 0x87},
62*4882a593Smuzhiyun {0xffff, 0xff},
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static struct rtl8xxxu_reg32val rtl8192eu_phy_init_table[] = {
66*4882a593Smuzhiyun {0x800, 0x80040000}, {0x804, 0x00000003},
67*4882a593Smuzhiyun {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
68*4882a593Smuzhiyun {0x810, 0x10001331}, {0x814, 0x020c3d10},
69*4882a593Smuzhiyun {0x818, 0x02220385}, {0x81c, 0x00000000},
70*4882a593Smuzhiyun {0x820, 0x01000100}, {0x824, 0x00390204},
71*4882a593Smuzhiyun {0x828, 0x01000100}, {0x82c, 0x00390204},
72*4882a593Smuzhiyun {0x830, 0x32323232}, {0x834, 0x30303030},
73*4882a593Smuzhiyun {0x838, 0x30303030}, {0x83c, 0x30303030},
74*4882a593Smuzhiyun {0x840, 0x00010000}, {0x844, 0x00010000},
75*4882a593Smuzhiyun {0x848, 0x28282828}, {0x84c, 0x28282828},
76*4882a593Smuzhiyun {0x850, 0x00000000}, {0x854, 0x00000000},
77*4882a593Smuzhiyun {0x858, 0x009a009a}, {0x85c, 0x01000014},
78*4882a593Smuzhiyun {0x860, 0x66f60000}, {0x864, 0x061f0000},
79*4882a593Smuzhiyun {0x868, 0x30303030}, {0x86c, 0x30303030},
80*4882a593Smuzhiyun {0x870, 0x00000000}, {0x874, 0x55004200},
81*4882a593Smuzhiyun {0x878, 0x08080808}, {0x87c, 0x00000000},
82*4882a593Smuzhiyun {0x880, 0xb0000c1c}, {0x884, 0x00000001},
83*4882a593Smuzhiyun {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
84*4882a593Smuzhiyun {0x890, 0x00000800}, {0x894, 0xfffffffe},
85*4882a593Smuzhiyun {0x898, 0x40302010}, {0x900, 0x00000000},
86*4882a593Smuzhiyun {0x904, 0x00000023}, {0x908, 0x00000000},
87*4882a593Smuzhiyun {0x90c, 0x81121313}, {0x910, 0x806c0001},
88*4882a593Smuzhiyun {0x914, 0x00000001}, {0x918, 0x00000000},
89*4882a593Smuzhiyun {0x91c, 0x00010000}, {0x924, 0x00000001},
90*4882a593Smuzhiyun {0x928, 0x00000000}, {0x92c, 0x00000000},
91*4882a593Smuzhiyun {0x930, 0x00000000}, {0x934, 0x00000000},
92*4882a593Smuzhiyun {0x938, 0x00000000}, {0x93c, 0x00000000},
93*4882a593Smuzhiyun {0x940, 0x00000000}, {0x944, 0x00000000},
94*4882a593Smuzhiyun {0x94c, 0x00000008}, {0xa00, 0x00d0c7c8},
95*4882a593Smuzhiyun {0xa04, 0x81ff000c}, {0xa08, 0x8c838300},
96*4882a593Smuzhiyun {0xa0c, 0x2e68120f}, {0xa10, 0x95009b78},
97*4882a593Smuzhiyun {0xa14, 0x1114d028}, {0xa18, 0x00881117},
98*4882a593Smuzhiyun {0xa1c, 0x89140f00}, {0xa20, 0x1a1b0000},
99*4882a593Smuzhiyun {0xa24, 0x090e1317}, {0xa28, 0x00000204},
100*4882a593Smuzhiyun {0xa2c, 0x00d30000}, {0xa70, 0x101fff00},
101*4882a593Smuzhiyun {0xa74, 0x00000007}, {0xa78, 0x00000900},
102*4882a593Smuzhiyun {0xa7c, 0x225b0606}, {0xa80, 0x218075b1},
103*4882a593Smuzhiyun {0xb38, 0x00000000}, {0xc00, 0x48071d40},
104*4882a593Smuzhiyun {0xc04, 0x03a05633}, {0xc08, 0x000000e4},
105*4882a593Smuzhiyun {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
106*4882a593Smuzhiyun {0xc14, 0x40000100}, {0xc18, 0x08800000},
107*4882a593Smuzhiyun {0xc1c, 0x40000100}, {0xc20, 0x00000000},
108*4882a593Smuzhiyun {0xc24, 0x00000000}, {0xc28, 0x00000000},
109*4882a593Smuzhiyun {0xc2c, 0x00000000}, {0xc30, 0x69e9ac47},
110*4882a593Smuzhiyun {0xc34, 0x469652af}, {0xc38, 0x49795994},
111*4882a593Smuzhiyun {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
112*4882a593Smuzhiyun {0xc44, 0x000100b7}, {0xc48, 0xec020107},
113*4882a593Smuzhiyun {0xc4c, 0x007f037f},
114*4882a593Smuzhiyun #ifdef EXT_PA_8192EU
115*4882a593Smuzhiyun /* External PA or external LNA */
116*4882a593Smuzhiyun {0xc50, 0x00340220},
117*4882a593Smuzhiyun #else
118*4882a593Smuzhiyun {0xc50, 0x00340020},
119*4882a593Smuzhiyun #endif
120*4882a593Smuzhiyun {0xc54, 0x0080801f},
121*4882a593Smuzhiyun #ifdef EXT_PA_8192EU
122*4882a593Smuzhiyun /* External PA or external LNA */
123*4882a593Smuzhiyun {0xc58, 0x00000220},
124*4882a593Smuzhiyun #else
125*4882a593Smuzhiyun {0xc58, 0x00000020},
126*4882a593Smuzhiyun #endif
127*4882a593Smuzhiyun {0xc5c, 0x00248492}, {0xc60, 0x00000000},
128*4882a593Smuzhiyun {0xc64, 0x7112848b}, {0xc68, 0x47c00bff},
129*4882a593Smuzhiyun {0xc6c, 0x00000036}, {0xc70, 0x00000600},
130*4882a593Smuzhiyun {0xc74, 0x02013169}, {0xc78, 0x0000001f},
131*4882a593Smuzhiyun {0xc7c, 0x00b91612},
132*4882a593Smuzhiyun #ifdef EXT_PA_8192EU
133*4882a593Smuzhiyun /* External PA or external LNA */
134*4882a593Smuzhiyun {0xc80, 0x2d4000b5},
135*4882a593Smuzhiyun #else
136*4882a593Smuzhiyun {0xc80, 0x40000100},
137*4882a593Smuzhiyun #endif
138*4882a593Smuzhiyun {0xc84, 0x21f60000},
139*4882a593Smuzhiyun #ifdef EXT_PA_8192EU
140*4882a593Smuzhiyun /* External PA or external LNA */
141*4882a593Smuzhiyun {0xc88, 0x2d4000b5},
142*4882a593Smuzhiyun #else
143*4882a593Smuzhiyun {0xc88, 0x40000100},
144*4882a593Smuzhiyun #endif
145*4882a593Smuzhiyun {0xc8c, 0xa0e40000}, {0xc90, 0x00121820},
146*4882a593Smuzhiyun {0xc94, 0x00000000}, {0xc98, 0x00121820},
147*4882a593Smuzhiyun {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
148*4882a593Smuzhiyun {0xca4, 0x000300a0}, {0xca8, 0x00000000},
149*4882a593Smuzhiyun {0xcac, 0x00000000}, {0xcb0, 0x00000000},
150*4882a593Smuzhiyun {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
151*4882a593Smuzhiyun {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
152*4882a593Smuzhiyun {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
153*4882a593Smuzhiyun {0xccc, 0x00000000}, {0xcd0, 0x00000000},
154*4882a593Smuzhiyun {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
155*4882a593Smuzhiyun {0xcdc, 0x00766932}, {0xce0, 0x00222222},
156*4882a593Smuzhiyun {0xce4, 0x00040000}, {0xce8, 0x77644302},
157*4882a593Smuzhiyun {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
158*4882a593Smuzhiyun {0xd04, 0x00020403}, {0xd08, 0x0000907f},
159*4882a593Smuzhiyun {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
160*4882a593Smuzhiyun {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
161*4882a593Smuzhiyun {0xd1c, 0x0000007f}, {0xd2c, 0xcc979975},
162*4882a593Smuzhiyun {0xd30, 0x00000000}, {0xd34, 0x80608000},
163*4882a593Smuzhiyun {0xd38, 0x00000000}, {0xd3c, 0x00127353},
164*4882a593Smuzhiyun {0xd40, 0x00000000}, {0xd44, 0x00000000},
165*4882a593Smuzhiyun {0xd48, 0x00000000}, {0xd4c, 0x00000000},
166*4882a593Smuzhiyun {0xd50, 0x6437140a}, {0xd54, 0x00000000},
167*4882a593Smuzhiyun {0xd58, 0x00000282}, {0xd5c, 0x30032064},
168*4882a593Smuzhiyun {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
169*4882a593Smuzhiyun {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
170*4882a593Smuzhiyun {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
171*4882a593Smuzhiyun {0xd78, 0x000e3c24}, {0xd80, 0x01081008},
172*4882a593Smuzhiyun {0xd84, 0x00000800}, {0xd88, 0xf0b50000},
173*4882a593Smuzhiyun {0xe00, 0x30303030}, {0xe04, 0x30303030},
174*4882a593Smuzhiyun {0xe08, 0x03903030}, {0xe10, 0x30303030},
175*4882a593Smuzhiyun {0xe14, 0x30303030}, {0xe18, 0x30303030},
176*4882a593Smuzhiyun {0xe1c, 0x30303030}, {0xe28, 0x00000000},
177*4882a593Smuzhiyun {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
178*4882a593Smuzhiyun {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
179*4882a593Smuzhiyun {0xe40, 0x01007c00}, {0xe44, 0x01004800},
180*4882a593Smuzhiyun {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
181*4882a593Smuzhiyun {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
182*4882a593Smuzhiyun {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
183*4882a593Smuzhiyun {0xe60, 0x00000008}, {0xe68, 0x0fc05656},
184*4882a593Smuzhiyun {0xe6c, 0x03c09696}, {0xe70, 0x03c09696},
185*4882a593Smuzhiyun {0xe74, 0x0c005656}, {0xe78, 0x0c005656},
186*4882a593Smuzhiyun {0xe7c, 0x0c005656}, {0xe80, 0x0c005656},
187*4882a593Smuzhiyun {0xe84, 0x03c09696}, {0xe88, 0x0c005656},
188*4882a593Smuzhiyun {0xe8c, 0x03c09696}, {0xed0, 0x03c09696},
189*4882a593Smuzhiyun {0xed4, 0x03c09696}, {0xed8, 0x03c09696},
190*4882a593Smuzhiyun {0xedc, 0x0000d6d6}, {0xee0, 0x0000d6d6},
191*4882a593Smuzhiyun {0xeec, 0x0fc01616}, {0xee4, 0xb0000c1c},
192*4882a593Smuzhiyun {0xee8, 0x00000001}, {0xf14, 0x00000003},
193*4882a593Smuzhiyun {0xf4c, 0x00000000}, {0xf00, 0x00000300},
194*4882a593Smuzhiyun {0xffff, 0xffffffff},
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun static struct rtl8xxxu_reg32val rtl8xxx_agc_8192eu_std_table[] = {
198*4882a593Smuzhiyun {0xc78, 0xfb000001}, {0xc78, 0xfb010001},
199*4882a593Smuzhiyun {0xc78, 0xfb020001}, {0xc78, 0xfb030001},
200*4882a593Smuzhiyun {0xc78, 0xfb040001}, {0xc78, 0xfb050001},
201*4882a593Smuzhiyun {0xc78, 0xfa060001}, {0xc78, 0xf9070001},
202*4882a593Smuzhiyun {0xc78, 0xf8080001}, {0xc78, 0xf7090001},
203*4882a593Smuzhiyun {0xc78, 0xf60a0001}, {0xc78, 0xf50b0001},
204*4882a593Smuzhiyun {0xc78, 0xf40c0001}, {0xc78, 0xf30d0001},
205*4882a593Smuzhiyun {0xc78, 0xf20e0001}, {0xc78, 0xf10f0001},
206*4882a593Smuzhiyun {0xc78, 0xf0100001}, {0xc78, 0xef110001},
207*4882a593Smuzhiyun {0xc78, 0xee120001}, {0xc78, 0xed130001},
208*4882a593Smuzhiyun {0xc78, 0xec140001}, {0xc78, 0xeb150001},
209*4882a593Smuzhiyun {0xc78, 0xea160001}, {0xc78, 0xe9170001},
210*4882a593Smuzhiyun {0xc78, 0xe8180001}, {0xc78, 0xe7190001},
211*4882a593Smuzhiyun {0xc78, 0xc81a0001}, {0xc78, 0xc71b0001},
212*4882a593Smuzhiyun {0xc78, 0xc61c0001}, {0xc78, 0x071d0001},
213*4882a593Smuzhiyun {0xc78, 0x061e0001}, {0xc78, 0x051f0001},
214*4882a593Smuzhiyun {0xc78, 0x04200001}, {0xc78, 0x03210001},
215*4882a593Smuzhiyun {0xc78, 0xaa220001}, {0xc78, 0xa9230001},
216*4882a593Smuzhiyun {0xc78, 0xa8240001}, {0xc78, 0xa7250001},
217*4882a593Smuzhiyun {0xc78, 0xa6260001}, {0xc78, 0x85270001},
218*4882a593Smuzhiyun {0xc78, 0x84280001}, {0xc78, 0x83290001},
219*4882a593Smuzhiyun {0xc78, 0x252a0001}, {0xc78, 0x242b0001},
220*4882a593Smuzhiyun {0xc78, 0x232c0001}, {0xc78, 0x222d0001},
221*4882a593Smuzhiyun {0xc78, 0x672e0001}, {0xc78, 0x662f0001},
222*4882a593Smuzhiyun {0xc78, 0x65300001}, {0xc78, 0x64310001},
223*4882a593Smuzhiyun {0xc78, 0x63320001}, {0xc78, 0x62330001},
224*4882a593Smuzhiyun {0xc78, 0x61340001}, {0xc78, 0x45350001},
225*4882a593Smuzhiyun {0xc78, 0x44360001}, {0xc78, 0x43370001},
226*4882a593Smuzhiyun {0xc78, 0x42380001}, {0xc78, 0x41390001},
227*4882a593Smuzhiyun {0xc78, 0x403a0001}, {0xc78, 0x403b0001},
228*4882a593Smuzhiyun {0xc78, 0x403c0001}, {0xc78, 0x403d0001},
229*4882a593Smuzhiyun {0xc78, 0x403e0001}, {0xc78, 0x403f0001},
230*4882a593Smuzhiyun {0xc78, 0xfb400001}, {0xc78, 0xfb410001},
231*4882a593Smuzhiyun {0xc78, 0xfb420001}, {0xc78, 0xfb430001},
232*4882a593Smuzhiyun {0xc78, 0xfb440001}, {0xc78, 0xfb450001},
233*4882a593Smuzhiyun {0xc78, 0xfa460001}, {0xc78, 0xf9470001},
234*4882a593Smuzhiyun {0xc78, 0xf8480001}, {0xc78, 0xf7490001},
235*4882a593Smuzhiyun {0xc78, 0xf64a0001}, {0xc78, 0xf54b0001},
236*4882a593Smuzhiyun {0xc78, 0xf44c0001}, {0xc78, 0xf34d0001},
237*4882a593Smuzhiyun {0xc78, 0xf24e0001}, {0xc78, 0xf14f0001},
238*4882a593Smuzhiyun {0xc78, 0xf0500001}, {0xc78, 0xef510001},
239*4882a593Smuzhiyun {0xc78, 0xee520001}, {0xc78, 0xed530001},
240*4882a593Smuzhiyun {0xc78, 0xec540001}, {0xc78, 0xeb550001},
241*4882a593Smuzhiyun {0xc78, 0xea560001}, {0xc78, 0xe9570001},
242*4882a593Smuzhiyun {0xc78, 0xe8580001}, {0xc78, 0xe7590001},
243*4882a593Smuzhiyun {0xc78, 0xe65a0001}, {0xc78, 0xe55b0001},
244*4882a593Smuzhiyun {0xc78, 0xe45c0001}, {0xc78, 0xe35d0001},
245*4882a593Smuzhiyun {0xc78, 0xe25e0001}, {0xc78, 0xe15f0001},
246*4882a593Smuzhiyun {0xc78, 0x8a600001}, {0xc78, 0x89610001},
247*4882a593Smuzhiyun {0xc78, 0x88620001}, {0xc78, 0x87630001},
248*4882a593Smuzhiyun {0xc78, 0x86640001}, {0xc78, 0x85650001},
249*4882a593Smuzhiyun {0xc78, 0x84660001}, {0xc78, 0x83670001},
250*4882a593Smuzhiyun {0xc78, 0x82680001}, {0xc78, 0x6b690001},
251*4882a593Smuzhiyun {0xc78, 0x6a6a0001}, {0xc78, 0x696b0001},
252*4882a593Smuzhiyun {0xc78, 0x686c0001}, {0xc78, 0x676d0001},
253*4882a593Smuzhiyun {0xc78, 0x666e0001}, {0xc78, 0x656f0001},
254*4882a593Smuzhiyun {0xc78, 0x64700001}, {0xc78, 0x63710001},
255*4882a593Smuzhiyun {0xc78, 0x62720001}, {0xc78, 0x61730001},
256*4882a593Smuzhiyun {0xc78, 0x49740001}, {0xc78, 0x48750001},
257*4882a593Smuzhiyun {0xc78, 0x47760001}, {0xc78, 0x46770001},
258*4882a593Smuzhiyun {0xc78, 0x45780001}, {0xc78, 0x44790001},
259*4882a593Smuzhiyun {0xc78, 0x437a0001}, {0xc78, 0x427b0001},
260*4882a593Smuzhiyun {0xc78, 0x417c0001}, {0xc78, 0x407d0001},
261*4882a593Smuzhiyun {0xc78, 0x407e0001}, {0xc78, 0x407f0001},
262*4882a593Smuzhiyun {0xc50, 0x00040022}, {0xc50, 0x00040020},
263*4882a593Smuzhiyun {0xffff, 0xffffffff}
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun static struct rtl8xxxu_reg32val rtl8xxx_agc_8192eu_highpa_table[] = {
267*4882a593Smuzhiyun {0xc78, 0xfa000001}, {0xc78, 0xf9010001},
268*4882a593Smuzhiyun {0xc78, 0xf8020001}, {0xc78, 0xf7030001},
269*4882a593Smuzhiyun {0xc78, 0xf6040001}, {0xc78, 0xf5050001},
270*4882a593Smuzhiyun {0xc78, 0xf4060001}, {0xc78, 0xf3070001},
271*4882a593Smuzhiyun {0xc78, 0xf2080001}, {0xc78, 0xf1090001},
272*4882a593Smuzhiyun {0xc78, 0xf00a0001}, {0xc78, 0xef0b0001},
273*4882a593Smuzhiyun {0xc78, 0xee0c0001}, {0xc78, 0xed0d0001},
274*4882a593Smuzhiyun {0xc78, 0xec0e0001}, {0xc78, 0xeb0f0001},
275*4882a593Smuzhiyun {0xc78, 0xea100001}, {0xc78, 0xe9110001},
276*4882a593Smuzhiyun {0xc78, 0xe8120001}, {0xc78, 0xe7130001},
277*4882a593Smuzhiyun {0xc78, 0xe6140001}, {0xc78, 0xe5150001},
278*4882a593Smuzhiyun {0xc78, 0xe4160001}, {0xc78, 0xe3170001},
279*4882a593Smuzhiyun {0xc78, 0xe2180001}, {0xc78, 0xe1190001},
280*4882a593Smuzhiyun {0xc78, 0x8a1a0001}, {0xc78, 0x891b0001},
281*4882a593Smuzhiyun {0xc78, 0x881c0001}, {0xc78, 0x871d0001},
282*4882a593Smuzhiyun {0xc78, 0x861e0001}, {0xc78, 0x851f0001},
283*4882a593Smuzhiyun {0xc78, 0x84200001}, {0xc78, 0x83210001},
284*4882a593Smuzhiyun {0xc78, 0x82220001}, {0xc78, 0x6a230001},
285*4882a593Smuzhiyun {0xc78, 0x69240001}, {0xc78, 0x68250001},
286*4882a593Smuzhiyun {0xc78, 0x67260001}, {0xc78, 0x66270001},
287*4882a593Smuzhiyun {0xc78, 0x65280001}, {0xc78, 0x64290001},
288*4882a593Smuzhiyun {0xc78, 0x632a0001}, {0xc78, 0x622b0001},
289*4882a593Smuzhiyun {0xc78, 0x612c0001}, {0xc78, 0x602d0001},
290*4882a593Smuzhiyun {0xc78, 0x472e0001}, {0xc78, 0x462f0001},
291*4882a593Smuzhiyun {0xc78, 0x45300001}, {0xc78, 0x44310001},
292*4882a593Smuzhiyun {0xc78, 0x43320001}, {0xc78, 0x42330001},
293*4882a593Smuzhiyun {0xc78, 0x41340001}, {0xc78, 0x40350001},
294*4882a593Smuzhiyun {0xc78, 0x40360001}, {0xc78, 0x40370001},
295*4882a593Smuzhiyun {0xc78, 0x40380001}, {0xc78, 0x40390001},
296*4882a593Smuzhiyun {0xc78, 0x403a0001}, {0xc78, 0x403b0001},
297*4882a593Smuzhiyun {0xc78, 0x403c0001}, {0xc78, 0x403d0001},
298*4882a593Smuzhiyun {0xc78, 0x403e0001}, {0xc78, 0x403f0001},
299*4882a593Smuzhiyun {0xc78, 0xfa400001}, {0xc78, 0xf9410001},
300*4882a593Smuzhiyun {0xc78, 0xf8420001}, {0xc78, 0xf7430001},
301*4882a593Smuzhiyun {0xc78, 0xf6440001}, {0xc78, 0xf5450001},
302*4882a593Smuzhiyun {0xc78, 0xf4460001}, {0xc78, 0xf3470001},
303*4882a593Smuzhiyun {0xc78, 0xf2480001}, {0xc78, 0xf1490001},
304*4882a593Smuzhiyun {0xc78, 0xf04a0001}, {0xc78, 0xef4b0001},
305*4882a593Smuzhiyun {0xc78, 0xee4c0001}, {0xc78, 0xed4d0001},
306*4882a593Smuzhiyun {0xc78, 0xec4e0001}, {0xc78, 0xeb4f0001},
307*4882a593Smuzhiyun {0xc78, 0xea500001}, {0xc78, 0xe9510001},
308*4882a593Smuzhiyun {0xc78, 0xe8520001}, {0xc78, 0xe7530001},
309*4882a593Smuzhiyun {0xc78, 0xe6540001}, {0xc78, 0xe5550001},
310*4882a593Smuzhiyun {0xc78, 0xe4560001}, {0xc78, 0xe3570001},
311*4882a593Smuzhiyun {0xc78, 0xe2580001}, {0xc78, 0xe1590001},
312*4882a593Smuzhiyun {0xc78, 0x8a5a0001}, {0xc78, 0x895b0001},
313*4882a593Smuzhiyun {0xc78, 0x885c0001}, {0xc78, 0x875d0001},
314*4882a593Smuzhiyun {0xc78, 0x865e0001}, {0xc78, 0x855f0001},
315*4882a593Smuzhiyun {0xc78, 0x84600001}, {0xc78, 0x83610001},
316*4882a593Smuzhiyun {0xc78, 0x82620001}, {0xc78, 0x6a630001},
317*4882a593Smuzhiyun {0xc78, 0x69640001}, {0xc78, 0x68650001},
318*4882a593Smuzhiyun {0xc78, 0x67660001}, {0xc78, 0x66670001},
319*4882a593Smuzhiyun {0xc78, 0x65680001}, {0xc78, 0x64690001},
320*4882a593Smuzhiyun {0xc78, 0x636a0001}, {0xc78, 0x626b0001},
321*4882a593Smuzhiyun {0xc78, 0x616c0001}, {0xc78, 0x606d0001},
322*4882a593Smuzhiyun {0xc78, 0x476e0001}, {0xc78, 0x466f0001},
323*4882a593Smuzhiyun {0xc78, 0x45700001}, {0xc78, 0x44710001},
324*4882a593Smuzhiyun {0xc78, 0x43720001}, {0xc78, 0x42730001},
325*4882a593Smuzhiyun {0xc78, 0x41740001}, {0xc78, 0x40750001},
326*4882a593Smuzhiyun {0xc78, 0x40760001}, {0xc78, 0x40770001},
327*4882a593Smuzhiyun {0xc78, 0x40780001}, {0xc78, 0x40790001},
328*4882a593Smuzhiyun {0xc78, 0x407a0001}, {0xc78, 0x407b0001},
329*4882a593Smuzhiyun {0xc78, 0x407c0001}, {0xc78, 0x407d0001},
330*4882a593Smuzhiyun {0xc78, 0x407e0001}, {0xc78, 0x407f0001},
331*4882a593Smuzhiyun {0xc50, 0x00040222}, {0xc50, 0x00040220},
332*4882a593Smuzhiyun {0xffff, 0xffffffff}
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static struct rtl8xxxu_rfregval rtl8192eu_radioa_init_table[] = {
336*4882a593Smuzhiyun {0x7f, 0x00000082}, {0x81, 0x0003fc00},
337*4882a593Smuzhiyun {0x00, 0x00030000}, {0x08, 0x00008400},
338*4882a593Smuzhiyun {0x18, 0x00000407}, {0x19, 0x00000012},
339*4882a593Smuzhiyun {0x1b, 0x00000064}, {0x1e, 0x00080009},
340*4882a593Smuzhiyun {0x1f, 0x00000880}, {0x2f, 0x0001a060},
341*4882a593Smuzhiyun {0x3f, 0x00000000}, {0x42, 0x000060c0},
342*4882a593Smuzhiyun {0x57, 0x000d0000}, {0x58, 0x000be180},
343*4882a593Smuzhiyun {0x67, 0x00001552}, {0x83, 0x00000000},
344*4882a593Smuzhiyun {0xb0, 0x000ff9f1}, {0xb1, 0x00055418},
345*4882a593Smuzhiyun {0xb2, 0x0008cc00}, {0xb4, 0x00043083},
346*4882a593Smuzhiyun {0xb5, 0x00008166}, {0xb6, 0x0000803e},
347*4882a593Smuzhiyun {0xb7, 0x0001c69f}, {0xb8, 0x0000407f},
348*4882a593Smuzhiyun {0xb9, 0x00080001}, {0xba, 0x00040001},
349*4882a593Smuzhiyun {0xbb, 0x00000400}, {0xbf, 0x000c0000},
350*4882a593Smuzhiyun {0xc2, 0x00002400}, {0xc3, 0x00000009},
351*4882a593Smuzhiyun {0xc4, 0x00040c91}, {0xc5, 0x00099999},
352*4882a593Smuzhiyun {0xc6, 0x000000a3}, {0xc7, 0x00088820},
353*4882a593Smuzhiyun {0xc8, 0x00076c06}, {0xc9, 0x00000000},
354*4882a593Smuzhiyun {0xca, 0x00080000}, {0xdf, 0x00000180},
355*4882a593Smuzhiyun {0xef, 0x000001a0}, {0x51, 0x00069545},
356*4882a593Smuzhiyun {0x52, 0x0007e45e}, {0x53, 0x00000071},
357*4882a593Smuzhiyun {0x56, 0x00051ff3}, {0x35, 0x000000a8},
358*4882a593Smuzhiyun {0x35, 0x000001e2}, {0x35, 0x000002a8},
359*4882a593Smuzhiyun {0x36, 0x00001c24}, {0x36, 0x00009c24},
360*4882a593Smuzhiyun {0x36, 0x00011c24}, {0x36, 0x00019c24},
361*4882a593Smuzhiyun {0x18, 0x00000c07}, {0x5a, 0x00048000},
362*4882a593Smuzhiyun {0x19, 0x000739d0},
363*4882a593Smuzhiyun #ifdef EXT_PA_8192EU
364*4882a593Smuzhiyun /* External PA or external LNA */
365*4882a593Smuzhiyun {0x34, 0x0000a093}, {0x34, 0x0000908f},
366*4882a593Smuzhiyun {0x34, 0x0000808c}, {0x34, 0x0000704d},
367*4882a593Smuzhiyun {0x34, 0x0000604a}, {0x34, 0x00005047},
368*4882a593Smuzhiyun {0x34, 0x0000400a}, {0x34, 0x00003007},
369*4882a593Smuzhiyun {0x34, 0x00002004}, {0x34, 0x00001001},
370*4882a593Smuzhiyun {0x34, 0x00000000},
371*4882a593Smuzhiyun #else
372*4882a593Smuzhiyun /* Regular */
373*4882a593Smuzhiyun {0x34, 0x0000add7}, {0x34, 0x00009dd4},
374*4882a593Smuzhiyun {0x34, 0x00008dd1}, {0x34, 0x00007dce},
375*4882a593Smuzhiyun {0x34, 0x00006dcb}, {0x34, 0x00005dc8},
376*4882a593Smuzhiyun {0x34, 0x00004dc5}, {0x34, 0x000034cc},
377*4882a593Smuzhiyun {0x34, 0x0000244f}, {0x34, 0x0000144c},
378*4882a593Smuzhiyun {0x34, 0x00000014},
379*4882a593Smuzhiyun #endif
380*4882a593Smuzhiyun {0x00, 0x00030159},
381*4882a593Smuzhiyun {0x84, 0x00068180},
382*4882a593Smuzhiyun {0x86, 0x0000014e},
383*4882a593Smuzhiyun {0x87, 0x00048e00},
384*4882a593Smuzhiyun {0x8e, 0x00065540},
385*4882a593Smuzhiyun {0x8f, 0x00088000},
386*4882a593Smuzhiyun {0xef, 0x000020a0},
387*4882a593Smuzhiyun #ifdef EXT_PA_8192EU
388*4882a593Smuzhiyun /* External PA or external LNA */
389*4882a593Smuzhiyun {0x3b, 0x000f07b0},
390*4882a593Smuzhiyun #else
391*4882a593Smuzhiyun {0x3b, 0x000f02b0},
392*4882a593Smuzhiyun #endif
393*4882a593Smuzhiyun {0x3b, 0x000ef7b0}, {0x3b, 0x000d4fb0},
394*4882a593Smuzhiyun {0x3b, 0x000cf060}, {0x3b, 0x000b0090},
395*4882a593Smuzhiyun {0x3b, 0x000a0080}, {0x3b, 0x00090080},
396*4882a593Smuzhiyun {0x3b, 0x0008f780},
397*4882a593Smuzhiyun #ifdef EXT_PA_8192EU
398*4882a593Smuzhiyun /* External PA or external LNA */
399*4882a593Smuzhiyun {0x3b, 0x000787b0},
400*4882a593Smuzhiyun #else
401*4882a593Smuzhiyun {0x3b, 0x00078730},
402*4882a593Smuzhiyun #endif
403*4882a593Smuzhiyun {0x3b, 0x00060fb0}, {0x3b, 0x0005ffa0},
404*4882a593Smuzhiyun {0x3b, 0x00040620}, {0x3b, 0x00037090},
405*4882a593Smuzhiyun {0x3b, 0x00020080}, {0x3b, 0x0001f060},
406*4882a593Smuzhiyun {0x3b, 0x0000ffb0}, {0xef, 0x000000a0},
407*4882a593Smuzhiyun {0xfe, 0x00000000}, {0x18, 0x0000fc07},
408*4882a593Smuzhiyun {0xfe, 0x00000000}, {0xfe, 0x00000000},
409*4882a593Smuzhiyun {0xfe, 0x00000000}, {0xfe, 0x00000000},
410*4882a593Smuzhiyun {0x1e, 0x00000001}, {0x1f, 0x00080000},
411*4882a593Smuzhiyun {0x00, 0x00033e70},
412*4882a593Smuzhiyun {0xff, 0xffffffff}
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun static struct rtl8xxxu_rfregval rtl8192eu_radiob_init_table[] = {
416*4882a593Smuzhiyun {0x7f, 0x00000082}, {0x81, 0x0003fc00},
417*4882a593Smuzhiyun {0x00, 0x00030000}, {0x08, 0x00008400},
418*4882a593Smuzhiyun {0x18, 0x00000407}, {0x19, 0x00000012},
419*4882a593Smuzhiyun {0x1b, 0x00000064}, {0x1e, 0x00080009},
420*4882a593Smuzhiyun {0x1f, 0x00000880}, {0x2f, 0x0001a060},
421*4882a593Smuzhiyun {0x3f, 0x00000000}, {0x42, 0x000060c0},
422*4882a593Smuzhiyun {0x57, 0x000d0000}, {0x58, 0x000be180},
423*4882a593Smuzhiyun {0x67, 0x00001552}, {0x7f, 0x00000082},
424*4882a593Smuzhiyun {0x81, 0x0003f000}, {0x83, 0x00000000},
425*4882a593Smuzhiyun {0xdf, 0x00000180}, {0xef, 0x000001a0},
426*4882a593Smuzhiyun {0x51, 0x00069545}, {0x52, 0x0007e42e},
427*4882a593Smuzhiyun {0x53, 0x00000071}, {0x56, 0x00051ff3},
428*4882a593Smuzhiyun {0x35, 0x000000a8}, {0x35, 0x000001e0},
429*4882a593Smuzhiyun {0x35, 0x000002a8}, {0x36, 0x00001ca8},
430*4882a593Smuzhiyun {0x36, 0x00009c24}, {0x36, 0x00011c24},
431*4882a593Smuzhiyun {0x36, 0x00019c24}, {0x18, 0x00000c07},
432*4882a593Smuzhiyun {0x5a, 0x00048000}, {0x19, 0x000739d0},
433*4882a593Smuzhiyun #ifdef EXT_PA_8192EU
434*4882a593Smuzhiyun /* External PA or external LNA */
435*4882a593Smuzhiyun {0x34, 0x0000a093}, {0x34, 0x0000908f},
436*4882a593Smuzhiyun {0x34, 0x0000808c}, {0x34, 0x0000704d},
437*4882a593Smuzhiyun {0x34, 0x0000604a}, {0x34, 0x00005047},
438*4882a593Smuzhiyun {0x34, 0x0000400a}, {0x34, 0x00003007},
439*4882a593Smuzhiyun {0x34, 0x00002004}, {0x34, 0x00001001},
440*4882a593Smuzhiyun {0x34, 0x00000000},
441*4882a593Smuzhiyun #else
442*4882a593Smuzhiyun {0x34, 0x0000add7}, {0x34, 0x00009dd4},
443*4882a593Smuzhiyun {0x34, 0x00008dd1}, {0x34, 0x00007dce},
444*4882a593Smuzhiyun {0x34, 0x00006dcb}, {0x34, 0x00005dc8},
445*4882a593Smuzhiyun {0x34, 0x00004dc5}, {0x34, 0x000034cc},
446*4882a593Smuzhiyun {0x34, 0x0000244f}, {0x34, 0x0000144c},
447*4882a593Smuzhiyun {0x34, 0x00000014},
448*4882a593Smuzhiyun #endif
449*4882a593Smuzhiyun {0x00, 0x00030159}, {0x84, 0x00068180},
450*4882a593Smuzhiyun {0x86, 0x000000ce}, {0x87, 0x00048a00},
451*4882a593Smuzhiyun {0x8e, 0x00065540}, {0x8f, 0x00088000},
452*4882a593Smuzhiyun {0xef, 0x000020a0},
453*4882a593Smuzhiyun #ifdef EXT_PA_8192EU
454*4882a593Smuzhiyun /* External PA or external LNA */
455*4882a593Smuzhiyun {0x3b, 0x000f07b0},
456*4882a593Smuzhiyun #else
457*4882a593Smuzhiyun {0x3b, 0x000f02b0},
458*4882a593Smuzhiyun #endif
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun {0x3b, 0x000ef7b0}, {0x3b, 0x000d4fb0},
461*4882a593Smuzhiyun {0x3b, 0x000cf060}, {0x3b, 0x000b0090},
462*4882a593Smuzhiyun {0x3b, 0x000a0080}, {0x3b, 0x00090080},
463*4882a593Smuzhiyun {0x3b, 0x0008f780},
464*4882a593Smuzhiyun #ifdef EXT_PA_8192EU
465*4882a593Smuzhiyun /* External PA or external LNA */
466*4882a593Smuzhiyun {0x3b, 0x000787b0},
467*4882a593Smuzhiyun #else
468*4882a593Smuzhiyun {0x3b, 0x00078730},
469*4882a593Smuzhiyun #endif
470*4882a593Smuzhiyun {0x3b, 0x00060fb0}, {0x3b, 0x0005ffa0},
471*4882a593Smuzhiyun {0x3b, 0x00040620}, {0x3b, 0x00037090},
472*4882a593Smuzhiyun {0x3b, 0x00020080}, {0x3b, 0x0001f060},
473*4882a593Smuzhiyun {0x3b, 0x0000ffb0}, {0xef, 0x000000a0},
474*4882a593Smuzhiyun {0x00, 0x00010159}, {0xfe, 0x00000000},
475*4882a593Smuzhiyun {0xfe, 0x00000000}, {0xfe, 0x00000000},
476*4882a593Smuzhiyun {0xfe, 0x00000000}, {0x1e, 0x00000001},
477*4882a593Smuzhiyun {0x1f, 0x00080000}, {0x00, 0x00033e70},
478*4882a593Smuzhiyun {0xff, 0xffffffff}
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun static void
rtl8192e_set_tx_power(struct rtl8xxxu_priv * priv,int channel,bool ht40)482*4882a593Smuzhiyun rtl8192e_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun u32 val32, ofdm, mcs;
485*4882a593Smuzhiyun u8 cck, ofdmbase, mcsbase;
486*4882a593Smuzhiyun int group, tx_idx;
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun tx_idx = 0;
489*4882a593Smuzhiyun group = rtl8xxxu_gen2_channel_to_group(channel);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun cck = priv->cck_tx_power_index_A[group];
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
494*4882a593Smuzhiyun val32 &= 0xffff00ff;
495*4882a593Smuzhiyun val32 |= (cck << 8);
496*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
499*4882a593Smuzhiyun val32 &= 0xff;
500*4882a593Smuzhiyun val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
501*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun ofdmbase = priv->ht40_1s_tx_power_index_A[group];
504*4882a593Smuzhiyun ofdmbase += priv->ofdm_tx_power_diff[tx_idx].a;
505*4882a593Smuzhiyun ofdm = ofdmbase | ofdmbase << 8 | ofdmbase << 16 | ofdmbase << 24;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm);
508*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun mcsbase = priv->ht40_1s_tx_power_index_A[group];
511*4882a593Smuzhiyun if (ht40)
512*4882a593Smuzhiyun mcsbase += priv->ht40_tx_power_diff[tx_idx++].a;
513*4882a593Smuzhiyun else
514*4882a593Smuzhiyun mcsbase += priv->ht20_tx_power_diff[tx_idx++].a;
515*4882a593Smuzhiyun mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs);
518*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs);
519*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08, mcs);
520*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12, mcs);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun if (priv->tx_paths > 1) {
523*4882a593Smuzhiyun cck = priv->cck_tx_power_index_B[group];
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
526*4882a593Smuzhiyun val32 &= 0xff;
527*4882a593Smuzhiyun val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
528*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
531*4882a593Smuzhiyun val32 &= 0xffffff00;
532*4882a593Smuzhiyun val32 |= cck;
533*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun ofdmbase = priv->ht40_1s_tx_power_index_B[group];
536*4882a593Smuzhiyun ofdmbase += priv->ofdm_tx_power_diff[tx_idx].b;
537*4882a593Smuzhiyun ofdm = ofdmbase | ofdmbase << 8 |
538*4882a593Smuzhiyun ofdmbase << 16 | ofdmbase << 24;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06, ofdm);
541*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24, ofdm);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun mcsbase = priv->ht40_1s_tx_power_index_B[group];
544*4882a593Smuzhiyun if (ht40)
545*4882a593Smuzhiyun mcsbase += priv->ht40_tx_power_diff[tx_idx++].b;
546*4882a593Smuzhiyun else
547*4882a593Smuzhiyun mcsbase += priv->ht20_tx_power_diff[tx_idx++].b;
548*4882a593Smuzhiyun mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00, mcs);
551*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04, mcs);
552*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08, mcs);
553*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12, mcs);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
rtl8192eu_log_next_device_info(struct rtl8xxxu_priv * priv,char * record_name,char * device_info,unsigned int * record_offset)557*4882a593Smuzhiyun static void rtl8192eu_log_next_device_info(struct rtl8xxxu_priv *priv,
558*4882a593Smuzhiyun char *record_name,
559*4882a593Smuzhiyun char *device_info,
560*4882a593Smuzhiyun unsigned int *record_offset)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun char *record = device_info + *record_offset;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /* A record is [ total length | 0x03 | value ] */
565*4882a593Smuzhiyun unsigned char l = record[0];
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /*
568*4882a593Smuzhiyun * The whole device info section seems to be 80 characters, make sure
569*4882a593Smuzhiyun * we don't read further.
570*4882a593Smuzhiyun */
571*4882a593Smuzhiyun if (*record_offset + l > 80) {
572*4882a593Smuzhiyun dev_warn(&priv->udev->dev,
573*4882a593Smuzhiyun "invalid record length %d while parsing \"%s\" at offset %u.\n",
574*4882a593Smuzhiyun l, record_name, *record_offset);
575*4882a593Smuzhiyun return;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if (l >= 2) {
579*4882a593Smuzhiyun char value[80];
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun memcpy(value, &record[2], l - 2);
582*4882a593Smuzhiyun value[l - 2] = '\0';
583*4882a593Smuzhiyun dev_info(&priv->udev->dev, "%s: %s\n", record_name, value);
584*4882a593Smuzhiyun *record_offset = *record_offset + l;
585*4882a593Smuzhiyun } else {
586*4882a593Smuzhiyun dev_info(&priv->udev->dev, "%s not available.\n", record_name);
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
rtl8192eu_parse_efuse(struct rtl8xxxu_priv * priv)590*4882a593Smuzhiyun static int rtl8192eu_parse_efuse(struct rtl8xxxu_priv *priv)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun struct rtl8192eu_efuse *efuse = &priv->efuse_wifi.efuse8192eu;
593*4882a593Smuzhiyun unsigned int record_offset;
594*4882a593Smuzhiyun int i;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (efuse->rtl_id != cpu_to_le16(0x8129))
597*4882a593Smuzhiyun return -EINVAL;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun ether_addr_copy(priv->mac_addr, efuse->mac_addr);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun memcpy(priv->cck_tx_power_index_A, efuse->tx_power_index_A.cck_base,
602*4882a593Smuzhiyun sizeof(efuse->tx_power_index_A.cck_base));
603*4882a593Smuzhiyun memcpy(priv->cck_tx_power_index_B, efuse->tx_power_index_B.cck_base,
604*4882a593Smuzhiyun sizeof(efuse->tx_power_index_B.cck_base));
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun memcpy(priv->ht40_1s_tx_power_index_A,
607*4882a593Smuzhiyun efuse->tx_power_index_A.ht40_base,
608*4882a593Smuzhiyun sizeof(efuse->tx_power_index_A.ht40_base));
609*4882a593Smuzhiyun memcpy(priv->ht40_1s_tx_power_index_B,
610*4882a593Smuzhiyun efuse->tx_power_index_B.ht40_base,
611*4882a593Smuzhiyun sizeof(efuse->tx_power_index_B.ht40_base));
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun priv->ht20_tx_power_diff[0].a =
614*4882a593Smuzhiyun efuse->tx_power_index_A.ht20_ofdm_1s_diff.b;
615*4882a593Smuzhiyun priv->ht20_tx_power_diff[0].b =
616*4882a593Smuzhiyun efuse->tx_power_index_B.ht20_ofdm_1s_diff.b;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun priv->ht40_tx_power_diff[0].a = 0;
619*4882a593Smuzhiyun priv->ht40_tx_power_diff[0].b = 0;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun for (i = 1; i < RTL8723B_TX_COUNT; i++) {
622*4882a593Smuzhiyun priv->ofdm_tx_power_diff[i].a =
623*4882a593Smuzhiyun efuse->tx_power_index_A.pwr_diff[i - 1].ofdm;
624*4882a593Smuzhiyun priv->ofdm_tx_power_diff[i].b =
625*4882a593Smuzhiyun efuse->tx_power_index_B.pwr_diff[i - 1].ofdm;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun priv->ht20_tx_power_diff[i].a =
628*4882a593Smuzhiyun efuse->tx_power_index_A.pwr_diff[i - 1].ht20;
629*4882a593Smuzhiyun priv->ht20_tx_power_diff[i].b =
630*4882a593Smuzhiyun efuse->tx_power_index_B.pwr_diff[i - 1].ht20;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun priv->ht40_tx_power_diff[i].a =
633*4882a593Smuzhiyun efuse->tx_power_index_A.pwr_diff[i - 1].ht40;
634*4882a593Smuzhiyun priv->ht40_tx_power_diff[i].b =
635*4882a593Smuzhiyun efuse->tx_power_index_B.pwr_diff[i - 1].ht40;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun priv->has_xtalk = 1;
639*4882a593Smuzhiyun priv->xtalk = priv->efuse_wifi.efuse8192eu.xtal_k & 0x3f;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /*
642*4882a593Smuzhiyun * device_info section seems to be laid out as records
643*4882a593Smuzhiyun * [ total length | 0x03 | value ] so:
644*4882a593Smuzhiyun * - vendor length + 2
645*4882a593Smuzhiyun * - 0x03
646*4882a593Smuzhiyun * - vendor string (not null terminated)
647*4882a593Smuzhiyun * - product length + 2
648*4882a593Smuzhiyun * - 0x03
649*4882a593Smuzhiyun * - product string (not null terminated)
650*4882a593Smuzhiyun * Then there is one or 2 0x00 on all the 4 devices I own or found
651*4882a593Smuzhiyun * dumped online.
652*4882a593Smuzhiyun * As previous version of the code handled an optional serial
653*4882a593Smuzhiyun * string, I now assume there may be a third record if the
654*4882a593Smuzhiyun * length is not 0.
655*4882a593Smuzhiyun */
656*4882a593Smuzhiyun record_offset = 0;
657*4882a593Smuzhiyun rtl8192eu_log_next_device_info(priv, "Vendor", efuse->device_info, &record_offset);
658*4882a593Smuzhiyun rtl8192eu_log_next_device_info(priv, "Product", efuse->device_info, &record_offset);
659*4882a593Smuzhiyun rtl8192eu_log_next_device_info(priv, "Serial", efuse->device_info, &record_offset);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
662*4882a593Smuzhiyun unsigned char *raw = priv->efuse_wifi.raw;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun dev_info(&priv->udev->dev,
665*4882a593Smuzhiyun "%s: dumping efuse (0x%02zx bytes):\n",
666*4882a593Smuzhiyun __func__, sizeof(struct rtl8192eu_efuse));
667*4882a593Smuzhiyun for (i = 0; i < sizeof(struct rtl8192eu_efuse); i += 8)
668*4882a593Smuzhiyun dev_info(&priv->udev->dev, "%02x: %8ph\n", i, &raw[i]);
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun return 0;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
rtl8192eu_load_firmware(struct rtl8xxxu_priv * priv)673*4882a593Smuzhiyun static int rtl8192eu_load_firmware(struct rtl8xxxu_priv *priv)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun char *fw_name;
676*4882a593Smuzhiyun int ret;
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun fw_name = "rtlwifi/rtl8192eu_nic.bin";
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun ret = rtl8xxxu_load_firmware(priv, fw_name);
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun return ret;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
rtl8192eu_init_phy_bb(struct rtl8xxxu_priv * priv)685*4882a593Smuzhiyun static void rtl8192eu_init_phy_bb(struct rtl8xxxu_priv *priv)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun u8 val8;
688*4882a593Smuzhiyun u16 val16;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
691*4882a593Smuzhiyun val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB | SYS_FUNC_DIO_RF;
692*4882a593Smuzhiyun rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* 6. 0x1f[7:0] = 0x07 */
695*4882a593Smuzhiyun val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
696*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
699*4882a593Smuzhiyun val16 |= (SYS_FUNC_USBA | SYS_FUNC_USBD | SYS_FUNC_DIO_RF |
700*4882a593Smuzhiyun SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB);
701*4882a593Smuzhiyun rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
702*4882a593Smuzhiyun val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
703*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
704*4882a593Smuzhiyun rtl8xxxu_init_phy_regs(priv, rtl8192eu_phy_init_table);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun if (priv->hi_pa)
707*4882a593Smuzhiyun rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8192eu_highpa_table);
708*4882a593Smuzhiyun else
709*4882a593Smuzhiyun rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8192eu_std_table);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
rtl8192eu_init_phy_rf(struct rtl8xxxu_priv * priv)712*4882a593Smuzhiyun static int rtl8192eu_init_phy_rf(struct rtl8xxxu_priv *priv)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun int ret;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun ret = rtl8xxxu_init_phy_rf(priv, rtl8192eu_radioa_init_table, RF_A);
717*4882a593Smuzhiyun if (ret)
718*4882a593Smuzhiyun goto exit;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun ret = rtl8xxxu_init_phy_rf(priv, rtl8192eu_radiob_init_table, RF_B);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun exit:
723*4882a593Smuzhiyun return ret;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
rtl8192eu_iqk_path_a(struct rtl8xxxu_priv * priv)726*4882a593Smuzhiyun static int rtl8192eu_iqk_path_a(struct rtl8xxxu_priv *priv)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun u32 reg_eac, reg_e94, reg_e9c;
729*4882a593Smuzhiyun int result = 0;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /*
732*4882a593Smuzhiyun * TX IQK
733*4882a593Smuzhiyun * PA/PAD controlled by 0x0
734*4882a593Smuzhiyun */
735*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
736*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00180);
737*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /* Path A IQK setting */
740*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
741*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
742*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
743*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140303);
746*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x68160000);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* LO calibration setting */
749*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /* One shot, path A LOK & IQK */
752*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
753*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun mdelay(10);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /* Check failed */
758*4882a593Smuzhiyun reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
759*4882a593Smuzhiyun reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
760*4882a593Smuzhiyun reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun if (!(reg_eac & BIT(28)) &&
763*4882a593Smuzhiyun ((reg_e94 & 0x03ff0000) != 0x01420000) &&
764*4882a593Smuzhiyun ((reg_e9c & 0x03ff0000) != 0x00420000))
765*4882a593Smuzhiyun result |= 0x01;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun return result;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
rtl8192eu_rx_iqk_path_a(struct rtl8xxxu_priv * priv)770*4882a593Smuzhiyun static int rtl8192eu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun u32 reg_ea4, reg_eac, reg_e94, reg_e9c, val32;
773*4882a593Smuzhiyun int result = 0;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /* Leave IQK mode */
776*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* Enable path A PA in TX IQK mode */
779*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, 0x800a0);
780*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
781*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0000f);
782*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf117b);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /* PA/PAD control by 0x56, and set = 0x0 */
785*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00980);
786*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_56, 0x51000);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* Enter IQK mode */
789*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /* TX IQK setting */
792*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
793*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* path-A IQK setting */
796*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
797*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
798*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
799*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
802*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x68160c1f);
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun /* LO calibration setting */
805*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* One shot, path A LOK & IQK */
808*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
809*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun mdelay(10);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun /* Check failed */
814*4882a593Smuzhiyun reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
815*4882a593Smuzhiyun reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
816*4882a593Smuzhiyun reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun if (!(reg_eac & BIT(28)) &&
819*4882a593Smuzhiyun ((reg_e94 & 0x03ff0000) != 0x01420000) &&
820*4882a593Smuzhiyun ((reg_e9c & 0x03ff0000) != 0x00420000)) {
821*4882a593Smuzhiyun result |= 0x01;
822*4882a593Smuzhiyun } else {
823*4882a593Smuzhiyun /* PA/PAD controlled by 0x0 */
824*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
825*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x180);
826*4882a593Smuzhiyun goto out;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun val32 = 0x80007c00 |
830*4882a593Smuzhiyun (reg_e94 & 0x03ff0000) | ((reg_e9c >> 16) & 0x03ff);
831*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK, val32);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* Modify RX IQK mode table */
834*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, 0x800a0);
837*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
838*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0000f);
839*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7ffa);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* PA/PAD control by 0x56, and set = 0x0 */
842*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00980);
843*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_56, 0x51000);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun /* Enter IQK mode */
846*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun /* IQK setting */
849*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /* Path A IQK setting */
852*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
853*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
854*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
855*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
858*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28160c1f);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* LO calibration setting */
861*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a891);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun /* One shot, path A LOK & IQK */
864*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
865*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun mdelay(10);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
870*4882a593Smuzhiyun reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
873*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x180);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun if (!(reg_eac & BIT(27)) &&
876*4882a593Smuzhiyun ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
877*4882a593Smuzhiyun ((reg_eac & 0x03ff0000) != 0x00360000))
878*4882a593Smuzhiyun result |= 0x02;
879*4882a593Smuzhiyun else
880*4882a593Smuzhiyun dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
881*4882a593Smuzhiyun __func__);
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun out:
884*4882a593Smuzhiyun return result;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
rtl8192eu_iqk_path_b(struct rtl8xxxu_priv * priv)887*4882a593Smuzhiyun static int rtl8192eu_iqk_path_b(struct rtl8xxxu_priv *priv)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun u32 reg_eac, reg_eb4, reg_ebc;
890*4882a593Smuzhiyun int result = 0;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
893*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00180);
894*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
897*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /* Path B IQK setting */
900*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
901*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
902*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x18008c1c);
903*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x821403e2);
906*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x68160000);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun /* LO calibration setting */
909*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00492911);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun /* One shot, path A LOK & IQK */
912*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
913*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun mdelay(1);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun /* Check failed */
918*4882a593Smuzhiyun reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
919*4882a593Smuzhiyun reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
920*4882a593Smuzhiyun reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (!(reg_eac & BIT(31)) &&
923*4882a593Smuzhiyun ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
924*4882a593Smuzhiyun ((reg_ebc & 0x03ff0000) != 0x00420000))
925*4882a593Smuzhiyun result |= 0x01;
926*4882a593Smuzhiyun else
927*4882a593Smuzhiyun dev_warn(&priv->udev->dev, "%s: Path B IQK failed!\n",
928*4882a593Smuzhiyun __func__);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun return result;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
rtl8192eu_rx_iqk_path_b(struct rtl8xxxu_priv * priv)933*4882a593Smuzhiyun static int rtl8192eu_rx_iqk_path_b(struct rtl8xxxu_priv *priv)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc, val32;
936*4882a593Smuzhiyun int result = 0;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun /* Leave IQK mode */
939*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /* Enable path A PA in TX IQK mode */
942*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_WE_LUT, 0x800a0);
943*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_RCK_OS, 0x30000);
944*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G1, 0x0000f);
945*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G2, 0xf117b);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /* PA/PAD control by 0x56, and set = 0x0 */
948*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00980);
949*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_56, 0x51000);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun /* Enter IQK mode */
952*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun /* TX IQK setting */
955*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
956*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun /* path-A IQK setting */
959*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
960*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
961*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x18008c1c);
962*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82160c1f);
965*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x68160c1f);
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun /* LO calibration setting */
968*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun /* One shot, path A LOK & IQK */
971*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
972*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun mdelay(10);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /* Check failed */
977*4882a593Smuzhiyun reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
978*4882a593Smuzhiyun reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
979*4882a593Smuzhiyun reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun if (!(reg_eac & BIT(31)) &&
982*4882a593Smuzhiyun ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
983*4882a593Smuzhiyun ((reg_ebc & 0x03ff0000) != 0x00420000)) {
984*4882a593Smuzhiyun result |= 0x01;
985*4882a593Smuzhiyun } else {
986*4882a593Smuzhiyun /*
987*4882a593Smuzhiyun * PA/PAD controlled by 0x0
988*4882a593Smuzhiyun * Vendor driver restores RF_A here which I believe is a bug
989*4882a593Smuzhiyun */
990*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
991*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x180);
992*4882a593Smuzhiyun goto out;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun val32 = 0x80007c00 |
996*4882a593Smuzhiyun (reg_eb4 & 0x03ff0000) | ((reg_ebc >> 16) & 0x03ff);
997*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK, val32);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun /* Modify RX IQK mode table */
1000*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_WE_LUT, 0x800a0);
1003*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_RCK_OS, 0x30000);
1004*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G1, 0x0000f);
1005*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G2, 0xf7ffa);
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /* PA/PAD control by 0x56, and set = 0x0 */
1008*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00980);
1009*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_56, 0x51000);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun /* Enter IQK mode */
1012*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun /* IQK setting */
1015*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun /* Path A IQK setting */
1018*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
1019*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
1020*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
1021*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x18008c1c);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
1024*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28160c1f);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* LO calibration setting */
1027*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a891);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun /* One shot, path A LOK & IQK */
1030*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
1031*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun mdelay(10);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
1036*4882a593Smuzhiyun reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
1037*4882a593Smuzhiyun reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
1040*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x180);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun if (!(reg_eac & BIT(30)) &&
1043*4882a593Smuzhiyun ((reg_ec4 & 0x03ff0000) != 0x01320000) &&
1044*4882a593Smuzhiyun ((reg_ecc & 0x03ff0000) != 0x00360000))
1045*4882a593Smuzhiyun result |= 0x02;
1046*4882a593Smuzhiyun else
1047*4882a593Smuzhiyun dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
1048*4882a593Smuzhiyun __func__);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun out:
1051*4882a593Smuzhiyun return result;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
rtl8192eu_phy_iqcalibrate(struct rtl8xxxu_priv * priv,int result[][8],int t)1054*4882a593Smuzhiyun static void rtl8192eu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
1055*4882a593Smuzhiyun int result[][8], int t)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun struct device *dev = &priv->udev->dev;
1058*4882a593Smuzhiyun u32 i, val32;
1059*4882a593Smuzhiyun int path_a_ok, path_b_ok;
1060*4882a593Smuzhiyun int retry = 2;
1061*4882a593Smuzhiyun static const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
1062*4882a593Smuzhiyun REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
1063*4882a593Smuzhiyun REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
1064*4882a593Smuzhiyun REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
1065*4882a593Smuzhiyun REG_TX_OFDM_BBON, REG_TX_TO_RX,
1066*4882a593Smuzhiyun REG_TX_TO_TX, REG_RX_CCK,
1067*4882a593Smuzhiyun REG_RX_OFDM, REG_RX_WAIT_RIFS,
1068*4882a593Smuzhiyun REG_RX_TO_RX, REG_STANDBY,
1069*4882a593Smuzhiyun REG_SLEEP, REG_PMPD_ANAEN
1070*4882a593Smuzhiyun };
1071*4882a593Smuzhiyun static const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
1072*4882a593Smuzhiyun REG_TXPAUSE, REG_BEACON_CTRL,
1073*4882a593Smuzhiyun REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
1074*4882a593Smuzhiyun };
1075*4882a593Smuzhiyun static const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
1076*4882a593Smuzhiyun REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
1077*4882a593Smuzhiyun REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
1078*4882a593Smuzhiyun REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
1079*4882a593Smuzhiyun REG_FPGA0_XB_RF_INT_OE, REG_CCK0_AFE_SETTING
1080*4882a593Smuzhiyun };
1081*4882a593Smuzhiyun u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
1082*4882a593Smuzhiyun u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /*
1085*4882a593Smuzhiyun * Note: IQ calibration must be performed after loading
1086*4882a593Smuzhiyun * PHY_REG.txt , and radio_a, radio_b.txt
1087*4882a593Smuzhiyun */
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun if (t == 0) {
1090*4882a593Smuzhiyun /* Save ADDA parameters, turn Path A ADDA on */
1091*4882a593Smuzhiyun rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
1092*4882a593Smuzhiyun RTL8XXXU_ADDA_REGS);
1093*4882a593Smuzhiyun rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
1094*4882a593Smuzhiyun rtl8xxxu_save_regs(priv, iqk_bb_regs,
1095*4882a593Smuzhiyun priv->bb_backup, RTL8XXXU_BB_REGS);
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun rtl8xxxu_path_adda_on(priv, adda_regs, true);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun /* MAC settings */
1101*4882a593Smuzhiyun rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
1104*4882a593Smuzhiyun val32 |= 0x0f000000;
1105*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
1108*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
1109*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22208200);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
1112*4882a593Smuzhiyun val32 |= (FPGA0_RF_PAPE | (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
1113*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
1116*4882a593Smuzhiyun val32 |= BIT(10);
1117*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
1118*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
1119*4882a593Smuzhiyun val32 |= BIT(10);
1120*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
1123*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
1124*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun for (i = 0; i < retry; i++) {
1127*4882a593Smuzhiyun path_a_ok = rtl8192eu_iqk_path_a(priv);
1128*4882a593Smuzhiyun if (path_a_ok == 0x01) {
1129*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv,
1130*4882a593Smuzhiyun REG_TX_POWER_BEFORE_IQK_A);
1131*4882a593Smuzhiyun result[t][0] = (val32 >> 16) & 0x3ff;
1132*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv,
1133*4882a593Smuzhiyun REG_TX_POWER_AFTER_IQK_A);
1134*4882a593Smuzhiyun result[t][1] = (val32 >> 16) & 0x3ff;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun break;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun if (!path_a_ok)
1141*4882a593Smuzhiyun dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun for (i = 0; i < retry; i++) {
1144*4882a593Smuzhiyun path_a_ok = rtl8192eu_rx_iqk_path_a(priv);
1145*4882a593Smuzhiyun if (path_a_ok == 0x03) {
1146*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv,
1147*4882a593Smuzhiyun REG_RX_POWER_BEFORE_IQK_A_2);
1148*4882a593Smuzhiyun result[t][2] = (val32 >> 16) & 0x3ff;
1149*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv,
1150*4882a593Smuzhiyun REG_RX_POWER_AFTER_IQK_A_2);
1151*4882a593Smuzhiyun result[t][3] = (val32 >> 16) & 0x3ff;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun break;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun if (!path_a_ok)
1158*4882a593Smuzhiyun dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun if (priv->rf_paths > 1) {
1161*4882a593Smuzhiyun /* Path A into standby */
1162*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
1163*4882a593Smuzhiyun rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
1164*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun /* Turn Path B ADDA on */
1167*4882a593Smuzhiyun rtl8xxxu_path_adda_on(priv, adda_regs, false);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
1170*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
1171*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun for (i = 0; i < retry; i++) {
1174*4882a593Smuzhiyun path_b_ok = rtl8192eu_iqk_path_b(priv);
1175*4882a593Smuzhiyun if (path_b_ok == 0x01) {
1176*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
1177*4882a593Smuzhiyun result[t][4] = (val32 >> 16) & 0x3ff;
1178*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
1179*4882a593Smuzhiyun result[t][5] = (val32 >> 16) & 0x3ff;
1180*4882a593Smuzhiyun break;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun if (!path_b_ok)
1185*4882a593Smuzhiyun dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun for (i = 0; i < retry; i++) {
1188*4882a593Smuzhiyun path_b_ok = rtl8192eu_rx_iqk_path_b(priv);
1189*4882a593Smuzhiyun if (path_b_ok == 0x03) {
1190*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv,
1191*4882a593Smuzhiyun REG_RX_POWER_BEFORE_IQK_B_2);
1192*4882a593Smuzhiyun result[t][6] = (val32 >> 16) & 0x3ff;
1193*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv,
1194*4882a593Smuzhiyun REG_RX_POWER_AFTER_IQK_B_2);
1195*4882a593Smuzhiyun result[t][7] = (val32 >> 16) & 0x3ff;
1196*4882a593Smuzhiyun break;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun if (!path_b_ok)
1201*4882a593Smuzhiyun dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun /* Back to BB mode, load original value */
1205*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun if (t) {
1208*4882a593Smuzhiyun /* Reload ADDA power saving parameters */
1209*4882a593Smuzhiyun rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
1210*4882a593Smuzhiyun RTL8XXXU_ADDA_REGS);
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /* Reload MAC parameters */
1213*4882a593Smuzhiyun rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /* Reload BB parameters */
1216*4882a593Smuzhiyun rtl8xxxu_restore_regs(priv, iqk_bb_regs,
1217*4882a593Smuzhiyun priv->bb_backup, RTL8XXXU_BB_REGS);
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun /* Restore RX initial gain */
1220*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
1221*4882a593Smuzhiyun val32 &= 0xffffff00;
1222*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
1223*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun if (priv->rf_paths > 1) {
1226*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
1227*4882a593Smuzhiyun val32 &= 0xffffff00;
1228*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
1229*4882a593Smuzhiyun val32 | 0x50);
1230*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
1231*4882a593Smuzhiyun val32 | xb_agc);
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun /* Load 0xe30 IQC default value */
1235*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
1236*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
rtl8192eu_phy_iq_calibrate(struct rtl8xxxu_priv * priv)1240*4882a593Smuzhiyun static void rtl8192eu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun struct device *dev = &priv->udev->dev;
1243*4882a593Smuzhiyun int result[4][8]; /* last is final result */
1244*4882a593Smuzhiyun int i, candidate;
1245*4882a593Smuzhiyun bool path_a_ok, path_b_ok;
1246*4882a593Smuzhiyun u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
1247*4882a593Smuzhiyun u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
1248*4882a593Smuzhiyun bool simu;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun memset(result, 0, sizeof(result));
1251*4882a593Smuzhiyun candidate = -1;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun path_a_ok = false;
1254*4882a593Smuzhiyun path_b_ok = false;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1257*4882a593Smuzhiyun rtl8192eu_phy_iqcalibrate(priv, result, i);
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun if (i == 1) {
1260*4882a593Smuzhiyun simu = rtl8xxxu_gen2_simularity_compare(priv,
1261*4882a593Smuzhiyun result, 0, 1);
1262*4882a593Smuzhiyun if (simu) {
1263*4882a593Smuzhiyun candidate = 0;
1264*4882a593Smuzhiyun break;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun if (i == 2) {
1269*4882a593Smuzhiyun simu = rtl8xxxu_gen2_simularity_compare(priv,
1270*4882a593Smuzhiyun result, 0, 2);
1271*4882a593Smuzhiyun if (simu) {
1272*4882a593Smuzhiyun candidate = 0;
1273*4882a593Smuzhiyun break;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun simu = rtl8xxxu_gen2_simularity_compare(priv,
1277*4882a593Smuzhiyun result, 1, 2);
1278*4882a593Smuzhiyun if (simu)
1279*4882a593Smuzhiyun candidate = 1;
1280*4882a593Smuzhiyun else
1281*4882a593Smuzhiyun candidate = 3;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1286*4882a593Smuzhiyun reg_e94 = result[i][0];
1287*4882a593Smuzhiyun reg_e9c = result[i][1];
1288*4882a593Smuzhiyun reg_ea4 = result[i][2];
1289*4882a593Smuzhiyun reg_eb4 = result[i][4];
1290*4882a593Smuzhiyun reg_ebc = result[i][5];
1291*4882a593Smuzhiyun reg_ec4 = result[i][6];
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun if (candidate >= 0) {
1295*4882a593Smuzhiyun reg_e94 = result[candidate][0];
1296*4882a593Smuzhiyun priv->rege94 = reg_e94;
1297*4882a593Smuzhiyun reg_e9c = result[candidate][1];
1298*4882a593Smuzhiyun priv->rege9c = reg_e9c;
1299*4882a593Smuzhiyun reg_ea4 = result[candidate][2];
1300*4882a593Smuzhiyun reg_eac = result[candidate][3];
1301*4882a593Smuzhiyun reg_eb4 = result[candidate][4];
1302*4882a593Smuzhiyun priv->regeb4 = reg_eb4;
1303*4882a593Smuzhiyun reg_ebc = result[candidate][5];
1304*4882a593Smuzhiyun priv->regebc = reg_ebc;
1305*4882a593Smuzhiyun reg_ec4 = result[candidate][6];
1306*4882a593Smuzhiyun reg_ecc = result[candidate][7];
1307*4882a593Smuzhiyun dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
1308*4882a593Smuzhiyun dev_dbg(dev,
1309*4882a593Smuzhiyun "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x ecc=%x\n",
1310*4882a593Smuzhiyun __func__, reg_e94, reg_e9c,
1311*4882a593Smuzhiyun reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
1312*4882a593Smuzhiyun path_a_ok = true;
1313*4882a593Smuzhiyun path_b_ok = true;
1314*4882a593Smuzhiyun } else {
1315*4882a593Smuzhiyun reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
1316*4882a593Smuzhiyun reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun if (reg_e94 && candidate >= 0)
1320*4882a593Smuzhiyun rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
1321*4882a593Smuzhiyun candidate, (reg_ea4 == 0));
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun if (priv->rf_paths > 1)
1324*4882a593Smuzhiyun rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
1325*4882a593Smuzhiyun candidate, (reg_ec4 == 0));
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun rtl8xxxu_save_regs(priv, rtl8xxxu_iqk_phy_iq_bb_reg,
1328*4882a593Smuzhiyun priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun /*
1332*4882a593Smuzhiyun * This is needed for 8723bu as well, presumable
1333*4882a593Smuzhiyun */
rtl8192e_crystal_afe_adjust(struct rtl8xxxu_priv * priv)1334*4882a593Smuzhiyun static void rtl8192e_crystal_afe_adjust(struct rtl8xxxu_priv *priv)
1335*4882a593Smuzhiyun {
1336*4882a593Smuzhiyun u8 val8;
1337*4882a593Smuzhiyun u32 val32;
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun /*
1340*4882a593Smuzhiyun * 40Mhz crystal source, MAC 0x28[2]=0
1341*4882a593Smuzhiyun */
1342*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
1343*4882a593Smuzhiyun val8 &= 0xfb;
1344*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_AFE_CTRL4);
1347*4882a593Smuzhiyun val32 &= 0xfffffc7f;
1348*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_AFE_CTRL4, val32);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun /*
1351*4882a593Smuzhiyun * 92e AFE parameter
1352*4882a593Smuzhiyun * AFE PLL KVCO selection, MAC 0x28[6]=1
1353*4882a593Smuzhiyun */
1354*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
1355*4882a593Smuzhiyun val8 &= 0xbf;
1356*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /*
1359*4882a593Smuzhiyun * AFE PLL KVCO selection, MAC 0x78[21]=0
1360*4882a593Smuzhiyun */
1361*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_AFE_CTRL4);
1362*4882a593Smuzhiyun val32 &= 0xffdfffff;
1363*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_AFE_CTRL4, val32);
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
rtl8192e_disabled_to_emu(struct rtl8xxxu_priv * priv)1366*4882a593Smuzhiyun static void rtl8192e_disabled_to_emu(struct rtl8xxxu_priv *priv)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun u8 val8;
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun /* Clear suspend enable and power down enable*/
1371*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
1372*4882a593Smuzhiyun val8 &= ~(BIT(3) | BIT(4));
1373*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun
rtl8192e_emu_to_active(struct rtl8xxxu_priv * priv)1376*4882a593Smuzhiyun static int rtl8192e_emu_to_active(struct rtl8xxxu_priv *priv)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun u8 val8;
1379*4882a593Smuzhiyun u32 val32;
1380*4882a593Smuzhiyun int count, ret = 0;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun /* disable HWPDN 0x04[15]=0*/
1383*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
1384*4882a593Smuzhiyun val8 &= ~BIT(7);
1385*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun /* disable SW LPS 0x04[10]= 0 */
1388*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
1389*4882a593Smuzhiyun val8 &= ~BIT(2);
1390*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun /* disable WL suspend*/
1393*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
1394*4882a593Smuzhiyun val8 &= ~(BIT(3) | BIT(4));
1395*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun /* wait till 0x04[17] = 1 power ready*/
1398*4882a593Smuzhiyun for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
1399*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
1400*4882a593Smuzhiyun if (val32 & BIT(17))
1401*4882a593Smuzhiyun break;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun udelay(10);
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun if (!count) {
1407*4882a593Smuzhiyun ret = -EBUSY;
1408*4882a593Smuzhiyun goto exit;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun /* We should be able to optimize the following three entries into one */
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun /* release WLON reset 0x04[16]= 1*/
1414*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
1415*4882a593Smuzhiyun val8 |= BIT(0);
1416*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun /* set, then poll until 0 */
1419*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
1420*4882a593Smuzhiyun val32 |= APS_FSMCO_MAC_ENABLE;
1421*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
1424*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
1425*4882a593Smuzhiyun if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
1426*4882a593Smuzhiyun ret = 0;
1427*4882a593Smuzhiyun break;
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun udelay(10);
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun if (!count) {
1433*4882a593Smuzhiyun ret = -EBUSY;
1434*4882a593Smuzhiyun goto exit;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun exit:
1438*4882a593Smuzhiyun return ret;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun
rtl8192eu_active_to_lps(struct rtl8xxxu_priv * priv)1441*4882a593Smuzhiyun static int rtl8192eu_active_to_lps(struct rtl8xxxu_priv *priv)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun struct device *dev = &priv->udev->dev;
1444*4882a593Smuzhiyun u8 val8;
1445*4882a593Smuzhiyun u16 val16;
1446*4882a593Smuzhiyun u32 val32;
1447*4882a593Smuzhiyun int retry, retval;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun retry = 100;
1452*4882a593Smuzhiyun retval = -EBUSY;
1453*4882a593Smuzhiyun /*
1454*4882a593Smuzhiyun * Poll 32 bit wide 0x05f8 for 0x00000000 to ensure no TX is pending.
1455*4882a593Smuzhiyun */
1456*4882a593Smuzhiyun do {
1457*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_SCH_TX_CMD);
1458*4882a593Smuzhiyun if (!val32) {
1459*4882a593Smuzhiyun retval = 0;
1460*4882a593Smuzhiyun break;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun } while (retry--);
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun if (!retry) {
1465*4882a593Smuzhiyun dev_warn(dev, "Failed to flush TX queue\n");
1466*4882a593Smuzhiyun retval = -EBUSY;
1467*4882a593Smuzhiyun goto out;
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun /* Disable CCK and OFDM, clock gated */
1471*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
1472*4882a593Smuzhiyun val8 &= ~SYS_FUNC_BBRSTB;
1473*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun udelay(2);
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun /* Reset whole BB */
1478*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
1479*4882a593Smuzhiyun val8 &= ~SYS_FUNC_BB_GLB_RSTN;
1480*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun /* Reset MAC TRX */
1483*4882a593Smuzhiyun val16 = rtl8xxxu_read16(priv, REG_CR);
1484*4882a593Smuzhiyun val16 &= 0xff00;
1485*4882a593Smuzhiyun val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE);
1486*4882a593Smuzhiyun rtl8xxxu_write16(priv, REG_CR, val16);
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun val16 = rtl8xxxu_read16(priv, REG_CR);
1489*4882a593Smuzhiyun val16 &= ~CR_SECURITY_ENABLE;
1490*4882a593Smuzhiyun rtl8xxxu_write16(priv, REG_CR, val16);
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_DUAL_TSF_RST);
1493*4882a593Smuzhiyun val8 |= DUAL_TSF_TX_OK;
1494*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_DUAL_TSF_RST, val8);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun out:
1497*4882a593Smuzhiyun return retval;
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun
rtl8192eu_active_to_emu(struct rtl8xxxu_priv * priv)1500*4882a593Smuzhiyun static int rtl8192eu_active_to_emu(struct rtl8xxxu_priv *priv)
1501*4882a593Smuzhiyun {
1502*4882a593Smuzhiyun u8 val8;
1503*4882a593Smuzhiyun int count, ret = 0;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun /* Turn off RF */
1506*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_RF_CTRL);
1507*4882a593Smuzhiyun val8 &= ~RF_ENABLE;
1508*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun /* Switch DPDT_SEL_P output from register 0x65[2] */
1511*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
1512*4882a593Smuzhiyun val8 &= ~LEDCFG2_DPDT_SELECT;
1513*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun /* 0x0005[1] = 1 turn off MAC by HW state machine*/
1516*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
1517*4882a593Smuzhiyun val8 |= BIT(1);
1518*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
1521*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
1522*4882a593Smuzhiyun if ((val8 & BIT(1)) == 0)
1523*4882a593Smuzhiyun break;
1524*4882a593Smuzhiyun udelay(10);
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun if (!count) {
1528*4882a593Smuzhiyun dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
1529*4882a593Smuzhiyun __func__);
1530*4882a593Smuzhiyun ret = -EBUSY;
1531*4882a593Smuzhiyun goto exit;
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun exit:
1535*4882a593Smuzhiyun return ret;
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun
rtl8192eu_emu_to_disabled(struct rtl8xxxu_priv * priv)1538*4882a593Smuzhiyun static int rtl8192eu_emu_to_disabled(struct rtl8xxxu_priv *priv)
1539*4882a593Smuzhiyun {
1540*4882a593Smuzhiyun u8 val8;
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun /* 0x04[12:11] = 01 enable WL suspend */
1543*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
1544*4882a593Smuzhiyun val8 &= ~(BIT(3) | BIT(4));
1545*4882a593Smuzhiyun val8 |= BIT(3);
1546*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun return 0;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
rtl8192eu_power_on(struct rtl8xxxu_priv * priv)1551*4882a593Smuzhiyun static int rtl8192eu_power_on(struct rtl8xxxu_priv *priv)
1552*4882a593Smuzhiyun {
1553*4882a593Smuzhiyun u16 val16;
1554*4882a593Smuzhiyun u32 val32;
1555*4882a593Smuzhiyun int ret;
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun ret = 0;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
1560*4882a593Smuzhiyun if (val32 & SYS_CFG_SPS_LDO_SEL) {
1561*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0xc3);
1562*4882a593Smuzhiyun } else {
1563*4882a593Smuzhiyun /*
1564*4882a593Smuzhiyun * Raise 1.2V voltage
1565*4882a593Smuzhiyun */
1566*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_8192E_LDOV12_CTRL);
1567*4882a593Smuzhiyun val32 &= 0xff0fffff;
1568*4882a593Smuzhiyun val32 |= 0x00500000;
1569*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_8192E_LDOV12_CTRL, val32);
1570*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0x83);
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun /*
1574*4882a593Smuzhiyun * Adjust AFE before enabling PLL
1575*4882a593Smuzhiyun */
1576*4882a593Smuzhiyun rtl8192e_crystal_afe_adjust(priv);
1577*4882a593Smuzhiyun rtl8192e_disabled_to_emu(priv);
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun ret = rtl8192e_emu_to_active(priv);
1580*4882a593Smuzhiyun if (ret)
1581*4882a593Smuzhiyun goto exit;
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun rtl8xxxu_write16(priv, REG_CR, 0x0000);
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun /*
1586*4882a593Smuzhiyun * Enable MAC DMA/WMAC/SCHEDULE/SEC block
1587*4882a593Smuzhiyun * Set CR bit10 to enable 32k calibration.
1588*4882a593Smuzhiyun */
1589*4882a593Smuzhiyun val16 = rtl8xxxu_read16(priv, REG_CR);
1590*4882a593Smuzhiyun val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
1591*4882a593Smuzhiyun CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
1592*4882a593Smuzhiyun CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
1593*4882a593Smuzhiyun CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
1594*4882a593Smuzhiyun CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
1595*4882a593Smuzhiyun rtl8xxxu_write16(priv, REG_CR, val16);
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun exit:
1598*4882a593Smuzhiyun return ret;
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun
rtl8192eu_power_off(struct rtl8xxxu_priv * priv)1601*4882a593Smuzhiyun static void rtl8192eu_power_off(struct rtl8xxxu_priv *priv)
1602*4882a593Smuzhiyun {
1603*4882a593Smuzhiyun u8 val8;
1604*4882a593Smuzhiyun u16 val16;
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun rtl8xxxu_flush_fifo(priv);
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
1609*4882a593Smuzhiyun val8 &= ~TX_REPORT_CTRL_TIMER_ENABLE;
1610*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun /* Turn off RF */
1613*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_RF_CTRL, 0x00);
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun rtl8192eu_active_to_lps(priv);
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun /* Reset Firmware if running in RAM */
1618*4882a593Smuzhiyun if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
1619*4882a593Smuzhiyun rtl8xxxu_firmware_self_reset(priv);
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun /* Reset MCU */
1622*4882a593Smuzhiyun val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
1623*4882a593Smuzhiyun val16 &= ~SYS_FUNC_CPU_ENABLE;
1624*4882a593Smuzhiyun rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun /* Reset MCU ready status */
1627*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun rtl8xxxu_reset_8051(priv);
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun rtl8192eu_active_to_emu(priv);
1632*4882a593Smuzhiyun rtl8192eu_emu_to_disabled(priv);
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun
rtl8192e_enable_rf(struct rtl8xxxu_priv * priv)1635*4882a593Smuzhiyun static void rtl8192e_enable_rf(struct rtl8xxxu_priv *priv)
1636*4882a593Smuzhiyun {
1637*4882a593Smuzhiyun u32 val32;
1638*4882a593Smuzhiyun u8 val8;
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_RX_WAIT_CCA);
1641*4882a593Smuzhiyun val32 |= (BIT(22) | BIT(23));
1642*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, val32);
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_GPIO_MUXCFG);
1645*4882a593Smuzhiyun val8 |= BIT(5);
1646*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_GPIO_MUXCFG, val8);
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun /*
1649*4882a593Smuzhiyun * WLAN action by PTA
1650*4882a593Smuzhiyun */
1651*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
1654*4882a593Smuzhiyun val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
1655*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
1658*4882a593Smuzhiyun val32 |= (BIT(0) | BIT(1));
1659*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_RFE_CTRL_ANTA_SRC, 0x77);
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
1664*4882a593Smuzhiyun val32 &= ~BIT(24);
1665*4882a593Smuzhiyun val32 |= BIT(23);
1666*4882a593Smuzhiyun rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun /*
1669*4882a593Smuzhiyun * Fix external switch Main->S1, Aux->S0
1670*4882a593Smuzhiyun */
1671*4882a593Smuzhiyun val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
1672*4882a593Smuzhiyun val8 &= ~BIT(0);
1673*4882a593Smuzhiyun rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun struct rtl8xxxu_fileops rtl8192eu_fops = {
1677*4882a593Smuzhiyun .parse_efuse = rtl8192eu_parse_efuse,
1678*4882a593Smuzhiyun .load_firmware = rtl8192eu_load_firmware,
1679*4882a593Smuzhiyun .power_on = rtl8192eu_power_on,
1680*4882a593Smuzhiyun .power_off = rtl8192eu_power_off,
1681*4882a593Smuzhiyun .reset_8051 = rtl8xxxu_reset_8051,
1682*4882a593Smuzhiyun .llt_init = rtl8xxxu_auto_llt_table,
1683*4882a593Smuzhiyun .init_phy_bb = rtl8192eu_init_phy_bb,
1684*4882a593Smuzhiyun .init_phy_rf = rtl8192eu_init_phy_rf,
1685*4882a593Smuzhiyun .phy_iq_calibrate = rtl8192eu_phy_iq_calibrate,
1686*4882a593Smuzhiyun .config_channel = rtl8xxxu_gen2_config_channel,
1687*4882a593Smuzhiyun .parse_rx_desc = rtl8xxxu_parse_rxdesc24,
1688*4882a593Smuzhiyun .enable_rf = rtl8192e_enable_rf,
1689*4882a593Smuzhiyun .disable_rf = rtl8xxxu_gen2_disable_rf,
1690*4882a593Smuzhiyun .usb_quirks = rtl8xxxu_gen2_usb_quirks,
1691*4882a593Smuzhiyun .set_tx_power = rtl8192e_set_tx_power,
1692*4882a593Smuzhiyun .update_rate_mask = rtl8xxxu_gen2_update_rate_mask,
1693*4882a593Smuzhiyun .report_connect = rtl8xxxu_gen2_report_connect,
1694*4882a593Smuzhiyun .fill_txdesc = rtl8xxxu_fill_txdesc_v2,
1695*4882a593Smuzhiyun .writeN_block_size = 128,
1696*4882a593Smuzhiyun .tx_desc_size = sizeof(struct rtl8xxxu_txdesc40),
1697*4882a593Smuzhiyun .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc24),
1698*4882a593Smuzhiyun .has_s0s1 = 0,
1699*4882a593Smuzhiyun .gen2_thermal_meter = 1,
1700*4882a593Smuzhiyun .adda_1t_init = 0x0fc01616,
1701*4882a593Smuzhiyun .adda_1t_path_on = 0x0fc01616,
1702*4882a593Smuzhiyun .adda_2t_path_on_a = 0x0fc01616,
1703*4882a593Smuzhiyun .adda_2t_path_on_b = 0x0fc01616,
1704*4882a593Smuzhiyun .trxff_boundary = 0x3cff,
1705*4882a593Smuzhiyun .mactable = rtl8192e_mac_init_table,
1706*4882a593Smuzhiyun .total_page_num = TX_TOTAL_PAGE_NUM_8192E,
1707*4882a593Smuzhiyun .page_num_hi = TX_PAGE_NUM_HI_PQ_8192E,
1708*4882a593Smuzhiyun .page_num_lo = TX_PAGE_NUM_LO_PQ_8192E,
1709*4882a593Smuzhiyun .page_num_norm = TX_PAGE_NUM_NORM_PQ_8192E,
1710*4882a593Smuzhiyun };
1711