xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtl8xxxu/rtl8xxxu.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 - 2017 Jes Sorensen <Jes.Sorensen@gmail.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Register definitions taken from original Realtek rtl8723au driver
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <asm/byteorder.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_REG_WRITE	0x01
11*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_REG_READ		0x02
12*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_RFREG_WRITE	0x04
13*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_RFREG_READ	0x08
14*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_CHANNEL		0x10
15*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_TX		0x20
16*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_TX_DUMP		0x40
17*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_RX		0x80
18*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_RX_DUMP		0x100
19*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_USB		0x200
20*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_KEY		0x400
21*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_H2C		0x800
22*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_ACTION		0x1000
23*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_EFUSE		0x2000
24*4882a593Smuzhiyun #define RTL8XXXU_DEBUG_INTERRUPT	0x4000
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define RTW_USB_CONTROL_MSG_TIMEOUT	500
27*4882a593Smuzhiyun #define RTL8XXXU_MAX_REG_POLL		500
28*4882a593Smuzhiyun #define	USB_INTR_CONTENT_LENGTH		56
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define RTL8XXXU_OUT_ENDPOINTS		4
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define REALTEK_USB_READ		0xc0
33*4882a593Smuzhiyun #define REALTEK_USB_WRITE		0x40
34*4882a593Smuzhiyun #define REALTEK_USB_CMD_REQ		0x05
35*4882a593Smuzhiyun #define REALTEK_USB_CMD_IDX		0x00
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define TX_TOTAL_PAGE_NUM		0xf8
38*4882a593Smuzhiyun #define TX_TOTAL_PAGE_NUM_8192E		0xf3
39*4882a593Smuzhiyun #define TX_TOTAL_PAGE_NUM_8723B		0xf7
40*4882a593Smuzhiyun /* (HPQ + LPQ + NPQ + PUBQ) = TX_TOTAL_PAGE_NUM */
41*4882a593Smuzhiyun #define TX_PAGE_NUM_PUBQ		0xe7
42*4882a593Smuzhiyun #define TX_PAGE_NUM_HI_PQ		0x0c
43*4882a593Smuzhiyun #define TX_PAGE_NUM_LO_PQ		0x02
44*4882a593Smuzhiyun #define TX_PAGE_NUM_NORM_PQ		0x02
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define TX_PAGE_NUM_PUBQ_8192E		0xe7
47*4882a593Smuzhiyun #define TX_PAGE_NUM_HI_PQ_8192E		0x08
48*4882a593Smuzhiyun #define TX_PAGE_NUM_LO_PQ_8192E		0x0c
49*4882a593Smuzhiyun #define TX_PAGE_NUM_NORM_PQ_8192E	0x00
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define TX_PAGE_NUM_PUBQ_8723B		0xe7
52*4882a593Smuzhiyun #define TX_PAGE_NUM_HI_PQ_8723B		0x0c
53*4882a593Smuzhiyun #define TX_PAGE_NUM_LO_PQ_8723B		0x02
54*4882a593Smuzhiyun #define TX_PAGE_NUM_NORM_PQ_8723B	0x02
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define RTL_FW_PAGE_SIZE		4096
57*4882a593Smuzhiyun #define RTL8XXXU_FIRMWARE_POLL_MAX	1000
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define RTL8723A_CHANNEL_GROUPS		3
60*4882a593Smuzhiyun #define RTL8723A_MAX_RF_PATHS		2
61*4882a593Smuzhiyun #define RTL8723B_CHANNEL_GROUPS		6
62*4882a593Smuzhiyun #define RTL8723B_TX_COUNT		4
63*4882a593Smuzhiyun #define RTL8723B_MAX_RF_PATHS		4
64*4882a593Smuzhiyun #define RTL8XXXU_MAX_CHANNEL_GROUPS	6
65*4882a593Smuzhiyun #define RF6052_MAX_TX_PWR		0x3f
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define EFUSE_MAP_LEN			512
68*4882a593Smuzhiyun #define EFUSE_MAX_SECTION_8723A		64
69*4882a593Smuzhiyun #define EFUSE_REAL_CONTENT_LEN_8723A	512
70*4882a593Smuzhiyun #define EFUSE_BT_MAP_LEN_8723A		1024
71*4882a593Smuzhiyun #define EFUSE_MAX_WORD_UNIT		4
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun enum rtl8xxxu_rtl_chip {
74*4882a593Smuzhiyun 	RTL8192S = 0x81920,
75*4882a593Smuzhiyun 	RTL8191S = 0x81910,
76*4882a593Smuzhiyun 	RTL8192C = 0x8192c,
77*4882a593Smuzhiyun 	RTL8191C = 0x8191c,
78*4882a593Smuzhiyun 	RTL8188C = 0x8188c,
79*4882a593Smuzhiyun 	RTL8188R = 0x81889,
80*4882a593Smuzhiyun 	RTL8192D = 0x8192d,
81*4882a593Smuzhiyun 	RTL8723A = 0x8723a,
82*4882a593Smuzhiyun 	RTL8188E = 0x8188e,
83*4882a593Smuzhiyun 	RTL8812  = 0x88120,
84*4882a593Smuzhiyun 	RTL8821  = 0x88210,
85*4882a593Smuzhiyun 	RTL8192E = 0x8192e,
86*4882a593Smuzhiyun 	RTL8191E = 0x8191e,
87*4882a593Smuzhiyun 	RTL8723B = 0x8723b,
88*4882a593Smuzhiyun 	RTL8814A = 0x8814a,
89*4882a593Smuzhiyun 	RTL8881A = 0x8881a,
90*4882a593Smuzhiyun 	RTL8821B = 0x8821b,
91*4882a593Smuzhiyun 	RTL8822B = 0x8822b,
92*4882a593Smuzhiyun 	RTL8703B = 0x8703b,
93*4882a593Smuzhiyun 	RTL8195A = 0x8195a,
94*4882a593Smuzhiyun 	RTL8188F = 0x8188f
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun enum rtl8xxxu_rx_type {
98*4882a593Smuzhiyun 	RX_TYPE_DATA_PKT = 0,
99*4882a593Smuzhiyun 	RX_TYPE_C2H = 1,
100*4882a593Smuzhiyun 	RX_TYPE_ERROR = -1
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun struct rtl8xxxu_rxdesc16 {
104*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
105*4882a593Smuzhiyun 	u32 pktlen:14;
106*4882a593Smuzhiyun 	u32 crc32:1;
107*4882a593Smuzhiyun 	u32 icverr:1;
108*4882a593Smuzhiyun 	u32 drvinfo_sz:4;
109*4882a593Smuzhiyun 	u32 security:3;
110*4882a593Smuzhiyun 	u32 qos:1;
111*4882a593Smuzhiyun 	u32 shift:2;
112*4882a593Smuzhiyun 	u32 phy_stats:1;
113*4882a593Smuzhiyun 	u32 swdec:1;
114*4882a593Smuzhiyun 	u32 ls:1;
115*4882a593Smuzhiyun 	u32 fs:1;
116*4882a593Smuzhiyun 	u32 eor:1;
117*4882a593Smuzhiyun 	u32 own:1;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	u32 macid:5;
120*4882a593Smuzhiyun 	u32 tid:4;
121*4882a593Smuzhiyun 	u32 hwrsvd:4;
122*4882a593Smuzhiyun 	u32 amsdu:1;
123*4882a593Smuzhiyun 	u32 paggr:1;
124*4882a593Smuzhiyun 	u32 faggr:1;
125*4882a593Smuzhiyun 	u32 a1fit:4;
126*4882a593Smuzhiyun 	u32 a2fit:4;
127*4882a593Smuzhiyun 	u32 pam:1;
128*4882a593Smuzhiyun 	u32 pwr:1;
129*4882a593Smuzhiyun 	u32 md:1;
130*4882a593Smuzhiyun 	u32 mf:1;
131*4882a593Smuzhiyun 	u32 type:2;
132*4882a593Smuzhiyun 	u32 mc:1;
133*4882a593Smuzhiyun 	u32 bc:1;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	u32 seq:12;
136*4882a593Smuzhiyun 	u32 frag:4;
137*4882a593Smuzhiyun 	u32 pkt_cnt:8;
138*4882a593Smuzhiyun 	u32 reserved:6;
139*4882a593Smuzhiyun 	u32 nextind:1;
140*4882a593Smuzhiyun 	u32 reserved0:1;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	u32 rxmcs:6;
143*4882a593Smuzhiyun 	u32 rxht:1;
144*4882a593Smuzhiyun 	u32 gf:1;
145*4882a593Smuzhiyun 	u32 splcp:1;
146*4882a593Smuzhiyun 	u32 bw:1;
147*4882a593Smuzhiyun 	u32 htc:1;
148*4882a593Smuzhiyun 	u32 eosp:1;
149*4882a593Smuzhiyun 	u32 bssidfit:2;
150*4882a593Smuzhiyun 	u32 reserved1:16;
151*4882a593Smuzhiyun 	u32 unicastwake:1;
152*4882a593Smuzhiyun 	u32 magicwake:1;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	u32 pattern0match:1;
155*4882a593Smuzhiyun 	u32 pattern1match:1;
156*4882a593Smuzhiyun 	u32 pattern2match:1;
157*4882a593Smuzhiyun 	u32 pattern3match:1;
158*4882a593Smuzhiyun 	u32 pattern4match:1;
159*4882a593Smuzhiyun 	u32 pattern5match:1;
160*4882a593Smuzhiyun 	u32 pattern6match:1;
161*4882a593Smuzhiyun 	u32 pattern7match:1;
162*4882a593Smuzhiyun 	u32 pattern8match:1;
163*4882a593Smuzhiyun 	u32 pattern9match:1;
164*4882a593Smuzhiyun 	u32 patternamatch:1;
165*4882a593Smuzhiyun 	u32 patternbmatch:1;
166*4882a593Smuzhiyun 	u32 patterncmatch:1;
167*4882a593Smuzhiyun 	u32 reserved2:19;
168*4882a593Smuzhiyun #else
169*4882a593Smuzhiyun 	u32 own:1;
170*4882a593Smuzhiyun 	u32 eor:1;
171*4882a593Smuzhiyun 	u32 fs:1;
172*4882a593Smuzhiyun 	u32 ls:1;
173*4882a593Smuzhiyun 	u32 swdec:1;
174*4882a593Smuzhiyun 	u32 phy_stats:1;
175*4882a593Smuzhiyun 	u32 shift:2;
176*4882a593Smuzhiyun 	u32 qos:1;
177*4882a593Smuzhiyun 	u32 security:3;
178*4882a593Smuzhiyun 	u32 drvinfo_sz:4;
179*4882a593Smuzhiyun 	u32 icverr:1;
180*4882a593Smuzhiyun 	u32 crc32:1;
181*4882a593Smuzhiyun 	u32 pktlen:14;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	u32 bc:1;
184*4882a593Smuzhiyun 	u32 mc:1;
185*4882a593Smuzhiyun 	u32 type:2;
186*4882a593Smuzhiyun 	u32 mf:1;
187*4882a593Smuzhiyun 	u32 md:1;
188*4882a593Smuzhiyun 	u32 pwr:1;
189*4882a593Smuzhiyun 	u32 pam:1;
190*4882a593Smuzhiyun 	u32 a2fit:4;
191*4882a593Smuzhiyun 	u32 a1fit:4;
192*4882a593Smuzhiyun 	u32 faggr:1;
193*4882a593Smuzhiyun 	u32 paggr:1;
194*4882a593Smuzhiyun 	u32 amsdu:1;
195*4882a593Smuzhiyun 	u32 hwrsvd:4;
196*4882a593Smuzhiyun 	u32 tid:4;
197*4882a593Smuzhiyun 	u32 macid:5;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	u32 reserved0:1;
200*4882a593Smuzhiyun 	u32 nextind:1;
201*4882a593Smuzhiyun 	u32 reserved:6;
202*4882a593Smuzhiyun 	u32 pkt_cnt:8;
203*4882a593Smuzhiyun 	u32 frag:4;
204*4882a593Smuzhiyun 	u32 seq:12;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	u32 magicwake:1;
207*4882a593Smuzhiyun 	u32 unicastwake:1;
208*4882a593Smuzhiyun 	u32 reserved1:16;
209*4882a593Smuzhiyun 	u32 bssidfit:2;
210*4882a593Smuzhiyun 	u32 eosp:1;
211*4882a593Smuzhiyun 	u32 htc:1;
212*4882a593Smuzhiyun 	u32 bw:1;
213*4882a593Smuzhiyun 	u32 splcp:1;
214*4882a593Smuzhiyun 	u32 gf:1;
215*4882a593Smuzhiyun 	u32 rxht:1;
216*4882a593Smuzhiyun 	u32 rxmcs:6;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	u32 reserved2:19;
219*4882a593Smuzhiyun 	u32 patterncmatch:1;
220*4882a593Smuzhiyun 	u32 patternbmatch:1;
221*4882a593Smuzhiyun 	u32 patternamatch:1;
222*4882a593Smuzhiyun 	u32 pattern9match:1;
223*4882a593Smuzhiyun 	u32 pattern8match:1;
224*4882a593Smuzhiyun 	u32 pattern7match:1;
225*4882a593Smuzhiyun 	u32 pattern6match:1;
226*4882a593Smuzhiyun 	u32 pattern5match:1;
227*4882a593Smuzhiyun 	u32 pattern4match:1;
228*4882a593Smuzhiyun 	u32 pattern3match:1;
229*4882a593Smuzhiyun 	u32 pattern2match:1;
230*4882a593Smuzhiyun 	u32 pattern1match:1;
231*4882a593Smuzhiyun 	u32 pattern0match:1;
232*4882a593Smuzhiyun #endif
233*4882a593Smuzhiyun 	u32 tsfl;
234*4882a593Smuzhiyun #if 0
235*4882a593Smuzhiyun 	u32 bassn:12;
236*4882a593Smuzhiyun 	u32 bavld:1;
237*4882a593Smuzhiyun 	u32 reserved3:19;
238*4882a593Smuzhiyun #endif
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun struct rtl8xxxu_rxdesc24 {
242*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
243*4882a593Smuzhiyun 	u32 pktlen:14;
244*4882a593Smuzhiyun 	u32 crc32:1;
245*4882a593Smuzhiyun 	u32 icverr:1;
246*4882a593Smuzhiyun 	u32 drvinfo_sz:4;
247*4882a593Smuzhiyun 	u32 security:3;
248*4882a593Smuzhiyun 	u32 qos:1;
249*4882a593Smuzhiyun 	u32 shift:2;
250*4882a593Smuzhiyun 	u32 phy_stats:1;
251*4882a593Smuzhiyun 	u32 swdec:1;
252*4882a593Smuzhiyun 	u32 ls:1;
253*4882a593Smuzhiyun 	u32 fs:1;
254*4882a593Smuzhiyun 	u32 eor:1;
255*4882a593Smuzhiyun 	u32 own:1;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	u32 macid:7;
258*4882a593Smuzhiyun 	u32 dummy1_0:1;
259*4882a593Smuzhiyun 	u32 tid:4;
260*4882a593Smuzhiyun 	u32 dummy1_1:1;
261*4882a593Smuzhiyun 	u32 amsdu:1;
262*4882a593Smuzhiyun 	u32 rxid_match:1;
263*4882a593Smuzhiyun 	u32 paggr:1;
264*4882a593Smuzhiyun 	u32 a1fit:4;	/* 16 */
265*4882a593Smuzhiyun 	u32 chkerr:1;
266*4882a593Smuzhiyun 	u32 ipver:1;
267*4882a593Smuzhiyun 	u32 tcpudp:1;
268*4882a593Smuzhiyun 	u32 chkvld:1;
269*4882a593Smuzhiyun 	u32 pam:1;
270*4882a593Smuzhiyun 	u32 pwr:1;
271*4882a593Smuzhiyun 	u32 more_data:1;
272*4882a593Smuzhiyun 	u32 more_frag:1;
273*4882a593Smuzhiyun 	u32 type:2;
274*4882a593Smuzhiyun 	u32 mc:1;
275*4882a593Smuzhiyun 	u32 bc:1;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	u32 seq:12;
278*4882a593Smuzhiyun 	u32 frag:4;
279*4882a593Smuzhiyun 	u32 rx_is_qos:1;	/* 16 */
280*4882a593Smuzhiyun 	u32 dummy2_0:1;
281*4882a593Smuzhiyun 	u32 wlanhd_iv_len:6;
282*4882a593Smuzhiyun 	u32 dummy2_1:4;
283*4882a593Smuzhiyun 	u32 rpt_sel:1;
284*4882a593Smuzhiyun 	u32 dummy2_2:3;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	u32 rxmcs:7;
287*4882a593Smuzhiyun 	u32 dummy3_0:3;
288*4882a593Smuzhiyun 	u32 htc:1;
289*4882a593Smuzhiyun 	u32 eosp:1;
290*4882a593Smuzhiyun 	u32 bssidfit:2;
291*4882a593Smuzhiyun 	u32 dummy3_1:2;
292*4882a593Smuzhiyun 	u32 usb_agg_pktnum:8;	/* 16 */
293*4882a593Smuzhiyun 	u32 dummy3_2:5;
294*4882a593Smuzhiyun 	u32 pattern_match:1;
295*4882a593Smuzhiyun 	u32 unicast_match:1;
296*4882a593Smuzhiyun 	u32 magic_match:1;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	u32 splcp:1;
299*4882a593Smuzhiyun 	u32 ldcp:1;
300*4882a593Smuzhiyun 	u32 stbc:1;
301*4882a593Smuzhiyun 	u32 dummy4_0:1;
302*4882a593Smuzhiyun 	u32 bw:2;
303*4882a593Smuzhiyun 	u32 dummy4_1:26;
304*4882a593Smuzhiyun #else
305*4882a593Smuzhiyun 	u32 own:1;
306*4882a593Smuzhiyun 	u32 eor:1;
307*4882a593Smuzhiyun 	u32 fs:1;
308*4882a593Smuzhiyun 	u32 ls:1;
309*4882a593Smuzhiyun 	u32 swdec:1;
310*4882a593Smuzhiyun 	u32 phy_stats:1;
311*4882a593Smuzhiyun 	u32 shift:2;
312*4882a593Smuzhiyun 	u32 qos:1;
313*4882a593Smuzhiyun 	u32 security:3;
314*4882a593Smuzhiyun 	u32 drvinfo_sz:4;
315*4882a593Smuzhiyun 	u32 icverr:1;
316*4882a593Smuzhiyun 	u32 crc32:1;
317*4882a593Smuzhiyun 	u32 pktlen:14;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	u32 bc:1;
320*4882a593Smuzhiyun 	u32 mc:1;
321*4882a593Smuzhiyun 	u32 type:2;
322*4882a593Smuzhiyun 	u32 mf:1;
323*4882a593Smuzhiyun 	u32 md:1;
324*4882a593Smuzhiyun 	u32 pwr:1;
325*4882a593Smuzhiyun 	u32 pam:1;
326*4882a593Smuzhiyun 	u32 a2fit:4;
327*4882a593Smuzhiyun 	u32 a1fit:4;
328*4882a593Smuzhiyun 	u32 faggr:1;
329*4882a593Smuzhiyun 	u32 paggr:1;
330*4882a593Smuzhiyun 	u32 amsdu:1;
331*4882a593Smuzhiyun 	u32 hwrsvd:4;
332*4882a593Smuzhiyun 	u32 tid:4;
333*4882a593Smuzhiyun 	u32 macid:5;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	u32 dummy2_2:3;
336*4882a593Smuzhiyun 	u32 rpt_sel:1;
337*4882a593Smuzhiyun 	u32 dummy2_1:4;
338*4882a593Smuzhiyun 	u32 wlanhd_iv_len:6;
339*4882a593Smuzhiyun 	u32 dummy2_0:1;
340*4882a593Smuzhiyun 	u32 rx_is_qos:1;
341*4882a593Smuzhiyun 	u32 frag:4;		/* 16 */
342*4882a593Smuzhiyun 	u32 seq:12;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	u32 magic_match:1;
345*4882a593Smuzhiyun 	u32 unicast_match:1;
346*4882a593Smuzhiyun 	u32 pattern_match:1;
347*4882a593Smuzhiyun 	u32 dummy3_2:5;
348*4882a593Smuzhiyun 	u32 usb_agg_pktnum:8;
349*4882a593Smuzhiyun 	u32 dummy3_1:2;		/* 16 */
350*4882a593Smuzhiyun 	u32 bssidfit:2;
351*4882a593Smuzhiyun 	u32 eosp:1;
352*4882a593Smuzhiyun 	u32 htc:1;
353*4882a593Smuzhiyun 	u32 dummy3_0:3;
354*4882a593Smuzhiyun 	u32 rxmcs:7;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	u32 dumm4_1:26;
357*4882a593Smuzhiyun 	u32 bw:2;
358*4882a593Smuzhiyun 	u32 dummy4_0:1;
359*4882a593Smuzhiyun 	u32 stbc:1;
360*4882a593Smuzhiyun 	u32 ldcp:1;
361*4882a593Smuzhiyun 	u32 splcp:1;
362*4882a593Smuzhiyun #endif
363*4882a593Smuzhiyun 	u32 tsfl;
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun struct rtl8xxxu_txdesc32 {
367*4882a593Smuzhiyun 	__le16 pkt_size;
368*4882a593Smuzhiyun 	u8 pkt_offset;
369*4882a593Smuzhiyun 	u8 txdw0;
370*4882a593Smuzhiyun 	__le32 txdw1;
371*4882a593Smuzhiyun 	__le32 txdw2;
372*4882a593Smuzhiyun 	__le32 txdw3;
373*4882a593Smuzhiyun 	__le32 txdw4;
374*4882a593Smuzhiyun 	__le32 txdw5;
375*4882a593Smuzhiyun 	__le32 txdw6;
376*4882a593Smuzhiyun 	__le16 csum;
377*4882a593Smuzhiyun 	__le16 txdw7;
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun struct rtl8xxxu_txdesc40 {
381*4882a593Smuzhiyun 	__le16 pkt_size;
382*4882a593Smuzhiyun 	u8 pkt_offset;
383*4882a593Smuzhiyun 	u8 txdw0;
384*4882a593Smuzhiyun 	__le32 txdw1;
385*4882a593Smuzhiyun 	__le32 txdw2;
386*4882a593Smuzhiyun 	__le32 txdw3;
387*4882a593Smuzhiyun 	__le32 txdw4;
388*4882a593Smuzhiyun 	__le32 txdw5;
389*4882a593Smuzhiyun 	__le32 txdw6;
390*4882a593Smuzhiyun 	__le16 csum;
391*4882a593Smuzhiyun 	__le16 txdw7;
392*4882a593Smuzhiyun 	__le32 txdw8;
393*4882a593Smuzhiyun 	__le32 txdw9;
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun /*  CCK Rates, TxHT = 0 */
397*4882a593Smuzhiyun #define DESC_RATE_1M			0x00
398*4882a593Smuzhiyun #define DESC_RATE_2M			0x01
399*4882a593Smuzhiyun #define DESC_RATE_5_5M			0x02
400*4882a593Smuzhiyun #define DESC_RATE_11M			0x03
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /*  OFDM Rates, TxHT = 0 */
403*4882a593Smuzhiyun #define DESC_RATE_6M			0x04
404*4882a593Smuzhiyun #define DESC_RATE_9M			0x05
405*4882a593Smuzhiyun #define DESC_RATE_12M			0x06
406*4882a593Smuzhiyun #define DESC_RATE_18M			0x07
407*4882a593Smuzhiyun #define DESC_RATE_24M			0x08
408*4882a593Smuzhiyun #define DESC_RATE_36M			0x09
409*4882a593Smuzhiyun #define DESC_RATE_48M			0x0a
410*4882a593Smuzhiyun #define DESC_RATE_54M			0x0b
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun /*  MCS Rates, TxHT = 1 */
413*4882a593Smuzhiyun #define DESC_RATE_MCS0			0x0c
414*4882a593Smuzhiyun #define DESC_RATE_MCS1			0x0d
415*4882a593Smuzhiyun #define DESC_RATE_MCS2			0x0e
416*4882a593Smuzhiyun #define DESC_RATE_MCS3			0x0f
417*4882a593Smuzhiyun #define DESC_RATE_MCS4			0x10
418*4882a593Smuzhiyun #define DESC_RATE_MCS5			0x11
419*4882a593Smuzhiyun #define DESC_RATE_MCS6			0x12
420*4882a593Smuzhiyun #define DESC_RATE_MCS7			0x13
421*4882a593Smuzhiyun #define DESC_RATE_MCS8			0x14
422*4882a593Smuzhiyun #define DESC_RATE_MCS9			0x15
423*4882a593Smuzhiyun #define DESC_RATE_MCS10			0x16
424*4882a593Smuzhiyun #define DESC_RATE_MCS11			0x17
425*4882a593Smuzhiyun #define DESC_RATE_MCS12			0x18
426*4882a593Smuzhiyun #define DESC_RATE_MCS13			0x19
427*4882a593Smuzhiyun #define DESC_RATE_MCS14			0x1a
428*4882a593Smuzhiyun #define DESC_RATE_MCS15			0x1b
429*4882a593Smuzhiyun #define DESC_RATE_MCS15_SG		0x1c
430*4882a593Smuzhiyun #define DESC_RATE_MCS32			0x20
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun #define TXDESC_OFFSET_SZ		0
433*4882a593Smuzhiyun #define TXDESC_OFFSET_SHT		16
434*4882a593Smuzhiyun #if 0
435*4882a593Smuzhiyun #define TXDESC_BMC			BIT(24)
436*4882a593Smuzhiyun #define TXDESC_LSG			BIT(26)
437*4882a593Smuzhiyun #define TXDESC_FSG			BIT(27)
438*4882a593Smuzhiyun #define TXDESC_OWN			BIT(31)
439*4882a593Smuzhiyun #else
440*4882a593Smuzhiyun #define TXDESC_BROADMULTICAST		BIT(0)
441*4882a593Smuzhiyun #define TXDESC_HTC			BIT(1)
442*4882a593Smuzhiyun #define TXDESC_LAST_SEGMENT		BIT(2)
443*4882a593Smuzhiyun #define TXDESC_FIRST_SEGMENT		BIT(3)
444*4882a593Smuzhiyun #define TXDESC_LINIP			BIT(4)
445*4882a593Smuzhiyun #define TXDESC_NO_ACM			BIT(5)
446*4882a593Smuzhiyun #define TXDESC_GF			BIT(6)
447*4882a593Smuzhiyun #define TXDESC_OWN			BIT(7)
448*4882a593Smuzhiyun #endif
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun /* Word 1 */
451*4882a593Smuzhiyun /*
452*4882a593Smuzhiyun  * Bits 0-7 differ dependent on chip generation. For 8723au bits 5/6 are
453*4882a593Smuzhiyun  * aggregation enable and break respectively. For 8723bu, bits 0-7 are macid.
454*4882a593Smuzhiyun  */
455*4882a593Smuzhiyun #define TXDESC_PKT_OFFSET_SZ		0
456*4882a593Smuzhiyun #define TXDESC32_AGG_ENABLE		BIT(5)
457*4882a593Smuzhiyun #define TXDESC32_AGG_BREAK		BIT(6)
458*4882a593Smuzhiyun #define TXDESC40_MACID_SHIFT		0
459*4882a593Smuzhiyun #define TXDESC40_MACID_MASK		0x00f0
460*4882a593Smuzhiyun #define TXDESC_QUEUE_SHIFT		8
461*4882a593Smuzhiyun #define TXDESC_QUEUE_MASK		0x1f00
462*4882a593Smuzhiyun #define TXDESC_QUEUE_BK			0x2
463*4882a593Smuzhiyun #define TXDESC_QUEUE_BE			0x0
464*4882a593Smuzhiyun #define TXDESC_QUEUE_VI			0x5
465*4882a593Smuzhiyun #define TXDESC_QUEUE_VO			0x7
466*4882a593Smuzhiyun #define TXDESC_QUEUE_BEACON		0x10
467*4882a593Smuzhiyun #define TXDESC_QUEUE_HIGH		0x11
468*4882a593Smuzhiyun #define TXDESC_QUEUE_MGNT		0x12
469*4882a593Smuzhiyun #define TXDESC_QUEUE_CMD		0x13
470*4882a593Smuzhiyun #define TXDESC_QUEUE_MAX		(TXDESC_QUEUE_CMD + 1)
471*4882a593Smuzhiyun #define TXDESC40_RDG_NAV_EXT		BIT(13)
472*4882a593Smuzhiyun #define TXDESC40_LSIG_TXOP_ENABLE	BIT(14)
473*4882a593Smuzhiyun #define TXDESC40_PIFS			BIT(15)
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun #define DESC_RATE_ID_SHIFT		16
476*4882a593Smuzhiyun #define DESC_RATE_ID_MASK		0xf
477*4882a593Smuzhiyun #define TXDESC_NAVUSEHDR		BIT(20)
478*4882a593Smuzhiyun #define TXDESC_SEC_RC4			0x00400000
479*4882a593Smuzhiyun #define TXDESC_SEC_AES			0x00c00000
480*4882a593Smuzhiyun #define TXDESC_PKT_OFFSET_SHIFT		26
481*4882a593Smuzhiyun #define TXDESC_AGG_EN			BIT(29)
482*4882a593Smuzhiyun #define TXDESC_HWPC			BIT(31)
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun /* Word 2 */
485*4882a593Smuzhiyun #define TXDESC40_PAID_SHIFT		0
486*4882a593Smuzhiyun #define TXDESC40_PAID_MASK		0x1ff
487*4882a593Smuzhiyun #define TXDESC40_CCA_RTS_SHIFT		10
488*4882a593Smuzhiyun #define TXDESC40_CCA_RTS_MASK		0xc00
489*4882a593Smuzhiyun #define TXDESC40_AGG_ENABLE		BIT(12)
490*4882a593Smuzhiyun #define TXDESC40_RDG_ENABLE		BIT(13)
491*4882a593Smuzhiyun #define TXDESC40_AGG_BREAK		BIT(16)
492*4882a593Smuzhiyun #define TXDESC40_MORE_FRAG		BIT(17)
493*4882a593Smuzhiyun #define TXDESC40_RAW			BIT(18)
494*4882a593Smuzhiyun #define TXDESC32_ACK_REPORT		BIT(19)
495*4882a593Smuzhiyun #define TXDESC40_SPE_RPT		BIT(19)
496*4882a593Smuzhiyun #define TXDESC_AMPDU_DENSITY_SHIFT	20
497*4882a593Smuzhiyun #define TXDESC40_BT_INT			BIT(23)
498*4882a593Smuzhiyun #define TXDESC40_GID_SHIFT		24
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun /* Word 3 */
501*4882a593Smuzhiyun #define TXDESC40_USE_DRIVER_RATE	BIT(8)
502*4882a593Smuzhiyun #define TXDESC40_CTS_SELF_ENABLE	BIT(11)
503*4882a593Smuzhiyun #define TXDESC40_RTS_CTS_ENABLE		BIT(12)
504*4882a593Smuzhiyun #define TXDESC40_HW_RTS_ENABLE		BIT(13)
505*4882a593Smuzhiyun #define TXDESC32_SEQ_SHIFT		16
506*4882a593Smuzhiyun #define TXDESC32_SEQ_MASK		0x0fff0000
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun /* Word 4 */
509*4882a593Smuzhiyun #define TXDESC32_RTS_RATE_SHIFT		0
510*4882a593Smuzhiyun #define TXDESC32_RTS_RATE_MASK		0x3f
511*4882a593Smuzhiyun #define TXDESC32_QOS			BIT(6)
512*4882a593Smuzhiyun #define TXDESC32_HW_SEQ_ENABLE		BIT(7)
513*4882a593Smuzhiyun #define TXDESC32_USE_DRIVER_RATE	BIT(8)
514*4882a593Smuzhiyun #define TXDESC_DISABLE_DATA_FB		BIT(10)
515*4882a593Smuzhiyun #define TXDESC32_CTS_SELF_ENABLE	BIT(11)
516*4882a593Smuzhiyun #define TXDESC32_RTS_CTS_ENABLE		BIT(12)
517*4882a593Smuzhiyun #define TXDESC32_HW_RTS_ENABLE		BIT(13)
518*4882a593Smuzhiyun #define TXDESC_PRIME_CH_OFF_LOWER	BIT(20)
519*4882a593Smuzhiyun #define TXDESC_PRIME_CH_OFF_UPPER	BIT(21)
520*4882a593Smuzhiyun #define TXDESC32_SHORT_PREAMBLE		BIT(24)
521*4882a593Smuzhiyun #define TXDESC_DATA_BW			BIT(25)
522*4882a593Smuzhiyun #define TXDESC_RTS_DATA_BW		BIT(27)
523*4882a593Smuzhiyun #define TXDESC_RTS_PRIME_CH_OFF_LOWER	BIT(28)
524*4882a593Smuzhiyun #define TXDESC_RTS_PRIME_CH_OFF_UPPER	BIT(29)
525*4882a593Smuzhiyun #define TXDESC40_DATA_RATE_FB_SHIFT	8
526*4882a593Smuzhiyun #define TXDESC40_DATA_RATE_FB_MASK	0x00001f00
527*4882a593Smuzhiyun #define TXDESC40_RETRY_LIMIT_ENABLE	BIT(17)
528*4882a593Smuzhiyun #define TXDESC40_RETRY_LIMIT_SHIFT	18
529*4882a593Smuzhiyun #define TXDESC40_RETRY_LIMIT_MASK	0x00fc0000
530*4882a593Smuzhiyun #define TXDESC40_RTS_RATE_SHIFT		24
531*4882a593Smuzhiyun #define TXDESC40_RTS_RATE_MASK		0x3f000000
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun /* Word 5 */
534*4882a593Smuzhiyun #define TXDESC40_SHORT_PREAMBLE		BIT(4)
535*4882a593Smuzhiyun #define TXDESC32_SHORT_GI		BIT(6)
536*4882a593Smuzhiyun #define TXDESC_CCX_TAG			BIT(7)
537*4882a593Smuzhiyun #define TXDESC32_RETRY_LIMIT_ENABLE	BIT(17)
538*4882a593Smuzhiyun #define TXDESC32_RETRY_LIMIT_SHIFT	18
539*4882a593Smuzhiyun #define TXDESC32_RETRY_LIMIT_MASK	0x00fc0000
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun /* Word 6 */
542*4882a593Smuzhiyun #define TXDESC_MAX_AGG_SHIFT		11
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun /* Word 8 */
545*4882a593Smuzhiyun #define TXDESC40_HW_SEQ_ENABLE		BIT(15)
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun /* Word 9 */
548*4882a593Smuzhiyun #define TXDESC40_SEQ_SHIFT		12
549*4882a593Smuzhiyun #define TXDESC40_SEQ_MASK		0x00fff000
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun struct phy_rx_agc_info {
552*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
553*4882a593Smuzhiyun 	u8	gain:7, trsw:1;
554*4882a593Smuzhiyun #else
555*4882a593Smuzhiyun 	u8	trsw:1, gain:7;
556*4882a593Smuzhiyun #endif
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun struct rtl8723au_phy_stats {
560*4882a593Smuzhiyun 	struct phy_rx_agc_info path_agc[RTL8723A_MAX_RF_PATHS];
561*4882a593Smuzhiyun 	u8	ch_corr[RTL8723A_MAX_RF_PATHS];
562*4882a593Smuzhiyun 	u8	cck_sig_qual_ofdm_pwdb_all;
563*4882a593Smuzhiyun 	u8	cck_agc_rpt_ofdm_cfosho_a;
564*4882a593Smuzhiyun 	u8	cck_rpt_b_ofdm_cfosho_b;
565*4882a593Smuzhiyun 	u8	reserved_1;
566*4882a593Smuzhiyun 	u8	noise_power_db_msb;
567*4882a593Smuzhiyun 	u8	path_cfotail[RTL8723A_MAX_RF_PATHS];
568*4882a593Smuzhiyun 	u8	pcts_mask[RTL8723A_MAX_RF_PATHS];
569*4882a593Smuzhiyun 	s8	stream_rxevm[RTL8723A_MAX_RF_PATHS];
570*4882a593Smuzhiyun 	u8	path_rxsnr[RTL8723A_MAX_RF_PATHS];
571*4882a593Smuzhiyun 	u8	noise_power_db_lsb;
572*4882a593Smuzhiyun 	u8	reserved_2[3];
573*4882a593Smuzhiyun 	u8	stream_csi[RTL8723A_MAX_RF_PATHS];
574*4882a593Smuzhiyun 	u8	stream_target_csi[RTL8723A_MAX_RF_PATHS];
575*4882a593Smuzhiyun 	s8	sig_evm;
576*4882a593Smuzhiyun 	u8	reserved_3;
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
579*4882a593Smuzhiyun 	u8	antsel_rx_keep_2:1;	/* ex_intf_flg:1; */
580*4882a593Smuzhiyun 	u8	sgi_en:1;
581*4882a593Smuzhiyun 	u8	rxsc:2;
582*4882a593Smuzhiyun 	u8	idle_long:1;
583*4882a593Smuzhiyun 	u8	r_ant_train_en:1;
584*4882a593Smuzhiyun 	u8	antenna_select_b:1;
585*4882a593Smuzhiyun 	u8	antenna_select:1;
586*4882a593Smuzhiyun #else	/*  _BIG_ENDIAN_ */
587*4882a593Smuzhiyun 	u8	antenna_select:1;
588*4882a593Smuzhiyun 	u8	antenna_select_b:1;
589*4882a593Smuzhiyun 	u8	r_ant_train_en:1;
590*4882a593Smuzhiyun 	u8	idle_long:1;
591*4882a593Smuzhiyun 	u8	rxsc:2;
592*4882a593Smuzhiyun 	u8	sgi_en:1;
593*4882a593Smuzhiyun 	u8	antsel_rx_keep_2:1;	/* ex_intf_flg:1; */
594*4882a593Smuzhiyun #endif
595*4882a593Smuzhiyun };
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /*
598*4882a593Smuzhiyun  * Regs to backup
599*4882a593Smuzhiyun  */
600*4882a593Smuzhiyun #define RTL8XXXU_ADDA_REGS		16
601*4882a593Smuzhiyun #define RTL8XXXU_MAC_REGS		4
602*4882a593Smuzhiyun #define RTL8XXXU_BB_REGS		9
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun struct rtl8xxxu_firmware_header {
605*4882a593Smuzhiyun 	__le16	signature;		/*  92C0: test chip; 92C,
606*4882a593Smuzhiyun 					    88C0: test chip;
607*4882a593Smuzhiyun 					    88C1: MP A-cut;
608*4882a593Smuzhiyun 					    92C1: MP A-cut */
609*4882a593Smuzhiyun 	u8	category;		/*  AP/NIC and USB/PCI */
610*4882a593Smuzhiyun 	u8	function;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	__le16	major_version;		/*  FW Version */
613*4882a593Smuzhiyun 	u8	minor_version;		/*  FW Subversion, default 0x00 */
614*4882a593Smuzhiyun 	u8	reserved1;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	u8	month;			/*  Release time Month field */
617*4882a593Smuzhiyun 	u8	date;			/*  Release time Date field */
618*4882a593Smuzhiyun 	u8	hour;			/*  Release time Hour field */
619*4882a593Smuzhiyun 	u8	minute;			/*  Release time Minute field */
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	__le16	ramcodesize;		/*  Size of RAM code */
622*4882a593Smuzhiyun 	u16	reserved2;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	__le32	svn_idx;		/*  SVN entry index */
625*4882a593Smuzhiyun 	u32	reserved3;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	u32	reserved4;
628*4882a593Smuzhiyun 	u32	reserved5;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	u8	data[];
631*4882a593Smuzhiyun };
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun /*
634*4882a593Smuzhiyun  * 8723au/8192cu/8188ru required base power index offset tables.
635*4882a593Smuzhiyun  */
636*4882a593Smuzhiyun struct rtl8xxxu_power_base {
637*4882a593Smuzhiyun 	u32 reg_0e00;
638*4882a593Smuzhiyun 	u32 reg_0e04;
639*4882a593Smuzhiyun 	u32 reg_0e08;
640*4882a593Smuzhiyun 	u32 reg_086c;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	u32 reg_0e10;
643*4882a593Smuzhiyun 	u32 reg_0e14;
644*4882a593Smuzhiyun 	u32 reg_0e18;
645*4882a593Smuzhiyun 	u32 reg_0e1c;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	u32 reg_0830;
648*4882a593Smuzhiyun 	u32 reg_0834;
649*4882a593Smuzhiyun 	u32 reg_0838;
650*4882a593Smuzhiyun 	u32 reg_086c_2;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	u32 reg_083c;
653*4882a593Smuzhiyun 	u32 reg_0848;
654*4882a593Smuzhiyun 	u32 reg_084c;
655*4882a593Smuzhiyun 	u32 reg_0868;
656*4882a593Smuzhiyun };
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun /*
659*4882a593Smuzhiyun  * The 8723au has 3 channel groups: 1-3, 4-9, and 10-14
660*4882a593Smuzhiyun  */
661*4882a593Smuzhiyun struct rtl8723au_idx {
662*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
663*4882a593Smuzhiyun 	int	a:4;
664*4882a593Smuzhiyun 	int	b:4;
665*4882a593Smuzhiyun #else
666*4882a593Smuzhiyun 	int	b:4;
667*4882a593Smuzhiyun 	int	a:4;
668*4882a593Smuzhiyun #endif
669*4882a593Smuzhiyun } __attribute__((packed));
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun struct rtl8723au_efuse {
672*4882a593Smuzhiyun 	__le16 rtl_id;
673*4882a593Smuzhiyun 	u8 res0[0xe];
674*4882a593Smuzhiyun 	u8 cck_tx_power_index_A[3];	/* 0x10 */
675*4882a593Smuzhiyun 	u8 cck_tx_power_index_B[3];
676*4882a593Smuzhiyun 	u8 ht40_1s_tx_power_index_A[3];	/* 0x16 */
677*4882a593Smuzhiyun 	u8 ht40_1s_tx_power_index_B[3];
678*4882a593Smuzhiyun 	/*
679*4882a593Smuzhiyun 	 * The following entries are half-bytes split as:
680*4882a593Smuzhiyun 	 * bits 0-3: path A, bits 4-7: path B, all values 4 bits signed
681*4882a593Smuzhiyun 	 */
682*4882a593Smuzhiyun 	struct rtl8723au_idx ht20_tx_power_index_diff[3];
683*4882a593Smuzhiyun 	struct rtl8723au_idx ofdm_tx_power_index_diff[3];
684*4882a593Smuzhiyun 	struct rtl8723au_idx ht40_max_power_offset[3];
685*4882a593Smuzhiyun 	struct rtl8723au_idx ht20_max_power_offset[3];
686*4882a593Smuzhiyun 	u8 channel_plan;		/* 0x28 */
687*4882a593Smuzhiyun 	u8 tssi_a;
688*4882a593Smuzhiyun 	u8 thermal_meter;
689*4882a593Smuzhiyun 	u8 rf_regulatory;
690*4882a593Smuzhiyun 	u8 rf_option_2;
691*4882a593Smuzhiyun 	u8 rf_option_3;
692*4882a593Smuzhiyun 	u8 rf_option_4;
693*4882a593Smuzhiyun 	u8 res7;
694*4882a593Smuzhiyun 	u8 version			/* 0x30 */;
695*4882a593Smuzhiyun 	u8 customer_id_major;
696*4882a593Smuzhiyun 	u8 customer_id_minor;
697*4882a593Smuzhiyun 	u8 xtal_k;
698*4882a593Smuzhiyun 	u8 chipset;			/* 0x34 */
699*4882a593Smuzhiyun 	u8 res8[0x82];
700*4882a593Smuzhiyun 	u8 vid;				/* 0xb7 */
701*4882a593Smuzhiyun 	u8 res9;
702*4882a593Smuzhiyun 	u8 pid;				/* 0xb9 */
703*4882a593Smuzhiyun 	u8 res10[0x0c];
704*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];		/* 0xc6 */
705*4882a593Smuzhiyun 	u8 res11[2];
706*4882a593Smuzhiyun 	u8 vendor_name[7];
707*4882a593Smuzhiyun 	u8 res12[2];
708*4882a593Smuzhiyun 	u8 device_name[0x29];		/* 0xd7 */
709*4882a593Smuzhiyun };
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun struct rtl8192cu_efuse {
712*4882a593Smuzhiyun 	__le16 rtl_id;
713*4882a593Smuzhiyun 	__le16 hpon;
714*4882a593Smuzhiyun 	u8 res0[2];
715*4882a593Smuzhiyun 	__le16 clk;
716*4882a593Smuzhiyun 	__le16 testr;
717*4882a593Smuzhiyun 	__le16 vid;
718*4882a593Smuzhiyun 	__le16 did;
719*4882a593Smuzhiyun 	__le16 svid;
720*4882a593Smuzhiyun 	__le16 smid;						/* 0x10 */
721*4882a593Smuzhiyun 	u8 res1[4];
722*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];					/* 0x16 */
723*4882a593Smuzhiyun 	u8 res2[2];
724*4882a593Smuzhiyun 	u8 vendor_name[7];
725*4882a593Smuzhiyun 	u8 res3[3];
726*4882a593Smuzhiyun 	u8 device_name[0x14];					/* 0x28 */
727*4882a593Smuzhiyun 	u8 res4[0x1e];						/* 0x3c */
728*4882a593Smuzhiyun 	u8 cck_tx_power_index_A[3];				/* 0x5a */
729*4882a593Smuzhiyun 	u8 cck_tx_power_index_B[3];
730*4882a593Smuzhiyun 	u8 ht40_1s_tx_power_index_A[3];				/* 0x60 */
731*4882a593Smuzhiyun 	u8 ht40_1s_tx_power_index_B[3];
732*4882a593Smuzhiyun 	/*
733*4882a593Smuzhiyun 	 * The following entries are half-bytes split as:
734*4882a593Smuzhiyun 	 * bits 0-3: path A, bits 4-7: path B, all values 4 bits signed
735*4882a593Smuzhiyun 	 */
736*4882a593Smuzhiyun 	struct rtl8723au_idx ht40_2s_tx_power_index_diff[3];
737*4882a593Smuzhiyun 	struct rtl8723au_idx ht20_tx_power_index_diff[3];	/* 0x69 */
738*4882a593Smuzhiyun 	struct rtl8723au_idx ofdm_tx_power_index_diff[3];
739*4882a593Smuzhiyun 	struct rtl8723au_idx ht40_max_power_offset[3];		/* 0x6f */
740*4882a593Smuzhiyun 	struct rtl8723au_idx ht20_max_power_offset[3];
741*4882a593Smuzhiyun 	u8 channel_plan;					/* 0x75 */
742*4882a593Smuzhiyun 	u8 tssi_a;
743*4882a593Smuzhiyun 	u8 tssi_b;
744*4882a593Smuzhiyun 	u8 thermal_meter;	/* xtal_k */			/* 0x78 */
745*4882a593Smuzhiyun 	u8 rf_regulatory;
746*4882a593Smuzhiyun 	u8 rf_option_2;
747*4882a593Smuzhiyun 	u8 rf_option_3;
748*4882a593Smuzhiyun 	u8 rf_option_4;
749*4882a593Smuzhiyun 	u8 res5[1];						/* 0x7d */
750*4882a593Smuzhiyun 	u8 version;
751*4882a593Smuzhiyun 	u8 customer_id;
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun struct rtl8723bu_pwr_idx {
755*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN
756*4882a593Smuzhiyun 	int	ht20:4;
757*4882a593Smuzhiyun 	int	ht40:4;
758*4882a593Smuzhiyun 	int	ofdm:4;
759*4882a593Smuzhiyun 	int	cck:4;
760*4882a593Smuzhiyun #else
761*4882a593Smuzhiyun 	int	cck:4;
762*4882a593Smuzhiyun 	int	ofdm:4;
763*4882a593Smuzhiyun 	int	ht40:4;
764*4882a593Smuzhiyun 	int	ht20:4;
765*4882a593Smuzhiyun #endif
766*4882a593Smuzhiyun } __attribute__((packed));
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun struct rtl8723bu_efuse_tx_power {
769*4882a593Smuzhiyun 	u8 cck_base[6];
770*4882a593Smuzhiyun 	u8 ht40_base[5];
771*4882a593Smuzhiyun 	struct rtl8723au_idx ht20_ofdm_1s_diff;
772*4882a593Smuzhiyun 	struct rtl8723bu_pwr_idx pwr_diff[3];
773*4882a593Smuzhiyun 	u8 dummy5g[24]; /* max channel group (14) + power diff offset (10) */
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun struct rtl8723bu_efuse {
777*4882a593Smuzhiyun 	__le16 rtl_id;
778*4882a593Smuzhiyun 	u8 res0[0x0e];
779*4882a593Smuzhiyun 	struct rtl8723bu_efuse_tx_power tx_power_index_A;	/* 0x10 */
780*4882a593Smuzhiyun 	struct rtl8723bu_efuse_tx_power tx_power_index_B;	/* 0x3a */
781*4882a593Smuzhiyun 	struct rtl8723bu_efuse_tx_power tx_power_index_C;	/* 0x64 */
782*4882a593Smuzhiyun 	struct rtl8723bu_efuse_tx_power tx_power_index_D;	/* 0x8e */
783*4882a593Smuzhiyun 	u8 channel_plan;		/* 0xb8 */
784*4882a593Smuzhiyun 	u8 xtal_k;
785*4882a593Smuzhiyun 	u8 thermal_meter;
786*4882a593Smuzhiyun 	u8 iqk_lck;
787*4882a593Smuzhiyun 	u8 pa_type;			/* 0xbc */
788*4882a593Smuzhiyun 	u8 lna_type_2g;			/* 0xbd */
789*4882a593Smuzhiyun 	u8 res2[3];
790*4882a593Smuzhiyun 	u8 rf_board_option;
791*4882a593Smuzhiyun 	u8 rf_feature_option;
792*4882a593Smuzhiyun 	u8 rf_bt_setting;
793*4882a593Smuzhiyun 	u8 eeprom_version;
794*4882a593Smuzhiyun 	u8 eeprom_customer_id;
795*4882a593Smuzhiyun 	u8 res3[2];
796*4882a593Smuzhiyun 	u8 tx_pwr_calibrate_rate;
797*4882a593Smuzhiyun 	u8 rf_antenna_option;		/* 0xc9 */
798*4882a593Smuzhiyun 	u8 rfe_option;
799*4882a593Smuzhiyun 	u8 res4[9];
800*4882a593Smuzhiyun 	u8 usb_optional_function;
801*4882a593Smuzhiyun 	u8 res5[0x1e];
802*4882a593Smuzhiyun 	u8 res6[2];
803*4882a593Smuzhiyun 	u8 serial[0x0b];		/* 0xf5 */
804*4882a593Smuzhiyun 	u8 vid;				/* 0x100 */
805*4882a593Smuzhiyun 	u8 res7;
806*4882a593Smuzhiyun 	u8 pid;
807*4882a593Smuzhiyun 	u8 res8[4];
808*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];		/* 0x107 */
809*4882a593Smuzhiyun 	u8 res9[2];
810*4882a593Smuzhiyun 	u8 vendor_name[0x07];
811*4882a593Smuzhiyun 	u8 res10[2];
812*4882a593Smuzhiyun 	u8 device_name[0x14];
813*4882a593Smuzhiyun 	u8 res11[0xcf];
814*4882a593Smuzhiyun 	u8 package_type;		/* 0x1fb */
815*4882a593Smuzhiyun 	u8 res12[0x4];
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun struct rtl8192eu_efuse_tx_power {
819*4882a593Smuzhiyun 	u8 cck_base[6];
820*4882a593Smuzhiyun 	u8 ht40_base[5];
821*4882a593Smuzhiyun 	struct rtl8723au_idx ht20_ofdm_1s_diff;
822*4882a593Smuzhiyun 	struct rtl8723bu_pwr_idx pwr_diff[3];
823*4882a593Smuzhiyun 	u8 dummy5g[24]; /* max channel group (14) + power diff offset (10) */
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun struct rtl8192eu_efuse {
827*4882a593Smuzhiyun 	__le16 rtl_id;
828*4882a593Smuzhiyun 	u8 res0[0x0e];
829*4882a593Smuzhiyun 	struct rtl8192eu_efuse_tx_power tx_power_index_A;	/* 0x10 */
830*4882a593Smuzhiyun 	struct rtl8192eu_efuse_tx_power tx_power_index_B;	/* 0x3a */
831*4882a593Smuzhiyun 	u8 res2[0x54];
832*4882a593Smuzhiyun 	u8 channel_plan;		/* 0xb8 */
833*4882a593Smuzhiyun 	u8 xtal_k;
834*4882a593Smuzhiyun 	u8 thermal_meter;
835*4882a593Smuzhiyun 	u8 iqk_lck;
836*4882a593Smuzhiyun 	u8 pa_type;			/* 0xbc */
837*4882a593Smuzhiyun 	u8 lna_type_2g;			/* 0xbd */
838*4882a593Smuzhiyun 	u8 res3[1];
839*4882a593Smuzhiyun 	u8 lna_type_5g;			/* 0xbf */
840*4882a593Smuzhiyun 	u8 res4[1];
841*4882a593Smuzhiyun 	u8 rf_board_option;
842*4882a593Smuzhiyun 	u8 rf_feature_option;
843*4882a593Smuzhiyun 	u8 rf_bt_setting;
844*4882a593Smuzhiyun 	u8 eeprom_version;
845*4882a593Smuzhiyun 	u8 eeprom_customer_id;
846*4882a593Smuzhiyun 	u8 res5[3];
847*4882a593Smuzhiyun 	u8 rf_antenna_option;		/* 0xc9 */
848*4882a593Smuzhiyun 	u8 res6[6];
849*4882a593Smuzhiyun 	u8 vid;				/* 0xd0 */
850*4882a593Smuzhiyun 	u8 res7[1];
851*4882a593Smuzhiyun 	u8 pid;				/* 0xd2 */
852*4882a593Smuzhiyun 	u8 res8[1];
853*4882a593Smuzhiyun 	u8 usb_optional_function;
854*4882a593Smuzhiyun 	u8 res9[2];
855*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];		/* 0xd7 */
856*4882a593Smuzhiyun 	u8 device_info[80];
857*4882a593Smuzhiyun 	u8 res11[3];
858*4882a593Smuzhiyun 	u8 unknown[0x0d];		/* 0x130 */
859*4882a593Smuzhiyun 	u8 res12[0xc3];
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun struct rtl8xxxu_reg8val {
863*4882a593Smuzhiyun 	u16 reg;
864*4882a593Smuzhiyun 	u8 val;
865*4882a593Smuzhiyun };
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun struct rtl8xxxu_reg32val {
868*4882a593Smuzhiyun 	u16 reg;
869*4882a593Smuzhiyun 	u32 val;
870*4882a593Smuzhiyun };
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun struct rtl8xxxu_rfregval {
873*4882a593Smuzhiyun 	u8 reg;
874*4882a593Smuzhiyun 	u32 val;
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun enum rtl8xxxu_rfpath {
878*4882a593Smuzhiyun 	RF_A = 0,
879*4882a593Smuzhiyun 	RF_B = 1,
880*4882a593Smuzhiyun };
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun struct rtl8xxxu_rfregs {
883*4882a593Smuzhiyun 	u16 hssiparm1;
884*4882a593Smuzhiyun 	u16 hssiparm2;
885*4882a593Smuzhiyun 	u16 lssiparm;
886*4882a593Smuzhiyun 	u16 hspiread;
887*4882a593Smuzhiyun 	u16 lssiread;
888*4882a593Smuzhiyun 	u16 rf_sw_ctrl;
889*4882a593Smuzhiyun };
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun #define H2C_MAX_MBOX			4
892*4882a593Smuzhiyun #define H2C_EXT				BIT(7)
893*4882a593Smuzhiyun #define  H2C_JOIN_BSS_DISCONNECT	0
894*4882a593Smuzhiyun #define  H2C_JOIN_BSS_CONNECT		1
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun /*
897*4882a593Smuzhiyun  * H2C (firmware) commands differ between the older generation chips
898*4882a593Smuzhiyun  * 8188[cr]u, 819[12]cu, and 8723au, and the more recent chips 8723bu,
899*4882a593Smuzhiyun  * 8192[de]u, 8192eu, and 8812.
900*4882a593Smuzhiyun  */
901*4882a593Smuzhiyun enum h2c_cmd_8723a {
902*4882a593Smuzhiyun 	H2C_SET_POWER_MODE = 1,
903*4882a593Smuzhiyun 	H2C_JOIN_BSS_REPORT = 2,
904*4882a593Smuzhiyun 	H2C_SET_RSSI = 5,
905*4882a593Smuzhiyun 	H2C_SET_RATE_MASK = (6 | H2C_EXT),
906*4882a593Smuzhiyun };
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun enum h2c_cmd_8723b {
909*4882a593Smuzhiyun 	/*
910*4882a593Smuzhiyun 	 * Common Class: 000
911*4882a593Smuzhiyun 	 */
912*4882a593Smuzhiyun 	H2C_8723B_RSVD_PAGE = 0x00,
913*4882a593Smuzhiyun 	H2C_8723B_MEDIA_STATUS_RPT = 0x01,
914*4882a593Smuzhiyun 	H2C_8723B_SCAN_ENABLE = 0x02,
915*4882a593Smuzhiyun 	H2C_8723B_KEEP_ALIVE = 0x03,
916*4882a593Smuzhiyun 	H2C_8723B_DISCON_DECISION = 0x04,
917*4882a593Smuzhiyun 	H2C_8723B_PSD_OFFLOAD = 0x05,
918*4882a593Smuzhiyun 	H2C_8723B_AP_OFFLOAD = 0x08,
919*4882a593Smuzhiyun 	H2C_8723B_BCN_RSVDPAGE = 0x09,
920*4882a593Smuzhiyun 	H2C_8723B_PROBERSP_RSVDPAGE = 0x0A,
921*4882a593Smuzhiyun 	H2C_8723B_FCS_RSVDPAGE = 0x10,
922*4882a593Smuzhiyun 	H2C_8723B_FCS_INFO = 0x11,
923*4882a593Smuzhiyun 	H2C_8723B_AP_WOW_GPIO_CTRL = 0x13,
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	/*
926*4882a593Smuzhiyun 	 * PoweSave Class: 001
927*4882a593Smuzhiyun 	 */
928*4882a593Smuzhiyun 	H2C_8723B_SET_PWR_MODE = 0x20,
929*4882a593Smuzhiyun 	H2C_8723B_PS_TUNING_PARA = 0x21,
930*4882a593Smuzhiyun 	H2C_8723B_PS_TUNING_PARA2 = 0x22,
931*4882a593Smuzhiyun 	H2C_8723B_P2P_LPS_PARAM = 0x23,
932*4882a593Smuzhiyun 	H2C_8723B_P2P_PS_OFFLOAD = 0x24,
933*4882a593Smuzhiyun 	H2C_8723B_PS_SCAN_ENABLE = 0x25,
934*4882a593Smuzhiyun 	H2C_8723B_SAP_PS_ = 0x26,
935*4882a593Smuzhiyun 	H2C_8723B_INACTIVE_PS_ = 0x27,
936*4882a593Smuzhiyun 	H2C_8723B_FWLPS_IN_IPS_ = 0x28,
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	/*
939*4882a593Smuzhiyun 	 * Dynamic Mechanism Class: 010
940*4882a593Smuzhiyun 	 */
941*4882a593Smuzhiyun 	H2C_8723B_MACID_CFG_RAID = 0x40,
942*4882a593Smuzhiyun 	H2C_8723B_TXBF = 0x41,
943*4882a593Smuzhiyun 	H2C_8723B_RSSI_SETTING = 0x42,
944*4882a593Smuzhiyun 	H2C_8723B_AP_REQ_TXRPT = 0x43,
945*4882a593Smuzhiyun 	H2C_8723B_INIT_RATE_COLLECT = 0x44,
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	/*
948*4882a593Smuzhiyun 	 * BT Class: 011
949*4882a593Smuzhiyun 	 */
950*4882a593Smuzhiyun 	H2C_8723B_B_TYPE_TDMA = 0x60,
951*4882a593Smuzhiyun 	H2C_8723B_BT_INFO = 0x61,
952*4882a593Smuzhiyun 	H2C_8723B_FORCE_BT_TXPWR = 0x62,
953*4882a593Smuzhiyun 	H2C_8723B_BT_IGNORE_WLANACT = 0x63,
954*4882a593Smuzhiyun 	H2C_8723B_DAC_SWING_VALUE = 0x64,
955*4882a593Smuzhiyun 	H2C_8723B_ANT_SEL_RSV = 0x65,
956*4882a593Smuzhiyun 	H2C_8723B_WL_OPMODE = 0x66,
957*4882a593Smuzhiyun 	H2C_8723B_BT_MP_OPER = 0x67,
958*4882a593Smuzhiyun 	H2C_8723B_BT_CONTROL = 0x68,
959*4882a593Smuzhiyun 	H2C_8723B_BT_WIFI_CTRL = 0x69,
960*4882a593Smuzhiyun 	H2C_8723B_BT_FW_PATCH = 0x6a,
961*4882a593Smuzhiyun 	H2C_8723B_BT_WLAN_CALIBRATION = 0x6d,
962*4882a593Smuzhiyun 	H2C_8723B_BT_GRANT = 0x6e,
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	/*
965*4882a593Smuzhiyun 	 * WOWLAN Class: 100
966*4882a593Smuzhiyun 	 */
967*4882a593Smuzhiyun 	H2C_8723B_WOWLAN = 0x80,
968*4882a593Smuzhiyun 	H2C_8723B_REMOTE_WAKE_CTRL = 0x81,
969*4882a593Smuzhiyun 	H2C_8723B_AOAC_GLOBAL_INFO = 0x82,
970*4882a593Smuzhiyun 	H2C_8723B_AOAC_RSVD_PAGE = 0x83,
971*4882a593Smuzhiyun 	H2C_8723B_AOAC_RSVD_PAGE2 = 0x84,
972*4882a593Smuzhiyun 	H2C_8723B_D0_SCAN_OFFLOAD_CTRL = 0x85,
973*4882a593Smuzhiyun 	H2C_8723B_D0_SCAN_OFFLOAD_INFO = 0x86,
974*4882a593Smuzhiyun 	H2C_8723B_CHNL_SWITCH_OFFLOAD = 0x87,
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	H2C_8723B_RESET_TSF = 0xC0,
977*4882a593Smuzhiyun };
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun struct h2c_cmd {
981*4882a593Smuzhiyun 	union {
982*4882a593Smuzhiyun 		struct {
983*4882a593Smuzhiyun 			u8 cmd;
984*4882a593Smuzhiyun 			u8 data[7];
985*4882a593Smuzhiyun 		} __packed cmd;
986*4882a593Smuzhiyun 		struct {
987*4882a593Smuzhiyun 			__le32 data;
988*4882a593Smuzhiyun 			__le16 ext;
989*4882a593Smuzhiyun 		} __packed raw;
990*4882a593Smuzhiyun 		struct {
991*4882a593Smuzhiyun 			__le32 data;
992*4882a593Smuzhiyun 			__le32 ext;
993*4882a593Smuzhiyun 		} __packed raw_wide;
994*4882a593Smuzhiyun 		struct {
995*4882a593Smuzhiyun 			u8 cmd;
996*4882a593Smuzhiyun 			u8 data;
997*4882a593Smuzhiyun 		} __packed joinbss;
998*4882a593Smuzhiyun 		struct {
999*4882a593Smuzhiyun 			u8 cmd;
1000*4882a593Smuzhiyun 			__le16 mask_hi;
1001*4882a593Smuzhiyun 			u8 arg;
1002*4882a593Smuzhiyun 			__le16 mask_lo;
1003*4882a593Smuzhiyun 		} __packed ramask;
1004*4882a593Smuzhiyun 		struct {
1005*4882a593Smuzhiyun 			u8 cmd;
1006*4882a593Smuzhiyun 			u8 parm;
1007*4882a593Smuzhiyun 			u8 macid;
1008*4882a593Smuzhiyun 			u8 macid_end;
1009*4882a593Smuzhiyun 		} __packed media_status_rpt;
1010*4882a593Smuzhiyun 		struct {
1011*4882a593Smuzhiyun 			u8 cmd;
1012*4882a593Smuzhiyun 			u8 macid;
1013*4882a593Smuzhiyun 			/*
1014*4882a593Smuzhiyun 			 * [0:4] - RAID
1015*4882a593Smuzhiyun 			 * [7]   - SGI
1016*4882a593Smuzhiyun 			 */
1017*4882a593Smuzhiyun 			u8 data1;
1018*4882a593Smuzhiyun 			/*
1019*4882a593Smuzhiyun 			 * [0:1] - Bandwidth
1020*4882a593Smuzhiyun 			 * [3]   - No Update
1021*4882a593Smuzhiyun 			 * [4:5] - VHT enable
1022*4882a593Smuzhiyun 			 * [6]   - DISPT
1023*4882a593Smuzhiyun 			 * [7]   - DISRA
1024*4882a593Smuzhiyun 			 */
1025*4882a593Smuzhiyun 			u8 data2;
1026*4882a593Smuzhiyun 			u8 ramask0;
1027*4882a593Smuzhiyun 			u8 ramask1;
1028*4882a593Smuzhiyun 			u8 ramask2;
1029*4882a593Smuzhiyun 			u8 ramask3;
1030*4882a593Smuzhiyun 		} __packed b_macid_cfg;
1031*4882a593Smuzhiyun 		struct {
1032*4882a593Smuzhiyun 			u8 cmd;
1033*4882a593Smuzhiyun 			u8 data1;
1034*4882a593Smuzhiyun 			u8 data2;
1035*4882a593Smuzhiyun 			u8 data3;
1036*4882a593Smuzhiyun 			u8 data4;
1037*4882a593Smuzhiyun 			u8 data5;
1038*4882a593Smuzhiyun 		} __packed b_type_dma;
1039*4882a593Smuzhiyun 		struct {
1040*4882a593Smuzhiyun 			u8 cmd;
1041*4882a593Smuzhiyun 			u8 data;
1042*4882a593Smuzhiyun 		} __packed bt_info;
1043*4882a593Smuzhiyun 		struct {
1044*4882a593Smuzhiyun 			u8 cmd;
1045*4882a593Smuzhiyun 			u8 operreq;
1046*4882a593Smuzhiyun 			u8 opcode;
1047*4882a593Smuzhiyun 			u8 data;
1048*4882a593Smuzhiyun 			u8 addr;
1049*4882a593Smuzhiyun 		} __packed bt_mp_oper;
1050*4882a593Smuzhiyun 		struct {
1051*4882a593Smuzhiyun 			u8 cmd;
1052*4882a593Smuzhiyun 			u8 data;
1053*4882a593Smuzhiyun 		} __packed bt_wlan_calibration;
1054*4882a593Smuzhiyun 		struct {
1055*4882a593Smuzhiyun 			u8 cmd;
1056*4882a593Smuzhiyun 			u8 data;
1057*4882a593Smuzhiyun 		} __packed ignore_wlan;
1058*4882a593Smuzhiyun 		struct {
1059*4882a593Smuzhiyun 			u8 cmd;
1060*4882a593Smuzhiyun 			u8 ant_inverse;
1061*4882a593Smuzhiyun 			u8 int_switch_type;
1062*4882a593Smuzhiyun 		} __packed ant_sel_rsv;
1063*4882a593Smuzhiyun 		struct {
1064*4882a593Smuzhiyun 			u8 cmd;
1065*4882a593Smuzhiyun 			u8 data;
1066*4882a593Smuzhiyun 		} __packed bt_grant;
1067*4882a593Smuzhiyun 	};
1068*4882a593Smuzhiyun };
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun enum c2h_evt_8723b {
1071*4882a593Smuzhiyun 	C2H_8723B_DEBUG = 0,
1072*4882a593Smuzhiyun 	C2H_8723B_TSF = 1,
1073*4882a593Smuzhiyun 	C2H_8723B_AP_RPT_RSP = 2,
1074*4882a593Smuzhiyun 	C2H_8723B_CCX_TX_RPT = 3,
1075*4882a593Smuzhiyun 	C2H_8723B_BT_RSSI = 4,
1076*4882a593Smuzhiyun 	C2H_8723B_BT_OP_MODE = 5,
1077*4882a593Smuzhiyun 	C2H_8723B_EXT_RA_RPT = 6,
1078*4882a593Smuzhiyun 	C2H_8723B_BT_INFO = 9,
1079*4882a593Smuzhiyun 	C2H_8723B_HW_INFO_EXCH = 0x0a,
1080*4882a593Smuzhiyun 	C2H_8723B_BT_MP_INFO = 0x0b,
1081*4882a593Smuzhiyun 	C2H_8723B_RA_REPORT = 0x0c,
1082*4882a593Smuzhiyun 	C2H_8723B_FW_DEBUG = 0xff,
1083*4882a593Smuzhiyun };
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun enum bt_info_src_8723b {
1086*4882a593Smuzhiyun 	BT_INFO_SRC_8723B_WIFI_FW = 0x0,
1087*4882a593Smuzhiyun         BT_INFO_SRC_8723B_BT_RSP = 0x1,
1088*4882a593Smuzhiyun         BT_INFO_SRC_8723B_BT_ACTIVE_SEND = 0x2,
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun enum bt_mp_oper_opcode_8723b {
1092*4882a593Smuzhiyun 	BT_MP_OP_GET_BT_VERSION	= 0x00,
1093*4882a593Smuzhiyun 	BT_MP_OP_RESET = 0x01,
1094*4882a593Smuzhiyun 	BT_MP_OP_TEST_CTRL = 0x02,
1095*4882a593Smuzhiyun 	BT_MP_OP_SET_BT_MODE = 0x03,
1096*4882a593Smuzhiyun 	BT_MP_OP_SET_CHNL_TX_GAIN = 0x04,
1097*4882a593Smuzhiyun 	BT_MP_OP_SET_PKT_TYPE_LEN = 0x05,
1098*4882a593Smuzhiyun 	BT_MP_OP_SET_PKT_CNT_L_PL_TYPE = 0x06,
1099*4882a593Smuzhiyun 	BT_MP_OP_SET_PKT_CNT_H_PKT_INTV = 0x07,
1100*4882a593Smuzhiyun 	BT_MP_OP_SET_PKT_HEADER = 0x08,
1101*4882a593Smuzhiyun 	BT_MP_OP_SET_WHITENCOEFF = 0x09,
1102*4882a593Smuzhiyun 	BT_MP_OP_SET_BD_ADDR_L = 0x0a,
1103*4882a593Smuzhiyun 	BT_MP_OP_SET_BD_ADDR_H = 0x0b,
1104*4882a593Smuzhiyun 	BT_MP_OP_WRITE_REG_ADDR = 0x0c,
1105*4882a593Smuzhiyun 	BT_MP_OP_WRITE_REG_VALUE = 0x0d,
1106*4882a593Smuzhiyun 	BT_MP_OP_GET_BT_STATUS = 0x0e,
1107*4882a593Smuzhiyun 	BT_MP_OP_GET_BD_ADDR_L = 0x0f,
1108*4882a593Smuzhiyun 	BT_MP_OP_GET_BD_ADDR_H = 0x10,
1109*4882a593Smuzhiyun 	BT_MP_OP_READ_REG = 0x11,
1110*4882a593Smuzhiyun 	BT_MP_OP_SET_TARGET_BD_ADDR_L = 0x12,
1111*4882a593Smuzhiyun 	BT_MP_OP_SET_TARGET_BD_ADDR_H = 0x13,
1112*4882a593Smuzhiyun 	BT_MP_OP_SET_TX_POWER_CALIBRATION = 0x14,
1113*4882a593Smuzhiyun 	BT_MP_OP_GET_RX_PKT_CNT_L = 0x15,
1114*4882a593Smuzhiyun 	BT_MP_OP_GET_RX_PKT_CNT_H = 0x16,
1115*4882a593Smuzhiyun 	BT_MP_OP_GET_RX_ERROR_BITS_L = 0x17,
1116*4882a593Smuzhiyun 	BT_MP_OP_GET_RX_ERROR_BITS_H = 0x18,
1117*4882a593Smuzhiyun 	BT_MP_OP_GET_RSSI = 0x19,
1118*4882a593Smuzhiyun 	BT_MP_OP_GET_CFO_HDR_QUALITY_L = 0x1a,
1119*4882a593Smuzhiyun 	BT_MP_OP_GET_CFO_HDR_QUALITY_H = 0x1b,
1120*4882a593Smuzhiyun 	BT_MP_OP_GET_TARGET_BD_ADDR_L = 0x1c,
1121*4882a593Smuzhiyun 	BT_MP_OP_GET_TARGET_BD_ADDR_H = 0x1d,
1122*4882a593Smuzhiyun 	BT_MP_OP_GET_AFH_MAP_L = 0x1e,
1123*4882a593Smuzhiyun 	BT_MP_OP_GET_AFH_MAP_M = 0x1f,
1124*4882a593Smuzhiyun 	BT_MP_OP_GET_AFH_MAP_H = 0x20,
1125*4882a593Smuzhiyun 	BT_MP_OP_GET_AFH_STATUS = 0x21,
1126*4882a593Smuzhiyun 	BT_MP_OP_SET_TRACKING_INTERVAL = 0x22,
1127*4882a593Smuzhiyun 	BT_MP_OP_SET_THERMAL_METER = 0x23,
1128*4882a593Smuzhiyun 	BT_MP_OP_ENABLE_CFO_TRACKING = 0x24,
1129*4882a593Smuzhiyun };
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun enum rtl8xxxu_bw_mode {
1132*4882a593Smuzhiyun 	RTL8XXXU_CHANNEL_WIDTH_20 = 0,
1133*4882a593Smuzhiyun 	RTL8XXXU_CHANNEL_WIDTH_40 = 1,
1134*4882a593Smuzhiyun 	RTL8XXXU_CHANNEL_WIDTH_80 = 2,
1135*4882a593Smuzhiyun 	RTL8XXXU_CHANNEL_WIDTH_160 = 3,
1136*4882a593Smuzhiyun 	RTL8XXXU_CHANNEL_WIDTH_80_80 = 4,
1137*4882a593Smuzhiyun 	RTL8XXXU_CHANNEL_WIDTH_MAX = 5,
1138*4882a593Smuzhiyun };
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun struct rtl8723bu_c2h {
1141*4882a593Smuzhiyun 	u8 id;
1142*4882a593Smuzhiyun 	u8 seq;
1143*4882a593Smuzhiyun 	union {
1144*4882a593Smuzhiyun 		struct {
1145*4882a593Smuzhiyun 			u8 payload[0];
1146*4882a593Smuzhiyun 		} __packed raw;
1147*4882a593Smuzhiyun 		struct {
1148*4882a593Smuzhiyun 			u8 ext_id;
1149*4882a593Smuzhiyun 			u8 status:4;
1150*4882a593Smuzhiyun 			u8 retlen:4;
1151*4882a593Smuzhiyun 			u8 opcode_ver:4;
1152*4882a593Smuzhiyun 			u8 req_num:4;
1153*4882a593Smuzhiyun 			u8 payload[2];
1154*4882a593Smuzhiyun 		} __packed bt_mp_info;
1155*4882a593Smuzhiyun 		struct {
1156*4882a593Smuzhiyun 			u8 response_source:4;
1157*4882a593Smuzhiyun 			u8 dummy0_0:4;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 			u8 bt_info;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 			u8 retry_count:4;
1162*4882a593Smuzhiyun 			u8 dummy2_0:1;
1163*4882a593Smuzhiyun 			u8 bt_page:1;
1164*4882a593Smuzhiyun 			u8 tx_rx_mask:1;
1165*4882a593Smuzhiyun 			u8 dummy2_2:1;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 			u8 rssi;
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 			u8 basic_rate:1;
1170*4882a593Smuzhiyun 			u8 bt_has_reset:1;
1171*4882a593Smuzhiyun 			u8 dummy4_1:1;
1172*4882a593Smuzhiyun 			u8 ignore_wlan:1;
1173*4882a593Smuzhiyun 			u8 auto_report:1;
1174*4882a593Smuzhiyun 			u8 dummy4_2:3;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 			u8 a4;
1177*4882a593Smuzhiyun 			u8 a5;
1178*4882a593Smuzhiyun 		} __packed bt_info;
1179*4882a593Smuzhiyun 		struct {
1180*4882a593Smuzhiyun 			u8 rate:7;
1181*4882a593Smuzhiyun 			u8 sgi:1;
1182*4882a593Smuzhiyun 			u8 macid;
1183*4882a593Smuzhiyun 			u8 ldpc:1;
1184*4882a593Smuzhiyun 			u8 txbf:1;
1185*4882a593Smuzhiyun 			u8 noisy_state:1;
1186*4882a593Smuzhiyun 			u8 dummy2_0:5;
1187*4882a593Smuzhiyun 			u8 dummy3_0;
1188*4882a593Smuzhiyun 			u8 dummy4_0;
1189*4882a593Smuzhiyun 			u8 dummy5_0;
1190*4882a593Smuzhiyun 			u8 bw;
1191*4882a593Smuzhiyun 		} __packed ra_report;
1192*4882a593Smuzhiyun 	};
1193*4882a593Smuzhiyun };
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun struct rtl8xxxu_fileops;
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun /*mlme related.*/
1198*4882a593Smuzhiyun enum wireless_mode {
1199*4882a593Smuzhiyun 	WIRELESS_MODE_UNKNOWN = 0,
1200*4882a593Smuzhiyun 	/* Sub-Element */
1201*4882a593Smuzhiyun 	WIRELESS_MODE_B = BIT(0),
1202*4882a593Smuzhiyun 	WIRELESS_MODE_G = BIT(1),
1203*4882a593Smuzhiyun 	WIRELESS_MODE_A = BIT(2),
1204*4882a593Smuzhiyun 	WIRELESS_MODE_N_24G = BIT(3),
1205*4882a593Smuzhiyun 	WIRELESS_MODE_N_5G = BIT(4),
1206*4882a593Smuzhiyun 	WIRELESS_AUTO = BIT(5),
1207*4882a593Smuzhiyun 	WIRELESS_MODE_AC = BIT(6),
1208*4882a593Smuzhiyun 	WIRELESS_MODE_MAX = 0x7F,
1209*4882a593Smuzhiyun };
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun /* from rtlwifi/wifi.h */
1212*4882a593Smuzhiyun enum ratr_table_mode_new {
1213*4882a593Smuzhiyun 	RATEID_IDX_BGN_40M_2SS = 0,
1214*4882a593Smuzhiyun 	RATEID_IDX_BGN_40M_1SS = 1,
1215*4882a593Smuzhiyun 	RATEID_IDX_BGN_20M_2SS_BN = 2,
1216*4882a593Smuzhiyun 	RATEID_IDX_BGN_20M_1SS_BN = 3,
1217*4882a593Smuzhiyun 	RATEID_IDX_GN_N2SS = 4,
1218*4882a593Smuzhiyun 	RATEID_IDX_GN_N1SS = 5,
1219*4882a593Smuzhiyun 	RATEID_IDX_BG = 6,
1220*4882a593Smuzhiyun 	RATEID_IDX_G = 7,
1221*4882a593Smuzhiyun 	RATEID_IDX_B = 8,
1222*4882a593Smuzhiyun 	RATEID_IDX_VHT_2SS = 9,
1223*4882a593Smuzhiyun 	RATEID_IDX_VHT_1SS = 10,
1224*4882a593Smuzhiyun 	RATEID_IDX_MIX1 = 11,
1225*4882a593Smuzhiyun 	RATEID_IDX_MIX2 = 12,
1226*4882a593Smuzhiyun 	RATEID_IDX_VHT_3SS = 13,
1227*4882a593Smuzhiyun 	RATEID_IDX_BGN_3SS = 14,
1228*4882a593Smuzhiyun };
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun #define BT_INFO_8723B_1ANT_B_FTP		BIT(7)
1231*4882a593Smuzhiyun #define BT_INFO_8723B_1ANT_B_A2DP		BIT(6)
1232*4882a593Smuzhiyun #define BT_INFO_8723B_1ANT_B_HID		BIT(5)
1233*4882a593Smuzhiyun #define BT_INFO_8723B_1ANT_B_SCO_BUSY		BIT(4)
1234*4882a593Smuzhiyun #define BT_INFO_8723B_1ANT_B_ACL_BUSY		BIT(3)
1235*4882a593Smuzhiyun #define BT_INFO_8723B_1ANT_B_INQ_PAGE		BIT(2)
1236*4882a593Smuzhiyun #define BT_INFO_8723B_1ANT_B_SCO_ESCO		BIT(1)
1237*4882a593Smuzhiyun #define BT_INFO_8723B_1ANT_B_CONNECTION	BIT(0)
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun enum _BT_8723B_1ANT_STATUS {
1240*4882a593Smuzhiyun 	BT_8723B_1ANT_STATUS_NON_CONNECTED_IDLE      = 0x0,
1241*4882a593Smuzhiyun 	BT_8723B_1ANT_STATUS_CONNECTED_IDLE          = 0x1,
1242*4882a593Smuzhiyun 	BT_8723B_1ANT_STATUS_INQ_PAGE                = 0x2,
1243*4882a593Smuzhiyun 	BT_8723B_1ANT_STATUS_ACL_BUSY                = 0x3,
1244*4882a593Smuzhiyun 	BT_8723B_1ANT_STATUS_SCO_BUSY                = 0x4,
1245*4882a593Smuzhiyun 	BT_8723B_1ANT_STATUS_ACL_SCO_BUSY            = 0x5,
1246*4882a593Smuzhiyun 	BT_8723B_1ANT_STATUS_MAX
1247*4882a593Smuzhiyun };
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun struct rtl8xxxu_btcoex {
1250*4882a593Smuzhiyun 	u8      bt_status;
1251*4882a593Smuzhiyun 	bool	bt_busy;
1252*4882a593Smuzhiyun 	bool	has_sco;
1253*4882a593Smuzhiyun 	bool	has_a2dp;
1254*4882a593Smuzhiyun 	bool    has_hid;
1255*4882a593Smuzhiyun 	bool    has_pan;
1256*4882a593Smuzhiyun 	bool	hid_only;
1257*4882a593Smuzhiyun 	bool	a2dp_only;
1258*4882a593Smuzhiyun 	bool    c2h_bt_inquiry;
1259*4882a593Smuzhiyun };
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun #define RTL8XXXU_RATR_STA_INIT 0
1262*4882a593Smuzhiyun #define RTL8XXXU_RATR_STA_HIGH 1
1263*4882a593Smuzhiyun #define RTL8XXXU_RATR_STA_MID  2
1264*4882a593Smuzhiyun #define RTL8XXXU_RATR_STA_LOW  3
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun #define RTL8XXXU_NOISE_FLOOR_MIN	-100
1267*4882a593Smuzhiyun #define RTL8XXXU_SNR_THRESH_HIGH	50
1268*4882a593Smuzhiyun #define RTL8XXXU_SNR_THRESH_LOW	20
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun struct rtl8xxxu_ra_report {
1271*4882a593Smuzhiyun 	struct rate_info txrate;
1272*4882a593Smuzhiyun 	u32 bit_rate;
1273*4882a593Smuzhiyun 	u8 desc_rate;
1274*4882a593Smuzhiyun };
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun struct rtl8xxxu_priv {
1277*4882a593Smuzhiyun 	struct ieee80211_hw *hw;
1278*4882a593Smuzhiyun 	struct usb_device *udev;
1279*4882a593Smuzhiyun 	struct rtl8xxxu_fileops *fops;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	spinlock_t tx_urb_lock;
1282*4882a593Smuzhiyun 	struct list_head tx_urb_free_list;
1283*4882a593Smuzhiyun 	int tx_urb_free_count;
1284*4882a593Smuzhiyun 	bool tx_stopped;
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	spinlock_t rx_urb_lock;
1287*4882a593Smuzhiyun 	struct list_head rx_urb_pending_list;
1288*4882a593Smuzhiyun 	int rx_urb_pending_count;
1289*4882a593Smuzhiyun 	bool shutdown;
1290*4882a593Smuzhiyun 	struct work_struct rx_urb_wq;
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	u8 mac_addr[ETH_ALEN];
1293*4882a593Smuzhiyun 	char chip_name[8];
1294*4882a593Smuzhiyun 	char chip_vendor[8];
1295*4882a593Smuzhiyun 	u8 cck_tx_power_index_A[RTL8XXXU_MAX_CHANNEL_GROUPS];
1296*4882a593Smuzhiyun 	u8 cck_tx_power_index_B[RTL8XXXU_MAX_CHANNEL_GROUPS];
1297*4882a593Smuzhiyun 	u8 ht40_1s_tx_power_index_A[RTL8XXXU_MAX_CHANNEL_GROUPS];
1298*4882a593Smuzhiyun 	u8 ht40_1s_tx_power_index_B[RTL8XXXU_MAX_CHANNEL_GROUPS];
1299*4882a593Smuzhiyun 	/*
1300*4882a593Smuzhiyun 	 * The following entries are half-bytes split as:
1301*4882a593Smuzhiyun 	 * bits 0-3: path A, bits 4-7: path B, all values 4 bits signed
1302*4882a593Smuzhiyun 	 */
1303*4882a593Smuzhiyun 	struct rtl8723au_idx ht40_2s_tx_power_index_diff[
1304*4882a593Smuzhiyun 		RTL8723A_CHANNEL_GROUPS];
1305*4882a593Smuzhiyun 	struct rtl8723au_idx ht20_tx_power_index_diff[RTL8723A_CHANNEL_GROUPS];
1306*4882a593Smuzhiyun 	struct rtl8723au_idx ofdm_tx_power_index_diff[RTL8723A_CHANNEL_GROUPS];
1307*4882a593Smuzhiyun 	struct rtl8723au_idx ht40_max_power_offset[RTL8723A_CHANNEL_GROUPS];
1308*4882a593Smuzhiyun 	struct rtl8723au_idx ht20_max_power_offset[RTL8723A_CHANNEL_GROUPS];
1309*4882a593Smuzhiyun 	/*
1310*4882a593Smuzhiyun 	 * Newer generation chips only keep power diffs per TX count,
1311*4882a593Smuzhiyun 	 * not per channel group.
1312*4882a593Smuzhiyun 	 */
1313*4882a593Smuzhiyun 	struct rtl8723au_idx ofdm_tx_power_diff[RTL8723B_TX_COUNT];
1314*4882a593Smuzhiyun 	struct rtl8723au_idx ht20_tx_power_diff[RTL8723B_TX_COUNT];
1315*4882a593Smuzhiyun 	struct rtl8723au_idx ht40_tx_power_diff[RTL8723B_TX_COUNT];
1316*4882a593Smuzhiyun 	struct rtl8xxxu_power_base *power_base;
1317*4882a593Smuzhiyun 	u32 chip_cut:4;
1318*4882a593Smuzhiyun 	u32 rom_rev:4;
1319*4882a593Smuzhiyun 	u32 is_multi_func:1;
1320*4882a593Smuzhiyun 	u32 has_wifi:1;
1321*4882a593Smuzhiyun 	u32 has_bluetooth:1;
1322*4882a593Smuzhiyun 	u32 enable_bluetooth:1;
1323*4882a593Smuzhiyun 	u32 has_gps:1;
1324*4882a593Smuzhiyun 	u32 hi_pa:1;
1325*4882a593Smuzhiyun 	u32 vendor_umc:1;
1326*4882a593Smuzhiyun 	u32 vendor_smic:1;
1327*4882a593Smuzhiyun 	u32 has_polarity_ctrl:1;
1328*4882a593Smuzhiyun 	u32 has_eeprom:1;
1329*4882a593Smuzhiyun 	u32 boot_eeprom:1;
1330*4882a593Smuzhiyun 	u32 usb_interrupts:1;
1331*4882a593Smuzhiyun 	u32 ep_tx_high_queue:1;
1332*4882a593Smuzhiyun 	u32 ep_tx_normal_queue:1;
1333*4882a593Smuzhiyun 	u32 ep_tx_low_queue:1;
1334*4882a593Smuzhiyun 	u32 has_xtalk:1;
1335*4882a593Smuzhiyun 	u32 rx_buf_aggregation:1;
1336*4882a593Smuzhiyun 	u8 xtalk;
1337*4882a593Smuzhiyun 	unsigned int pipe_interrupt;
1338*4882a593Smuzhiyun 	unsigned int pipe_in;
1339*4882a593Smuzhiyun 	unsigned int pipe_out[TXDESC_QUEUE_MAX];
1340*4882a593Smuzhiyun 	u8 out_ep[RTL8XXXU_OUT_ENDPOINTS];
1341*4882a593Smuzhiyun 	u8 ep_tx_count;
1342*4882a593Smuzhiyun 	u8 rf_paths;
1343*4882a593Smuzhiyun 	u8 rx_paths;
1344*4882a593Smuzhiyun 	u8 tx_paths;
1345*4882a593Smuzhiyun 	u32 rege94;
1346*4882a593Smuzhiyun 	u32 rege9c;
1347*4882a593Smuzhiyun 	u32 regeb4;
1348*4882a593Smuzhiyun 	u32 regebc;
1349*4882a593Smuzhiyun 	int next_mbox;
1350*4882a593Smuzhiyun 	int nr_out_eps;
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	struct mutex h2c_mutex;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	struct usb_anchor rx_anchor;
1355*4882a593Smuzhiyun 	struct usb_anchor tx_anchor;
1356*4882a593Smuzhiyun 	struct usb_anchor int_anchor;
1357*4882a593Smuzhiyun 	struct rtl8xxxu_firmware_header *fw_data;
1358*4882a593Smuzhiyun 	size_t fw_size;
1359*4882a593Smuzhiyun 	struct mutex usb_buf_mutex;
1360*4882a593Smuzhiyun 	union {
1361*4882a593Smuzhiyun 		__le32 val32;
1362*4882a593Smuzhiyun 		__le16 val16;
1363*4882a593Smuzhiyun 		u8 val8;
1364*4882a593Smuzhiyun 	} usb_buf;
1365*4882a593Smuzhiyun 	union {
1366*4882a593Smuzhiyun 		u8 raw[EFUSE_MAP_LEN];
1367*4882a593Smuzhiyun 		struct rtl8723au_efuse efuse8723;
1368*4882a593Smuzhiyun 		struct rtl8723bu_efuse efuse8723bu;
1369*4882a593Smuzhiyun 		struct rtl8192cu_efuse efuse8192;
1370*4882a593Smuzhiyun 		struct rtl8192eu_efuse efuse8192eu;
1371*4882a593Smuzhiyun 	} efuse_wifi;
1372*4882a593Smuzhiyun 	u32 adda_backup[RTL8XXXU_ADDA_REGS];
1373*4882a593Smuzhiyun 	u32 mac_backup[RTL8XXXU_MAC_REGS];
1374*4882a593Smuzhiyun 	u32 bb_backup[RTL8XXXU_BB_REGS];
1375*4882a593Smuzhiyun 	u32 bb_recovery_backup[RTL8XXXU_BB_REGS];
1376*4882a593Smuzhiyun 	enum rtl8xxxu_rtl_chip rtl_chip;
1377*4882a593Smuzhiyun 	u8 pi_enabled:1;
1378*4882a593Smuzhiyun 	u8 no_pape:1;
1379*4882a593Smuzhiyun 	u8 int_buf[USB_INTR_CONTENT_LENGTH];
1380*4882a593Smuzhiyun 	u8 rssi_level;
1381*4882a593Smuzhiyun 	DECLARE_BITMAP(tx_aggr_started, IEEE80211_NUM_TIDS);
1382*4882a593Smuzhiyun 	DECLARE_BITMAP(tid_tx_operational, IEEE80211_NUM_TIDS);
1383*4882a593Smuzhiyun 	/*
1384*4882a593Smuzhiyun 	 * Only one virtual interface permitted because only STA mode
1385*4882a593Smuzhiyun 	 * is supported and no iface_combinations are provided.
1386*4882a593Smuzhiyun 	 */
1387*4882a593Smuzhiyun 	struct ieee80211_vif *vif;
1388*4882a593Smuzhiyun 	struct delayed_work ra_watchdog;
1389*4882a593Smuzhiyun 	struct work_struct c2hcmd_work;
1390*4882a593Smuzhiyun 	struct sk_buff_head c2hcmd_queue;
1391*4882a593Smuzhiyun 	spinlock_t c2hcmd_lock;
1392*4882a593Smuzhiyun 	struct rtl8xxxu_btcoex bt_coex;
1393*4882a593Smuzhiyun 	struct rtl8xxxu_ra_report ra_report;
1394*4882a593Smuzhiyun };
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun struct rtl8xxxu_rx_urb {
1397*4882a593Smuzhiyun 	struct urb urb;
1398*4882a593Smuzhiyun 	struct ieee80211_hw *hw;
1399*4882a593Smuzhiyun 	struct list_head list;
1400*4882a593Smuzhiyun };
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun struct rtl8xxxu_tx_urb {
1403*4882a593Smuzhiyun 	struct urb urb;
1404*4882a593Smuzhiyun 	struct ieee80211_hw *hw;
1405*4882a593Smuzhiyun 	struct list_head list;
1406*4882a593Smuzhiyun };
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun struct rtl8xxxu_fileops {
1409*4882a593Smuzhiyun 	int (*parse_efuse) (struct rtl8xxxu_priv *priv);
1410*4882a593Smuzhiyun 	int (*load_firmware) (struct rtl8xxxu_priv *priv);
1411*4882a593Smuzhiyun 	int (*power_on) (struct rtl8xxxu_priv *priv);
1412*4882a593Smuzhiyun 	void (*power_off) (struct rtl8xxxu_priv *priv);
1413*4882a593Smuzhiyun 	void (*reset_8051) (struct rtl8xxxu_priv *priv);
1414*4882a593Smuzhiyun 	int (*llt_init) (struct rtl8xxxu_priv *priv);
1415*4882a593Smuzhiyun 	void (*init_phy_bb) (struct rtl8xxxu_priv *priv);
1416*4882a593Smuzhiyun 	int (*init_phy_rf) (struct rtl8xxxu_priv *priv);
1417*4882a593Smuzhiyun 	void (*phy_init_antenna_selection) (struct rtl8xxxu_priv *priv);
1418*4882a593Smuzhiyun 	void (*phy_iq_calibrate) (struct rtl8xxxu_priv *priv);
1419*4882a593Smuzhiyun 	void (*config_channel) (struct ieee80211_hw *hw);
1420*4882a593Smuzhiyun 	int (*parse_rx_desc) (struct rtl8xxxu_priv *priv, struct sk_buff *skb);
1421*4882a593Smuzhiyun 	void (*init_aggregation) (struct rtl8xxxu_priv *priv);
1422*4882a593Smuzhiyun 	void (*init_statistics) (struct rtl8xxxu_priv *priv);
1423*4882a593Smuzhiyun 	void (*enable_rf) (struct rtl8xxxu_priv *priv);
1424*4882a593Smuzhiyun 	void (*disable_rf) (struct rtl8xxxu_priv *priv);
1425*4882a593Smuzhiyun 	void (*usb_quirks) (struct rtl8xxxu_priv *priv);
1426*4882a593Smuzhiyun 	void (*set_tx_power) (struct rtl8xxxu_priv *priv, int channel,
1427*4882a593Smuzhiyun 			      bool ht40);
1428*4882a593Smuzhiyun 	void (*update_rate_mask) (struct rtl8xxxu_priv *priv,
1429*4882a593Smuzhiyun 				  u32 ramask, u8 rateid, int sgi);
1430*4882a593Smuzhiyun 	void (*report_connect) (struct rtl8xxxu_priv *priv,
1431*4882a593Smuzhiyun 				u8 macid, bool connect);
1432*4882a593Smuzhiyun 	void (*fill_txdesc) (struct ieee80211_hw *hw, struct ieee80211_hdr *hdr,
1433*4882a593Smuzhiyun 			     struct ieee80211_tx_info *tx_info,
1434*4882a593Smuzhiyun 			     struct rtl8xxxu_txdesc32 *tx_desc, bool sgi,
1435*4882a593Smuzhiyun 			     bool short_preamble, bool ampdu_enable,
1436*4882a593Smuzhiyun 			     u32 rts_rate);
1437*4882a593Smuzhiyun 	int writeN_block_size;
1438*4882a593Smuzhiyun 	int rx_agg_buf_size;
1439*4882a593Smuzhiyun 	char tx_desc_size;
1440*4882a593Smuzhiyun 	char rx_desc_size;
1441*4882a593Smuzhiyun 	u8 has_s0s1:1;
1442*4882a593Smuzhiyun 	u8 has_tx_report:1;
1443*4882a593Smuzhiyun 	u8 gen2_thermal_meter:1;
1444*4882a593Smuzhiyun 	u8 needs_full_init:1;
1445*4882a593Smuzhiyun 	u32 adda_1t_init;
1446*4882a593Smuzhiyun 	u32 adda_1t_path_on;
1447*4882a593Smuzhiyun 	u32 adda_2t_path_on_a;
1448*4882a593Smuzhiyun 	u32 adda_2t_path_on_b;
1449*4882a593Smuzhiyun 	u16 trxff_boundary;
1450*4882a593Smuzhiyun 	u8 pbp_rx;
1451*4882a593Smuzhiyun 	u8 pbp_tx;
1452*4882a593Smuzhiyun 	struct rtl8xxxu_reg8val *mactable;
1453*4882a593Smuzhiyun 	u8 total_page_num;
1454*4882a593Smuzhiyun 	u8 page_num_hi;
1455*4882a593Smuzhiyun 	u8 page_num_lo;
1456*4882a593Smuzhiyun 	u8 page_num_norm;
1457*4882a593Smuzhiyun };
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun extern int rtl8xxxu_debug;
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun extern struct rtl8xxxu_reg8val rtl8xxxu_gen1_mac_init_table[];
1462*4882a593Smuzhiyun extern const u32 rtl8xxxu_iqk_phy_iq_bb_reg[];
1463*4882a593Smuzhiyun u8 rtl8xxxu_read8(struct rtl8xxxu_priv *priv, u16 addr);
1464*4882a593Smuzhiyun u16 rtl8xxxu_read16(struct rtl8xxxu_priv *priv, u16 addr);
1465*4882a593Smuzhiyun u32 rtl8xxxu_read32(struct rtl8xxxu_priv *priv, u16 addr);
1466*4882a593Smuzhiyun int rtl8xxxu_write8(struct rtl8xxxu_priv *priv, u16 addr, u8 val);
1467*4882a593Smuzhiyun int rtl8xxxu_write16(struct rtl8xxxu_priv *priv, u16 addr, u16 val);
1468*4882a593Smuzhiyun int rtl8xxxu_write32(struct rtl8xxxu_priv *priv, u16 addr, u32 val);
1469*4882a593Smuzhiyun u32 rtl8xxxu_read_rfreg(struct rtl8xxxu_priv *priv,
1470*4882a593Smuzhiyun 			enum rtl8xxxu_rfpath path, u8 reg);
1471*4882a593Smuzhiyun int rtl8xxxu_write_rfreg(struct rtl8xxxu_priv *priv,
1472*4882a593Smuzhiyun 			 enum rtl8xxxu_rfpath path, u8 reg, u32 data);
1473*4882a593Smuzhiyun void rtl8xxxu_save_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
1474*4882a593Smuzhiyun 			u32 *backup, int count);
1475*4882a593Smuzhiyun void rtl8xxxu_restore_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
1476*4882a593Smuzhiyun 			   u32 *backup, int count);
1477*4882a593Smuzhiyun void rtl8xxxu_save_mac_regs(struct rtl8xxxu_priv *priv,
1478*4882a593Smuzhiyun 			    const u32 *reg, u32 *backup);
1479*4882a593Smuzhiyun void rtl8xxxu_restore_mac_regs(struct rtl8xxxu_priv *priv,
1480*4882a593Smuzhiyun 			       const u32 *reg, u32 *backup);
1481*4882a593Smuzhiyun void rtl8xxxu_path_adda_on(struct rtl8xxxu_priv *priv, const u32 *regs,
1482*4882a593Smuzhiyun 			   bool path_a_on);
1483*4882a593Smuzhiyun void rtl8xxxu_mac_calibration(struct rtl8xxxu_priv *priv,
1484*4882a593Smuzhiyun 			      const u32 *regs, u32 *backup);
1485*4882a593Smuzhiyun void rtl8xxxu_fill_iqk_matrix_a(struct rtl8xxxu_priv *priv, bool iqk_ok,
1486*4882a593Smuzhiyun 				int result[][8], int candidate, bool tx_only);
1487*4882a593Smuzhiyun void rtl8xxxu_fill_iqk_matrix_b(struct rtl8xxxu_priv *priv, bool iqk_ok,
1488*4882a593Smuzhiyun 				int result[][8], int candidate, bool tx_only);
1489*4882a593Smuzhiyun int rtl8xxxu_init_phy_rf(struct rtl8xxxu_priv *priv,
1490*4882a593Smuzhiyun 			 struct rtl8xxxu_rfregval *table,
1491*4882a593Smuzhiyun 			 enum rtl8xxxu_rfpath path);
1492*4882a593Smuzhiyun int rtl8xxxu_init_phy_regs(struct rtl8xxxu_priv *priv,
1493*4882a593Smuzhiyun 			   struct rtl8xxxu_reg32val *array);
1494*4882a593Smuzhiyun int rtl8xxxu_load_firmware(struct rtl8xxxu_priv *priv, char *fw_name);
1495*4882a593Smuzhiyun void rtl8xxxu_firmware_self_reset(struct rtl8xxxu_priv *priv);
1496*4882a593Smuzhiyun void rtl8xxxu_power_off(struct rtl8xxxu_priv *priv);
1497*4882a593Smuzhiyun void rtl8xxxu_reset_8051(struct rtl8xxxu_priv *priv);
1498*4882a593Smuzhiyun int rtl8xxxu_auto_llt_table(struct rtl8xxxu_priv *priv);
1499*4882a593Smuzhiyun void rtl8xxxu_gen2_prepare_calibrate(struct rtl8xxxu_priv *priv, u8 start);
1500*4882a593Smuzhiyun int rtl8xxxu_flush_fifo(struct rtl8xxxu_priv *priv);
1501*4882a593Smuzhiyun int rtl8xxxu_gen2_h2c_cmd(struct rtl8xxxu_priv *priv,
1502*4882a593Smuzhiyun 			  struct h2c_cmd *h2c, int len);
1503*4882a593Smuzhiyun int rtl8xxxu_active_to_lps(struct rtl8xxxu_priv *priv);
1504*4882a593Smuzhiyun void rtl8xxxu_disabled_to_emu(struct rtl8xxxu_priv *priv);
1505*4882a593Smuzhiyun int rtl8xxxu_init_llt_table(struct rtl8xxxu_priv *priv);
1506*4882a593Smuzhiyun void rtl8xxxu_gen1_phy_iq_calibrate(struct rtl8xxxu_priv *priv);
1507*4882a593Smuzhiyun void rtl8xxxu_gen1_init_phy_bb(struct rtl8xxxu_priv *priv);
1508*4882a593Smuzhiyun void rtl8xxxu_gen1_set_tx_power(struct rtl8xxxu_priv *priv,
1509*4882a593Smuzhiyun 				int channel, bool ht40);
1510*4882a593Smuzhiyun void rtl8xxxu_gen1_config_channel(struct ieee80211_hw *hw);
1511*4882a593Smuzhiyun void rtl8xxxu_gen2_config_channel(struct ieee80211_hw *hw);
1512*4882a593Smuzhiyun void rtl8xxxu_gen1_usb_quirks(struct rtl8xxxu_priv *priv);
1513*4882a593Smuzhiyun void rtl8xxxu_gen2_usb_quirks(struct rtl8xxxu_priv *priv);
1514*4882a593Smuzhiyun void rtl8xxxu_update_rate_mask(struct rtl8xxxu_priv *priv,
1515*4882a593Smuzhiyun 			       u32 ramask, u8 rateid, int sgi);
1516*4882a593Smuzhiyun void rtl8xxxu_gen2_update_rate_mask(struct rtl8xxxu_priv *priv,
1517*4882a593Smuzhiyun 				    u32 ramask, u8 rateid, int sgi);
1518*4882a593Smuzhiyun void rtl8xxxu_gen1_report_connect(struct rtl8xxxu_priv *priv,
1519*4882a593Smuzhiyun 				  u8 macid, bool connect);
1520*4882a593Smuzhiyun void rtl8xxxu_gen2_report_connect(struct rtl8xxxu_priv *priv,
1521*4882a593Smuzhiyun 				  u8 macid, bool connect);
1522*4882a593Smuzhiyun void rtl8xxxu_gen1_init_aggregation(struct rtl8xxxu_priv *priv);
1523*4882a593Smuzhiyun void rtl8xxxu_gen1_enable_rf(struct rtl8xxxu_priv *priv);
1524*4882a593Smuzhiyun void rtl8xxxu_gen1_disable_rf(struct rtl8xxxu_priv *priv);
1525*4882a593Smuzhiyun void rtl8xxxu_gen2_disable_rf(struct rtl8xxxu_priv *priv);
1526*4882a593Smuzhiyun int rtl8xxxu_parse_rxdesc16(struct rtl8xxxu_priv *priv, struct sk_buff *skb);
1527*4882a593Smuzhiyun int rtl8xxxu_parse_rxdesc24(struct rtl8xxxu_priv *priv, struct sk_buff *skb);
1528*4882a593Smuzhiyun int rtl8xxxu_gen2_channel_to_group(int channel);
1529*4882a593Smuzhiyun bool rtl8xxxu_gen2_simularity_compare(struct rtl8xxxu_priv *priv,
1530*4882a593Smuzhiyun 				      int result[][8], int c1, int c2);
1531*4882a593Smuzhiyun void rtl8xxxu_fill_txdesc_v1(struct ieee80211_hw *hw, struct ieee80211_hdr *hdr,
1532*4882a593Smuzhiyun 			     struct ieee80211_tx_info *tx_info,
1533*4882a593Smuzhiyun 			     struct rtl8xxxu_txdesc32 *tx_desc, bool sgi,
1534*4882a593Smuzhiyun 			     bool short_preamble, bool ampdu_enable,
1535*4882a593Smuzhiyun 			     u32 rts_rate);
1536*4882a593Smuzhiyun void rtl8xxxu_fill_txdesc_v2(struct ieee80211_hw *hw, struct ieee80211_hdr *hdr,
1537*4882a593Smuzhiyun 			     struct ieee80211_tx_info *tx_info,
1538*4882a593Smuzhiyun 			     struct rtl8xxxu_txdesc32 *tx_desc32, bool sgi,
1539*4882a593Smuzhiyun 			     bool short_preamble, bool ampdu_enable,
1540*4882a593Smuzhiyun 			     u32 rts_rate);
1541*4882a593Smuzhiyun void rtl8723bu_set_ps_tdma(struct rtl8xxxu_priv *priv,
1542*4882a593Smuzhiyun 			   u8 arg1, u8 arg2, u8 arg3, u8 arg4, u8 arg5);
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun extern struct rtl8xxxu_fileops rtl8192cu_fops;
1545*4882a593Smuzhiyun extern struct rtl8xxxu_fileops rtl8192eu_fops;
1546*4882a593Smuzhiyun extern struct rtl8xxxu_fileops rtl8723au_fops;
1547*4882a593Smuzhiyun extern struct rtl8xxxu_fileops rtl8723bu_fops;
1548