1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Radio tuning for RTL8225 on RTL8187
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
6*4882a593Smuzhiyun * Copyright 2007 Andrea Merello <andrea.merello@gmail.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on the r8187 driver, which is:
9*4882a593Smuzhiyun * Copyright 2005 Andrea Merello <andrea.merello@gmail.com>, et al.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Magic delays, register offsets, and phy value tables below are
12*4882a593Smuzhiyun * taken from the original r8187 driver sources. Thanks to Realtek
13*4882a593Smuzhiyun * for their support!
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/usb.h>
17*4882a593Smuzhiyun #include <net/mac80211.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "rtl8187.h"
20*4882a593Smuzhiyun #include "rtl8225.h"
21*4882a593Smuzhiyun
rtl818x_ioread8_idx(struct rtl8187_priv * priv,u8 * addr,u8 idx)22*4882a593Smuzhiyun u8 rtl818x_ioread8_idx(struct rtl8187_priv *priv,
23*4882a593Smuzhiyun u8 *addr, u8 idx)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun u8 val;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun mutex_lock(&priv->io_mutex);
28*4882a593Smuzhiyun usb_control_msg(priv->udev, usb_rcvctrlpipe(priv->udev, 0),
29*4882a593Smuzhiyun RTL8187_REQ_GET_REG, RTL8187_REQT_READ,
30*4882a593Smuzhiyun (unsigned long)addr, idx & 0x03,
31*4882a593Smuzhiyun &priv->io_dmabuf->bits8, sizeof(val), 500);
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun val = priv->io_dmabuf->bits8;
34*4882a593Smuzhiyun mutex_unlock(&priv->io_mutex);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun return val;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
rtl818x_ioread16_idx(struct rtl8187_priv * priv,__le16 * addr,u8 idx)39*4882a593Smuzhiyun u16 rtl818x_ioread16_idx(struct rtl8187_priv *priv,
40*4882a593Smuzhiyun __le16 *addr, u8 idx)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun __le16 val;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun mutex_lock(&priv->io_mutex);
45*4882a593Smuzhiyun usb_control_msg(priv->udev, usb_rcvctrlpipe(priv->udev, 0),
46*4882a593Smuzhiyun RTL8187_REQ_GET_REG, RTL8187_REQT_READ,
47*4882a593Smuzhiyun (unsigned long)addr, idx & 0x03,
48*4882a593Smuzhiyun &priv->io_dmabuf->bits16, sizeof(val), 500);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun val = priv->io_dmabuf->bits16;
51*4882a593Smuzhiyun mutex_unlock(&priv->io_mutex);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun return le16_to_cpu(val);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
rtl818x_ioread32_idx(struct rtl8187_priv * priv,__le32 * addr,u8 idx)56*4882a593Smuzhiyun u32 rtl818x_ioread32_idx(struct rtl8187_priv *priv,
57*4882a593Smuzhiyun __le32 *addr, u8 idx)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun __le32 val;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun mutex_lock(&priv->io_mutex);
62*4882a593Smuzhiyun usb_control_msg(priv->udev, usb_rcvctrlpipe(priv->udev, 0),
63*4882a593Smuzhiyun RTL8187_REQ_GET_REG, RTL8187_REQT_READ,
64*4882a593Smuzhiyun (unsigned long)addr, idx & 0x03,
65*4882a593Smuzhiyun &priv->io_dmabuf->bits32, sizeof(val), 500);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun val = priv->io_dmabuf->bits32;
68*4882a593Smuzhiyun mutex_unlock(&priv->io_mutex);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun return le32_to_cpu(val);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
rtl818x_iowrite8_idx(struct rtl8187_priv * priv,u8 * addr,u8 val,u8 idx)73*4882a593Smuzhiyun void rtl818x_iowrite8_idx(struct rtl8187_priv *priv,
74*4882a593Smuzhiyun u8 *addr, u8 val, u8 idx)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun mutex_lock(&priv->io_mutex);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun priv->io_dmabuf->bits8 = val;
79*4882a593Smuzhiyun usb_control_msg(priv->udev, usb_sndctrlpipe(priv->udev, 0),
80*4882a593Smuzhiyun RTL8187_REQ_SET_REG, RTL8187_REQT_WRITE,
81*4882a593Smuzhiyun (unsigned long)addr, idx & 0x03,
82*4882a593Smuzhiyun &priv->io_dmabuf->bits8, sizeof(val), 500);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun mutex_unlock(&priv->io_mutex);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
rtl818x_iowrite16_idx(struct rtl8187_priv * priv,__le16 * addr,u16 val,u8 idx)87*4882a593Smuzhiyun void rtl818x_iowrite16_idx(struct rtl8187_priv *priv,
88*4882a593Smuzhiyun __le16 *addr, u16 val, u8 idx)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun mutex_lock(&priv->io_mutex);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun priv->io_dmabuf->bits16 = cpu_to_le16(val);
93*4882a593Smuzhiyun usb_control_msg(priv->udev, usb_sndctrlpipe(priv->udev, 0),
94*4882a593Smuzhiyun RTL8187_REQ_SET_REG, RTL8187_REQT_WRITE,
95*4882a593Smuzhiyun (unsigned long)addr, idx & 0x03,
96*4882a593Smuzhiyun &priv->io_dmabuf->bits16, sizeof(val), 500);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun mutex_unlock(&priv->io_mutex);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
rtl818x_iowrite32_idx(struct rtl8187_priv * priv,__le32 * addr,u32 val,u8 idx)101*4882a593Smuzhiyun void rtl818x_iowrite32_idx(struct rtl8187_priv *priv,
102*4882a593Smuzhiyun __le32 *addr, u32 val, u8 idx)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun mutex_lock(&priv->io_mutex);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun priv->io_dmabuf->bits32 = cpu_to_le32(val);
107*4882a593Smuzhiyun usb_control_msg(priv->udev, usb_sndctrlpipe(priv->udev, 0),
108*4882a593Smuzhiyun RTL8187_REQ_SET_REG, RTL8187_REQT_WRITE,
109*4882a593Smuzhiyun (unsigned long)addr, idx & 0x03,
110*4882a593Smuzhiyun &priv->io_dmabuf->bits32, sizeof(val), 500);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun mutex_unlock(&priv->io_mutex);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
rtl8225_write_bitbang(struct ieee80211_hw * dev,u8 addr,u16 data)115*4882a593Smuzhiyun static void rtl8225_write_bitbang(struct ieee80211_hw *dev, u8 addr, u16 data)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct rtl8187_priv *priv = dev->priv;
118*4882a593Smuzhiyun u16 reg80, reg84, reg82;
119*4882a593Smuzhiyun u32 bangdata;
120*4882a593Smuzhiyun int i;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun bangdata = (data << 4) | (addr & 0xf);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput) & 0xfff3;
125*4882a593Smuzhiyun reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x7);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect);
130*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x7);
131*4882a593Smuzhiyun udelay(10);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
134*4882a593Smuzhiyun udelay(2);
135*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
136*4882a593Smuzhiyun udelay(10);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun for (i = 15; i >= 0; i--) {
139*4882a593Smuzhiyun u16 reg = reg80 | (bangdata & (1 << i)) >> i;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (i & 1)
142*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg | (1 << 1));
145*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg | (1 << 1));
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (!(i & 1))
148*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
152*4882a593Smuzhiyun udelay(10);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
155*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
rtl8225_write_8051(struct ieee80211_hw * dev,u8 addr,__le16 data)158*4882a593Smuzhiyun static void rtl8225_write_8051(struct ieee80211_hw *dev, u8 addr, __le16 data)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct rtl8187_priv *priv = dev->priv;
161*4882a593Smuzhiyun u16 reg80, reg82, reg84;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput);
164*4882a593Smuzhiyun reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
165*4882a593Smuzhiyun reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun reg80 &= ~(0x3 << 2);
168*4882a593Smuzhiyun reg84 &= ~0xF;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x0007);
171*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x0007);
172*4882a593Smuzhiyun udelay(10);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
175*4882a593Smuzhiyun udelay(2);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
178*4882a593Smuzhiyun udelay(10);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun mutex_lock(&priv->io_mutex);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun priv->io_dmabuf->bits16 = data;
183*4882a593Smuzhiyun usb_control_msg(priv->udev, usb_sndctrlpipe(priv->udev, 0),
184*4882a593Smuzhiyun RTL8187_REQ_SET_REG, RTL8187_REQT_WRITE,
185*4882a593Smuzhiyun addr, 0x8225, &priv->io_dmabuf->bits16, sizeof(data),
186*4882a593Smuzhiyun 500);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun mutex_unlock(&priv->io_mutex);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
191*4882a593Smuzhiyun udelay(10);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
194*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
rtl8225_write(struct ieee80211_hw * dev,u8 addr,u16 data)197*4882a593Smuzhiyun static void rtl8225_write(struct ieee80211_hw *dev, u8 addr, u16 data)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct rtl8187_priv *priv = dev->priv;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (priv->asic_rev)
202*4882a593Smuzhiyun rtl8225_write_8051(dev, addr, cpu_to_le16(data));
203*4882a593Smuzhiyun else
204*4882a593Smuzhiyun rtl8225_write_bitbang(dev, addr, data);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
rtl8225_read(struct ieee80211_hw * dev,u8 addr)207*4882a593Smuzhiyun static u16 rtl8225_read(struct ieee80211_hw *dev, u8 addr)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct rtl8187_priv *priv = dev->priv;
210*4882a593Smuzhiyun u16 reg80, reg82, reg84, out;
211*4882a593Smuzhiyun int i;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput);
214*4882a593Smuzhiyun reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
215*4882a593Smuzhiyun reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun reg80 &= ~0xF;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x000F);
220*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x000F);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
223*4882a593Smuzhiyun udelay(4);
224*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
225*4882a593Smuzhiyun udelay(5);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun for (i = 4; i >= 0; i--) {
228*4882a593Smuzhiyun u16 reg = reg80 | ((addr >> i) & 1);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (!(i & 1)) {
231*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
232*4882a593Smuzhiyun udelay(1);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
236*4882a593Smuzhiyun reg | (1 << 1));
237*4882a593Smuzhiyun udelay(2);
238*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
239*4882a593Smuzhiyun reg | (1 << 1));
240*4882a593Smuzhiyun udelay(2);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (i & 1) {
243*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
244*4882a593Smuzhiyun udelay(1);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
249*4882a593Smuzhiyun reg80 | (1 << 3) | (1 << 1));
250*4882a593Smuzhiyun udelay(2);
251*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
252*4882a593Smuzhiyun reg80 | (1 << 3));
253*4882a593Smuzhiyun udelay(2);
254*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
255*4882a593Smuzhiyun reg80 | (1 << 3));
256*4882a593Smuzhiyun udelay(2);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun out = 0;
259*4882a593Smuzhiyun for (i = 11; i >= 0; i--) {
260*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
261*4882a593Smuzhiyun reg80 | (1 << 3));
262*4882a593Smuzhiyun udelay(1);
263*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
264*4882a593Smuzhiyun reg80 | (1 << 3) | (1 << 1));
265*4882a593Smuzhiyun udelay(2);
266*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
267*4882a593Smuzhiyun reg80 | (1 << 3) | (1 << 1));
268*4882a593Smuzhiyun udelay(2);
269*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
270*4882a593Smuzhiyun reg80 | (1 << 3) | (1 << 1));
271*4882a593Smuzhiyun udelay(2);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (rtl818x_ioread16(priv, &priv->map->RFPinsInput) & (1 << 1))
274*4882a593Smuzhiyun out |= 1 << i;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
277*4882a593Smuzhiyun reg80 | (1 << 3));
278*4882a593Smuzhiyun udelay(2);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
282*4882a593Smuzhiyun reg80 | (1 << 3) | (1 << 2));
283*4882a593Smuzhiyun udelay(2);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82);
286*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84);
287*4882a593Smuzhiyun rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x03A0);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return out;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static const u16 rtl8225bcd_rxgain[] = {
293*4882a593Smuzhiyun 0x0400, 0x0401, 0x0402, 0x0403, 0x0404, 0x0405, 0x0408, 0x0409,
294*4882a593Smuzhiyun 0x040a, 0x040b, 0x0502, 0x0503, 0x0504, 0x0505, 0x0540, 0x0541,
295*4882a593Smuzhiyun 0x0542, 0x0543, 0x0544, 0x0545, 0x0580, 0x0581, 0x0582, 0x0583,
296*4882a593Smuzhiyun 0x0584, 0x0585, 0x0588, 0x0589, 0x058a, 0x058b, 0x0643, 0x0644,
297*4882a593Smuzhiyun 0x0645, 0x0680, 0x0681, 0x0682, 0x0683, 0x0684, 0x0685, 0x0688,
298*4882a593Smuzhiyun 0x0689, 0x068a, 0x068b, 0x068c, 0x0742, 0x0743, 0x0744, 0x0745,
299*4882a593Smuzhiyun 0x0780, 0x0781, 0x0782, 0x0783, 0x0784, 0x0785, 0x0788, 0x0789,
300*4882a593Smuzhiyun 0x078a, 0x078b, 0x078c, 0x078d, 0x0790, 0x0791, 0x0792, 0x0793,
301*4882a593Smuzhiyun 0x0794, 0x0795, 0x0798, 0x0799, 0x079a, 0x079b, 0x079c, 0x079d,
302*4882a593Smuzhiyun 0x07a0, 0x07a1, 0x07a2, 0x07a3, 0x07a4, 0x07a5, 0x07a8, 0x07a9,
303*4882a593Smuzhiyun 0x07aa, 0x07ab, 0x07ac, 0x07ad, 0x07b0, 0x07b1, 0x07b2, 0x07b3,
304*4882a593Smuzhiyun 0x07b4, 0x07b5, 0x07b8, 0x07b9, 0x07ba, 0x07bb, 0x07bb
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun static const u8 rtl8225_agc[] = {
308*4882a593Smuzhiyun 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e,
309*4882a593Smuzhiyun 0x9d, 0x9c, 0x9b, 0x9a, 0x99, 0x98, 0x97, 0x96,
310*4882a593Smuzhiyun 0x95, 0x94, 0x93, 0x92, 0x91, 0x90, 0x8f, 0x8e,
311*4882a593Smuzhiyun 0x8d, 0x8c, 0x8b, 0x8a, 0x89, 0x88, 0x87, 0x86,
312*4882a593Smuzhiyun 0x85, 0x84, 0x83, 0x82, 0x81, 0x80, 0x3f, 0x3e,
313*4882a593Smuzhiyun 0x3d, 0x3c, 0x3b, 0x3a, 0x39, 0x38, 0x37, 0x36,
314*4882a593Smuzhiyun 0x35, 0x34, 0x33, 0x32, 0x31, 0x30, 0x2f, 0x2e,
315*4882a593Smuzhiyun 0x2d, 0x2c, 0x2b, 0x2a, 0x29, 0x28, 0x27, 0x26,
316*4882a593Smuzhiyun 0x25, 0x24, 0x23, 0x22, 0x21, 0x20, 0x1f, 0x1e,
317*4882a593Smuzhiyun 0x1d, 0x1c, 0x1b, 0x1a, 0x19, 0x18, 0x17, 0x16,
318*4882a593Smuzhiyun 0x15, 0x14, 0x13, 0x12, 0x11, 0x10, 0x0f, 0x0e,
319*4882a593Smuzhiyun 0x0d, 0x0c, 0x0b, 0x0a, 0x09, 0x08, 0x07, 0x06,
320*4882a593Smuzhiyun 0x05, 0x04, 0x03, 0x02, 0x01, 0x01, 0x01, 0x01,
321*4882a593Smuzhiyun 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
322*4882a593Smuzhiyun 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
323*4882a593Smuzhiyun 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun static const u8 rtl8225_gain[] = {
327*4882a593Smuzhiyun 0x23, 0x88, 0x7c, 0xa5, /* -82dBm */
328*4882a593Smuzhiyun 0x23, 0x88, 0x7c, 0xb5, /* -82dBm */
329*4882a593Smuzhiyun 0x23, 0x88, 0x7c, 0xc5, /* -82dBm */
330*4882a593Smuzhiyun 0x33, 0x80, 0x79, 0xc5, /* -78dBm */
331*4882a593Smuzhiyun 0x43, 0x78, 0x76, 0xc5, /* -74dBm */
332*4882a593Smuzhiyun 0x53, 0x60, 0x73, 0xc5, /* -70dBm */
333*4882a593Smuzhiyun 0x63, 0x58, 0x70, 0xc5, /* -66dBm */
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun static const u8 rtl8225_threshold[] = {
337*4882a593Smuzhiyun 0x8d, 0x8d, 0x8d, 0x8d, 0x9d, 0xad, 0xbd
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun static const u8 rtl8225_tx_gain_cck_ofdm[] = {
341*4882a593Smuzhiyun 0x02, 0x06, 0x0e, 0x1e, 0x3e, 0x7e
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun static const u8 rtl8225_tx_power_cck[] = {
345*4882a593Smuzhiyun 0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02,
346*4882a593Smuzhiyun 0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02,
347*4882a593Smuzhiyun 0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02,
348*4882a593Smuzhiyun 0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02,
349*4882a593Smuzhiyun 0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03,
350*4882a593Smuzhiyun 0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun static const u8 rtl8225_tx_power_cck_ch14[] = {
354*4882a593Smuzhiyun 0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00,
355*4882a593Smuzhiyun 0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00,
356*4882a593Smuzhiyun 0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00,
357*4882a593Smuzhiyun 0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00,
358*4882a593Smuzhiyun 0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00,
359*4882a593Smuzhiyun 0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static const u8 rtl8225_tx_power_ofdm[] = {
363*4882a593Smuzhiyun 0x80, 0x90, 0xa2, 0xb5, 0xcb, 0xe4
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun static const u32 rtl8225_chan[] = {
367*4882a593Smuzhiyun 0x085c, 0x08dc, 0x095c, 0x09dc, 0x0a5c, 0x0adc, 0x0b5c,
368*4882a593Smuzhiyun 0x0bdc, 0x0c5c, 0x0cdc, 0x0d5c, 0x0ddc, 0x0e5c, 0x0f72
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
rtl8225_rf_set_tx_power(struct ieee80211_hw * dev,int channel)371*4882a593Smuzhiyun static void rtl8225_rf_set_tx_power(struct ieee80211_hw *dev, int channel)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct rtl8187_priv *priv = dev->priv;
374*4882a593Smuzhiyun u8 cck_power, ofdm_power;
375*4882a593Smuzhiyun const u8 *tmp;
376*4882a593Smuzhiyun u32 reg;
377*4882a593Smuzhiyun int i;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun cck_power = priv->channels[channel - 1].hw_value & 0xF;
380*4882a593Smuzhiyun ofdm_power = priv->channels[channel - 1].hw_value >> 4;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun cck_power = min(cck_power, (u8)11);
383*4882a593Smuzhiyun if (ofdm_power > (u8)15)
384*4882a593Smuzhiyun ofdm_power = 25;
385*4882a593Smuzhiyun else
386*4882a593Smuzhiyun ofdm_power += 10;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK,
389*4882a593Smuzhiyun rtl8225_tx_gain_cck_ofdm[cck_power / 6] >> 1);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (channel == 14)
392*4882a593Smuzhiyun tmp = &rtl8225_tx_power_cck_ch14[(cck_power % 6) * 8];
393*4882a593Smuzhiyun else
394*4882a593Smuzhiyun tmp = &rtl8225_tx_power_cck[(cck_power % 6) * 8];
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun for (i = 0; i < 8; i++)
397*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun msleep(1); // FIXME: optional?
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* anaparam2 on */
402*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
403*4882a593Smuzhiyun reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
404*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->CONFIG3,
405*4882a593Smuzhiyun reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
406*4882a593Smuzhiyun rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
407*4882a593Smuzhiyun RTL8187_RTL8225_ANAPARAM2_ON);
408*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->CONFIG3,
409*4882a593Smuzhiyun reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
410*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 2, 0x42);
413*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 6, 0x00);
414*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 8, 0x00);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM,
417*4882a593Smuzhiyun rtl8225_tx_gain_cck_ofdm[ofdm_power / 6] >> 1);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun tmp = &rtl8225_tx_power_ofdm[ofdm_power % 6];
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 5, *tmp);
422*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 7, *tmp);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun msleep(1);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
rtl8225_rf_init(struct ieee80211_hw * dev)427*4882a593Smuzhiyun static void rtl8225_rf_init(struct ieee80211_hw *dev)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun struct rtl8187_priv *priv = dev->priv;
430*4882a593Smuzhiyun int i;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun rtl8225_write(dev, 0x0, 0x067);
433*4882a593Smuzhiyun rtl8225_write(dev, 0x1, 0xFE0);
434*4882a593Smuzhiyun rtl8225_write(dev, 0x2, 0x44D);
435*4882a593Smuzhiyun rtl8225_write(dev, 0x3, 0x441);
436*4882a593Smuzhiyun rtl8225_write(dev, 0x4, 0x486);
437*4882a593Smuzhiyun rtl8225_write(dev, 0x5, 0xBC0);
438*4882a593Smuzhiyun rtl8225_write(dev, 0x6, 0xAE6);
439*4882a593Smuzhiyun rtl8225_write(dev, 0x7, 0x82A);
440*4882a593Smuzhiyun rtl8225_write(dev, 0x8, 0x01F);
441*4882a593Smuzhiyun rtl8225_write(dev, 0x9, 0x334);
442*4882a593Smuzhiyun rtl8225_write(dev, 0xA, 0xFD4);
443*4882a593Smuzhiyun rtl8225_write(dev, 0xB, 0x391);
444*4882a593Smuzhiyun rtl8225_write(dev, 0xC, 0x050);
445*4882a593Smuzhiyun rtl8225_write(dev, 0xD, 0x6DB);
446*4882a593Smuzhiyun rtl8225_write(dev, 0xE, 0x029);
447*4882a593Smuzhiyun rtl8225_write(dev, 0xF, 0x914); msleep(100);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun rtl8225_write(dev, 0x2, 0xC4D); msleep(200);
450*4882a593Smuzhiyun rtl8225_write(dev, 0x2, 0x44D); msleep(200);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun if (!(rtl8225_read(dev, 6) & (1 << 7))) {
453*4882a593Smuzhiyun rtl8225_write(dev, 0x02, 0x0c4d);
454*4882a593Smuzhiyun msleep(200);
455*4882a593Smuzhiyun rtl8225_write(dev, 0x02, 0x044d);
456*4882a593Smuzhiyun msleep(100);
457*4882a593Smuzhiyun if (!(rtl8225_read(dev, 6) & (1 << 7)))
458*4882a593Smuzhiyun wiphy_warn(dev->wiphy, "RF Calibration Failed! %x\n",
459*4882a593Smuzhiyun rtl8225_read(dev, 6));
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun rtl8225_write(dev, 0x0, 0x127);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rtl8225bcd_rxgain); i++) {
465*4882a593Smuzhiyun rtl8225_write(dev, 0x1, i + 1);
466*4882a593Smuzhiyun rtl8225_write(dev, 0x2, rtl8225bcd_rxgain[i]);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun rtl8225_write(dev, 0x0, 0x027);
470*4882a593Smuzhiyun rtl8225_write(dev, 0x0, 0x22F);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rtl8225_agc); i++) {
473*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0xB, rtl8225_agc[i]);
474*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0xA, 0x80 + i);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun msleep(1);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x00, 0x01);
480*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x01, 0x02);
481*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x02, 0x42);
482*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x03, 0x00);
483*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x04, 0x00);
484*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x05, 0x00);
485*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x06, 0x40);
486*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x07, 0x00);
487*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x08, 0x40);
488*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x09, 0xfe);
489*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x0a, 0x09);
490*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x0b, 0x80);
491*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x0c, 0x01);
492*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x0e, 0xd3);
493*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x0f, 0x38);
494*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x10, 0x84);
495*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x11, 0x06);
496*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x12, 0x20);
497*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x13, 0x20);
498*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x14, 0x00);
499*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x15, 0x40);
500*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x16, 0x00);
501*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x17, 0x40);
502*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x18, 0xef);
503*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x19, 0x19);
504*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1a, 0x20);
505*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1b, 0x76);
506*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1c, 0x04);
507*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1e, 0x95);
508*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1f, 0x75);
509*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x20, 0x1f);
510*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x21, 0x27);
511*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x22, 0x16);
512*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x24, 0x46);
513*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x25, 0x20);
514*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x26, 0x90);
515*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x27, 0x88);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x0d, rtl8225_gain[2 * 4]);
518*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1b, rtl8225_gain[2 * 4 + 2]);
519*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1d, rtl8225_gain[2 * 4 + 3]);
520*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x23, rtl8225_gain[2 * 4 + 1]);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x00, 0x98);
523*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x03, 0x20);
524*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x04, 0x7e);
525*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x05, 0x12);
526*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x06, 0xfc);
527*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x07, 0x78);
528*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x08, 0x2e);
529*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x10, 0x9b);
530*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x11, 0x88);
531*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x12, 0x47);
532*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x13, 0xd0);
533*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x19, 0x00);
534*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x1a, 0xa0);
535*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x1b, 0x08);
536*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x40, 0x86);
537*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x41, 0x8d);
538*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x42, 0x15);
539*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x43, 0x18);
540*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x44, 0x1f);
541*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x45, 0x1e);
542*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x46, 0x1a);
543*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x47, 0x15);
544*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x48, 0x10);
545*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x49, 0x0a);
546*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x4a, 0x05);
547*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x4b, 0x02);
548*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x4c, 0x05);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TESTR, 0x0D);
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun rtl8225_rf_set_tx_power(dev, 1);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* RX antenna default to A */
555*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x10, 0x9b); /* B: 0xDB */
556*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x26, 0x90); /* B: 0x10 */
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03); /* B: 0x00 */
559*4882a593Smuzhiyun msleep(1);
560*4882a593Smuzhiyun rtl818x_iowrite32(priv, (__le32 *)0xFF94, 0x3dc00002);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* set sensitivity */
563*4882a593Smuzhiyun rtl8225_write(dev, 0x0c, 0x50);
564*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x0d, rtl8225_gain[2 * 4]);
565*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1b, rtl8225_gain[2 * 4 + 2]);
566*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1d, rtl8225_gain[2 * 4 + 3]);
567*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x23, rtl8225_gain[2 * 4 + 1]);
568*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x41, rtl8225_threshold[2]);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun static const u8 rtl8225z2_agc[] = {
572*4882a593Smuzhiyun 0x5e, 0x5e, 0x5e, 0x5e, 0x5d, 0x5b, 0x59, 0x57, 0x55, 0x53, 0x51, 0x4f,
573*4882a593Smuzhiyun 0x4d, 0x4b, 0x49, 0x47, 0x45, 0x43, 0x41, 0x3f, 0x3d, 0x3b, 0x39, 0x37,
574*4882a593Smuzhiyun 0x35, 0x33, 0x31, 0x2f, 0x2d, 0x2b, 0x29, 0x27, 0x25, 0x23, 0x21, 0x1f,
575*4882a593Smuzhiyun 0x1d, 0x1b, 0x19, 0x17, 0x15, 0x13, 0x11, 0x0f, 0x0d, 0x0b, 0x09, 0x07,
576*4882a593Smuzhiyun 0x05, 0x03, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
577*4882a593Smuzhiyun 0x01, 0x01, 0x01, 0x01, 0x19, 0x19, 0x19, 0x19, 0x19, 0x19, 0x19, 0x19,
578*4882a593Smuzhiyun 0x19, 0x20, 0x21, 0x22, 0x23, 0x24, 0x25, 0x26, 0x26, 0x27, 0x27, 0x28,
579*4882a593Smuzhiyun 0x28, 0x29, 0x2a, 0x2a, 0x2a, 0x2b, 0x2b, 0x2b, 0x2c, 0x2c, 0x2c, 0x2d,
580*4882a593Smuzhiyun 0x2d, 0x2d, 0x2d, 0x2e, 0x2e, 0x2e, 0x2e, 0x2f, 0x2f, 0x2f, 0x30, 0x30,
581*4882a593Smuzhiyun 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31,
582*4882a593Smuzhiyun 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31, 0x31
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun static const u8 rtl8225z2_ofdm[] = {
585*4882a593Smuzhiyun 0x10, 0x0d, 0x01, 0x00, 0x14, 0xfb, 0xfb, 0x60,
586*4882a593Smuzhiyun 0x00, 0x60, 0x00, 0x00, 0x00, 0x5c, 0x00, 0x00,
587*4882a593Smuzhiyun 0x40, 0x00, 0x40, 0x00, 0x00, 0x00, 0xa8, 0x26,
588*4882a593Smuzhiyun 0x32, 0x33, 0x07, 0xa5, 0x6f, 0x55, 0xc8, 0xb3,
589*4882a593Smuzhiyun 0x0a, 0xe1, 0x2C, 0x8a, 0x86, 0x83, 0x34, 0x0f,
590*4882a593Smuzhiyun 0x4f, 0x24, 0x6f, 0xc2, 0x6b, 0x40, 0x80, 0x00,
591*4882a593Smuzhiyun 0xc0, 0xc1, 0x58, 0xf1, 0x00, 0xe4, 0x90, 0x3e,
592*4882a593Smuzhiyun 0x6d, 0x3c, 0xfb, 0x07
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun static const u8 rtl8225z2_tx_power_cck_ch14[] = {
596*4882a593Smuzhiyun 0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00,
597*4882a593Smuzhiyun 0x30, 0x2f, 0x29, 0x15, 0x00, 0x00, 0x00, 0x00,
598*4882a593Smuzhiyun 0x30, 0x2f, 0x29, 0x15, 0x00, 0x00, 0x00, 0x00,
599*4882a593Smuzhiyun 0x30, 0x2f, 0x29, 0x15, 0x00, 0x00, 0x00, 0x00
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun static const u8 rtl8225z2_tx_power_cck[] = {
603*4882a593Smuzhiyun 0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04,
604*4882a593Smuzhiyun 0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x03,
605*4882a593Smuzhiyun 0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03,
606*4882a593Smuzhiyun 0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun static const u8 rtl8225z2_tx_gain_cck_ofdm[] = {
610*4882a593Smuzhiyun 0x00, 0x01, 0x02, 0x03, 0x04, 0x05,
611*4882a593Smuzhiyun 0x06, 0x07, 0x08, 0x09, 0x0a, 0x0b,
612*4882a593Smuzhiyun 0x0c, 0x0d, 0x0e, 0x0f, 0x10, 0x11,
613*4882a593Smuzhiyun 0x12, 0x13, 0x14, 0x15, 0x16, 0x17,
614*4882a593Smuzhiyun 0x18, 0x19, 0x1a, 0x1b, 0x1c, 0x1d,
615*4882a593Smuzhiyun 0x1e, 0x1f, 0x20, 0x21, 0x22, 0x23
616*4882a593Smuzhiyun };
617*4882a593Smuzhiyun
rtl8225z2_rf_set_tx_power(struct ieee80211_hw * dev,int channel)618*4882a593Smuzhiyun static void rtl8225z2_rf_set_tx_power(struct ieee80211_hw *dev, int channel)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun struct rtl8187_priv *priv = dev->priv;
621*4882a593Smuzhiyun u8 cck_power, ofdm_power;
622*4882a593Smuzhiyun const u8 *tmp;
623*4882a593Smuzhiyun u32 reg;
624*4882a593Smuzhiyun int i;
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun cck_power = priv->channels[channel - 1].hw_value & 0xF;
627*4882a593Smuzhiyun ofdm_power = priv->channels[channel - 1].hw_value >> 4;
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun cck_power = min(cck_power, (u8)15);
630*4882a593Smuzhiyun cck_power += priv->txpwr_base & 0xF;
631*4882a593Smuzhiyun cck_power = min(cck_power, (u8)35);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun if (ofdm_power > (u8)15)
634*4882a593Smuzhiyun ofdm_power = 25;
635*4882a593Smuzhiyun else
636*4882a593Smuzhiyun ofdm_power += 10;
637*4882a593Smuzhiyun ofdm_power += priv->txpwr_base >> 4;
638*4882a593Smuzhiyun ofdm_power = min(ofdm_power, (u8)35);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun if (channel == 14)
641*4882a593Smuzhiyun tmp = rtl8225z2_tx_power_cck_ch14;
642*4882a593Smuzhiyun else
643*4882a593Smuzhiyun tmp = rtl8225z2_tx_power_cck;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun for (i = 0; i < 8; i++)
646*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK,
649*4882a593Smuzhiyun rtl8225z2_tx_gain_cck_ofdm[cck_power]);
650*4882a593Smuzhiyun msleep(1);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /* anaparam2 on */
653*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
654*4882a593Smuzhiyun reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
655*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->CONFIG3,
656*4882a593Smuzhiyun reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
657*4882a593Smuzhiyun rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
658*4882a593Smuzhiyun RTL8187_RTL8225_ANAPARAM2_ON);
659*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->CONFIG3,
660*4882a593Smuzhiyun reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
661*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 2, 0x42);
664*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 5, 0x00);
665*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 6, 0x40);
666*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 7, 0x00);
667*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 8, 0x40);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM,
670*4882a593Smuzhiyun rtl8225z2_tx_gain_cck_ofdm[ofdm_power]);
671*4882a593Smuzhiyun msleep(1);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
rtl8225z2_b_rf_set_tx_power(struct ieee80211_hw * dev,int channel)674*4882a593Smuzhiyun static void rtl8225z2_b_rf_set_tx_power(struct ieee80211_hw *dev, int channel)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun struct rtl8187_priv *priv = dev->priv;
677*4882a593Smuzhiyun u8 cck_power, ofdm_power;
678*4882a593Smuzhiyun const u8 *tmp;
679*4882a593Smuzhiyun int i;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun cck_power = priv->channels[channel - 1].hw_value & 0xF;
682*4882a593Smuzhiyun ofdm_power = priv->channels[channel - 1].hw_value >> 4;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun cck_power += (priv->hw_rev == RTL8187BvB) ? 0 : 7;
685*4882a593Smuzhiyun cck_power += priv->txpwr_base & 0xF;
686*4882a593Smuzhiyun cck_power = min(cck_power, (u8)35);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun if (ofdm_power > 15)
689*4882a593Smuzhiyun ofdm_power = (priv->hw_rev == RTL8187BvB) ? 17 : 25;
690*4882a593Smuzhiyun else
691*4882a593Smuzhiyun ofdm_power += (priv->hw_rev == RTL8187BvB) ? 2 : 10;
692*4882a593Smuzhiyun ofdm_power += (priv->txpwr_base >> 4) & 0xF;
693*4882a593Smuzhiyun ofdm_power = min(ofdm_power, (u8)35);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (channel == 14)
696*4882a593Smuzhiyun tmp = rtl8225z2_tx_power_cck_ch14;
697*4882a593Smuzhiyun else
698*4882a593Smuzhiyun tmp = rtl8225z2_tx_power_cck;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun if (priv->hw_rev == RTL8187BvB) {
701*4882a593Smuzhiyun if (cck_power <= 6)
702*4882a593Smuzhiyun ; /* do nothing */
703*4882a593Smuzhiyun else if (cck_power <= 11)
704*4882a593Smuzhiyun tmp += 8;
705*4882a593Smuzhiyun else
706*4882a593Smuzhiyun tmp += 16;
707*4882a593Smuzhiyun } else {
708*4882a593Smuzhiyun if (cck_power <= 5)
709*4882a593Smuzhiyun ; /* do nothing */
710*4882a593Smuzhiyun else if (cck_power <= 11)
711*4882a593Smuzhiyun tmp += 8;
712*4882a593Smuzhiyun else if (cck_power <= 17)
713*4882a593Smuzhiyun tmp += 16;
714*4882a593Smuzhiyun else
715*4882a593Smuzhiyun tmp += 24;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun for (i = 0; i < 8; i++)
719*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK,
722*4882a593Smuzhiyun rtl8225z2_tx_gain_cck_ofdm[cck_power] << 1);
723*4882a593Smuzhiyun msleep(1);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM,
726*4882a593Smuzhiyun rtl8225z2_tx_gain_cck_ofdm[ofdm_power] << 1);
727*4882a593Smuzhiyun if (priv->hw_rev == RTL8187BvB) {
728*4882a593Smuzhiyun if (ofdm_power <= 11) {
729*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x87, 0x60);
730*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x89, 0x60);
731*4882a593Smuzhiyun } else {
732*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x87, 0x5c);
733*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x89, 0x5c);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun } else {
736*4882a593Smuzhiyun if (ofdm_power <= 11) {
737*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x87, 0x5c);
738*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x89, 0x5c);
739*4882a593Smuzhiyun } else if (ofdm_power <= 17) {
740*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x87, 0x54);
741*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x89, 0x54);
742*4882a593Smuzhiyun } else {
743*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x87, 0x50);
744*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x89, 0x50);
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun msleep(1);
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun static const u16 rtl8225z2_rxgain[] = {
751*4882a593Smuzhiyun 0x0400, 0x0401, 0x0402, 0x0403, 0x0404, 0x0405, 0x0408, 0x0409,
752*4882a593Smuzhiyun 0x040a, 0x040b, 0x0502, 0x0503, 0x0504, 0x0505, 0x0540, 0x0541,
753*4882a593Smuzhiyun 0x0542, 0x0543, 0x0544, 0x0545, 0x0580, 0x0581, 0x0582, 0x0583,
754*4882a593Smuzhiyun 0x0584, 0x0585, 0x0588, 0x0589, 0x058a, 0x058b, 0x0643, 0x0644,
755*4882a593Smuzhiyun 0x0645, 0x0680, 0x0681, 0x0682, 0x0683, 0x0684, 0x0685, 0x0688,
756*4882a593Smuzhiyun 0x0689, 0x068a, 0x068b, 0x068c, 0x0742, 0x0743, 0x0744, 0x0745,
757*4882a593Smuzhiyun 0x0780, 0x0781, 0x0782, 0x0783, 0x0784, 0x0785, 0x0788, 0x0789,
758*4882a593Smuzhiyun 0x078a, 0x078b, 0x078c, 0x078d, 0x0790, 0x0791, 0x0792, 0x0793,
759*4882a593Smuzhiyun 0x0794, 0x0795, 0x0798, 0x0799, 0x079a, 0x079b, 0x079c, 0x079d,
760*4882a593Smuzhiyun 0x07a0, 0x07a1, 0x07a2, 0x07a3, 0x07a4, 0x07a5, 0x07a8, 0x07a9,
761*4882a593Smuzhiyun 0x03aa, 0x03ab, 0x03ac, 0x03ad, 0x03b0, 0x03b1, 0x03b2, 0x03b3,
762*4882a593Smuzhiyun 0x03b4, 0x03b5, 0x03b8, 0x03b9, 0x03ba, 0x03bb, 0x03bb
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun static const u8 rtl8225z2_gain_bg[] = {
766*4882a593Smuzhiyun 0x23, 0x15, 0xa5, /* -82-1dBm */
767*4882a593Smuzhiyun 0x23, 0x15, 0xb5, /* -82-2dBm */
768*4882a593Smuzhiyun 0x23, 0x15, 0xc5, /* -82-3dBm */
769*4882a593Smuzhiyun 0x33, 0x15, 0xc5, /* -78dBm */
770*4882a593Smuzhiyun 0x43, 0x15, 0xc5, /* -74dBm */
771*4882a593Smuzhiyun 0x53, 0x15, 0xc5, /* -70dBm */
772*4882a593Smuzhiyun 0x63, 0x15, 0xc5 /* -66dBm */
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun
rtl8225z2_rf_init(struct ieee80211_hw * dev)775*4882a593Smuzhiyun static void rtl8225z2_rf_init(struct ieee80211_hw *dev)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun struct rtl8187_priv *priv = dev->priv;
778*4882a593Smuzhiyun int i;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun rtl8225_write(dev, 0x0, 0x2BF);
781*4882a593Smuzhiyun rtl8225_write(dev, 0x1, 0xEE0);
782*4882a593Smuzhiyun rtl8225_write(dev, 0x2, 0x44D);
783*4882a593Smuzhiyun rtl8225_write(dev, 0x3, 0x441);
784*4882a593Smuzhiyun rtl8225_write(dev, 0x4, 0x8C3);
785*4882a593Smuzhiyun rtl8225_write(dev, 0x5, 0xC72);
786*4882a593Smuzhiyun rtl8225_write(dev, 0x6, 0x0E6);
787*4882a593Smuzhiyun rtl8225_write(dev, 0x7, 0x82A);
788*4882a593Smuzhiyun rtl8225_write(dev, 0x8, 0x03F);
789*4882a593Smuzhiyun rtl8225_write(dev, 0x9, 0x335);
790*4882a593Smuzhiyun rtl8225_write(dev, 0xa, 0x9D4);
791*4882a593Smuzhiyun rtl8225_write(dev, 0xb, 0x7BB);
792*4882a593Smuzhiyun rtl8225_write(dev, 0xc, 0x850);
793*4882a593Smuzhiyun rtl8225_write(dev, 0xd, 0xCDF);
794*4882a593Smuzhiyun rtl8225_write(dev, 0xe, 0x02B);
795*4882a593Smuzhiyun rtl8225_write(dev, 0xf, 0x114);
796*4882a593Smuzhiyun msleep(100);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun rtl8225_write(dev, 0x0, 0x1B7);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rtl8225z2_rxgain); i++) {
801*4882a593Smuzhiyun rtl8225_write(dev, 0x1, i + 1);
802*4882a593Smuzhiyun rtl8225_write(dev, 0x2, rtl8225z2_rxgain[i]);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun rtl8225_write(dev, 0x3, 0x080);
806*4882a593Smuzhiyun rtl8225_write(dev, 0x5, 0x004);
807*4882a593Smuzhiyun rtl8225_write(dev, 0x0, 0x0B7);
808*4882a593Smuzhiyun rtl8225_write(dev, 0x2, 0xc4D);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun msleep(200);
811*4882a593Smuzhiyun rtl8225_write(dev, 0x2, 0x44D);
812*4882a593Smuzhiyun msleep(100);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun if (!(rtl8225_read(dev, 6) & (1 << 7))) {
815*4882a593Smuzhiyun rtl8225_write(dev, 0x02, 0x0C4D);
816*4882a593Smuzhiyun msleep(200);
817*4882a593Smuzhiyun rtl8225_write(dev, 0x02, 0x044D);
818*4882a593Smuzhiyun msleep(100);
819*4882a593Smuzhiyun if (!(rtl8225_read(dev, 6) & (1 << 7)))
820*4882a593Smuzhiyun wiphy_warn(dev->wiphy, "RF Calibration Failed! %x\n",
821*4882a593Smuzhiyun rtl8225_read(dev, 6));
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun msleep(200);
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun rtl8225_write(dev, 0x0, 0x2BF);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rtl8225_agc); i++) {
829*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0xB, rtl8225_agc[i]);
830*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0xA, 0x80 + i);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun msleep(1);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x00, 0x01);
836*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x01, 0x02);
837*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x02, 0x42);
838*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x03, 0x00);
839*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x04, 0x00);
840*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x05, 0x00);
841*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x06, 0x40);
842*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x07, 0x00);
843*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x08, 0x40);
844*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x09, 0xfe);
845*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x0a, 0x08);
846*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x0b, 0x80);
847*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x0c, 0x01);
848*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x0d, 0x43);
849*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x0e, 0xd3);
850*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x0f, 0x38);
851*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x10, 0x84);
852*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x11, 0x07);
853*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x12, 0x20);
854*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x13, 0x20);
855*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x14, 0x00);
856*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x15, 0x40);
857*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x16, 0x00);
858*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x17, 0x40);
859*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x18, 0xef);
860*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x19, 0x19);
861*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1a, 0x20);
862*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1b, 0x15);
863*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1c, 0x04);
864*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1d, 0xc5);
865*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1e, 0x95);
866*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1f, 0x75);
867*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x20, 0x1f);
868*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x21, 0x17);
869*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x22, 0x16);
870*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x23, 0x80);
871*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x24, 0x46);
872*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x25, 0x00);
873*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x26, 0x90);
874*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x27, 0x88);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x0b, rtl8225z2_gain_bg[4 * 3]);
877*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1b, rtl8225z2_gain_bg[4 * 3 + 1]);
878*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x1d, rtl8225z2_gain_bg[4 * 3 + 2]);
879*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x21, 0x37);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x00, 0x98);
882*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x03, 0x20);
883*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x04, 0x7e);
884*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x05, 0x12);
885*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x06, 0xfc);
886*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x07, 0x78);
887*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x08, 0x2e);
888*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x10, 0x9b);
889*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x11, 0x88);
890*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x12, 0x47);
891*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x13, 0xd0);
892*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x19, 0x00);
893*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x1a, 0xa0);
894*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x1b, 0x08);
895*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x40, 0x86);
896*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x41, 0x8d);
897*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x42, 0x15);
898*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x43, 0x18);
899*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x44, 0x36);
900*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x45, 0x35);
901*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x46, 0x2e);
902*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x47, 0x25);
903*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x48, 0x1c);
904*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x49, 0x12);
905*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x4a, 0x09);
906*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x4b, 0x04);
907*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x4c, 0x05);
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun rtl818x_iowrite8(priv, (u8 *)0xFF5B, 0x0D); msleep(1);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun rtl8225z2_rf_set_tx_power(dev, 1);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /* RX antenna default to A */
914*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0x10, 0x9b); /* B: 0xDB */
915*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x26, 0x90); /* B: 0x10 */
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03); /* B: 0x00 */
918*4882a593Smuzhiyun msleep(1);
919*4882a593Smuzhiyun rtl818x_iowrite32(priv, (__le32 *)0xFF94, 0x3dc00002);
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
rtl8225z2_b_rf_init(struct ieee80211_hw * dev)922*4882a593Smuzhiyun static void rtl8225z2_b_rf_init(struct ieee80211_hw *dev)
923*4882a593Smuzhiyun {
924*4882a593Smuzhiyun struct rtl8187_priv *priv = dev->priv;
925*4882a593Smuzhiyun int i;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun rtl8225_write(dev, 0x0, 0x0B7);
928*4882a593Smuzhiyun rtl8225_write(dev, 0x1, 0xEE0);
929*4882a593Smuzhiyun rtl8225_write(dev, 0x2, 0x44D);
930*4882a593Smuzhiyun rtl8225_write(dev, 0x3, 0x441);
931*4882a593Smuzhiyun rtl8225_write(dev, 0x4, 0x8C3);
932*4882a593Smuzhiyun rtl8225_write(dev, 0x5, 0xC72);
933*4882a593Smuzhiyun rtl8225_write(dev, 0x6, 0x0E6);
934*4882a593Smuzhiyun rtl8225_write(dev, 0x7, 0x82A);
935*4882a593Smuzhiyun rtl8225_write(dev, 0x8, 0x03F);
936*4882a593Smuzhiyun rtl8225_write(dev, 0x9, 0x335);
937*4882a593Smuzhiyun rtl8225_write(dev, 0xa, 0x9D4);
938*4882a593Smuzhiyun rtl8225_write(dev, 0xb, 0x7BB);
939*4882a593Smuzhiyun rtl8225_write(dev, 0xc, 0x850);
940*4882a593Smuzhiyun rtl8225_write(dev, 0xd, 0xCDF);
941*4882a593Smuzhiyun rtl8225_write(dev, 0xe, 0x02B);
942*4882a593Smuzhiyun rtl8225_write(dev, 0xf, 0x114);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun rtl8225_write(dev, 0x0, 0x1B7);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rtl8225z2_rxgain); i++) {
947*4882a593Smuzhiyun rtl8225_write(dev, 0x1, i + 1);
948*4882a593Smuzhiyun rtl8225_write(dev, 0x2, rtl8225z2_rxgain[i]);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun rtl8225_write(dev, 0x3, 0x080);
952*4882a593Smuzhiyun rtl8225_write(dev, 0x5, 0x004);
953*4882a593Smuzhiyun rtl8225_write(dev, 0x0, 0x0B7);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun rtl8225_write(dev, 0x2, 0xC4D);
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun rtl8225_write(dev, 0x2, 0x44D);
958*4882a593Smuzhiyun rtl8225_write(dev, 0x0, 0x2BF);
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK, 0x03);
961*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM, 0x07);
962*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x80, 0x12);
965*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rtl8225z2_agc); i++) {
966*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0xF, rtl8225z2_agc[i]);
967*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0xE, 0x80 + i);
968*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0xE, 0);
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x80, 0x10);
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rtl8225z2_ofdm); i++)
973*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, i, rtl8225z2_ofdm[i]);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x97, 0x46);
976*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0xa4, 0xb6);
977*4882a593Smuzhiyun rtl8225_write_phy_ofdm(dev, 0x85, 0xfc);
978*4882a593Smuzhiyun rtl8225_write_phy_cck(dev, 0xc1, 0x88);
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
rtl8225_rf_stop(struct ieee80211_hw * dev)981*4882a593Smuzhiyun static void rtl8225_rf_stop(struct ieee80211_hw *dev)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun rtl8225_write(dev, 0x4, 0x1f);
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun
rtl8225_rf_set_channel(struct ieee80211_hw * dev,struct ieee80211_conf * conf)986*4882a593Smuzhiyun static void rtl8225_rf_set_channel(struct ieee80211_hw *dev,
987*4882a593Smuzhiyun struct ieee80211_conf *conf)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun struct rtl8187_priv *priv = dev->priv;
990*4882a593Smuzhiyun int chan =
991*4882a593Smuzhiyun ieee80211_frequency_to_channel(conf->chandef.chan->center_freq);
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun if (priv->rf->init == rtl8225_rf_init)
994*4882a593Smuzhiyun rtl8225_rf_set_tx_power(dev, chan);
995*4882a593Smuzhiyun else if (priv->rf->init == rtl8225z2_rf_init)
996*4882a593Smuzhiyun rtl8225z2_rf_set_tx_power(dev, chan);
997*4882a593Smuzhiyun else
998*4882a593Smuzhiyun rtl8225z2_b_rf_set_tx_power(dev, chan);
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun rtl8225_write(dev, 0x7, rtl8225_chan[chan - 1]);
1001*4882a593Smuzhiyun msleep(10);
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun static const struct rtl818x_rf_ops rtl8225_ops = {
1005*4882a593Smuzhiyun .name = "rtl8225",
1006*4882a593Smuzhiyun .init = rtl8225_rf_init,
1007*4882a593Smuzhiyun .stop = rtl8225_rf_stop,
1008*4882a593Smuzhiyun .set_chan = rtl8225_rf_set_channel
1009*4882a593Smuzhiyun };
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun static const struct rtl818x_rf_ops rtl8225z2_ops = {
1012*4882a593Smuzhiyun .name = "rtl8225z2",
1013*4882a593Smuzhiyun .init = rtl8225z2_rf_init,
1014*4882a593Smuzhiyun .stop = rtl8225_rf_stop,
1015*4882a593Smuzhiyun .set_chan = rtl8225_rf_set_channel
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun static const struct rtl818x_rf_ops rtl8225z2_b_ops = {
1019*4882a593Smuzhiyun .name = "rtl8225z2",
1020*4882a593Smuzhiyun .init = rtl8225z2_b_rf_init,
1021*4882a593Smuzhiyun .stop = rtl8225_rf_stop,
1022*4882a593Smuzhiyun .set_chan = rtl8225_rf_set_channel
1023*4882a593Smuzhiyun };
1024*4882a593Smuzhiyun
rtl8187_detect_rf(struct ieee80211_hw * dev)1025*4882a593Smuzhiyun const struct rtl818x_rf_ops * rtl8187_detect_rf(struct ieee80211_hw *dev)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun u16 reg8, reg9;
1028*4882a593Smuzhiyun struct rtl8187_priv *priv = dev->priv;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun if (!priv->is_rtl8187b) {
1031*4882a593Smuzhiyun rtl8225_write(dev, 0, 0x1B7);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun reg8 = rtl8225_read(dev, 8);
1034*4882a593Smuzhiyun reg9 = rtl8225_read(dev, 9);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun rtl8225_write(dev, 0, 0x0B7);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun if (reg8 != 0x588 || reg9 != 0x700)
1039*4882a593Smuzhiyun return &rtl8225_ops;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun return &rtl8225z2_ops;
1042*4882a593Smuzhiyun } else
1043*4882a593Smuzhiyun return &rtl8225z2_b_ops;
1044*4882a593Smuzhiyun }
1045