xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtl818x/rtl8180/sa2400.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun  * Radio tuning for Philips SA2400 on RTL8180
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright 2007 Andrea Merello <andrea.merello@gmail.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Code from the BSD driver and the rtl8181 project have been
9*4882a593Smuzhiyun  * very useful to understand certain things
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * I want to thanks the Authors of such projects and the Ndiswrapper
12*4882a593Smuzhiyun  * project Authors.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * A special Big Thanks also is for all people who donated me cards,
15*4882a593Smuzhiyun  * making possible the creation of the original rtl8180 driver
16*4882a593Smuzhiyun  * from which this code is derived!
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <linux/pci.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <net/mac80211.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "rtl8180.h"
24*4882a593Smuzhiyun #include "sa2400.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static const u32 sa2400_chan[] = {
27*4882a593Smuzhiyun 	0x00096c, /* ch1 */
28*4882a593Smuzhiyun 	0x080970,
29*4882a593Smuzhiyun 	0x100974,
30*4882a593Smuzhiyun 	0x180978,
31*4882a593Smuzhiyun 	0x000980,
32*4882a593Smuzhiyun 	0x080984,
33*4882a593Smuzhiyun 	0x100988,
34*4882a593Smuzhiyun 	0x18098c,
35*4882a593Smuzhiyun 	0x000994,
36*4882a593Smuzhiyun 	0x080998,
37*4882a593Smuzhiyun 	0x10099c,
38*4882a593Smuzhiyun 	0x1809a0,
39*4882a593Smuzhiyun 	0x0009a8,
40*4882a593Smuzhiyun 	0x0009b4, /* ch 14 */
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
write_sa2400(struct ieee80211_hw * dev,u8 addr,u32 data)43*4882a593Smuzhiyun static void write_sa2400(struct ieee80211_hw *dev, u8 addr, u32 data)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	struct rtl8180_priv *priv = dev->priv;
46*4882a593Smuzhiyun 	u32 phy_config;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	/* MAC will bang bits to the sa2400. sw 3-wire is NOT used */
49*4882a593Smuzhiyun 	phy_config = 0xb0000000;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	phy_config |= ((u32)(addr & 0xf)) << 24;
52*4882a593Smuzhiyun 	phy_config |= data & 0xffffff;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	rtl818x_iowrite32(priv,
55*4882a593Smuzhiyun 		(__le32 __iomem *) &priv->map->RFPinsOutput, phy_config);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	msleep(3);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
sa2400_write_phy_antenna(struct ieee80211_hw * dev,short chan)60*4882a593Smuzhiyun static void sa2400_write_phy_antenna(struct ieee80211_hw *dev, short chan)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	struct rtl8180_priv *priv = dev->priv;
63*4882a593Smuzhiyun 	u8 ant = SA2400_ANTENNA;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	if (priv->rfparam & RF_PARAM_ANTBDEFAULT)
66*4882a593Smuzhiyun 		ant |= BB_ANTENNA_B;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	if (chan == 14)
69*4882a593Smuzhiyun 		ant |= BB_ANTATTEN_CHAN14;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	rtl8180_write_phy(dev, 0x10, ant);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun static u8 sa2400_rf_rssi_map[] = {
76*4882a593Smuzhiyun 	0x64, 0x64, 0x63, 0x62, 0x61, 0x60, 0x5f, 0x5e,
77*4882a593Smuzhiyun 	0x5d, 0x5c, 0x5b, 0x5a, 0x57, 0x54, 0x52, 0x50,
78*4882a593Smuzhiyun 	0x4e, 0x4c, 0x4a, 0x48, 0x46, 0x44, 0x41, 0x3f,
79*4882a593Smuzhiyun 	0x3c, 0x3a, 0x37, 0x36, 0x36, 0x1c, 0x1c, 0x1b,
80*4882a593Smuzhiyun 	0x1b, 0x1a, 0x1a, 0x19, 0x19, 0x18, 0x18, 0x17,
81*4882a593Smuzhiyun 	0x17, 0x16, 0x16, 0x15, 0x15, 0x14, 0x14, 0x13,
82*4882a593Smuzhiyun 	0x13, 0x12, 0x12, 0x11, 0x11, 0x10, 0x10, 0x0f,
83*4882a593Smuzhiyun 	0x0f, 0x0e, 0x0e, 0x0d, 0x0d, 0x0c, 0x0c, 0x0b,
84*4882a593Smuzhiyun 	0x0b, 0x0a, 0x0a, 0x09, 0x09, 0x08, 0x08, 0x07,
85*4882a593Smuzhiyun 	0x07, 0x06, 0x06, 0x05, 0x04, 0x03, 0x02,
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
sa2400_rf_calc_rssi(u8 agc,u8 sq)88*4882a593Smuzhiyun static u8 sa2400_rf_calc_rssi(u8 agc, u8 sq)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	if (sq == 0x80)
91*4882a593Smuzhiyun 		return 1;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	if (sq > 78)
94*4882a593Smuzhiyun 		return 32;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* TODO: recalc sa2400_rf_rssi_map to avoid mult / div */
97*4882a593Smuzhiyun 	return 65 * sa2400_rf_rssi_map[sq] / 100;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
sa2400_rf_set_channel(struct ieee80211_hw * dev,struct ieee80211_conf * conf)100*4882a593Smuzhiyun static void sa2400_rf_set_channel(struct ieee80211_hw *dev,
101*4882a593Smuzhiyun 				  struct ieee80211_conf *conf)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	struct rtl8180_priv *priv = dev->priv;
104*4882a593Smuzhiyun 	int channel =
105*4882a593Smuzhiyun 		ieee80211_frequency_to_channel(conf->chandef.chan->center_freq);
106*4882a593Smuzhiyun 	u32 txpw = priv->channels[channel - 1].hw_value & 0xFF;
107*4882a593Smuzhiyun 	u32 chan = sa2400_chan[channel - 1];
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	write_sa2400(dev, 7, txpw);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	sa2400_write_phy_antenna(dev, channel);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	write_sa2400(dev, 0, chan);
114*4882a593Smuzhiyun 	write_sa2400(dev, 1, 0xbb50);
115*4882a593Smuzhiyun 	write_sa2400(dev, 2, 0x80);
116*4882a593Smuzhiyun 	write_sa2400(dev, 3, 0);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
sa2400_rf_stop(struct ieee80211_hw * dev)119*4882a593Smuzhiyun static void sa2400_rf_stop(struct ieee80211_hw *dev)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	write_sa2400(dev, 4, 0);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
sa2400_rf_init(struct ieee80211_hw * dev)124*4882a593Smuzhiyun static void sa2400_rf_init(struct ieee80211_hw *dev)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct rtl8180_priv *priv = dev->priv;
127*4882a593Smuzhiyun 	u32 anaparam, txconf;
128*4882a593Smuzhiyun 	u8 firdac;
129*4882a593Smuzhiyun 	int analogphy = priv->rfparam & RF_PARAM_ANALOGPHY;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	anaparam = priv->anaparam;
132*4882a593Smuzhiyun 	anaparam &= ~(1 << ANAPARAM_TXDACOFF_SHIFT);
133*4882a593Smuzhiyun 	anaparam &= ~ANAPARAM_PWR1_MASK;
134*4882a593Smuzhiyun 	anaparam &= ~ANAPARAM_PWR0_MASK;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (analogphy) {
137*4882a593Smuzhiyun 		anaparam |= SA2400_ANA_ANAPARAM_PWR1_ON << ANAPARAM_PWR1_SHIFT;
138*4882a593Smuzhiyun 		firdac = 0;
139*4882a593Smuzhiyun 	} else {
140*4882a593Smuzhiyun 		anaparam |= (SA2400_DIG_ANAPARAM_PWR1_ON << ANAPARAM_PWR1_SHIFT);
141*4882a593Smuzhiyun 		anaparam |= (SA2400_ANAPARAM_PWR0_ON << ANAPARAM_PWR0_SHIFT);
142*4882a593Smuzhiyun 		firdac = 1 << SA2400_REG4_FIRDAC_SHIFT;
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	rtl8180_set_anaparam(priv, anaparam);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	write_sa2400(dev, 0, sa2400_chan[0]);
148*4882a593Smuzhiyun 	write_sa2400(dev, 1, 0xbb50);
149*4882a593Smuzhiyun 	write_sa2400(dev, 2, 0x80);
150*4882a593Smuzhiyun 	write_sa2400(dev, 3, 0);
151*4882a593Smuzhiyun 	write_sa2400(dev, 4, 0x19340 | firdac);
152*4882a593Smuzhiyun 	write_sa2400(dev, 5, 0x1dfb | (SA2400_MAX_SENS - 54) << 15);
153*4882a593Smuzhiyun 	write_sa2400(dev, 4, 0x19348 | firdac); /* calibrate VCO */
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	if (!analogphy)
156*4882a593Smuzhiyun 		write_sa2400(dev, 4, 0x1938c); /*???*/
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	write_sa2400(dev, 4, 0x19340 | firdac);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	write_sa2400(dev, 0, sa2400_chan[0]);
161*4882a593Smuzhiyun 	write_sa2400(dev, 1, 0xbb50);
162*4882a593Smuzhiyun 	write_sa2400(dev, 2, 0x80);
163*4882a593Smuzhiyun 	write_sa2400(dev, 3, 0);
164*4882a593Smuzhiyun 	write_sa2400(dev, 4, 0x19344 | firdac); /* calibrate filter */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* new from rtl8180 embedded driver (rtl8181 project) */
167*4882a593Smuzhiyun 	write_sa2400(dev, 6, 0x13ff | (1 << 23)); /* MANRX */
168*4882a593Smuzhiyun 	write_sa2400(dev, 8, 0); /* VCO */
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	if (analogphy) {
171*4882a593Smuzhiyun 		rtl8180_set_anaparam(priv, anaparam |
172*4882a593Smuzhiyun 				     (1 << ANAPARAM_TXDACOFF_SHIFT));
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 		txconf = rtl818x_ioread32(priv, &priv->map->TX_CONF);
175*4882a593Smuzhiyun 		rtl818x_iowrite32(priv, &priv->map->TX_CONF,
176*4882a593Smuzhiyun 			txconf | RTL818X_TX_CONF_LOOPBACK_CONT);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 		write_sa2400(dev, 4, 0x19341); /* calibrates DC */
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 		/* a 5us sleep is required here,
181*4882a593Smuzhiyun 		 * we rely on the 3ms delay introduced in write_sa2400 */
182*4882a593Smuzhiyun 		write_sa2400(dev, 4, 0x19345);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 		/* a 20us sleep is required here,
185*4882a593Smuzhiyun 		 * we rely on the 3ms delay introduced in write_sa2400 */
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 		rtl818x_iowrite32(priv, &priv->map->TX_CONF, txconf);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		rtl8180_set_anaparam(priv, anaparam);
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 	/* end new code */
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	write_sa2400(dev, 4, 0x19341 | firdac); /* RTX MODE */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* baseband configuration */
196*4882a593Smuzhiyun 	rtl8180_write_phy(dev, 0, 0x98);
197*4882a593Smuzhiyun 	rtl8180_write_phy(dev, 3, 0x38);
198*4882a593Smuzhiyun 	rtl8180_write_phy(dev, 4, 0xe0);
199*4882a593Smuzhiyun 	rtl8180_write_phy(dev, 5, 0x90);
200*4882a593Smuzhiyun 	rtl8180_write_phy(dev, 6, 0x1a);
201*4882a593Smuzhiyun 	rtl8180_write_phy(dev, 7, 0x64);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	sa2400_write_phy_antenna(dev, 1);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	rtl8180_write_phy(dev, 0x11, 0x80);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	if (rtl818x_ioread8(priv, &priv->map->CONFIG2) &
208*4882a593Smuzhiyun 	    RTL818X_CONFIG2_ANTENNA_DIV)
209*4882a593Smuzhiyun 		rtl8180_write_phy(dev, 0x12, 0xc7); /* enable ant diversity */
210*4882a593Smuzhiyun 	else
211*4882a593Smuzhiyun 		rtl8180_write_phy(dev, 0x12, 0x47); /* disable ant diversity */
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	rtl8180_write_phy(dev, 0x13, 0x90 | priv->csthreshold);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	rtl8180_write_phy(dev, 0x19, 0x0);
216*4882a593Smuzhiyun 	rtl8180_write_phy(dev, 0x1a, 0xa0);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun const struct rtl818x_rf_ops sa2400_rf_ops = {
220*4882a593Smuzhiyun 	.name		= "Philips",
221*4882a593Smuzhiyun 	.init		= sa2400_rf_init,
222*4882a593Smuzhiyun 	.stop		= sa2400_rf_stop,
223*4882a593Smuzhiyun 	.set_chan	= sa2400_rf_set_channel,
224*4882a593Smuzhiyun 	.calc_rssi	= sa2400_rf_calc_rssi,
225*4882a593Smuzhiyun };
226