1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun /* Radio tuning for RTL8225 on RTL8187SE
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2009 Larry Finger <Larry.Finger@lwfinger.net>
6*4882a593Smuzhiyun * Copyright 2014 Andrea Merello <andrea.merello@gmail.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on the r8180 and Realtek r8187se drivers, which are:
9*4882a593Smuzhiyun * Copyright 2004-2005 Andrea Merello <andrea.merello@gmail.com>, et al.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Also based on the rtl8187 driver, which is:
12*4882a593Smuzhiyun * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
13*4882a593Smuzhiyun * Copyright 2007 Andrea Merello <andrea.merello@gmail.com>
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <net/mac80211.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "rtl8180.h"
19*4882a593Smuzhiyun #include "rtl8225se.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define PFX "rtl8225 (se) "
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static const u32 RF_GAIN_TABLE[] = {
24*4882a593Smuzhiyun 0x0096, 0x0076, 0x0056, 0x0036, 0x0016, 0x01f6, 0x01d6, 0x01b6,
25*4882a593Smuzhiyun 0x0196, 0x0176, 0x00F7, 0x00D7, 0x00B7, 0x0097, 0x0077, 0x0057,
26*4882a593Smuzhiyun 0x0037, 0x00FB, 0x00DB, 0x00BB, 0x00FF, 0x00E3, 0x00C3, 0x00A3,
27*4882a593Smuzhiyun 0x0083, 0x0063, 0x0043, 0x0023, 0x0003, 0x01E3, 0x01C3, 0x01A3,
28*4882a593Smuzhiyun 0x0183, 0x0163, 0x0143, 0x0123, 0x0103
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static const u8 cck_ofdm_gain_settings[] = {
32*4882a593Smuzhiyun 0x00, 0x01, 0x02, 0x03, 0x04, 0x05,
33*4882a593Smuzhiyun 0x06, 0x07, 0x08, 0x09, 0x0a, 0x0b,
34*4882a593Smuzhiyun 0x0c, 0x0d, 0x0e, 0x0f, 0x10, 0x11,
35*4882a593Smuzhiyun 0x12, 0x13, 0x14, 0x15, 0x16, 0x17,
36*4882a593Smuzhiyun 0x18, 0x19, 0x1a, 0x1b, 0x1c, 0x1d,
37*4882a593Smuzhiyun 0x1e, 0x1f, 0x20, 0x21, 0x22, 0x23,
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static const u32 rtl8225se_chan[] = {
41*4882a593Smuzhiyun 0x0080, 0x0100, 0x0180, 0x0200, 0x0280, 0x0300, 0x0380,
42*4882a593Smuzhiyun 0x0400, 0x0480, 0x0500, 0x0580, 0x0600, 0x0680, 0x074A,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const u8 ZEBRA_AGC[] = {
46*4882a593Smuzhiyun 0x7E, 0x7E, 0x7E, 0x7E, 0x7D, 0x7C, 0x7B, 0x7A,
47*4882a593Smuzhiyun 0x79, 0x78, 0x77, 0x76, 0x75, 0x74, 0x73, 0x72,
48*4882a593Smuzhiyun 0x71, 0x70, 0x6F, 0x6E, 0x6D, 0x6C, 0x6B, 0x6A,
49*4882a593Smuzhiyun 0x69, 0x68, 0x67, 0x66, 0x65, 0x64, 0x63, 0x62,
50*4882a593Smuzhiyun 0x48, 0x47, 0x46, 0x45, 0x44, 0x29, 0x28, 0x27,
51*4882a593Smuzhiyun 0x26, 0x25, 0x24, 0x23, 0x22, 0x21, 0x08, 0x07,
52*4882a593Smuzhiyun 0x06, 0x05, 0x04, 0x03, 0x02, 0x01, 0x00, 0x00,
53*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
54*4882a593Smuzhiyun 0x0f, 0x0f, 0x0f, 0x0f, 0x0f, 0x0f, 0x0f, 0x0f,
55*4882a593Smuzhiyun 0x0f, 0x0f, 0x10, 0x11, 0x12, 0x13, 0x15, 0x16,
56*4882a593Smuzhiyun 0x17, 0x17, 0x18, 0x18, 0x19, 0x1a, 0x1a, 0x1b,
57*4882a593Smuzhiyun 0x1b, 0x1c, 0x1c, 0x1d, 0x1d, 0x1d, 0x1e, 0x1e,
58*4882a593Smuzhiyun 0x1f, 0x1f, 0x1f, 0x20, 0x20, 0x20, 0x20, 0x21,
59*4882a593Smuzhiyun 0x21, 0x21, 0x22, 0x22, 0x22, 0x23, 0x23, 0x24,
60*4882a593Smuzhiyun 0x24, 0x25, 0x25, 0x25, 0x26, 0x26, 0x27, 0x27,
61*4882a593Smuzhiyun 0x2F, 0x2F, 0x2F, 0x2F, 0x2F, 0x2F, 0x2F, 0x2F
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static const u8 OFDM_CONFIG[] = {
65*4882a593Smuzhiyun 0x10, 0x0F, 0x0A, 0x0C, 0x14, 0xFA, 0xFF, 0x50,
66*4882a593Smuzhiyun 0x00, 0x50, 0x00, 0x00, 0x00, 0x5C, 0x00, 0x00,
67*4882a593Smuzhiyun 0x40, 0x00, 0x40, 0x00, 0x00, 0x00, 0xA8, 0x26,
68*4882a593Smuzhiyun 0x32, 0x33, 0x06, 0xA5, 0x6F, 0x55, 0xC8, 0xBB,
69*4882a593Smuzhiyun 0x0A, 0xE1, 0x2C, 0x4A, 0x86, 0x83, 0x34, 0x00,
70*4882a593Smuzhiyun 0x4F, 0x24, 0x6F, 0xC2, 0x03, 0x40, 0x80, 0x00,
71*4882a593Smuzhiyun 0xC0, 0xC1, 0x58, 0xF1, 0x00, 0xC4, 0x90, 0x3e,
72*4882a593Smuzhiyun 0xD8, 0x3C, 0x7B, 0x10, 0x10
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun
rtl8187se_three_wire_io(struct ieee80211_hw * dev,u8 * data,u8 len,bool write)75*4882a593Smuzhiyun static void rtl8187se_three_wire_io(struct ieee80211_hw *dev, u8 *data,
76*4882a593Smuzhiyun u8 len, bool write)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun struct rtl8180_priv *priv = dev->priv;
79*4882a593Smuzhiyun int i;
80*4882a593Smuzhiyun u8 tmp;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun do {
83*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
84*4882a593Smuzhiyun tmp = rtl818x_ioread8(priv, SW_3W_CMD1);
85*4882a593Smuzhiyun if (!(tmp & 0x3))
86*4882a593Smuzhiyun break;
87*4882a593Smuzhiyun udelay(10);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun if (i == 5)
90*4882a593Smuzhiyun wiphy_err(dev->wiphy, PFX
91*4882a593Smuzhiyun "CmdReg: 0x%x RE/WE bits aren't clear\n", tmp);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun tmp = rtl818x_ioread8(priv, &priv->map->rf_sw_config) | 0x02;
94*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->rf_sw_config, tmp);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun tmp = rtl818x_ioread8(priv, REG_ADDR1(0x84)) & 0xF7;
97*4882a593Smuzhiyun rtl818x_iowrite8(priv, REG_ADDR1(0x84), tmp);
98*4882a593Smuzhiyun if (write) {
99*4882a593Smuzhiyun if (len == 16) {
100*4882a593Smuzhiyun rtl818x_iowrite16(priv, SW_3W_DB0,
101*4882a593Smuzhiyun *(u16 *)data);
102*4882a593Smuzhiyun } else if (len == 64) {
103*4882a593Smuzhiyun rtl818x_iowrite32(priv, SW_3W_DB0_4,
104*4882a593Smuzhiyun *((u32 *)data));
105*4882a593Smuzhiyun rtl818x_iowrite32(priv, SW_3W_DB1_4,
106*4882a593Smuzhiyun *((u32 *)(data + 4)));
107*4882a593Smuzhiyun } else
108*4882a593Smuzhiyun wiphy_err(dev->wiphy, PFX
109*4882a593Smuzhiyun "Unimplemented length\n");
110*4882a593Smuzhiyun } else {
111*4882a593Smuzhiyun rtl818x_iowrite16(priv, SW_3W_DB0, *(u16 *)data);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun if (write)
114*4882a593Smuzhiyun tmp = 2;
115*4882a593Smuzhiyun else
116*4882a593Smuzhiyun tmp = 1;
117*4882a593Smuzhiyun rtl818x_iowrite8(priv, SW_3W_CMD1, tmp);
118*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
119*4882a593Smuzhiyun tmp = rtl818x_ioread8(priv, SW_3W_CMD1);
120*4882a593Smuzhiyun if (!(tmp & 0x3))
121*4882a593Smuzhiyun break;
122*4882a593Smuzhiyun udelay(10);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun rtl818x_iowrite8(priv, SW_3W_CMD1, 0);
125*4882a593Smuzhiyun if (!write) {
126*4882a593Smuzhiyun *((u16 *)data) = rtl818x_ioread16(priv, SI_DATA_REG);
127*4882a593Smuzhiyun *((u16 *)data) &= 0x0FFF;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun } while (0);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
rtl8187se_rf_readreg(struct ieee80211_hw * dev,u8 addr)132*4882a593Smuzhiyun static u32 rtl8187se_rf_readreg(struct ieee80211_hw *dev, u8 addr)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun u32 dataread = addr & 0x0F;
135*4882a593Smuzhiyun rtl8187se_three_wire_io(dev, (u8 *)&dataread, 16, 0);
136*4882a593Smuzhiyun return dataread;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
rtl8187se_rf_writereg(struct ieee80211_hw * dev,u8 addr,u32 data)139*4882a593Smuzhiyun static void rtl8187se_rf_writereg(struct ieee80211_hw *dev, u8 addr, u32 data)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun u32 outdata = (data << 4) | (u32)(addr & 0x0F);
142*4882a593Smuzhiyun rtl8187se_three_wire_io(dev, (u8 *)&outdata, 16, 1);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun
rtl8225se_write_zebra_agc(struct ieee80211_hw * dev)146*4882a593Smuzhiyun static void rtl8225se_write_zebra_agc(struct ieee80211_hw *dev)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun int i;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun for (i = 0; i < 128; i++) {
151*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0xF, ZEBRA_AGC[i]);
152*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0xE, i+0x80);
153*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0xE, 0);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
rtl8187se_write_ofdm_config(struct ieee80211_hw * dev)157*4882a593Smuzhiyun static void rtl8187se_write_ofdm_config(struct ieee80211_hw *dev)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun /* write OFDM_CONFIG table */
160*4882a593Smuzhiyun int i;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun for (i = 0; i < 60; i++)
163*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, i, OFDM_CONFIG[i]);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
rtl8225sez2_rf_set_tx_power(struct ieee80211_hw * dev,int channel)167*4882a593Smuzhiyun static void rtl8225sez2_rf_set_tx_power(struct ieee80211_hw *dev, int channel)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct rtl8180_priv *priv = dev->priv;
170*4882a593Smuzhiyun u8 cck_power, ofdm_power;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun cck_power = priv->channels[channel - 1].hw_value & 0xFF;
173*4882a593Smuzhiyun if (cck_power > 35)
174*4882a593Smuzhiyun cck_power = 35;
175*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK,
176*4882a593Smuzhiyun cck_ofdm_gain_settings[cck_power]);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun usleep_range(1000, 5000);
179*4882a593Smuzhiyun ofdm_power = priv->channels[channel - 1].hw_value >> 8;
180*4882a593Smuzhiyun if (ofdm_power > 35)
181*4882a593Smuzhiyun ofdm_power = 35;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM,
184*4882a593Smuzhiyun cck_ofdm_gain_settings[ofdm_power]);
185*4882a593Smuzhiyun if (ofdm_power < 12) {
186*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 7, 0x5C);
187*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 9, 0x5C);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun if (ofdm_power < 18) {
190*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 7, 0x54);
191*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 9, 0x54);
192*4882a593Smuzhiyun } else {
193*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 7, 0x50);
194*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 9, 0x50);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun usleep_range(1000, 5000);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
rtl8187se_write_rf_gain(struct ieee80211_hw * dev)200*4882a593Smuzhiyun static void rtl8187se_write_rf_gain(struct ieee80211_hw *dev)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun int i;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun for (i = 0; i <= 36; i++) {
205*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x01, i); mdelay(1);
206*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x02, RF_GAIN_TABLE[i]); mdelay(1);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
rtl8187se_write_initial_gain(struct ieee80211_hw * dev,int init_gain)210*4882a593Smuzhiyun static void rtl8187se_write_initial_gain(struct ieee80211_hw *dev,
211*4882a593Smuzhiyun int init_gain)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun switch (init_gain) {
214*4882a593Smuzhiyun default:
215*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x17, 0x26); mdelay(1);
216*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x24, 0x86); mdelay(1);
217*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x05, 0xFA); mdelay(1);
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun case 2:
220*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x17, 0x36); mdelay(1);
221*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x24, 0x86); mdelay(1);
222*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x05, 0xFA); mdelay(1);
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun case 3:
225*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x17, 0x36); mdelay(1);
226*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x24, 0x86); mdelay(1);
227*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x05, 0xFB); mdelay(1);
228*4882a593Smuzhiyun break;
229*4882a593Smuzhiyun case 4:
230*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x17, 0x46); mdelay(1);
231*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x24, 0x86); mdelay(1);
232*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x05, 0xFB); mdelay(1);
233*4882a593Smuzhiyun break;
234*4882a593Smuzhiyun case 5:
235*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x17, 0x46); mdelay(1);
236*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x24, 0x96); mdelay(1);
237*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x05, 0xFB); mdelay(1);
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun case 6:
240*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x17, 0x56); mdelay(1);
241*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x24, 0x96); mdelay(1);
242*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x05, 0xFC); mdelay(1);
243*4882a593Smuzhiyun break;
244*4882a593Smuzhiyun case 7:
245*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x17, 0x56); mdelay(1);
246*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x24, 0xA6); mdelay(1);
247*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x05, 0xFC); mdelay(1);
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun case 8:
250*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x17, 0x66); mdelay(1);
251*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x24, 0xB6); mdelay(1);
252*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x05, 0xFC); mdelay(1);
253*4882a593Smuzhiyun break;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
rtl8225se_rf_init(struct ieee80211_hw * dev)257*4882a593Smuzhiyun void rtl8225se_rf_init(struct ieee80211_hw *dev)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct rtl8180_priv *priv = dev->priv;
260*4882a593Smuzhiyun u32 rf23, rf24;
261*4882a593Smuzhiyun u8 d_cut = 0;
262*4882a593Smuzhiyun u8 tmp;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Page 1 */
265*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x00, 0x013F); mdelay(1);
266*4882a593Smuzhiyun rf23 = rtl8187se_rf_readreg(dev, 0x08); mdelay(1);
267*4882a593Smuzhiyun rf24 = rtl8187se_rf_readreg(dev, 0x09); mdelay(1);
268*4882a593Smuzhiyun if (rf23 == 0x0818 && rf24 == 0x070C)
269*4882a593Smuzhiyun d_cut = 1;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun wiphy_info(dev->wiphy, "RTL8225-SE version %s\n",
272*4882a593Smuzhiyun d_cut ? "D" : "not-D");
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* Page 0: reg 0 - 15 */
275*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x00, 0x009F); mdelay(1);
276*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x01, 0x06E0); mdelay(1);
277*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x02, 0x004D); mdelay(1);
278*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x03, 0x07F1); mdelay(1);
279*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x04, 0x0975); mdelay(1);
280*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x05, 0x0C72); mdelay(1);
281*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x06, 0x0AE6); mdelay(1);
282*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x07, 0x00CA); mdelay(1);
283*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x08, 0x0E1C); mdelay(1);
284*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x09, 0x02F0); mdelay(1);
285*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0A, 0x09D0); mdelay(1);
286*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0B, 0x01BA); mdelay(1);
287*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0C, 0x0640); mdelay(1);
288*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0D, 0x08DF); mdelay(1);
289*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0E, 0x0020); mdelay(1);
290*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0F, 0x0990); mdelay(1);
291*4882a593Smuzhiyun /* page 1: reg 16-30 */
292*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x00, 0x013F); mdelay(1);
293*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x03, 0x0806); mdelay(1);
294*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x04, 0x03A7); mdelay(1);
295*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x05, 0x059B); mdelay(1);
296*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x06, 0x0081); mdelay(1);
297*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x07, 0x01A0); mdelay(1);
298*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0A, 0x0001); mdelay(1);
299*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0B, 0x0418); mdelay(1);
300*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0C, 0x0FBE); mdelay(1);
301*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0D, 0x0008); mdelay(1);
302*4882a593Smuzhiyun if (d_cut)
303*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0E, 0x0807);
304*4882a593Smuzhiyun else
305*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0E, 0x0806);
306*4882a593Smuzhiyun mdelay(1);
307*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0F, 0x0ACC); mdelay(1);
308*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x00, 0x01D7); mdelay(1);
309*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x03, 0x0E00); mdelay(1);
310*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x04, 0x0E50); mdelay(1);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun rtl8187se_write_rf_gain(dev);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x05, 0x0203); mdelay(1);
315*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x06, 0x0200); mdelay(1);
316*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x00, 0x0137); mdelay(11);
317*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0D, 0x0008); mdelay(11);
318*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x00, 0x0037); mdelay(11);
319*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x04, 0x0160); mdelay(11);
320*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x07, 0x0080); mdelay(11);
321*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x02, 0x088D); msleep(221);
322*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x00, 0x0137); mdelay(11);
323*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x07, 0x0000); mdelay(1);
324*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x07, 0x0180); mdelay(1);
325*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x07, 0x0220); mdelay(1);
326*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x07, 0x03E0); mdelay(1);
327*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x06, 0x00C1); mdelay(1);
328*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0A, 0x0001); mdelay(1);
329*4882a593Smuzhiyun if (priv->xtal_cal) {
330*4882a593Smuzhiyun tmp = (priv->xtal_in << 4) | (priv->xtal_out << 1) |
331*4882a593Smuzhiyun (1 << 11) | (1 << 9);
332*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0F, tmp);
333*4882a593Smuzhiyun wiphy_info(dev->wiphy, "Xtal cal\n");
334*4882a593Smuzhiyun mdelay(1);
335*4882a593Smuzhiyun } else {
336*4882a593Smuzhiyun wiphy_info(dev->wiphy, "NO Xtal cal\n");
337*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0F, 0x0ACC);
338*4882a593Smuzhiyun mdelay(1);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun /* page 0 */
341*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x00, 0x00BF); mdelay(1);
342*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x0D, 0x08DF); mdelay(1);
343*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x02, 0x004D); mdelay(1);
344*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x04, 0x0975); msleep(31);
345*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x00, 0x0197); mdelay(1);
346*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x05, 0x05AB); mdelay(1);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x00, 0x009F); mdelay(1);
349*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x01, 0x0000); mdelay(1);
350*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x02, 0x0000); mdelay(1);
351*4882a593Smuzhiyun /* power save parameters */
352*4882a593Smuzhiyun /* TODO: move to dev.c */
353*4882a593Smuzhiyun rtl818x_iowrite8(priv, REG_ADDR1(0x024E),
354*4882a593Smuzhiyun rtl818x_ioread8(priv, REG_ADDR1(0x24E)) & 0x9F);
355*4882a593Smuzhiyun rtl8225se_write_phy_cck(dev, 0x00, 0xC8);
356*4882a593Smuzhiyun rtl8225se_write_phy_cck(dev, 0x06, 0x1C);
357*4882a593Smuzhiyun rtl8225se_write_phy_cck(dev, 0x10, 0x78);
358*4882a593Smuzhiyun rtl8225se_write_phy_cck(dev, 0x2E, 0xD0);
359*4882a593Smuzhiyun rtl8225se_write_phy_cck(dev, 0x2F, 0x06);
360*4882a593Smuzhiyun rtl8225se_write_phy_cck(dev, 0x01, 0x46);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* power control */
363*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK, 0x10);
364*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM, 0x1B);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03);
367*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x00, 0x12);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun rtl8225se_write_zebra_agc(dev);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x10, 0x00);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun rtl8187se_write_ofdm_config(dev);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* turn on RF */
376*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x00, 0x009F); udelay(500);
377*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x04, 0x0972); udelay(500);
378*4882a593Smuzhiyun /* turn on RF again */
379*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x00, 0x009F); udelay(500);
380*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x04, 0x0972); udelay(500);
381*4882a593Smuzhiyun /* turn on BB */
382*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x10, 0x40);
383*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x12, 0x40);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun rtl8187se_write_initial_gain(dev, 4);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
rtl8225se_rf_stop(struct ieee80211_hw * dev)388*4882a593Smuzhiyun void rtl8225se_rf_stop(struct ieee80211_hw *dev)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun /* checked for 8187se */
391*4882a593Smuzhiyun struct rtl8180_priv *priv = dev->priv;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* turn off BB RXIQ matrix to cut off rx signal */
394*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x10, 0x00);
395*4882a593Smuzhiyun rtl8225se_write_phy_ofdm(dev, 0x12, 0x00);
396*4882a593Smuzhiyun /* turn off RF */
397*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x04, 0x0000);
398*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x00, 0x0000);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun usleep_range(1000, 5000);
401*4882a593Smuzhiyun /* turn off A/D and D/A */
402*4882a593Smuzhiyun rtl8180_set_anaparam(priv, RTL8225SE_ANAPARAM_OFF);
403*4882a593Smuzhiyun rtl8180_set_anaparam2(priv, RTL8225SE_ANAPARAM2_OFF);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
rtl8225se_rf_set_channel(struct ieee80211_hw * dev,struct ieee80211_conf * conf)406*4882a593Smuzhiyun void rtl8225se_rf_set_channel(struct ieee80211_hw *dev,
407*4882a593Smuzhiyun struct ieee80211_conf *conf)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun int chan =
410*4882a593Smuzhiyun ieee80211_frequency_to_channel(conf->chandef.chan->center_freq);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun rtl8225sez2_rf_set_tx_power(dev, chan);
413*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x7, rtl8225se_chan[chan - 1]);
414*4882a593Smuzhiyun if ((rtl8187se_rf_readreg(dev, 0x7) & 0x0F80) !=
415*4882a593Smuzhiyun rtl8225se_chan[chan - 1])
416*4882a593Smuzhiyun rtl8187se_rf_writereg(dev, 0x7, rtl8225se_chan[chan - 1]);
417*4882a593Smuzhiyun usleep_range(10000, 20000);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun static const struct rtl818x_rf_ops rtl8225se_ops = {
421*4882a593Smuzhiyun .name = "rtl8225-se",
422*4882a593Smuzhiyun .init = rtl8225se_rf_init,
423*4882a593Smuzhiyun .stop = rtl8225se_rf_stop,
424*4882a593Smuzhiyun .set_chan = rtl8225se_rf_set_channel,
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun
rtl8187se_detect_rf(struct ieee80211_hw * dev)427*4882a593Smuzhiyun const struct rtl818x_rf_ops *rtl8187se_detect_rf(struct ieee80211_hw *dev)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun return &rtl8225se_ops;
430*4882a593Smuzhiyun }
431