xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/realtek/rtl818x/rtl8180/rtl8225.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun  * Radio tuning for RTL8225 on RTL8180
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
7*4882a593Smuzhiyun  * Copyright 2007 Andrea Merello <andrea.merello@gmail.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Based on the r8180 driver, which is:
10*4882a593Smuzhiyun  * Copyright 2005 Andrea Merello <andrea.merello@gmail.com>, et al.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Thanks to Realtek for their support!
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <net/mac80211.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "rtl8180.h"
20*4882a593Smuzhiyun #include "rtl8225.h"
21*4882a593Smuzhiyun 
rtl8225_write(struct ieee80211_hw * dev,u8 addr,u16 data)22*4882a593Smuzhiyun static void rtl8225_write(struct ieee80211_hw *dev, u8 addr, u16 data)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun 	struct rtl8180_priv *priv = dev->priv;
25*4882a593Smuzhiyun 	u16 reg80, reg84, reg82;
26*4882a593Smuzhiyun 	u32 bangdata;
27*4882a593Smuzhiyun 	int i;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	bangdata = (data << 4) | (addr & 0xf);
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput) & 0xfff3;
32*4882a593Smuzhiyun 	reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x7);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect);
37*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x7 | 0x400);
38*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
39*4882a593Smuzhiyun 	udelay(10);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
42*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
43*4882a593Smuzhiyun 	udelay(2);
44*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
45*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
46*4882a593Smuzhiyun 	udelay(10);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	for (i = 15; i >= 0; i--) {
49*4882a593Smuzhiyun 		u16 reg = reg80;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 		if (bangdata & (1 << i))
52*4882a593Smuzhiyun 			reg |= 1;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 		if (i & 1)
55*4882a593Smuzhiyun 			rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 		rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg | (1 << 1));
58*4882a593Smuzhiyun 		rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg | (1 << 1));
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 		if (!(i & 1))
61*4882a593Smuzhiyun 			rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
62*4882a593Smuzhiyun 	}
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
65*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
66*4882a593Smuzhiyun 	udelay(10);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
69*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x400);
70*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
rtl8225_read(struct ieee80211_hw * dev,u8 addr)73*4882a593Smuzhiyun static u16 rtl8225_read(struct ieee80211_hw *dev, u8 addr)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	struct rtl8180_priv *priv = dev->priv;
76*4882a593Smuzhiyun 	u16 reg80, reg82, reg84, out;
77*4882a593Smuzhiyun 	int i;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput);
80*4882a593Smuzhiyun 	reg82 = rtl818x_ioread16(priv, &priv->map->RFPinsEnable);
81*4882a593Smuzhiyun 	reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect) | 0x400;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	reg80 &= ~0xF;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x000F);
86*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x000F);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80 | (1 << 2));
89*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
90*4882a593Smuzhiyun 	udelay(4);
91*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg80);
92*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
93*4882a593Smuzhiyun 	udelay(5);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	for (i = 4; i >= 0; i--) {
96*4882a593Smuzhiyun 		u16 reg = reg80 | ((addr >> i) & 1);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 		if (!(i & 1)) {
99*4882a593Smuzhiyun 			rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
100*4882a593Smuzhiyun 			rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
101*4882a593Smuzhiyun 			udelay(1);
102*4882a593Smuzhiyun 		}
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 		rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
105*4882a593Smuzhiyun 				  reg | (1 << 1));
106*4882a593Smuzhiyun 		rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
107*4882a593Smuzhiyun 		udelay(2);
108*4882a593Smuzhiyun 		rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
109*4882a593Smuzhiyun 				  reg | (1 << 1));
110*4882a593Smuzhiyun 		rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
111*4882a593Smuzhiyun 		udelay(2);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 		if (i & 1) {
114*4882a593Smuzhiyun 			rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, reg);
115*4882a593Smuzhiyun 			rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
116*4882a593Smuzhiyun 			udelay(1);
117*4882a593Smuzhiyun 		}
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x000E);
121*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x040E);
122*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
123*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
124*4882a593Smuzhiyun 			  reg80 | (1 << 3) | (1 << 1));
125*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
126*4882a593Smuzhiyun 	udelay(2);
127*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
128*4882a593Smuzhiyun 			  reg80 | (1 << 3));
129*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
130*4882a593Smuzhiyun 	udelay(2);
131*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
132*4882a593Smuzhiyun 			  reg80 | (1 << 3));
133*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
134*4882a593Smuzhiyun 	udelay(2);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	out = 0;
137*4882a593Smuzhiyun 	for (i = 11; i >= 0; i--) {
138*4882a593Smuzhiyun 		rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
139*4882a593Smuzhiyun 				  reg80 | (1 << 3));
140*4882a593Smuzhiyun 		rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
141*4882a593Smuzhiyun 		udelay(1);
142*4882a593Smuzhiyun 		rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
143*4882a593Smuzhiyun 				  reg80 | (1 << 3) | (1 << 1));
144*4882a593Smuzhiyun 		rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
145*4882a593Smuzhiyun 		udelay(2);
146*4882a593Smuzhiyun 		rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
147*4882a593Smuzhiyun 				  reg80 | (1 << 3) | (1 << 1));
148*4882a593Smuzhiyun 		rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
149*4882a593Smuzhiyun 		udelay(2);
150*4882a593Smuzhiyun 		rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
151*4882a593Smuzhiyun 				  reg80 | (1 << 3) | (1 << 1));
152*4882a593Smuzhiyun 		rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
153*4882a593Smuzhiyun 		udelay(2);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 		if (rtl818x_ioread16(priv, &priv->map->RFPinsInput) & (1 << 1))
156*4882a593Smuzhiyun 			out |= 1 << i;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 		rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
159*4882a593Smuzhiyun 				  reg80 | (1 << 3));
160*4882a593Smuzhiyun 		rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
161*4882a593Smuzhiyun 		udelay(2);
162*4882a593Smuzhiyun 	}
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput,
165*4882a593Smuzhiyun 			  reg80 | (1 << 3) | (1 << 2));
166*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
167*4882a593Smuzhiyun 	udelay(2);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82);
170*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84);
171*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x03A0);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return out;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static const u16 rtl8225bcd_rxgain[] = {
177*4882a593Smuzhiyun 	0x0400, 0x0401, 0x0402, 0x0403, 0x0404, 0x0405, 0x0408, 0x0409,
178*4882a593Smuzhiyun 	0x040a, 0x040b, 0x0502, 0x0503, 0x0504, 0x0505, 0x0540, 0x0541,
179*4882a593Smuzhiyun 	0x0542, 0x0543, 0x0544, 0x0545, 0x0580, 0x0581, 0x0582, 0x0583,
180*4882a593Smuzhiyun 	0x0584, 0x0585, 0x0588, 0x0589, 0x058a, 0x058b, 0x0643, 0x0644,
181*4882a593Smuzhiyun 	0x0645, 0x0680, 0x0681, 0x0682, 0x0683, 0x0684, 0x0685, 0x0688,
182*4882a593Smuzhiyun 	0x0689, 0x068a, 0x068b, 0x068c, 0x0742, 0x0743, 0x0744, 0x0745,
183*4882a593Smuzhiyun 	0x0780, 0x0781, 0x0782, 0x0783, 0x0784, 0x0785, 0x0788, 0x0789,
184*4882a593Smuzhiyun 	0x078a, 0x078b, 0x078c, 0x078d, 0x0790, 0x0791, 0x0792, 0x0793,
185*4882a593Smuzhiyun 	0x0794, 0x0795, 0x0798, 0x0799, 0x079a, 0x079b, 0x079c, 0x079d,
186*4882a593Smuzhiyun 	0x07a0, 0x07a1, 0x07a2, 0x07a3, 0x07a4, 0x07a5, 0x07a8, 0x07a9,
187*4882a593Smuzhiyun 	0x07aa, 0x07ab, 0x07ac, 0x07ad, 0x07b0, 0x07b1, 0x07b2, 0x07b3,
188*4882a593Smuzhiyun 	0x07b4, 0x07b5, 0x07b8, 0x07b9, 0x07ba, 0x07bb, 0x07bb
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun static const u8 rtl8225_agc[] = {
192*4882a593Smuzhiyun 	0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e, 0x9e,
193*4882a593Smuzhiyun 	0x9d, 0x9c, 0x9b, 0x9a, 0x99, 0x98, 0x97, 0x96,
194*4882a593Smuzhiyun 	0x95, 0x94, 0x93, 0x92, 0x91, 0x90, 0x8f, 0x8e,
195*4882a593Smuzhiyun 	0x8d, 0x8c, 0x8b, 0x8a, 0x89, 0x88, 0x87, 0x86,
196*4882a593Smuzhiyun 	0x85, 0x84, 0x83, 0x82, 0x81, 0x80, 0x3f, 0x3e,
197*4882a593Smuzhiyun 	0x3d, 0x3c, 0x3b, 0x3a, 0x39, 0x38, 0x37, 0x36,
198*4882a593Smuzhiyun 	0x35, 0x34, 0x33, 0x32, 0x31, 0x30, 0x2f, 0x2e,
199*4882a593Smuzhiyun 	0x2d, 0x2c, 0x2b, 0x2a, 0x29, 0x28, 0x27, 0x26,
200*4882a593Smuzhiyun 	0x25, 0x24, 0x23, 0x22, 0x21, 0x20, 0x1f, 0x1e,
201*4882a593Smuzhiyun 	0x1d, 0x1c, 0x1b, 0x1a, 0x19, 0x18, 0x17, 0x16,
202*4882a593Smuzhiyun 	0x15, 0x14, 0x13, 0x12, 0x11, 0x10, 0x0f, 0x0e,
203*4882a593Smuzhiyun 	0x0d, 0x0c, 0x0b, 0x0a, 0x09, 0x08, 0x07, 0x06,
204*4882a593Smuzhiyun 	0x05, 0x04, 0x03, 0x02, 0x01, 0x01, 0x01, 0x01,
205*4882a593Smuzhiyun 	0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
206*4882a593Smuzhiyun 	0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
207*4882a593Smuzhiyun 	0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun static const u8 rtl8225_gain[] = {
211*4882a593Smuzhiyun 	0x23, 0x88, 0x7c, 0xa5, /* -82dbm */
212*4882a593Smuzhiyun 	0x23, 0x88, 0x7c, 0xb5, /* -82dbm */
213*4882a593Smuzhiyun 	0x23, 0x88, 0x7c, 0xc5, /* -82dbm */
214*4882a593Smuzhiyun 	0x33, 0x80, 0x79, 0xc5, /* -78dbm */
215*4882a593Smuzhiyun 	0x43, 0x78, 0x76, 0xc5, /* -74dbm */
216*4882a593Smuzhiyun 	0x53, 0x60, 0x73, 0xc5, /* -70dbm */
217*4882a593Smuzhiyun 	0x63, 0x58, 0x70, 0xc5, /* -66dbm */
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static const u8 rtl8225_threshold[] = {
221*4882a593Smuzhiyun 	0x8d, 0x8d, 0x8d, 0x8d, 0x9d, 0xad, 0xbd
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun static const u8 rtl8225_tx_gain_cck_ofdm[] = {
225*4882a593Smuzhiyun 	0x02, 0x06, 0x0e, 0x1e, 0x3e, 0x7e
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static const u8 rtl8225_tx_power_cck[] = {
229*4882a593Smuzhiyun 	0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02,
230*4882a593Smuzhiyun 	0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02,
231*4882a593Smuzhiyun 	0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02,
232*4882a593Smuzhiyun 	0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02,
233*4882a593Smuzhiyun 	0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03,
234*4882a593Smuzhiyun 	0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static const u8 rtl8225_tx_power_cck_ch14[] = {
238*4882a593Smuzhiyun 	0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00,
239*4882a593Smuzhiyun 	0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00,
240*4882a593Smuzhiyun 	0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00,
241*4882a593Smuzhiyun 	0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00,
242*4882a593Smuzhiyun 	0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00,
243*4882a593Smuzhiyun 	0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun static const u8 rtl8225_tx_power_ofdm[] = {
247*4882a593Smuzhiyun 	0x80, 0x90, 0xa2, 0xb5, 0xcb, 0xe4
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static const u32 rtl8225_chan[] = {
251*4882a593Smuzhiyun 	0x085c, 0x08dc, 0x095c, 0x09dc, 0x0a5c, 0x0adc, 0x0b5c,
252*4882a593Smuzhiyun 	0x0bdc, 0x0c5c, 0x0cdc, 0x0d5c, 0x0ddc, 0x0e5c, 0x0f72
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
rtl8225_rf_set_tx_power(struct ieee80211_hw * dev,int channel)255*4882a593Smuzhiyun static void rtl8225_rf_set_tx_power(struct ieee80211_hw *dev, int channel)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	struct rtl8180_priv *priv = dev->priv;
258*4882a593Smuzhiyun 	u8 cck_power, ofdm_power;
259*4882a593Smuzhiyun 	const u8 *tmp;
260*4882a593Smuzhiyun 	u32 reg;
261*4882a593Smuzhiyun 	int i;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	cck_power = priv->channels[channel - 1].hw_value & 0xFF;
264*4882a593Smuzhiyun 	ofdm_power = priv->channels[channel - 1].hw_value >> 8;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	cck_power = min(cck_power, (u8)35);
267*4882a593Smuzhiyun 	ofdm_power = min(ofdm_power, (u8)35);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK,
270*4882a593Smuzhiyun 			 rtl8225_tx_gain_cck_ofdm[cck_power / 6] >> 1);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	if (channel == 14)
273*4882a593Smuzhiyun 		tmp = &rtl8225_tx_power_cck_ch14[(cck_power % 6) * 8];
274*4882a593Smuzhiyun 	else
275*4882a593Smuzhiyun 		tmp = &rtl8225_tx_power_cck[(cck_power % 6) * 8];
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	for (i = 0; i < 8; i++)
278*4882a593Smuzhiyun 		rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	msleep(1); /* FIXME: optional? */
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/* TODO: use set_anaparam2 dev.c_func*/
283*4882a593Smuzhiyun 	/* anaparam2 on */
284*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
285*4882a593Smuzhiyun 	reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
286*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
287*4882a593Smuzhiyun 	rtl818x_iowrite32(priv, &priv->map->ANAPARAM2, RTL8225_ANAPARAM2_ON);
288*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
289*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM,
292*4882a593Smuzhiyun 			 rtl8225_tx_gain_cck_ofdm[ofdm_power/6] >> 1);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	tmp = &rtl8225_tx_power_ofdm[ofdm_power % 6];
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 5, *tmp);
297*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 7, *tmp);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	msleep(1);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
rtl8225_rf_init(struct ieee80211_hw * dev)302*4882a593Smuzhiyun static void rtl8225_rf_init(struct ieee80211_hw *dev)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	struct rtl8180_priv *priv = dev->priv;
305*4882a593Smuzhiyun 	int i;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	rtl8180_set_anaparam(priv, RTL8225_ANAPARAM_ON);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	/* host_pci_init */
310*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x0480);
311*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
312*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x0488);
313*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
314*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
315*4882a593Smuzhiyun 	msleep(200);	/* FIXME: ehh?? */
316*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0xFF & ~(1 << 6));
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x000a8008);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/* TODO: check if we need really to change BRSR to do RF config */
321*4882a593Smuzhiyun 	rtl818x_ioread16(priv, &priv->map->BRSR);
322*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->BRSR, 0xFFFF);
323*4882a593Smuzhiyun 	rtl818x_iowrite32(priv, &priv->map->RF_PARA, 0x00100044);
324*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
325*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->CONFIG3, 0x44);
326*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	rtl8225_write(dev, 0x0, 0x067);
329*4882a593Smuzhiyun 	rtl8225_write(dev, 0x1, 0xFE0);
330*4882a593Smuzhiyun 	rtl8225_write(dev, 0x2, 0x44D);
331*4882a593Smuzhiyun 	rtl8225_write(dev, 0x3, 0x441);
332*4882a593Smuzhiyun 	rtl8225_write(dev, 0x4, 0x8BE);
333*4882a593Smuzhiyun 	rtl8225_write(dev, 0x5, 0xBF0);		/* TODO: minipci */
334*4882a593Smuzhiyun 	rtl8225_write(dev, 0x6, 0xAE6);
335*4882a593Smuzhiyun 	rtl8225_write(dev, 0x7, rtl8225_chan[0]);
336*4882a593Smuzhiyun 	rtl8225_write(dev, 0x8, 0x01F);
337*4882a593Smuzhiyun 	rtl8225_write(dev, 0x9, 0x334);
338*4882a593Smuzhiyun 	rtl8225_write(dev, 0xA, 0xFD4);
339*4882a593Smuzhiyun 	rtl8225_write(dev, 0xB, 0x391);
340*4882a593Smuzhiyun 	rtl8225_write(dev, 0xC, 0x050);
341*4882a593Smuzhiyun 	rtl8225_write(dev, 0xD, 0x6DB);
342*4882a593Smuzhiyun 	rtl8225_write(dev, 0xE, 0x029);
343*4882a593Smuzhiyun 	rtl8225_write(dev, 0xF, 0x914); msleep(1);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	rtl8225_write(dev, 0x2, 0xC4D); msleep(100);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	rtl8225_write(dev, 0x0, 0x127);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rtl8225bcd_rxgain); i++) {
350*4882a593Smuzhiyun 		rtl8225_write(dev, 0x1, i + 1);
351*4882a593Smuzhiyun 		rtl8225_write(dev, 0x2, rtl8225bcd_rxgain[i]);
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	rtl8225_write(dev, 0x0, 0x027);
355*4882a593Smuzhiyun 	rtl8225_write(dev, 0x0, 0x22F);
356*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rtl8225_agc); i++) {
359*4882a593Smuzhiyun 		rtl8225_write_phy_ofdm(dev, 0xB, rtl8225_agc[i]);
360*4882a593Smuzhiyun 		msleep(1);
361*4882a593Smuzhiyun 		rtl8225_write_phy_ofdm(dev, 0xA, 0x80 + i);
362*4882a593Smuzhiyun 		msleep(1);
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	msleep(1);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x00, 0x01); msleep(1);
368*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x01, 0x02); msleep(1);
369*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x02, 0x62); msleep(1);
370*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x03, 0x00); msleep(1);
371*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x04, 0x00); msleep(1);
372*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x05, 0x00); msleep(1);
373*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x06, 0x00); msleep(1);
374*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x07, 0x00); msleep(1);
375*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x08, 0x00); msleep(1);
376*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x09, 0xfe); msleep(1);
377*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x0a, 0x09); msleep(1);
378*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x0b, 0x80); msleep(1);
379*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x0c, 0x01); msleep(1);
380*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x0e, 0xd3); msleep(1);
381*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x0f, 0x38); msleep(1);
382*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x10, 0x84); msleep(1);
383*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x11, 0x03); msleep(1);
384*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x12, 0x20); msleep(1);
385*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x13, 0x20); msleep(1);
386*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x14, 0x00); msleep(1);
387*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x15, 0x40); msleep(1);
388*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x16, 0x00); msleep(1);
389*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x17, 0x40); msleep(1);
390*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x18, 0xef); msleep(1);
391*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x19, 0x19); msleep(1);
392*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x1a, 0x20); msleep(1);
393*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x1b, 0x76); msleep(1);
394*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x1c, 0x04); msleep(1);
395*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x1e, 0x95); msleep(1);
396*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x1f, 0x75); msleep(1);
397*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x20, 0x1f); msleep(1);
398*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x21, 0x27); msleep(1);
399*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x22, 0x16); msleep(1);
400*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x24, 0x46); msleep(1);
401*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x25, 0x20); msleep(1);
402*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x26, 0x90); msleep(1);
403*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x27, 0x88); msleep(1);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x00, 0x98); msleep(1);
406*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x03, 0x20); msleep(1);
407*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x04, 0x7e); msleep(1);
408*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x05, 0x12); msleep(1);
409*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x06, 0xfc); msleep(1);
410*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x07, 0x78); msleep(1);
411*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x08, 0x2e); msleep(1);
412*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x10, 0x93); msleep(1);
413*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x11, 0x88); msleep(1);
414*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x12, 0x47); msleep(1);
415*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x13, 0xd0);
416*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x19, 0x00);
417*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x1a, 0xa0);
418*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x1b, 0x08);
419*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x40, 0x86);
420*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x41, 0x8d); msleep(1);
421*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x42, 0x15); msleep(1);
422*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x43, 0x18); msleep(1);
423*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x44, 0x1f); msleep(1);
424*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x45, 0x1e); msleep(1);
425*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x46, 0x1a); msleep(1);
426*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x47, 0x15); msleep(1);
427*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x48, 0x10); msleep(1);
428*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x49, 0x0a); msleep(1);
429*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x4a, 0x05); msleep(1);
430*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x4b, 0x02); msleep(1);
431*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x4c, 0x05); msleep(1);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->TESTR, 0x0D); msleep(1);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	rtl8225_rf_set_tx_power(dev, 1);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	/* RX antenna default to A */
438*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x10, 0x9b); msleep(1);	/* B: 0xDB */
439*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x26, 0x90); msleep(1);	/* B: 0x10 */
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03);	/* B: 0x00 */
442*4882a593Smuzhiyun 	msleep(1);
443*4882a593Smuzhiyun 	rtl818x_iowrite32(priv, (__le32 __iomem *)((void __iomem *)priv->map + 0x94), 0x15c00002);
444*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	rtl8225_write(dev, 0x0c, 0x50);
447*4882a593Smuzhiyun 	/* set OFDM initial gain */
448*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x0d, rtl8225_gain[4 * 4]);
449*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x23, rtl8225_gain[4 * 4 + 1]);
450*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x1b, rtl8225_gain[4 * 4 + 2]);
451*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x1d, rtl8225_gain[4 * 4 + 3]);
452*4882a593Smuzhiyun 	/* set CCK threshold */
453*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x41, rtl8225_threshold[0]);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun static const u8 rtl8225z2_tx_power_cck_ch14[] = {
457*4882a593Smuzhiyun 	0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun static const u8 rtl8225z2_tx_power_cck_B[] = {
461*4882a593Smuzhiyun 	0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x04
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun static const u8 rtl8225z2_tx_power_cck_A[] = {
465*4882a593Smuzhiyun 	0x33, 0x32, 0x2b, 0x23, 0x1a, 0x11, 0x08, 0x04
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun static const u8 rtl8225z2_tx_power_cck[] = {
469*4882a593Smuzhiyun 	0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
rtl8225z2_rf_set_tx_power(struct ieee80211_hw * dev,int channel)472*4882a593Smuzhiyun static void rtl8225z2_rf_set_tx_power(struct ieee80211_hw *dev, int channel)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	struct rtl8180_priv *priv = dev->priv;
475*4882a593Smuzhiyun 	u8 cck_power, ofdm_power;
476*4882a593Smuzhiyun 	const u8 *tmp;
477*4882a593Smuzhiyun 	int i;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	cck_power = priv->channels[channel - 1].hw_value & 0xFF;
480*4882a593Smuzhiyun 	ofdm_power = priv->channels[channel - 1].hw_value >> 8;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	if (channel == 14)
483*4882a593Smuzhiyun 		tmp = rtl8225z2_tx_power_cck_ch14;
484*4882a593Smuzhiyun 	else if (cck_power == 12)
485*4882a593Smuzhiyun 		tmp = rtl8225z2_tx_power_cck_B;
486*4882a593Smuzhiyun 	else if (cck_power == 13)
487*4882a593Smuzhiyun 		tmp = rtl8225z2_tx_power_cck_A;
488*4882a593Smuzhiyun 	else
489*4882a593Smuzhiyun 		tmp = rtl8225z2_tx_power_cck;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	for (i = 0; i < 8; i++)
492*4882a593Smuzhiyun 		rtl8225_write_phy_cck(dev, 0x44 + i, *tmp++);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	cck_power = min(cck_power, (u8)35);
495*4882a593Smuzhiyun 	if (cck_power == 13 || cck_power == 14)
496*4882a593Smuzhiyun 		cck_power = 12;
497*4882a593Smuzhiyun 	if (cck_power >= 15)
498*4882a593Smuzhiyun 		cck_power -= 2;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->TX_GAIN_CCK, cck_power);
501*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->TX_GAIN_CCK);
502*4882a593Smuzhiyun 	msleep(1);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	ofdm_power = min(ofdm_power, (u8)35);
505*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->TX_GAIN_OFDM, ofdm_power);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 2, 0x62);
508*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 5, 0x00);
509*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 6, 0x40);
510*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 7, 0x00);
511*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 8, 0x40);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	msleep(1);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun static const u16 rtl8225z2_rxgain[] = {
517*4882a593Smuzhiyun 	0x0000, 0x0001, 0x0002, 0x0003, 0x0004, 0x0005, 0x0008, 0x0009,
518*4882a593Smuzhiyun 	0x000a, 0x000b, 0x0102, 0x0103, 0x0104, 0x0105, 0x0140, 0x0141,
519*4882a593Smuzhiyun 	0x0142, 0x0143, 0x0144, 0x0145, 0x0180, 0x0181, 0x0182, 0x0183,
520*4882a593Smuzhiyun 	0x0184, 0x0185, 0x0188, 0x0189, 0x018a, 0x018b, 0x0243, 0x0244,
521*4882a593Smuzhiyun 	0x0245, 0x0280, 0x0281, 0x0282, 0x0283, 0x0284, 0x0285, 0x0288,
522*4882a593Smuzhiyun 	0x0289, 0x028a, 0x028b, 0x028c, 0x0342, 0x0343, 0x0344, 0x0345,
523*4882a593Smuzhiyun 	0x0380, 0x0381, 0x0382, 0x0383, 0x0384, 0x0385, 0x0388, 0x0389,
524*4882a593Smuzhiyun 	0x038a, 0x038b, 0x038c, 0x038d, 0x0390, 0x0391, 0x0392, 0x0393,
525*4882a593Smuzhiyun 	0x0394, 0x0395, 0x0398, 0x0399, 0x039a, 0x039b, 0x039c, 0x039d,
526*4882a593Smuzhiyun 	0x03a0, 0x03a1, 0x03a2, 0x03a3, 0x03a4, 0x03a5, 0x03a8, 0x03a9,
527*4882a593Smuzhiyun 	0x03aa, 0x03ab, 0x03ac, 0x03ad, 0x03b0, 0x03b1, 0x03b2, 0x03b3,
528*4882a593Smuzhiyun 	0x03b4, 0x03b5, 0x03b8, 0x03b9, 0x03ba, 0x03bb, 0x03bb
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun 
rtl8225z2_rf_init(struct ieee80211_hw * dev)531*4882a593Smuzhiyun static void rtl8225z2_rf_init(struct ieee80211_hw *dev)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	struct rtl8180_priv *priv = dev->priv;
534*4882a593Smuzhiyun 	int i;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	rtl8180_set_anaparam(priv, RTL8225_ANAPARAM_ON);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/* host_pci_init */
539*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x0480);
540*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
541*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x0488);
542*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
543*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
544*4882a593Smuzhiyun 	msleep(200);	/* FIXME: ehh?? */
545*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0xFF & ~(1 << 6));
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x00088008);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* TODO: check if we need really to change BRSR to do RF config */
550*4882a593Smuzhiyun 	rtl818x_ioread16(priv, &priv->map->BRSR);
551*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->BRSR, 0xFFFF);
552*4882a593Smuzhiyun 	rtl818x_iowrite32(priv, &priv->map->RF_PARA, 0x00100044);
553*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
554*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->CONFIG3, 0x44);
555*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	rtl8225_write(dev, 0x0, 0x0B7); msleep(1);
560*4882a593Smuzhiyun 	rtl8225_write(dev, 0x1, 0xEE0); msleep(1);
561*4882a593Smuzhiyun 	rtl8225_write(dev, 0x2, 0x44D); msleep(1);
562*4882a593Smuzhiyun 	rtl8225_write(dev, 0x3, 0x441); msleep(1);
563*4882a593Smuzhiyun 	rtl8225_write(dev, 0x4, 0x8C3); msleep(1);
564*4882a593Smuzhiyun 	rtl8225_write(dev, 0x5, 0xC72); msleep(1);
565*4882a593Smuzhiyun 	rtl8225_write(dev, 0x6, 0x0E6); msleep(1);
566*4882a593Smuzhiyun 	rtl8225_write(dev, 0x7, 0x82A); msleep(1);
567*4882a593Smuzhiyun 	rtl8225_write(dev, 0x8, 0x03F); msleep(1);
568*4882a593Smuzhiyun 	rtl8225_write(dev, 0x9, 0x335); msleep(1);
569*4882a593Smuzhiyun 	rtl8225_write(dev, 0xa, 0x9D4); msleep(1);
570*4882a593Smuzhiyun 	rtl8225_write(dev, 0xb, 0x7BB); msleep(1);
571*4882a593Smuzhiyun 	rtl8225_write(dev, 0xc, 0x850); msleep(1);
572*4882a593Smuzhiyun 	rtl8225_write(dev, 0xd, 0xCDF); msleep(1);
573*4882a593Smuzhiyun 	rtl8225_write(dev, 0xe, 0x02B); msleep(1);
574*4882a593Smuzhiyun 	rtl8225_write(dev, 0xf, 0x114); msleep(100);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	if (!(rtl8225_read(dev, 6) & (1 << 7))) {
577*4882a593Smuzhiyun 		rtl8225_write(dev, 0x02, 0x0C4D);
578*4882a593Smuzhiyun 		msleep(200);
579*4882a593Smuzhiyun 		rtl8225_write(dev, 0x02, 0x044D);
580*4882a593Smuzhiyun 		msleep(100);
581*4882a593Smuzhiyun 		/* TODO: readd calibration failure message when the calibration
582*4882a593Smuzhiyun 		   check works */
583*4882a593Smuzhiyun 	}
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	rtl8225_write(dev, 0x0, 0x1B7);
586*4882a593Smuzhiyun 	rtl8225_write(dev, 0x3, 0x002);
587*4882a593Smuzhiyun 	rtl8225_write(dev, 0x5, 0x004);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rtl8225z2_rxgain); i++) {
590*4882a593Smuzhiyun 		rtl8225_write(dev, 0x1, i + 1);
591*4882a593Smuzhiyun 		rtl8225_write(dev, 0x2, rtl8225z2_rxgain[i]);
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	rtl8225_write(dev, 0x0, 0x0B7); msleep(100);
595*4882a593Smuzhiyun 	rtl8225_write(dev, 0x2, 0xC4D);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	msleep(200);
598*4882a593Smuzhiyun 	rtl8225_write(dev, 0x2, 0x44D);
599*4882a593Smuzhiyun 	msleep(100);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	rtl8225_write(dev, 0x00, 0x2BF);
602*4882a593Smuzhiyun 	rtl8225_write(dev, 0xFF, 0xFFFF);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rtl8225_agc); i++) {
607*4882a593Smuzhiyun 		rtl8225_write_phy_ofdm(dev, 0xB, rtl8225_agc[i]);
608*4882a593Smuzhiyun 		msleep(1);
609*4882a593Smuzhiyun 		rtl8225_write_phy_ofdm(dev, 0xA, 0x80 + i);
610*4882a593Smuzhiyun 		msleep(1);
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	msleep(1);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x00, 0x01); msleep(1);
616*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x01, 0x02); msleep(1);
617*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x02, 0x62); msleep(1);
618*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x03, 0x00); msleep(1);
619*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x04, 0x00); msleep(1);
620*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x05, 0x00); msleep(1);
621*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x06, 0x40); msleep(1);
622*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x07, 0x00); msleep(1);
623*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x08, 0x40); msleep(1);
624*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x09, 0xfe); msleep(1);
625*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x0a, 0x09); msleep(1);
626*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x18, 0xef); msleep(1);
627*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x0b, 0x80); msleep(1);
628*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x0c, 0x01); msleep(1);
629*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x0d, 0x43);
630*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x0e, 0xd3); msleep(1);
631*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x0f, 0x38); msleep(1);
632*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x10, 0x84); msleep(1);
633*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x11, 0x06); msleep(1);
634*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x12, 0x20); msleep(1);
635*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x13, 0x20); msleep(1);
636*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x14, 0x00); msleep(1);
637*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x15, 0x40); msleep(1);
638*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x16, 0x00); msleep(1);
639*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x17, 0x40); msleep(1);
640*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x18, 0xef); msleep(1);
641*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x19, 0x19); msleep(1);
642*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x1a, 0x20); msleep(1);
643*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x1b, 0x11); msleep(1);
644*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x1c, 0x04); msleep(1);
645*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x1d, 0xc5); msleep(1);
646*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x1e, 0xb3); msleep(1);
647*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x1f, 0x75); msleep(1);
648*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x20, 0x1f); msleep(1);
649*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x21, 0x27); msleep(1);
650*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x22, 0x16); msleep(1);
651*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x23, 0x80); msleep(1); /* FIXME: not needed? */
652*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x24, 0x46); msleep(1);
653*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x25, 0x20); msleep(1);
654*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x26, 0x90); msleep(1);
655*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x27, 0x88); msleep(1);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x00, 0x98); msleep(1);
658*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x03, 0x20); msleep(1);
659*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x04, 0x7e); msleep(1);
660*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x05, 0x12); msleep(1);
661*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x06, 0xfc); msleep(1);
662*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x07, 0x78); msleep(1);
663*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x08, 0x2e); msleep(1);
664*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x10, 0x93); msleep(1);
665*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x11, 0x88); msleep(1);
666*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x12, 0x47); msleep(1);
667*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x13, 0xd0);
668*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x19, 0x00);
669*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x1a, 0xa0);
670*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x1b, 0x08);
671*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x40, 0x86);
672*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x41, 0x8a); msleep(1);
673*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x42, 0x15); msleep(1);
674*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x43, 0x18); msleep(1);
675*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x44, 0x36); msleep(1);
676*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x45, 0x35); msleep(1);
677*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x46, 0x2e); msleep(1);
678*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x47, 0x25); msleep(1);
679*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x48, 0x1c); msleep(1);
680*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x49, 0x12); msleep(1);
681*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x4a, 0x09); msleep(1);
682*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x4b, 0x04); msleep(1);
683*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x4c, 0x05); msleep(1);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, (u8 __iomem *)((void __iomem *)priv->map + 0x5B), 0x0D); msleep(1);
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	rtl8225z2_rf_set_tx_power(dev, 1);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/* RX antenna default to A */
690*4882a593Smuzhiyun 	rtl8225_write_phy_cck(dev, 0x10, 0x9b); msleep(1);	/* B: 0xDB */
691*4882a593Smuzhiyun 	rtl8225_write_phy_ofdm(dev, 0x26, 0x90); msleep(1);	/* B: 0x10 */
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->TX_ANTENNA, 0x03);	/* B: 0x00 */
694*4882a593Smuzhiyun 	msleep(1);
695*4882a593Smuzhiyun 	rtl818x_iowrite32(priv, (__le32 __iomem *)((void __iomem *)priv->map + 0x94), 0x15c00002);
696*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun 
rtl8225_rf_stop(struct ieee80211_hw * dev)699*4882a593Smuzhiyun static void rtl8225_rf_stop(struct ieee80211_hw *dev)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun 	struct rtl8180_priv *priv = dev->priv;
702*4882a593Smuzhiyun 	u8 reg;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	rtl8225_write(dev, 0x4, 0x1f); msleep(1);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
707*4882a593Smuzhiyun 	reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
708*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
709*4882a593Smuzhiyun 	rtl818x_iowrite32(priv, &priv->map->ANAPARAM2, RTL8225_ANAPARAM2_OFF);
710*4882a593Smuzhiyun 	rtl818x_iowrite32(priv, &priv->map->ANAPARAM, RTL8225_ANAPARAM_OFF);
711*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
712*4882a593Smuzhiyun 	rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun 
rtl8225_rf_set_channel(struct ieee80211_hw * dev,struct ieee80211_conf * conf)715*4882a593Smuzhiyun static void rtl8225_rf_set_channel(struct ieee80211_hw *dev,
716*4882a593Smuzhiyun 				   struct ieee80211_conf *conf)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	struct rtl8180_priv *priv = dev->priv;
719*4882a593Smuzhiyun 	int chan =
720*4882a593Smuzhiyun 		ieee80211_frequency_to_channel(conf->chandef.chan->center_freq);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	if (priv->rf->init == rtl8225_rf_init)
723*4882a593Smuzhiyun 		rtl8225_rf_set_tx_power(dev, chan);
724*4882a593Smuzhiyun 	else
725*4882a593Smuzhiyun 		rtl8225z2_rf_set_tx_power(dev, chan);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	rtl8225_write(dev, 0x7, rtl8225_chan[chan - 1]);
728*4882a593Smuzhiyun 	msleep(10);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun static const struct rtl818x_rf_ops rtl8225_ops = {
732*4882a593Smuzhiyun 	.name		= "rtl8225",
733*4882a593Smuzhiyun 	.init		= rtl8225_rf_init,
734*4882a593Smuzhiyun 	.stop		= rtl8225_rf_stop,
735*4882a593Smuzhiyun 	.set_chan	= rtl8225_rf_set_channel,
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun static const struct rtl818x_rf_ops rtl8225z2_ops = {
739*4882a593Smuzhiyun 	.name		= "rtl8225z2",
740*4882a593Smuzhiyun 	.init		= rtl8225z2_rf_init,
741*4882a593Smuzhiyun 	.stop		= rtl8225_rf_stop,
742*4882a593Smuzhiyun 	.set_chan	= rtl8225_rf_set_channel,
743*4882a593Smuzhiyun };
744*4882a593Smuzhiyun 
rtl8180_detect_rf(struct ieee80211_hw * dev)745*4882a593Smuzhiyun const struct rtl818x_rf_ops * rtl8180_detect_rf(struct ieee80211_hw *dev)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun 	struct rtl8180_priv *priv = dev->priv;
748*4882a593Smuzhiyun 	u16 reg8, reg9;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x0480);
751*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x0488);
752*4882a593Smuzhiyun 	rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
753*4882a593Smuzhiyun 	rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
754*4882a593Smuzhiyun 	msleep(100);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	rtl8225_write(dev, 0, 0x1B7);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	reg8 = rtl8225_read(dev, 8);
759*4882a593Smuzhiyun 	reg9 = rtl8225_read(dev, 9);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	rtl8225_write(dev, 0, 0x0B7);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	if (reg8 != 0x588 || reg9 != 0x700)
764*4882a593Smuzhiyun 		return &rtl8225_ops;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	return &rtl8225z2_ops;
767*4882a593Smuzhiyun }
768