1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com> 4*4882a593Smuzhiyun <http://rt2x00.serialmonkey.com> 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun /* 9*4882a593Smuzhiyun Module: rt61pci 10*4882a593Smuzhiyun Abstract: Data structures and registers for the rt61pci module. 11*4882a593Smuzhiyun Supported chipsets: RT2561, RT2561s, RT2661. 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef RT61PCI_H 15*4882a593Smuzhiyun #define RT61PCI_H 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* 18*4882a593Smuzhiyun * RT chip PCI IDs. 19*4882a593Smuzhiyun */ 20*4882a593Smuzhiyun #define RT2561s_PCI_ID 0x0301 21*4882a593Smuzhiyun #define RT2561_PCI_ID 0x0302 22*4882a593Smuzhiyun #define RT2661_PCI_ID 0x0401 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /* 25*4882a593Smuzhiyun * RF chip defines. 26*4882a593Smuzhiyun */ 27*4882a593Smuzhiyun #define RF5225 0x0001 28*4882a593Smuzhiyun #define RF5325 0x0002 29*4882a593Smuzhiyun #define RF2527 0x0003 30*4882a593Smuzhiyun #define RF2529 0x0004 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun /* 33*4882a593Smuzhiyun * Signal information. 34*4882a593Smuzhiyun * Default offset is required for RSSI <-> dBm conversion. 35*4882a593Smuzhiyun */ 36*4882a593Smuzhiyun #define DEFAULT_RSSI_OFFSET 120 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* 39*4882a593Smuzhiyun * Register layout information. 40*4882a593Smuzhiyun */ 41*4882a593Smuzhiyun #define CSR_REG_BASE 0x3000 42*4882a593Smuzhiyun #define CSR_REG_SIZE 0x04b0 43*4882a593Smuzhiyun #define EEPROM_BASE 0x0000 44*4882a593Smuzhiyun #define EEPROM_SIZE 0x0100 45*4882a593Smuzhiyun #define BBP_BASE 0x0000 46*4882a593Smuzhiyun #define BBP_SIZE 0x0080 47*4882a593Smuzhiyun #define RF_BASE 0x0004 48*4882a593Smuzhiyun #define RF_SIZE 0x0010 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /* 51*4882a593Smuzhiyun * Number of TX queues. 52*4882a593Smuzhiyun */ 53*4882a593Smuzhiyun #define NUM_TX_QUEUES 4 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* 56*4882a593Smuzhiyun * PCI registers. 57*4882a593Smuzhiyun */ 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* 60*4882a593Smuzhiyun * HOST_CMD_CSR: For HOST to interrupt embedded processor 61*4882a593Smuzhiyun */ 62*4882a593Smuzhiyun #define HOST_CMD_CSR 0x0008 63*4882a593Smuzhiyun #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x0000007f) 64*4882a593Smuzhiyun #define HOST_CMD_CSR_INTERRUPT_MCU FIELD32(0x00000080) 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun /* 67*4882a593Smuzhiyun * MCU_CNTL_CSR 68*4882a593Smuzhiyun * SELECT_BANK: Select 8051 program bank. 69*4882a593Smuzhiyun * RESET: Enable 8051 reset state. 70*4882a593Smuzhiyun * READY: Ready state for 8051. 71*4882a593Smuzhiyun */ 72*4882a593Smuzhiyun #define MCU_CNTL_CSR 0x000c 73*4882a593Smuzhiyun #define MCU_CNTL_CSR_SELECT_BANK FIELD32(0x00000001) 74*4882a593Smuzhiyun #define MCU_CNTL_CSR_RESET FIELD32(0x00000002) 75*4882a593Smuzhiyun #define MCU_CNTL_CSR_READY FIELD32(0x00000004) 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* 78*4882a593Smuzhiyun * SOFT_RESET_CSR 79*4882a593Smuzhiyun * FORCE_CLOCK_ON: Host force MAC clock ON 80*4882a593Smuzhiyun */ 81*4882a593Smuzhiyun #define SOFT_RESET_CSR 0x0010 82*4882a593Smuzhiyun #define SOFT_RESET_CSR_FORCE_CLOCK_ON FIELD32(0x00000002) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* 85*4882a593Smuzhiyun * MCU_INT_SOURCE_CSR: MCU interrupt source/mask register. 86*4882a593Smuzhiyun */ 87*4882a593Smuzhiyun #define MCU_INT_SOURCE_CSR 0x0014 88*4882a593Smuzhiyun #define MCU_INT_SOURCE_CSR_0 FIELD32(0x00000001) 89*4882a593Smuzhiyun #define MCU_INT_SOURCE_CSR_1 FIELD32(0x00000002) 90*4882a593Smuzhiyun #define MCU_INT_SOURCE_CSR_2 FIELD32(0x00000004) 91*4882a593Smuzhiyun #define MCU_INT_SOURCE_CSR_3 FIELD32(0x00000008) 92*4882a593Smuzhiyun #define MCU_INT_SOURCE_CSR_4 FIELD32(0x00000010) 93*4882a593Smuzhiyun #define MCU_INT_SOURCE_CSR_5 FIELD32(0x00000020) 94*4882a593Smuzhiyun #define MCU_INT_SOURCE_CSR_6 FIELD32(0x00000040) 95*4882a593Smuzhiyun #define MCU_INT_SOURCE_CSR_7 FIELD32(0x00000080) 96*4882a593Smuzhiyun #define MCU_INT_SOURCE_CSR_TWAKEUP FIELD32(0x00000100) 97*4882a593Smuzhiyun #define MCU_INT_SOURCE_CSR_TBTT_EXPIRE FIELD32(0x00000200) 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun /* 100*4882a593Smuzhiyun * MCU_INT_MASK_CSR: MCU interrupt source/mask register. 101*4882a593Smuzhiyun */ 102*4882a593Smuzhiyun #define MCU_INT_MASK_CSR 0x0018 103*4882a593Smuzhiyun #define MCU_INT_MASK_CSR_0 FIELD32(0x00000001) 104*4882a593Smuzhiyun #define MCU_INT_MASK_CSR_1 FIELD32(0x00000002) 105*4882a593Smuzhiyun #define MCU_INT_MASK_CSR_2 FIELD32(0x00000004) 106*4882a593Smuzhiyun #define MCU_INT_MASK_CSR_3 FIELD32(0x00000008) 107*4882a593Smuzhiyun #define MCU_INT_MASK_CSR_4 FIELD32(0x00000010) 108*4882a593Smuzhiyun #define MCU_INT_MASK_CSR_5 FIELD32(0x00000020) 109*4882a593Smuzhiyun #define MCU_INT_MASK_CSR_6 FIELD32(0x00000040) 110*4882a593Smuzhiyun #define MCU_INT_MASK_CSR_7 FIELD32(0x00000080) 111*4882a593Smuzhiyun #define MCU_INT_MASK_CSR_TWAKEUP FIELD32(0x00000100) 112*4882a593Smuzhiyun #define MCU_INT_MASK_CSR_TBTT_EXPIRE FIELD32(0x00000200) 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* 115*4882a593Smuzhiyun * PCI_USEC_CSR 116*4882a593Smuzhiyun */ 117*4882a593Smuzhiyun #define PCI_USEC_CSR 0x001c 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* 120*4882a593Smuzhiyun * Security key table memory. 121*4882a593Smuzhiyun * 16 entries 32-byte for shared key table 122*4882a593Smuzhiyun * 64 entries 32-byte for pairwise key table 123*4882a593Smuzhiyun * 64 entries 8-byte for pairwise ta key table 124*4882a593Smuzhiyun */ 125*4882a593Smuzhiyun #define SHARED_KEY_TABLE_BASE 0x1000 126*4882a593Smuzhiyun #define PAIRWISE_KEY_TABLE_BASE 0x1200 127*4882a593Smuzhiyun #define PAIRWISE_TA_TABLE_BASE 0x1a00 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun #define SHARED_KEY_ENTRY(__idx) \ 130*4882a593Smuzhiyun (SHARED_KEY_TABLE_BASE + \ 131*4882a593Smuzhiyun ((__idx) * sizeof(struct hw_key_entry))) 132*4882a593Smuzhiyun #define PAIRWISE_KEY_ENTRY(__idx) \ 133*4882a593Smuzhiyun (PAIRWISE_KEY_TABLE_BASE + \ 134*4882a593Smuzhiyun ((__idx) * sizeof(struct hw_key_entry))) 135*4882a593Smuzhiyun #define PAIRWISE_TA_ENTRY(__idx) \ 136*4882a593Smuzhiyun (PAIRWISE_TA_TABLE_BASE + \ 137*4882a593Smuzhiyun ((__idx) * sizeof(struct hw_pairwise_ta_entry))) 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun struct hw_key_entry { 140*4882a593Smuzhiyun u8 key[16]; 141*4882a593Smuzhiyun u8 tx_mic[8]; 142*4882a593Smuzhiyun u8 rx_mic[8]; 143*4882a593Smuzhiyun } __packed; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun struct hw_pairwise_ta_entry { 146*4882a593Smuzhiyun u8 address[6]; 147*4882a593Smuzhiyun u8 cipher; 148*4882a593Smuzhiyun u8 reserved; 149*4882a593Smuzhiyun } __packed; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* 152*4882a593Smuzhiyun * Other on-chip shared memory space. 153*4882a593Smuzhiyun */ 154*4882a593Smuzhiyun #define HW_CIS_BASE 0x2000 155*4882a593Smuzhiyun #define HW_NULL_BASE 0x2b00 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun /* 158*4882a593Smuzhiyun * Since NULL frame won't be that long (256 byte), 159*4882a593Smuzhiyun * We steal 16 tail bytes to save debugging settings. 160*4882a593Smuzhiyun */ 161*4882a593Smuzhiyun #define HW_DEBUG_SETTING_BASE 0x2bf0 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* 164*4882a593Smuzhiyun * On-chip BEACON frame space. 165*4882a593Smuzhiyun */ 166*4882a593Smuzhiyun #define HW_BEACON_BASE0 0x2c00 167*4882a593Smuzhiyun #define HW_BEACON_BASE1 0x2d00 168*4882a593Smuzhiyun #define HW_BEACON_BASE2 0x2e00 169*4882a593Smuzhiyun #define HW_BEACON_BASE3 0x2f00 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define HW_BEACON_OFFSET(__index) \ 172*4882a593Smuzhiyun (HW_BEACON_BASE0 + (__index * 0x0100)) 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun /* 175*4882a593Smuzhiyun * HOST-MCU shared memory. 176*4882a593Smuzhiyun */ 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun /* 179*4882a593Smuzhiyun * H2M_MAILBOX_CSR: Host-to-MCU Mailbox. 180*4882a593Smuzhiyun */ 181*4882a593Smuzhiyun #define H2M_MAILBOX_CSR 0x2100 182*4882a593Smuzhiyun #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff) 183*4882a593Smuzhiyun #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00) 184*4882a593Smuzhiyun #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000) 185*4882a593Smuzhiyun #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* 188*4882a593Smuzhiyun * MCU_LEDCS: LED control for MCU Mailbox. 189*4882a593Smuzhiyun */ 190*4882a593Smuzhiyun #define MCU_LEDCS_LED_MODE FIELD16(0x001f) 191*4882a593Smuzhiyun #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020) 192*4882a593Smuzhiyun #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040) 193*4882a593Smuzhiyun #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080) 194*4882a593Smuzhiyun #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100) 195*4882a593Smuzhiyun #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200) 196*4882a593Smuzhiyun #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400) 197*4882a593Smuzhiyun #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800) 198*4882a593Smuzhiyun #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000) 199*4882a593Smuzhiyun #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000) 200*4882a593Smuzhiyun #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000) 201*4882a593Smuzhiyun #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000) 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun /* 204*4882a593Smuzhiyun * M2H_CMD_DONE_CSR. 205*4882a593Smuzhiyun */ 206*4882a593Smuzhiyun #define M2H_CMD_DONE_CSR 0x2104 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun /* 209*4882a593Smuzhiyun * MCU_TXOP_ARRAY_BASE. 210*4882a593Smuzhiyun */ 211*4882a593Smuzhiyun #define MCU_TXOP_ARRAY_BASE 0x2110 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* 214*4882a593Smuzhiyun * MAC Control/Status Registers(CSR). 215*4882a593Smuzhiyun * Some values are set in TU, whereas 1 TU == 1024 us. 216*4882a593Smuzhiyun */ 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* 219*4882a593Smuzhiyun * MAC_CSR0: ASIC revision number. 220*4882a593Smuzhiyun */ 221*4882a593Smuzhiyun #define MAC_CSR0 0x3000 222*4882a593Smuzhiyun #define MAC_CSR0_REVISION FIELD32(0x0000000f) 223*4882a593Smuzhiyun #define MAC_CSR0_CHIPSET FIELD32(0x000ffff0) 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* 226*4882a593Smuzhiyun * MAC_CSR1: System control register. 227*4882a593Smuzhiyun * SOFT_RESET: Software reset bit, 1: reset, 0: normal. 228*4882a593Smuzhiyun * BBP_RESET: Hardware reset BBP. 229*4882a593Smuzhiyun * HOST_READY: Host is ready after initialization, 1: ready. 230*4882a593Smuzhiyun */ 231*4882a593Smuzhiyun #define MAC_CSR1 0x3004 232*4882a593Smuzhiyun #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001) 233*4882a593Smuzhiyun #define MAC_CSR1_BBP_RESET FIELD32(0x00000002) 234*4882a593Smuzhiyun #define MAC_CSR1_HOST_READY FIELD32(0x00000004) 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* 237*4882a593Smuzhiyun * MAC_CSR2: STA MAC register 0. 238*4882a593Smuzhiyun */ 239*4882a593Smuzhiyun #define MAC_CSR2 0x3008 240*4882a593Smuzhiyun #define MAC_CSR2_BYTE0 FIELD32(0x000000ff) 241*4882a593Smuzhiyun #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00) 242*4882a593Smuzhiyun #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000) 243*4882a593Smuzhiyun #define MAC_CSR2_BYTE3 FIELD32(0xff000000) 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun /* 246*4882a593Smuzhiyun * MAC_CSR3: STA MAC register 1. 247*4882a593Smuzhiyun * UNICAST_TO_ME_MASK: 248*4882a593Smuzhiyun * Used to mask off bits from byte 5 of the MAC address 249*4882a593Smuzhiyun * to determine the UNICAST_TO_ME bit for RX frames. 250*4882a593Smuzhiyun * The full mask is complemented by BSS_ID_MASK: 251*4882a593Smuzhiyun * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK 252*4882a593Smuzhiyun */ 253*4882a593Smuzhiyun #define MAC_CSR3 0x300c 254*4882a593Smuzhiyun #define MAC_CSR3_BYTE4 FIELD32(0x000000ff) 255*4882a593Smuzhiyun #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00) 256*4882a593Smuzhiyun #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000) 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun /* 259*4882a593Smuzhiyun * MAC_CSR4: BSSID register 0. 260*4882a593Smuzhiyun */ 261*4882a593Smuzhiyun #define MAC_CSR4 0x3010 262*4882a593Smuzhiyun #define MAC_CSR4_BYTE0 FIELD32(0x000000ff) 263*4882a593Smuzhiyun #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00) 264*4882a593Smuzhiyun #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000) 265*4882a593Smuzhiyun #define MAC_CSR4_BYTE3 FIELD32(0xff000000) 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun /* 268*4882a593Smuzhiyun * MAC_CSR5: BSSID register 1. 269*4882a593Smuzhiyun * BSS_ID_MASK: 270*4882a593Smuzhiyun * This mask is used to mask off bits 0 and 1 of byte 5 of the 271*4882a593Smuzhiyun * BSSID. This will make sure that those bits will be ignored 272*4882a593Smuzhiyun * when determining the MY_BSS of RX frames. 273*4882a593Smuzhiyun * 0: 1-BSSID mode (BSS index = 0) 274*4882a593Smuzhiyun * 1: 2-BSSID mode (BSS index: Byte5, bit 0) 275*4882a593Smuzhiyun * 2: 2-BSSID mode (BSS index: byte5, bit 1) 276*4882a593Smuzhiyun * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1) 277*4882a593Smuzhiyun */ 278*4882a593Smuzhiyun #define MAC_CSR5 0x3014 279*4882a593Smuzhiyun #define MAC_CSR5_BYTE4 FIELD32(0x000000ff) 280*4882a593Smuzhiyun #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00) 281*4882a593Smuzhiyun #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000) 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun /* 284*4882a593Smuzhiyun * MAC_CSR6: Maximum frame length register. 285*4882a593Smuzhiyun */ 286*4882a593Smuzhiyun #define MAC_CSR6 0x3018 287*4882a593Smuzhiyun #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff) 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun /* 290*4882a593Smuzhiyun * MAC_CSR7: Reserved 291*4882a593Smuzhiyun */ 292*4882a593Smuzhiyun #define MAC_CSR7 0x301c 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun /* 295*4882a593Smuzhiyun * MAC_CSR8: SIFS/EIFS register. 296*4882a593Smuzhiyun * All units are in US. 297*4882a593Smuzhiyun */ 298*4882a593Smuzhiyun #define MAC_CSR8 0x3020 299*4882a593Smuzhiyun #define MAC_CSR8_SIFS FIELD32(0x000000ff) 300*4882a593Smuzhiyun #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00) 301*4882a593Smuzhiyun #define MAC_CSR8_EIFS FIELD32(0xffff0000) 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun /* 304*4882a593Smuzhiyun * MAC_CSR9: Back-Off control register. 305*4882a593Smuzhiyun * SLOT_TIME: Slot time, default is 20us for 802.11BG. 306*4882a593Smuzhiyun * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1). 307*4882a593Smuzhiyun * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1). 308*4882a593Smuzhiyun * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD. 309*4882a593Smuzhiyun */ 310*4882a593Smuzhiyun #define MAC_CSR9 0x3024 311*4882a593Smuzhiyun #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff) 312*4882a593Smuzhiyun #define MAC_CSR9_CWMIN FIELD32(0x00000f00) 313*4882a593Smuzhiyun #define MAC_CSR9_CWMAX FIELD32(0x0000f000) 314*4882a593Smuzhiyun #define MAC_CSR9_CW_SELECT FIELD32(0x00010000) 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun /* 317*4882a593Smuzhiyun * MAC_CSR10: Power state configuration. 318*4882a593Smuzhiyun */ 319*4882a593Smuzhiyun #define MAC_CSR10 0x3028 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun /* 322*4882a593Smuzhiyun * MAC_CSR11: Power saving transition time register. 323*4882a593Smuzhiyun * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU. 324*4882a593Smuzhiyun * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup. 325*4882a593Smuzhiyun * WAKEUP_LATENCY: In unit of TU. 326*4882a593Smuzhiyun */ 327*4882a593Smuzhiyun #define MAC_CSR11 0x302c 328*4882a593Smuzhiyun #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff) 329*4882a593Smuzhiyun #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00) 330*4882a593Smuzhiyun #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000) 331*4882a593Smuzhiyun #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000) 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun /* 334*4882a593Smuzhiyun * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1). 335*4882a593Smuzhiyun * CURRENT_STATE: 0:sleep, 1:awake. 336*4882a593Smuzhiyun * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP. 337*4882a593Smuzhiyun * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake. 338*4882a593Smuzhiyun */ 339*4882a593Smuzhiyun #define MAC_CSR12 0x3030 340*4882a593Smuzhiyun #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001) 341*4882a593Smuzhiyun #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002) 342*4882a593Smuzhiyun #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004) 343*4882a593Smuzhiyun #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008) 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun /* 346*4882a593Smuzhiyun * MAC_CSR13: GPIO. 347*4882a593Smuzhiyun * MAC_CSR13_VALx: GPIO value 348*4882a593Smuzhiyun * MAC_CSR13_DIRx: GPIO direction: 0 = output; 1 = input 349*4882a593Smuzhiyun */ 350*4882a593Smuzhiyun #define MAC_CSR13 0x3034 351*4882a593Smuzhiyun #define MAC_CSR13_VAL0 FIELD32(0x00000001) 352*4882a593Smuzhiyun #define MAC_CSR13_VAL1 FIELD32(0x00000002) 353*4882a593Smuzhiyun #define MAC_CSR13_VAL2 FIELD32(0x00000004) 354*4882a593Smuzhiyun #define MAC_CSR13_VAL3 FIELD32(0x00000008) 355*4882a593Smuzhiyun #define MAC_CSR13_VAL4 FIELD32(0x00000010) 356*4882a593Smuzhiyun #define MAC_CSR13_VAL5 FIELD32(0x00000020) 357*4882a593Smuzhiyun #define MAC_CSR13_DIR0 FIELD32(0x00000100) 358*4882a593Smuzhiyun #define MAC_CSR13_DIR1 FIELD32(0x00000200) 359*4882a593Smuzhiyun #define MAC_CSR13_DIR2 FIELD32(0x00000400) 360*4882a593Smuzhiyun #define MAC_CSR13_DIR3 FIELD32(0x00000800) 361*4882a593Smuzhiyun #define MAC_CSR13_DIR4 FIELD32(0x00001000) 362*4882a593Smuzhiyun #define MAC_CSR13_DIR5 FIELD32(0x00002000) 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun /* 365*4882a593Smuzhiyun * MAC_CSR14: LED control register. 366*4882a593Smuzhiyun * ON_PERIOD: On period, default 70ms. 367*4882a593Smuzhiyun * OFF_PERIOD: Off period, default 30ms. 368*4882a593Smuzhiyun * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON. 369*4882a593Smuzhiyun * SW_LED: s/w LED, 1: ON, 0: OFF. 370*4882a593Smuzhiyun * HW_LED_POLARITY: 0: active low, 1: active high. 371*4882a593Smuzhiyun */ 372*4882a593Smuzhiyun #define MAC_CSR14 0x3038 373*4882a593Smuzhiyun #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff) 374*4882a593Smuzhiyun #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00) 375*4882a593Smuzhiyun #define MAC_CSR14_HW_LED FIELD32(0x00010000) 376*4882a593Smuzhiyun #define MAC_CSR14_SW_LED FIELD32(0x00020000) 377*4882a593Smuzhiyun #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000) 378*4882a593Smuzhiyun #define MAC_CSR14_SW_LED2 FIELD32(0x00080000) 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun /* 381*4882a593Smuzhiyun * MAC_CSR15: NAV control. 382*4882a593Smuzhiyun */ 383*4882a593Smuzhiyun #define MAC_CSR15 0x303c 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun /* 386*4882a593Smuzhiyun * TXRX control registers. 387*4882a593Smuzhiyun * Some values are set in TU, whereas 1 TU == 1024 us. 388*4882a593Smuzhiyun */ 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun /* 391*4882a593Smuzhiyun * TXRX_CSR0: TX/RX configuration register. 392*4882a593Smuzhiyun * TSF_OFFSET: Default is 24. 393*4882a593Smuzhiyun * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame. 394*4882a593Smuzhiyun * DISABLE_RX: Disable Rx engine. 395*4882a593Smuzhiyun * DROP_CRC: Drop CRC error. 396*4882a593Smuzhiyun * DROP_PHYSICAL: Drop physical error. 397*4882a593Smuzhiyun * DROP_CONTROL: Drop control frame. 398*4882a593Smuzhiyun * DROP_NOT_TO_ME: Drop not to me unicast frame. 399*4882a593Smuzhiyun * DROP_TO_DS: Drop fram ToDs bit is true. 400*4882a593Smuzhiyun * DROP_VERSION_ERROR: Drop version error frame. 401*4882a593Smuzhiyun * DROP_MULTICAST: Drop multicast frames. 402*4882a593Smuzhiyun * DROP_BORADCAST: Drop broadcast frames. 403*4882a593Smuzhiyun * DROP_ACK_CTS: Drop received ACK and CTS. 404*4882a593Smuzhiyun */ 405*4882a593Smuzhiyun #define TXRX_CSR0 0x3040 406*4882a593Smuzhiyun #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff) 407*4882a593Smuzhiyun #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00) 408*4882a593Smuzhiyun #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000) 409*4882a593Smuzhiyun #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000) 410*4882a593Smuzhiyun #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000) 411*4882a593Smuzhiyun #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000) 412*4882a593Smuzhiyun #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000) 413*4882a593Smuzhiyun #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000) 414*4882a593Smuzhiyun #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000) 415*4882a593Smuzhiyun #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000) 416*4882a593Smuzhiyun #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000) 417*4882a593Smuzhiyun #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000) 418*4882a593Smuzhiyun #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000) 419*4882a593Smuzhiyun #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000) 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun /* 422*4882a593Smuzhiyun * TXRX_CSR1 423*4882a593Smuzhiyun */ 424*4882a593Smuzhiyun #define TXRX_CSR1 0x3044 425*4882a593Smuzhiyun #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f) 426*4882a593Smuzhiyun #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080) 427*4882a593Smuzhiyun #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00) 428*4882a593Smuzhiyun #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000) 429*4882a593Smuzhiyun #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000) 430*4882a593Smuzhiyun #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000) 431*4882a593Smuzhiyun #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000) 432*4882a593Smuzhiyun #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000) 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun /* 435*4882a593Smuzhiyun * TXRX_CSR2 436*4882a593Smuzhiyun */ 437*4882a593Smuzhiyun #define TXRX_CSR2 0x3048 438*4882a593Smuzhiyun #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f) 439*4882a593Smuzhiyun #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080) 440*4882a593Smuzhiyun #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00) 441*4882a593Smuzhiyun #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000) 442*4882a593Smuzhiyun #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000) 443*4882a593Smuzhiyun #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000) 444*4882a593Smuzhiyun #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000) 445*4882a593Smuzhiyun #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000) 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun /* 448*4882a593Smuzhiyun * TXRX_CSR3 449*4882a593Smuzhiyun */ 450*4882a593Smuzhiyun #define TXRX_CSR3 0x304c 451*4882a593Smuzhiyun #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f) 452*4882a593Smuzhiyun #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080) 453*4882a593Smuzhiyun #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00) 454*4882a593Smuzhiyun #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000) 455*4882a593Smuzhiyun #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000) 456*4882a593Smuzhiyun #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000) 457*4882a593Smuzhiyun #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000) 458*4882a593Smuzhiyun #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000) 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun /* 461*4882a593Smuzhiyun * TXRX_CSR4: Auto-Responder/Tx-retry register. 462*4882a593Smuzhiyun * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble. 463*4882a593Smuzhiyun * OFDM_TX_RATE_DOWN: 1:enable. 464*4882a593Smuzhiyun * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step. 465*4882a593Smuzhiyun * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M. 466*4882a593Smuzhiyun */ 467*4882a593Smuzhiyun #define TXRX_CSR4 0x3050 468*4882a593Smuzhiyun #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff) 469*4882a593Smuzhiyun #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700) 470*4882a593Smuzhiyun #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000) 471*4882a593Smuzhiyun #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000) 472*4882a593Smuzhiyun #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000) 473*4882a593Smuzhiyun #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000) 474*4882a593Smuzhiyun #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000) 475*4882a593Smuzhiyun #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000) 476*4882a593Smuzhiyun #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000) 477*4882a593Smuzhiyun #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000) 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun /* 480*4882a593Smuzhiyun * TXRX_CSR5 481*4882a593Smuzhiyun */ 482*4882a593Smuzhiyun #define TXRX_CSR5 0x3054 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun /* 485*4882a593Smuzhiyun * TXRX_CSR6: ACK/CTS payload consumed time 486*4882a593Smuzhiyun */ 487*4882a593Smuzhiyun #define TXRX_CSR6 0x3058 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun /* 490*4882a593Smuzhiyun * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps. 491*4882a593Smuzhiyun */ 492*4882a593Smuzhiyun #define TXRX_CSR7 0x305c 493*4882a593Smuzhiyun #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff) 494*4882a593Smuzhiyun #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00) 495*4882a593Smuzhiyun #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000) 496*4882a593Smuzhiyun #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000) 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun /* 499*4882a593Smuzhiyun * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps. 500*4882a593Smuzhiyun */ 501*4882a593Smuzhiyun #define TXRX_CSR8 0x3060 502*4882a593Smuzhiyun #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff) 503*4882a593Smuzhiyun #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00) 504*4882a593Smuzhiyun #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000) 505*4882a593Smuzhiyun #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000) 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun /* 508*4882a593Smuzhiyun * TXRX_CSR9: Synchronization control register. 509*4882a593Smuzhiyun * BEACON_INTERVAL: In unit of 1/16 TU. 510*4882a593Smuzhiyun * TSF_TICKING: Enable TSF auto counting. 511*4882a593Smuzhiyun * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode. 512*4882a593Smuzhiyun * BEACON_GEN: Enable beacon generator. 513*4882a593Smuzhiyun */ 514*4882a593Smuzhiyun #define TXRX_CSR9 0x3064 515*4882a593Smuzhiyun #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff) 516*4882a593Smuzhiyun #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000) 517*4882a593Smuzhiyun #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000) 518*4882a593Smuzhiyun #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000) 519*4882a593Smuzhiyun #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000) 520*4882a593Smuzhiyun #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000) 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun /* 523*4882a593Smuzhiyun * TXRX_CSR10: BEACON alignment. 524*4882a593Smuzhiyun */ 525*4882a593Smuzhiyun #define TXRX_CSR10 0x3068 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun /* 528*4882a593Smuzhiyun * TXRX_CSR11: AES mask. 529*4882a593Smuzhiyun */ 530*4882a593Smuzhiyun #define TXRX_CSR11 0x306c 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun /* 533*4882a593Smuzhiyun * TXRX_CSR12: TSF low 32. 534*4882a593Smuzhiyun */ 535*4882a593Smuzhiyun #define TXRX_CSR12 0x3070 536*4882a593Smuzhiyun #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff) 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun /* 539*4882a593Smuzhiyun * TXRX_CSR13: TSF high 32. 540*4882a593Smuzhiyun */ 541*4882a593Smuzhiyun #define TXRX_CSR13 0x3074 542*4882a593Smuzhiyun #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff) 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun /* 545*4882a593Smuzhiyun * TXRX_CSR14: TBTT timer. 546*4882a593Smuzhiyun */ 547*4882a593Smuzhiyun #define TXRX_CSR14 0x3078 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun /* 550*4882a593Smuzhiyun * TXRX_CSR15: TKIP MIC priority byte "AND" mask. 551*4882a593Smuzhiyun */ 552*4882a593Smuzhiyun #define TXRX_CSR15 0x307c 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun /* 555*4882a593Smuzhiyun * PHY control registers. 556*4882a593Smuzhiyun * Some values are set in TU, whereas 1 TU == 1024 us. 557*4882a593Smuzhiyun */ 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun /* 560*4882a593Smuzhiyun * PHY_CSR0: RF/PS control. 561*4882a593Smuzhiyun */ 562*4882a593Smuzhiyun #define PHY_CSR0 0x3080 563*4882a593Smuzhiyun #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000) 564*4882a593Smuzhiyun #define PHY_CSR0_PA_PE_A FIELD32(0x00020000) 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun /* 567*4882a593Smuzhiyun * PHY_CSR1 568*4882a593Smuzhiyun */ 569*4882a593Smuzhiyun #define PHY_CSR1 0x3084 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun /* 572*4882a593Smuzhiyun * PHY_CSR2: Pre-TX BBP control. 573*4882a593Smuzhiyun */ 574*4882a593Smuzhiyun #define PHY_CSR2 0x3088 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun /* 577*4882a593Smuzhiyun * PHY_CSR3: BBP serial control register. 578*4882a593Smuzhiyun * VALUE: Register value to program into BBP. 579*4882a593Smuzhiyun * REG_NUM: Selected BBP register. 580*4882a593Smuzhiyun * READ_CONTROL: 0: Write BBP, 1: Read BBP. 581*4882a593Smuzhiyun * BUSY: 1: ASIC is busy execute BBP programming. 582*4882a593Smuzhiyun */ 583*4882a593Smuzhiyun #define PHY_CSR3 0x308c 584*4882a593Smuzhiyun #define PHY_CSR3_VALUE FIELD32(0x000000ff) 585*4882a593Smuzhiyun #define PHY_CSR3_REGNUM FIELD32(0x00007f00) 586*4882a593Smuzhiyun #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000) 587*4882a593Smuzhiyun #define PHY_CSR3_BUSY FIELD32(0x00010000) 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun /* 590*4882a593Smuzhiyun * PHY_CSR4: RF serial control register 591*4882a593Smuzhiyun * VALUE: Register value (include register id) serial out to RF/IF chip. 592*4882a593Smuzhiyun * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22). 593*4882a593Smuzhiyun * IF_SELECT: 1: select IF to program, 0: select RF to program. 594*4882a593Smuzhiyun * PLL_LD: RF PLL_LD status. 595*4882a593Smuzhiyun * BUSY: 1: ASIC is busy execute RF programming. 596*4882a593Smuzhiyun */ 597*4882a593Smuzhiyun #define PHY_CSR4 0x3090 598*4882a593Smuzhiyun #define PHY_CSR4_VALUE FIELD32(0x00ffffff) 599*4882a593Smuzhiyun #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000) 600*4882a593Smuzhiyun #define PHY_CSR4_IF_SELECT FIELD32(0x20000000) 601*4882a593Smuzhiyun #define PHY_CSR4_PLL_LD FIELD32(0x40000000) 602*4882a593Smuzhiyun #define PHY_CSR4_BUSY FIELD32(0x80000000) 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun /* 605*4882a593Smuzhiyun * PHY_CSR5: RX to TX signal switch timing control. 606*4882a593Smuzhiyun */ 607*4882a593Smuzhiyun #define PHY_CSR5 0x3094 608*4882a593Smuzhiyun #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004) 609*4882a593Smuzhiyun 610*4882a593Smuzhiyun /* 611*4882a593Smuzhiyun * PHY_CSR6: TX to RX signal timing control. 612*4882a593Smuzhiyun */ 613*4882a593Smuzhiyun #define PHY_CSR6 0x3098 614*4882a593Smuzhiyun #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004) 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun /* 617*4882a593Smuzhiyun * PHY_CSR7: TX DAC switching timing control. 618*4882a593Smuzhiyun */ 619*4882a593Smuzhiyun #define PHY_CSR7 0x309c 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun /* 622*4882a593Smuzhiyun * Security control register. 623*4882a593Smuzhiyun */ 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun /* 626*4882a593Smuzhiyun * SEC_CSR0: Shared key table control. 627*4882a593Smuzhiyun */ 628*4882a593Smuzhiyun #define SEC_CSR0 0x30a0 629*4882a593Smuzhiyun #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001) 630*4882a593Smuzhiyun #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002) 631*4882a593Smuzhiyun #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004) 632*4882a593Smuzhiyun #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008) 633*4882a593Smuzhiyun #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010) 634*4882a593Smuzhiyun #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020) 635*4882a593Smuzhiyun #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040) 636*4882a593Smuzhiyun #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080) 637*4882a593Smuzhiyun #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100) 638*4882a593Smuzhiyun #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200) 639*4882a593Smuzhiyun #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400) 640*4882a593Smuzhiyun #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800) 641*4882a593Smuzhiyun #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000) 642*4882a593Smuzhiyun #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000) 643*4882a593Smuzhiyun #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000) 644*4882a593Smuzhiyun #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000) 645*4882a593Smuzhiyun 646*4882a593Smuzhiyun /* 647*4882a593Smuzhiyun * SEC_CSR1: Shared key table security mode register. 648*4882a593Smuzhiyun */ 649*4882a593Smuzhiyun #define SEC_CSR1 0x30a4 650*4882a593Smuzhiyun #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007) 651*4882a593Smuzhiyun #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070) 652*4882a593Smuzhiyun #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700) 653*4882a593Smuzhiyun #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000) 654*4882a593Smuzhiyun #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000) 655*4882a593Smuzhiyun #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000) 656*4882a593Smuzhiyun #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000) 657*4882a593Smuzhiyun #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000) 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun /* 660*4882a593Smuzhiyun * Pairwise key table valid bitmap registers. 661*4882a593Smuzhiyun * SEC_CSR2: pairwise key table valid bitmap 0. 662*4882a593Smuzhiyun * SEC_CSR3: pairwise key table valid bitmap 1. 663*4882a593Smuzhiyun */ 664*4882a593Smuzhiyun #define SEC_CSR2 0x30a8 665*4882a593Smuzhiyun #define SEC_CSR3 0x30ac 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun /* 668*4882a593Smuzhiyun * SEC_CSR4: Pairwise key table lookup control. 669*4882a593Smuzhiyun */ 670*4882a593Smuzhiyun #define SEC_CSR4 0x30b0 671*4882a593Smuzhiyun #define SEC_CSR4_ENABLE_BSS0 FIELD32(0x00000001) 672*4882a593Smuzhiyun #define SEC_CSR4_ENABLE_BSS1 FIELD32(0x00000002) 673*4882a593Smuzhiyun #define SEC_CSR4_ENABLE_BSS2 FIELD32(0x00000004) 674*4882a593Smuzhiyun #define SEC_CSR4_ENABLE_BSS3 FIELD32(0x00000008) 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun /* 677*4882a593Smuzhiyun * SEC_CSR5: shared key table security mode register. 678*4882a593Smuzhiyun */ 679*4882a593Smuzhiyun #define SEC_CSR5 0x30b4 680*4882a593Smuzhiyun #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007) 681*4882a593Smuzhiyun #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070) 682*4882a593Smuzhiyun #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700) 683*4882a593Smuzhiyun #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000) 684*4882a593Smuzhiyun #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000) 685*4882a593Smuzhiyun #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000) 686*4882a593Smuzhiyun #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000) 687*4882a593Smuzhiyun #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000) 688*4882a593Smuzhiyun 689*4882a593Smuzhiyun /* 690*4882a593Smuzhiyun * STA control registers. 691*4882a593Smuzhiyun */ 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun /* 694*4882a593Smuzhiyun * STA_CSR0: RX PLCP error count & RX FCS error count. 695*4882a593Smuzhiyun */ 696*4882a593Smuzhiyun #define STA_CSR0 0x30c0 697*4882a593Smuzhiyun #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff) 698*4882a593Smuzhiyun #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000) 699*4882a593Smuzhiyun 700*4882a593Smuzhiyun /* 701*4882a593Smuzhiyun * STA_CSR1: RX False CCA count & RX LONG frame count. 702*4882a593Smuzhiyun */ 703*4882a593Smuzhiyun #define STA_CSR1 0x30c4 704*4882a593Smuzhiyun #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff) 705*4882a593Smuzhiyun #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000) 706*4882a593Smuzhiyun 707*4882a593Smuzhiyun /* 708*4882a593Smuzhiyun * STA_CSR2: TX Beacon count and RX FIFO overflow count. 709*4882a593Smuzhiyun */ 710*4882a593Smuzhiyun #define STA_CSR2 0x30c8 711*4882a593Smuzhiyun #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff) 712*4882a593Smuzhiyun #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000) 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun /* 715*4882a593Smuzhiyun * STA_CSR3: TX Beacon count. 716*4882a593Smuzhiyun */ 717*4882a593Smuzhiyun #define STA_CSR3 0x30cc 718*4882a593Smuzhiyun #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff) 719*4882a593Smuzhiyun 720*4882a593Smuzhiyun /* 721*4882a593Smuzhiyun * STA_CSR4: TX Result status register. 722*4882a593Smuzhiyun * VALID: 1:This register contains a valid TX result. 723*4882a593Smuzhiyun */ 724*4882a593Smuzhiyun #define STA_CSR4 0x30d0 725*4882a593Smuzhiyun #define STA_CSR4_VALID FIELD32(0x00000001) 726*4882a593Smuzhiyun #define STA_CSR4_TX_RESULT FIELD32(0x0000000e) 727*4882a593Smuzhiyun #define STA_CSR4_RETRY_COUNT FIELD32(0x000000f0) 728*4882a593Smuzhiyun #define STA_CSR4_PID_SUBTYPE FIELD32(0x00001f00) 729*4882a593Smuzhiyun #define STA_CSR4_PID_TYPE FIELD32(0x0000e000) 730*4882a593Smuzhiyun #define STA_CSR4_TXRATE FIELD32(0x000f0000) 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun /* 733*4882a593Smuzhiyun * QOS control registers. 734*4882a593Smuzhiyun */ 735*4882a593Smuzhiyun 736*4882a593Smuzhiyun /* 737*4882a593Smuzhiyun * QOS_CSR0: TXOP holder MAC address register. 738*4882a593Smuzhiyun */ 739*4882a593Smuzhiyun #define QOS_CSR0 0x30e0 740*4882a593Smuzhiyun #define QOS_CSR0_BYTE0 FIELD32(0x000000ff) 741*4882a593Smuzhiyun #define QOS_CSR0_BYTE1 FIELD32(0x0000ff00) 742*4882a593Smuzhiyun #define QOS_CSR0_BYTE2 FIELD32(0x00ff0000) 743*4882a593Smuzhiyun #define QOS_CSR0_BYTE3 FIELD32(0xff000000) 744*4882a593Smuzhiyun 745*4882a593Smuzhiyun /* 746*4882a593Smuzhiyun * QOS_CSR1: TXOP holder MAC address register. 747*4882a593Smuzhiyun */ 748*4882a593Smuzhiyun #define QOS_CSR1 0x30e4 749*4882a593Smuzhiyun #define QOS_CSR1_BYTE4 FIELD32(0x000000ff) 750*4882a593Smuzhiyun #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00) 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun /* 753*4882a593Smuzhiyun * QOS_CSR2: TXOP holder timeout register. 754*4882a593Smuzhiyun */ 755*4882a593Smuzhiyun #define QOS_CSR2 0x30e8 756*4882a593Smuzhiyun 757*4882a593Smuzhiyun /* 758*4882a593Smuzhiyun * RX QOS-CFPOLL MAC address register. 759*4882a593Smuzhiyun * QOS_CSR3: RX QOS-CFPOLL MAC address 0. 760*4882a593Smuzhiyun * QOS_CSR4: RX QOS-CFPOLL MAC address 1. 761*4882a593Smuzhiyun */ 762*4882a593Smuzhiyun #define QOS_CSR3 0x30ec 763*4882a593Smuzhiyun #define QOS_CSR4 0x30f0 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun /* 766*4882a593Smuzhiyun * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL. 767*4882a593Smuzhiyun */ 768*4882a593Smuzhiyun #define QOS_CSR5 0x30f4 769*4882a593Smuzhiyun 770*4882a593Smuzhiyun /* 771*4882a593Smuzhiyun * Host DMA registers. 772*4882a593Smuzhiyun */ 773*4882a593Smuzhiyun 774*4882a593Smuzhiyun /* 775*4882a593Smuzhiyun * AC0_BASE_CSR: AC_VO base address. 776*4882a593Smuzhiyun */ 777*4882a593Smuzhiyun #define AC0_BASE_CSR 0x3400 778*4882a593Smuzhiyun #define AC0_BASE_CSR_RING_REGISTER FIELD32(0xffffffff) 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun /* 781*4882a593Smuzhiyun * AC1_BASE_CSR: AC_VI base address. 782*4882a593Smuzhiyun */ 783*4882a593Smuzhiyun #define AC1_BASE_CSR 0x3404 784*4882a593Smuzhiyun #define AC1_BASE_CSR_RING_REGISTER FIELD32(0xffffffff) 785*4882a593Smuzhiyun 786*4882a593Smuzhiyun /* 787*4882a593Smuzhiyun * AC2_BASE_CSR: AC_BE base address. 788*4882a593Smuzhiyun */ 789*4882a593Smuzhiyun #define AC2_BASE_CSR 0x3408 790*4882a593Smuzhiyun #define AC2_BASE_CSR_RING_REGISTER FIELD32(0xffffffff) 791*4882a593Smuzhiyun 792*4882a593Smuzhiyun /* 793*4882a593Smuzhiyun * AC3_BASE_CSR: AC_BK base address. 794*4882a593Smuzhiyun */ 795*4882a593Smuzhiyun #define AC3_BASE_CSR 0x340c 796*4882a593Smuzhiyun #define AC3_BASE_CSR_RING_REGISTER FIELD32(0xffffffff) 797*4882a593Smuzhiyun 798*4882a593Smuzhiyun /* 799*4882a593Smuzhiyun * MGMT_BASE_CSR: MGMT ring base address. 800*4882a593Smuzhiyun */ 801*4882a593Smuzhiyun #define MGMT_BASE_CSR 0x3410 802*4882a593Smuzhiyun #define MGMT_BASE_CSR_RING_REGISTER FIELD32(0xffffffff) 803*4882a593Smuzhiyun 804*4882a593Smuzhiyun /* 805*4882a593Smuzhiyun * TX_RING_CSR0: TX Ring size for AC_VO, AC_VI, AC_BE, AC_BK. 806*4882a593Smuzhiyun */ 807*4882a593Smuzhiyun #define TX_RING_CSR0 0x3418 808*4882a593Smuzhiyun #define TX_RING_CSR0_AC0_RING_SIZE FIELD32(0x000000ff) 809*4882a593Smuzhiyun #define TX_RING_CSR0_AC1_RING_SIZE FIELD32(0x0000ff00) 810*4882a593Smuzhiyun #define TX_RING_CSR0_AC2_RING_SIZE FIELD32(0x00ff0000) 811*4882a593Smuzhiyun #define TX_RING_CSR0_AC3_RING_SIZE FIELD32(0xff000000) 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun /* 814*4882a593Smuzhiyun * TX_RING_CSR1: TX Ring size for MGMT Ring, HCCA Ring 815*4882a593Smuzhiyun * TXD_SIZE: In unit of 32-bit. 816*4882a593Smuzhiyun */ 817*4882a593Smuzhiyun #define TX_RING_CSR1 0x341c 818*4882a593Smuzhiyun #define TX_RING_CSR1_MGMT_RING_SIZE FIELD32(0x000000ff) 819*4882a593Smuzhiyun #define TX_RING_CSR1_HCCA_RING_SIZE FIELD32(0x0000ff00) 820*4882a593Smuzhiyun #define TX_RING_CSR1_TXD_SIZE FIELD32(0x003f0000) 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun /* 823*4882a593Smuzhiyun * AIFSN_CSR: AIFSN for each EDCA AC. 824*4882a593Smuzhiyun * AIFSN0: For AC_VO. 825*4882a593Smuzhiyun * AIFSN1: For AC_VI. 826*4882a593Smuzhiyun * AIFSN2: For AC_BE. 827*4882a593Smuzhiyun * AIFSN3: For AC_BK. 828*4882a593Smuzhiyun */ 829*4882a593Smuzhiyun #define AIFSN_CSR 0x3420 830*4882a593Smuzhiyun #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f) 831*4882a593Smuzhiyun #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0) 832*4882a593Smuzhiyun #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00) 833*4882a593Smuzhiyun #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000) 834*4882a593Smuzhiyun 835*4882a593Smuzhiyun /* 836*4882a593Smuzhiyun * CWMIN_CSR: CWmin for each EDCA AC. 837*4882a593Smuzhiyun * CWMIN0: For AC_VO. 838*4882a593Smuzhiyun * CWMIN1: For AC_VI. 839*4882a593Smuzhiyun * CWMIN2: For AC_BE. 840*4882a593Smuzhiyun * CWMIN3: For AC_BK. 841*4882a593Smuzhiyun */ 842*4882a593Smuzhiyun #define CWMIN_CSR 0x3424 843*4882a593Smuzhiyun #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f) 844*4882a593Smuzhiyun #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0) 845*4882a593Smuzhiyun #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00) 846*4882a593Smuzhiyun #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000) 847*4882a593Smuzhiyun 848*4882a593Smuzhiyun /* 849*4882a593Smuzhiyun * CWMAX_CSR: CWmax for each EDCA AC. 850*4882a593Smuzhiyun * CWMAX0: For AC_VO. 851*4882a593Smuzhiyun * CWMAX1: For AC_VI. 852*4882a593Smuzhiyun * CWMAX2: For AC_BE. 853*4882a593Smuzhiyun * CWMAX3: For AC_BK. 854*4882a593Smuzhiyun */ 855*4882a593Smuzhiyun #define CWMAX_CSR 0x3428 856*4882a593Smuzhiyun #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f) 857*4882a593Smuzhiyun #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0) 858*4882a593Smuzhiyun #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00) 859*4882a593Smuzhiyun #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000) 860*4882a593Smuzhiyun 861*4882a593Smuzhiyun /* 862*4882a593Smuzhiyun * TX_DMA_DST_CSR: TX DMA destination 863*4882a593Smuzhiyun * 0: TX ring0, 1: TX ring1, 2: TX ring2 3: invalid 864*4882a593Smuzhiyun */ 865*4882a593Smuzhiyun #define TX_DMA_DST_CSR 0x342c 866*4882a593Smuzhiyun #define TX_DMA_DST_CSR_DEST_AC0 FIELD32(0x00000003) 867*4882a593Smuzhiyun #define TX_DMA_DST_CSR_DEST_AC1 FIELD32(0x0000000c) 868*4882a593Smuzhiyun #define TX_DMA_DST_CSR_DEST_AC2 FIELD32(0x00000030) 869*4882a593Smuzhiyun #define TX_DMA_DST_CSR_DEST_AC3 FIELD32(0x000000c0) 870*4882a593Smuzhiyun #define TX_DMA_DST_CSR_DEST_MGMT FIELD32(0x00000300) 871*4882a593Smuzhiyun 872*4882a593Smuzhiyun /* 873*4882a593Smuzhiyun * TX_CNTL_CSR: KICK/Abort TX. 874*4882a593Smuzhiyun * KICK_TX_AC0: For AC_VO. 875*4882a593Smuzhiyun * KICK_TX_AC1: For AC_VI. 876*4882a593Smuzhiyun * KICK_TX_AC2: For AC_BE. 877*4882a593Smuzhiyun * KICK_TX_AC3: For AC_BK. 878*4882a593Smuzhiyun * ABORT_TX_AC0: For AC_VO. 879*4882a593Smuzhiyun * ABORT_TX_AC1: For AC_VI. 880*4882a593Smuzhiyun * ABORT_TX_AC2: For AC_BE. 881*4882a593Smuzhiyun * ABORT_TX_AC3: For AC_BK. 882*4882a593Smuzhiyun */ 883*4882a593Smuzhiyun #define TX_CNTL_CSR 0x3430 884*4882a593Smuzhiyun #define TX_CNTL_CSR_KICK_TX_AC0 FIELD32(0x00000001) 885*4882a593Smuzhiyun #define TX_CNTL_CSR_KICK_TX_AC1 FIELD32(0x00000002) 886*4882a593Smuzhiyun #define TX_CNTL_CSR_KICK_TX_AC2 FIELD32(0x00000004) 887*4882a593Smuzhiyun #define TX_CNTL_CSR_KICK_TX_AC3 FIELD32(0x00000008) 888*4882a593Smuzhiyun #define TX_CNTL_CSR_KICK_TX_MGMT FIELD32(0x00000010) 889*4882a593Smuzhiyun #define TX_CNTL_CSR_ABORT_TX_AC0 FIELD32(0x00010000) 890*4882a593Smuzhiyun #define TX_CNTL_CSR_ABORT_TX_AC1 FIELD32(0x00020000) 891*4882a593Smuzhiyun #define TX_CNTL_CSR_ABORT_TX_AC2 FIELD32(0x00040000) 892*4882a593Smuzhiyun #define TX_CNTL_CSR_ABORT_TX_AC3 FIELD32(0x00080000) 893*4882a593Smuzhiyun #define TX_CNTL_CSR_ABORT_TX_MGMT FIELD32(0x00100000) 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun /* 896*4882a593Smuzhiyun * LOAD_TX_RING_CSR: Load RX desriptor 897*4882a593Smuzhiyun */ 898*4882a593Smuzhiyun #define LOAD_TX_RING_CSR 0x3434 899*4882a593Smuzhiyun #define LOAD_TX_RING_CSR_LOAD_TXD_AC0 FIELD32(0x00000001) 900*4882a593Smuzhiyun #define LOAD_TX_RING_CSR_LOAD_TXD_AC1 FIELD32(0x00000002) 901*4882a593Smuzhiyun #define LOAD_TX_RING_CSR_LOAD_TXD_AC2 FIELD32(0x00000004) 902*4882a593Smuzhiyun #define LOAD_TX_RING_CSR_LOAD_TXD_AC3 FIELD32(0x00000008) 903*4882a593Smuzhiyun #define LOAD_TX_RING_CSR_LOAD_TXD_MGMT FIELD32(0x00000010) 904*4882a593Smuzhiyun 905*4882a593Smuzhiyun /* 906*4882a593Smuzhiyun * Several read-only registers, for debugging. 907*4882a593Smuzhiyun */ 908*4882a593Smuzhiyun #define AC0_TXPTR_CSR 0x3438 909*4882a593Smuzhiyun #define AC1_TXPTR_CSR 0x343c 910*4882a593Smuzhiyun #define AC2_TXPTR_CSR 0x3440 911*4882a593Smuzhiyun #define AC3_TXPTR_CSR 0x3444 912*4882a593Smuzhiyun #define MGMT_TXPTR_CSR 0x3448 913*4882a593Smuzhiyun 914*4882a593Smuzhiyun /* 915*4882a593Smuzhiyun * RX_BASE_CSR 916*4882a593Smuzhiyun */ 917*4882a593Smuzhiyun #define RX_BASE_CSR 0x3450 918*4882a593Smuzhiyun #define RX_BASE_CSR_RING_REGISTER FIELD32(0xffffffff) 919*4882a593Smuzhiyun 920*4882a593Smuzhiyun /* 921*4882a593Smuzhiyun * RX_RING_CSR. 922*4882a593Smuzhiyun * RXD_SIZE: In unit of 32-bit. 923*4882a593Smuzhiyun */ 924*4882a593Smuzhiyun #define RX_RING_CSR 0x3454 925*4882a593Smuzhiyun #define RX_RING_CSR_RING_SIZE FIELD32(0x000000ff) 926*4882a593Smuzhiyun #define RX_RING_CSR_RXD_SIZE FIELD32(0x00003f00) 927*4882a593Smuzhiyun #define RX_RING_CSR_RXD_WRITEBACK_SIZE FIELD32(0x00070000) 928*4882a593Smuzhiyun 929*4882a593Smuzhiyun /* 930*4882a593Smuzhiyun * RX_CNTL_CSR 931*4882a593Smuzhiyun */ 932*4882a593Smuzhiyun #define RX_CNTL_CSR 0x3458 933*4882a593Smuzhiyun #define RX_CNTL_CSR_ENABLE_RX_DMA FIELD32(0x00000001) 934*4882a593Smuzhiyun #define RX_CNTL_CSR_LOAD_RXD FIELD32(0x00000002) 935*4882a593Smuzhiyun 936*4882a593Smuzhiyun /* 937*4882a593Smuzhiyun * RXPTR_CSR: Read-only, for debugging. 938*4882a593Smuzhiyun */ 939*4882a593Smuzhiyun #define RXPTR_CSR 0x345c 940*4882a593Smuzhiyun 941*4882a593Smuzhiyun /* 942*4882a593Smuzhiyun * PCI_CFG_CSR 943*4882a593Smuzhiyun */ 944*4882a593Smuzhiyun #define PCI_CFG_CSR 0x3460 945*4882a593Smuzhiyun 946*4882a593Smuzhiyun /* 947*4882a593Smuzhiyun * BUF_FORMAT_CSR 948*4882a593Smuzhiyun */ 949*4882a593Smuzhiyun #define BUF_FORMAT_CSR 0x3464 950*4882a593Smuzhiyun 951*4882a593Smuzhiyun /* 952*4882a593Smuzhiyun * INT_SOURCE_CSR: Interrupt source register. 953*4882a593Smuzhiyun * Write one to clear corresponding bit. 954*4882a593Smuzhiyun */ 955*4882a593Smuzhiyun #define INT_SOURCE_CSR 0x3468 956*4882a593Smuzhiyun #define INT_SOURCE_CSR_TXDONE FIELD32(0x00000001) 957*4882a593Smuzhiyun #define INT_SOURCE_CSR_RXDONE FIELD32(0x00000002) 958*4882a593Smuzhiyun #define INT_SOURCE_CSR_BEACON_DONE FIELD32(0x00000004) 959*4882a593Smuzhiyun #define INT_SOURCE_CSR_TX_ABORT_DONE FIELD32(0x00000010) 960*4882a593Smuzhiyun #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00010000) 961*4882a593Smuzhiyun #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00020000) 962*4882a593Smuzhiyun #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00040000) 963*4882a593Smuzhiyun #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00080000) 964*4882a593Smuzhiyun #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00100000) 965*4882a593Smuzhiyun #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00200000) 966*4882a593Smuzhiyun 967*4882a593Smuzhiyun /* 968*4882a593Smuzhiyun * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF. 969*4882a593Smuzhiyun * MITIGATION_PERIOD: Interrupt mitigation in unit of 32 PCI clock. 970*4882a593Smuzhiyun */ 971*4882a593Smuzhiyun #define INT_MASK_CSR 0x346c 972*4882a593Smuzhiyun #define INT_MASK_CSR_TXDONE FIELD32(0x00000001) 973*4882a593Smuzhiyun #define INT_MASK_CSR_RXDONE FIELD32(0x00000002) 974*4882a593Smuzhiyun #define INT_MASK_CSR_BEACON_DONE FIELD32(0x00000004) 975*4882a593Smuzhiyun #define INT_MASK_CSR_TX_ABORT_DONE FIELD32(0x00000010) 976*4882a593Smuzhiyun #define INT_MASK_CSR_ENABLE_MITIGATION FIELD32(0x00000080) 977*4882a593Smuzhiyun #define INT_MASK_CSR_MITIGATION_PERIOD FIELD32(0x0000ff00) 978*4882a593Smuzhiyun #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00010000) 979*4882a593Smuzhiyun #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00020000) 980*4882a593Smuzhiyun #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00040000) 981*4882a593Smuzhiyun #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00080000) 982*4882a593Smuzhiyun #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00100000) 983*4882a593Smuzhiyun #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00200000) 984*4882a593Smuzhiyun 985*4882a593Smuzhiyun /* 986*4882a593Smuzhiyun * E2PROM_CSR: EEPROM control register. 987*4882a593Smuzhiyun * RELOAD: Write 1 to reload eeprom content. 988*4882a593Smuzhiyun * TYPE_93C46: 1: 93c46, 0:93c66. 989*4882a593Smuzhiyun * LOAD_STATUS: 1:loading, 0:done. 990*4882a593Smuzhiyun */ 991*4882a593Smuzhiyun #define E2PROM_CSR 0x3470 992*4882a593Smuzhiyun #define E2PROM_CSR_RELOAD FIELD32(0x00000001) 993*4882a593Smuzhiyun #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000002) 994*4882a593Smuzhiyun #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000004) 995*4882a593Smuzhiyun #define E2PROM_CSR_DATA_IN FIELD32(0x00000008) 996*4882a593Smuzhiyun #define E2PROM_CSR_DATA_OUT FIELD32(0x00000010) 997*4882a593Smuzhiyun #define E2PROM_CSR_TYPE_93C46 FIELD32(0x00000020) 998*4882a593Smuzhiyun #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040) 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun /* 1001*4882a593Smuzhiyun * AC_TXOP_CSR0: AC_VO/AC_VI TXOP register. 1002*4882a593Smuzhiyun * AC0_TX_OP: For AC_VO, in unit of 32us. 1003*4882a593Smuzhiyun * AC1_TX_OP: For AC_VI, in unit of 32us. 1004*4882a593Smuzhiyun */ 1005*4882a593Smuzhiyun #define AC_TXOP_CSR0 0x3474 1006*4882a593Smuzhiyun #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff) 1007*4882a593Smuzhiyun #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000) 1008*4882a593Smuzhiyun 1009*4882a593Smuzhiyun /* 1010*4882a593Smuzhiyun * AC_TXOP_CSR1: AC_BE/AC_BK TXOP register. 1011*4882a593Smuzhiyun * AC2_TX_OP: For AC_BE, in unit of 32us. 1012*4882a593Smuzhiyun * AC3_TX_OP: For AC_BK, in unit of 32us. 1013*4882a593Smuzhiyun */ 1014*4882a593Smuzhiyun #define AC_TXOP_CSR1 0x3478 1015*4882a593Smuzhiyun #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff) 1016*4882a593Smuzhiyun #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000) 1017*4882a593Smuzhiyun 1018*4882a593Smuzhiyun /* 1019*4882a593Smuzhiyun * DMA_STATUS_CSR 1020*4882a593Smuzhiyun */ 1021*4882a593Smuzhiyun #define DMA_STATUS_CSR 0x3480 1022*4882a593Smuzhiyun 1023*4882a593Smuzhiyun /* 1024*4882a593Smuzhiyun * TEST_MODE_CSR 1025*4882a593Smuzhiyun */ 1026*4882a593Smuzhiyun #define TEST_MODE_CSR 0x3484 1027*4882a593Smuzhiyun 1028*4882a593Smuzhiyun /* 1029*4882a593Smuzhiyun * UART0_TX_CSR 1030*4882a593Smuzhiyun */ 1031*4882a593Smuzhiyun #define UART0_TX_CSR 0x3488 1032*4882a593Smuzhiyun 1033*4882a593Smuzhiyun /* 1034*4882a593Smuzhiyun * UART0_RX_CSR 1035*4882a593Smuzhiyun */ 1036*4882a593Smuzhiyun #define UART0_RX_CSR 0x348c 1037*4882a593Smuzhiyun 1038*4882a593Smuzhiyun /* 1039*4882a593Smuzhiyun * UART0_FRAME_CSR 1040*4882a593Smuzhiyun */ 1041*4882a593Smuzhiyun #define UART0_FRAME_CSR 0x3490 1042*4882a593Smuzhiyun 1043*4882a593Smuzhiyun /* 1044*4882a593Smuzhiyun * UART0_BUFFER_CSR 1045*4882a593Smuzhiyun */ 1046*4882a593Smuzhiyun #define UART0_BUFFER_CSR 0x3494 1047*4882a593Smuzhiyun 1048*4882a593Smuzhiyun /* 1049*4882a593Smuzhiyun * IO_CNTL_CSR 1050*4882a593Smuzhiyun * RF_PS: Set RF interface value to power save 1051*4882a593Smuzhiyun */ 1052*4882a593Smuzhiyun #define IO_CNTL_CSR 0x3498 1053*4882a593Smuzhiyun #define IO_CNTL_CSR_RF_PS FIELD32(0x00000004) 1054*4882a593Smuzhiyun 1055*4882a593Smuzhiyun /* 1056*4882a593Smuzhiyun * UART_INT_SOURCE_CSR 1057*4882a593Smuzhiyun */ 1058*4882a593Smuzhiyun #define UART_INT_SOURCE_CSR 0x34a8 1059*4882a593Smuzhiyun 1060*4882a593Smuzhiyun /* 1061*4882a593Smuzhiyun * UART_INT_MASK_CSR 1062*4882a593Smuzhiyun */ 1063*4882a593Smuzhiyun #define UART_INT_MASK_CSR 0x34ac 1064*4882a593Smuzhiyun 1065*4882a593Smuzhiyun /* 1066*4882a593Smuzhiyun * PBF_QUEUE_CSR 1067*4882a593Smuzhiyun */ 1068*4882a593Smuzhiyun #define PBF_QUEUE_CSR 0x34b0 1069*4882a593Smuzhiyun 1070*4882a593Smuzhiyun /* 1071*4882a593Smuzhiyun * Firmware DMA registers. 1072*4882a593Smuzhiyun * Firmware DMA registers are dedicated for MCU usage 1073*4882a593Smuzhiyun * and should not be touched by host driver. 1074*4882a593Smuzhiyun * Therefore we skip the definition of these registers. 1075*4882a593Smuzhiyun */ 1076*4882a593Smuzhiyun #define FW_TX_BASE_CSR 0x34c0 1077*4882a593Smuzhiyun #define FW_TX_START_CSR 0x34c4 1078*4882a593Smuzhiyun #define FW_TX_LAST_CSR 0x34c8 1079*4882a593Smuzhiyun #define FW_MODE_CNTL_CSR 0x34cc 1080*4882a593Smuzhiyun #define FW_TXPTR_CSR 0x34d0 1081*4882a593Smuzhiyun 1082*4882a593Smuzhiyun /* 1083*4882a593Smuzhiyun * 8051 firmware image. 1084*4882a593Smuzhiyun */ 1085*4882a593Smuzhiyun #define FIRMWARE_RT2561 "rt2561.bin" 1086*4882a593Smuzhiyun #define FIRMWARE_RT2561s "rt2561s.bin" 1087*4882a593Smuzhiyun #define FIRMWARE_RT2661 "rt2661.bin" 1088*4882a593Smuzhiyun #define FIRMWARE_IMAGE_BASE 0x4000 1089*4882a593Smuzhiyun 1090*4882a593Smuzhiyun /* 1091*4882a593Smuzhiyun * BBP registers. 1092*4882a593Smuzhiyun * The wordsize of the BBP is 8 bits. 1093*4882a593Smuzhiyun */ 1094*4882a593Smuzhiyun 1095*4882a593Smuzhiyun /* 1096*4882a593Smuzhiyun * R2 1097*4882a593Smuzhiyun */ 1098*4882a593Smuzhiyun #define BBP_R2_BG_MODE FIELD8(0x20) 1099*4882a593Smuzhiyun 1100*4882a593Smuzhiyun /* 1101*4882a593Smuzhiyun * R3 1102*4882a593Smuzhiyun */ 1103*4882a593Smuzhiyun #define BBP_R3_SMART_MODE FIELD8(0x01) 1104*4882a593Smuzhiyun 1105*4882a593Smuzhiyun /* 1106*4882a593Smuzhiyun * R4: RX antenna control 1107*4882a593Smuzhiyun * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529) 1108*4882a593Smuzhiyun */ 1109*4882a593Smuzhiyun 1110*4882a593Smuzhiyun /* 1111*4882a593Smuzhiyun * ANTENNA_CONTROL semantics (guessed): 1112*4882a593Smuzhiyun * 0x1: Software controlled antenna switching (fixed or SW diversity) 1113*4882a593Smuzhiyun * 0x2: Hardware diversity. 1114*4882a593Smuzhiyun */ 1115*4882a593Smuzhiyun #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03) 1116*4882a593Smuzhiyun #define BBP_R4_RX_FRAME_END FIELD8(0x20) 1117*4882a593Smuzhiyun 1118*4882a593Smuzhiyun /* 1119*4882a593Smuzhiyun * R77 1120*4882a593Smuzhiyun */ 1121*4882a593Smuzhiyun #define BBP_R77_RX_ANTENNA FIELD8(0x03) 1122*4882a593Smuzhiyun 1123*4882a593Smuzhiyun /* 1124*4882a593Smuzhiyun * RF registers 1125*4882a593Smuzhiyun */ 1126*4882a593Smuzhiyun 1127*4882a593Smuzhiyun /* 1128*4882a593Smuzhiyun * RF 3 1129*4882a593Smuzhiyun */ 1130*4882a593Smuzhiyun #define RF3_TXPOWER FIELD32(0x00003e00) 1131*4882a593Smuzhiyun 1132*4882a593Smuzhiyun /* 1133*4882a593Smuzhiyun * RF 4 1134*4882a593Smuzhiyun */ 1135*4882a593Smuzhiyun #define RF4_FREQ_OFFSET FIELD32(0x0003f000) 1136*4882a593Smuzhiyun 1137*4882a593Smuzhiyun /* 1138*4882a593Smuzhiyun * EEPROM content. 1139*4882a593Smuzhiyun * The wordsize of the EEPROM is 16 bits. 1140*4882a593Smuzhiyun */ 1141*4882a593Smuzhiyun 1142*4882a593Smuzhiyun /* 1143*4882a593Smuzhiyun * HW MAC address. 1144*4882a593Smuzhiyun */ 1145*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_0 0x0002 1146*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff) 1147*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00) 1148*4882a593Smuzhiyun #define EEPROM_MAC_ADDR1 0x0003 1149*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff) 1150*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00) 1151*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_2 0x0004 1152*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff) 1153*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00) 1154*4882a593Smuzhiyun 1155*4882a593Smuzhiyun /* 1156*4882a593Smuzhiyun * EEPROM antenna. 1157*4882a593Smuzhiyun * ANTENNA_NUM: Number of antenna's. 1158*4882a593Smuzhiyun * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B. 1159*4882a593Smuzhiyun * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B. 1160*4882a593Smuzhiyun * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only. 1161*4882a593Smuzhiyun * DYN_TXAGC: Dynamic TX AGC control. 1162*4882a593Smuzhiyun * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0. 1163*4882a593Smuzhiyun * RF_TYPE: Rf_type of this adapter. 1164*4882a593Smuzhiyun */ 1165*4882a593Smuzhiyun #define EEPROM_ANTENNA 0x0010 1166*4882a593Smuzhiyun #define EEPROM_ANTENNA_NUM FIELD16(0x0003) 1167*4882a593Smuzhiyun #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c) 1168*4882a593Smuzhiyun #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030) 1169*4882a593Smuzhiyun #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040) 1170*4882a593Smuzhiyun #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200) 1171*4882a593Smuzhiyun #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400) 1172*4882a593Smuzhiyun #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800) 1173*4882a593Smuzhiyun 1174*4882a593Smuzhiyun /* 1175*4882a593Smuzhiyun * EEPROM NIC config. 1176*4882a593Smuzhiyun * ENABLE_DIVERSITY: 1:enable, 0:disable. 1177*4882a593Smuzhiyun * EXTERNAL_LNA_BG: External LNA enable for 2.4G. 1178*4882a593Smuzhiyun * CARDBUS_ACCEL: 0:enable, 1:disable. 1179*4882a593Smuzhiyun * EXTERNAL_LNA_A: External LNA enable for 5G. 1180*4882a593Smuzhiyun */ 1181*4882a593Smuzhiyun #define EEPROM_NIC 0x0011 1182*4882a593Smuzhiyun #define EEPROM_NIC_ENABLE_DIVERSITY FIELD16(0x0001) 1183*4882a593Smuzhiyun #define EEPROM_NIC_TX_DIVERSITY FIELD16(0x0002) 1184*4882a593Smuzhiyun #define EEPROM_NIC_RX_FIXED FIELD16(0x0004) 1185*4882a593Smuzhiyun #define EEPROM_NIC_TX_FIXED FIELD16(0x0008) 1186*4882a593Smuzhiyun #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0010) 1187*4882a593Smuzhiyun #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0020) 1188*4882a593Smuzhiyun #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0040) 1189*4882a593Smuzhiyun 1190*4882a593Smuzhiyun /* 1191*4882a593Smuzhiyun * EEPROM geography. 1192*4882a593Smuzhiyun * GEO_A: Default geographical setting for 5GHz band 1193*4882a593Smuzhiyun * GEO: Default geographical setting. 1194*4882a593Smuzhiyun */ 1195*4882a593Smuzhiyun #define EEPROM_GEOGRAPHY 0x0012 1196*4882a593Smuzhiyun #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff) 1197*4882a593Smuzhiyun #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00) 1198*4882a593Smuzhiyun 1199*4882a593Smuzhiyun /* 1200*4882a593Smuzhiyun * EEPROM BBP. 1201*4882a593Smuzhiyun */ 1202*4882a593Smuzhiyun #define EEPROM_BBP_START 0x0013 1203*4882a593Smuzhiyun #define EEPROM_BBP_SIZE 16 1204*4882a593Smuzhiyun #define EEPROM_BBP_VALUE FIELD16(0x00ff) 1205*4882a593Smuzhiyun #define EEPROM_BBP_REG_ID FIELD16(0xff00) 1206*4882a593Smuzhiyun 1207*4882a593Smuzhiyun /* 1208*4882a593Smuzhiyun * EEPROM TXPOWER 802.11G 1209*4882a593Smuzhiyun */ 1210*4882a593Smuzhiyun #define EEPROM_TXPOWER_G_START 0x0023 1211*4882a593Smuzhiyun #define EEPROM_TXPOWER_G_SIZE 7 1212*4882a593Smuzhiyun #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff) 1213*4882a593Smuzhiyun #define EEPROM_TXPOWER_G_2 FIELD16(0xff00) 1214*4882a593Smuzhiyun 1215*4882a593Smuzhiyun /* 1216*4882a593Smuzhiyun * EEPROM Frequency 1217*4882a593Smuzhiyun */ 1218*4882a593Smuzhiyun #define EEPROM_FREQ 0x002f 1219*4882a593Smuzhiyun #define EEPROM_FREQ_OFFSET FIELD16(0x00ff) 1220*4882a593Smuzhiyun #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00) 1221*4882a593Smuzhiyun #define EEPROM_FREQ_SEQ FIELD16(0x0300) 1222*4882a593Smuzhiyun 1223*4882a593Smuzhiyun /* 1224*4882a593Smuzhiyun * EEPROM LED. 1225*4882a593Smuzhiyun * POLARITY_RDY_G: Polarity RDY_G setting. 1226*4882a593Smuzhiyun * POLARITY_RDY_A: Polarity RDY_A setting. 1227*4882a593Smuzhiyun * POLARITY_ACT: Polarity ACT setting. 1228*4882a593Smuzhiyun * POLARITY_GPIO_0: Polarity GPIO0 setting. 1229*4882a593Smuzhiyun * POLARITY_GPIO_1: Polarity GPIO1 setting. 1230*4882a593Smuzhiyun * POLARITY_GPIO_2: Polarity GPIO2 setting. 1231*4882a593Smuzhiyun * POLARITY_GPIO_3: Polarity GPIO3 setting. 1232*4882a593Smuzhiyun * POLARITY_GPIO_4: Polarity GPIO4 setting. 1233*4882a593Smuzhiyun * LED_MODE: Led mode. 1234*4882a593Smuzhiyun */ 1235*4882a593Smuzhiyun #define EEPROM_LED 0x0030 1236*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001) 1237*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002) 1238*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004) 1239*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008) 1240*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010) 1241*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020) 1242*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040) 1243*4882a593Smuzhiyun #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080) 1244*4882a593Smuzhiyun #define EEPROM_LED_LED_MODE FIELD16(0x1f00) 1245*4882a593Smuzhiyun 1246*4882a593Smuzhiyun /* 1247*4882a593Smuzhiyun * EEPROM TXPOWER 802.11A 1248*4882a593Smuzhiyun */ 1249*4882a593Smuzhiyun #define EEPROM_TXPOWER_A_START 0x0031 1250*4882a593Smuzhiyun #define EEPROM_TXPOWER_A_SIZE 12 1251*4882a593Smuzhiyun #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff) 1252*4882a593Smuzhiyun #define EEPROM_TXPOWER_A_2 FIELD16(0xff00) 1253*4882a593Smuzhiyun 1254*4882a593Smuzhiyun /* 1255*4882a593Smuzhiyun * EEPROM RSSI offset 802.11BG 1256*4882a593Smuzhiyun */ 1257*4882a593Smuzhiyun #define EEPROM_RSSI_OFFSET_BG 0x004d 1258*4882a593Smuzhiyun #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff) 1259*4882a593Smuzhiyun #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00) 1260*4882a593Smuzhiyun 1261*4882a593Smuzhiyun /* 1262*4882a593Smuzhiyun * EEPROM RSSI offset 802.11A 1263*4882a593Smuzhiyun */ 1264*4882a593Smuzhiyun #define EEPROM_RSSI_OFFSET_A 0x004e 1265*4882a593Smuzhiyun #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff) 1266*4882a593Smuzhiyun #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00) 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun /* 1269*4882a593Smuzhiyun * MCU mailbox commands. 1270*4882a593Smuzhiyun */ 1271*4882a593Smuzhiyun #define MCU_SLEEP 0x30 1272*4882a593Smuzhiyun #define MCU_WAKEUP 0x31 1273*4882a593Smuzhiyun #define MCU_LED 0x50 1274*4882a593Smuzhiyun #define MCU_LED_STRENGTH 0x52 1275*4882a593Smuzhiyun 1276*4882a593Smuzhiyun /* 1277*4882a593Smuzhiyun * DMA descriptor defines. 1278*4882a593Smuzhiyun */ 1279*4882a593Smuzhiyun #define TXD_DESC_SIZE (16 * sizeof(__le32)) 1280*4882a593Smuzhiyun #define TXINFO_SIZE (6 * sizeof(__le32)) 1281*4882a593Smuzhiyun #define RXD_DESC_SIZE (16 * sizeof(__le32)) 1282*4882a593Smuzhiyun 1283*4882a593Smuzhiyun /* 1284*4882a593Smuzhiyun * TX descriptor format for TX, PRIO and Beacon Ring. 1285*4882a593Smuzhiyun */ 1286*4882a593Smuzhiyun 1287*4882a593Smuzhiyun /* 1288*4882a593Smuzhiyun * Word0 1289*4882a593Smuzhiyun * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used. 1290*4882a593Smuzhiyun * KEY_TABLE: Use per-client pairwise KEY table. 1291*4882a593Smuzhiyun * KEY_INDEX: 1292*4882a593Smuzhiyun * Key index (0~31) to the pairwise KEY table. 1293*4882a593Smuzhiyun * 0~3 to shared KEY table 0 (BSS0). 1294*4882a593Smuzhiyun * 4~7 to shared KEY table 1 (BSS1). 1295*4882a593Smuzhiyun * 8~11 to shared KEY table 2 (BSS2). 1296*4882a593Smuzhiyun * 12~15 to shared KEY table 3 (BSS3). 1297*4882a593Smuzhiyun * BURST: Next frame belongs to same "burst" event. 1298*4882a593Smuzhiyun */ 1299*4882a593Smuzhiyun #define TXD_W0_OWNER_NIC FIELD32(0x00000001) 1300*4882a593Smuzhiyun #define TXD_W0_VALID FIELD32(0x00000002) 1301*4882a593Smuzhiyun #define TXD_W0_MORE_FRAG FIELD32(0x00000004) 1302*4882a593Smuzhiyun #define TXD_W0_ACK FIELD32(0x00000008) 1303*4882a593Smuzhiyun #define TXD_W0_TIMESTAMP FIELD32(0x00000010) 1304*4882a593Smuzhiyun #define TXD_W0_OFDM FIELD32(0x00000020) 1305*4882a593Smuzhiyun #define TXD_W0_IFS FIELD32(0x00000040) 1306*4882a593Smuzhiyun #define TXD_W0_RETRY_MODE FIELD32(0x00000080) 1307*4882a593Smuzhiyun #define TXD_W0_TKIP_MIC FIELD32(0x00000100) 1308*4882a593Smuzhiyun #define TXD_W0_KEY_TABLE FIELD32(0x00000200) 1309*4882a593Smuzhiyun #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00) 1310*4882a593Smuzhiyun #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000) 1311*4882a593Smuzhiyun #define TXD_W0_BURST FIELD32(0x10000000) 1312*4882a593Smuzhiyun #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000) 1313*4882a593Smuzhiyun 1314*4882a593Smuzhiyun /* 1315*4882a593Smuzhiyun * Word1 1316*4882a593Smuzhiyun * HOST_Q_ID: EDCA/HCCA queue ID. 1317*4882a593Smuzhiyun * HW_SEQUENCE: MAC overwrites the frame sequence number. 1318*4882a593Smuzhiyun * BUFFER_COUNT: Number of buffers in this TXD. 1319*4882a593Smuzhiyun */ 1320*4882a593Smuzhiyun #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f) 1321*4882a593Smuzhiyun #define TXD_W1_AIFSN FIELD32(0x000000f0) 1322*4882a593Smuzhiyun #define TXD_W1_CWMIN FIELD32(0x00000f00) 1323*4882a593Smuzhiyun #define TXD_W1_CWMAX FIELD32(0x0000f000) 1324*4882a593Smuzhiyun #define TXD_W1_IV_OFFSET FIELD32(0x003f0000) 1325*4882a593Smuzhiyun #define TXD_W1_PIGGY_BACK FIELD32(0x01000000) 1326*4882a593Smuzhiyun #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000) 1327*4882a593Smuzhiyun #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000) 1328*4882a593Smuzhiyun 1329*4882a593Smuzhiyun /* 1330*4882a593Smuzhiyun * Word2: PLCP information 1331*4882a593Smuzhiyun */ 1332*4882a593Smuzhiyun #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff) 1333*4882a593Smuzhiyun #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00) 1334*4882a593Smuzhiyun #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000) 1335*4882a593Smuzhiyun #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000) 1336*4882a593Smuzhiyun 1337*4882a593Smuzhiyun /* 1338*4882a593Smuzhiyun * Word3 1339*4882a593Smuzhiyun */ 1340*4882a593Smuzhiyun #define TXD_W3_IV FIELD32(0xffffffff) 1341*4882a593Smuzhiyun 1342*4882a593Smuzhiyun /* 1343*4882a593Smuzhiyun * Word4 1344*4882a593Smuzhiyun */ 1345*4882a593Smuzhiyun #define TXD_W4_EIV FIELD32(0xffffffff) 1346*4882a593Smuzhiyun 1347*4882a593Smuzhiyun /* 1348*4882a593Smuzhiyun * Word5 1349*4882a593Smuzhiyun * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field). 1350*4882a593Smuzhiyun * TXD_W5_PID_SUBTYPE: Driver assigned packet ID index for txdone handler. 1351*4882a593Smuzhiyun * TXD_W5_PID_TYPE: Driver assigned packet ID type for txdone handler. 1352*4882a593Smuzhiyun * WAITING_DMA_DONE_INT: TXD been filled with data 1353*4882a593Smuzhiyun * and waiting for TxDoneISR housekeeping. 1354*4882a593Smuzhiyun */ 1355*4882a593Smuzhiyun #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff) 1356*4882a593Smuzhiyun #define TXD_W5_PID_SUBTYPE FIELD32(0x00001f00) 1357*4882a593Smuzhiyun #define TXD_W5_PID_TYPE FIELD32(0x0000e000) 1358*4882a593Smuzhiyun #define TXD_W5_TX_POWER FIELD32(0x00ff0000) 1359*4882a593Smuzhiyun #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000) 1360*4882a593Smuzhiyun 1361*4882a593Smuzhiyun /* 1362*4882a593Smuzhiyun * the above 24-byte is called TXINFO and will be DMAed to MAC block 1363*4882a593Smuzhiyun * through TXFIFO. MAC block use this TXINFO to control the transmission 1364*4882a593Smuzhiyun * behavior of this frame. 1365*4882a593Smuzhiyun * The following fields are not used by MAC block. 1366*4882a593Smuzhiyun * They are used by DMA block and HOST driver only. 1367*4882a593Smuzhiyun * Once a frame has been DMA to ASIC, all the following fields are useless 1368*4882a593Smuzhiyun * to ASIC. 1369*4882a593Smuzhiyun */ 1370*4882a593Smuzhiyun 1371*4882a593Smuzhiyun /* 1372*4882a593Smuzhiyun * Word6-10: Buffer physical address 1373*4882a593Smuzhiyun */ 1374*4882a593Smuzhiyun #define TXD_W6_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff) 1375*4882a593Smuzhiyun #define TXD_W7_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff) 1376*4882a593Smuzhiyun #define TXD_W8_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff) 1377*4882a593Smuzhiyun #define TXD_W9_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff) 1378*4882a593Smuzhiyun #define TXD_W10_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff) 1379*4882a593Smuzhiyun 1380*4882a593Smuzhiyun /* 1381*4882a593Smuzhiyun * Word11-13: Buffer length 1382*4882a593Smuzhiyun */ 1383*4882a593Smuzhiyun #define TXD_W11_BUFFER_LENGTH0 FIELD32(0x00000fff) 1384*4882a593Smuzhiyun #define TXD_W11_BUFFER_LENGTH1 FIELD32(0x0fff0000) 1385*4882a593Smuzhiyun #define TXD_W12_BUFFER_LENGTH2 FIELD32(0x00000fff) 1386*4882a593Smuzhiyun #define TXD_W12_BUFFER_LENGTH3 FIELD32(0x0fff0000) 1387*4882a593Smuzhiyun #define TXD_W13_BUFFER_LENGTH4 FIELD32(0x00000fff) 1388*4882a593Smuzhiyun 1389*4882a593Smuzhiyun /* 1390*4882a593Smuzhiyun * Word14 1391*4882a593Smuzhiyun */ 1392*4882a593Smuzhiyun #define TXD_W14_SK_BUFFER FIELD32(0xffffffff) 1393*4882a593Smuzhiyun 1394*4882a593Smuzhiyun /* 1395*4882a593Smuzhiyun * Word15 1396*4882a593Smuzhiyun */ 1397*4882a593Smuzhiyun #define TXD_W15_NEXT_SK_BUFFER FIELD32(0xffffffff) 1398*4882a593Smuzhiyun 1399*4882a593Smuzhiyun /* 1400*4882a593Smuzhiyun * RX descriptor format for RX Ring. 1401*4882a593Smuzhiyun */ 1402*4882a593Smuzhiyun 1403*4882a593Smuzhiyun /* 1404*4882a593Smuzhiyun * Word0 1405*4882a593Smuzhiyun * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key. 1406*4882a593Smuzhiyun * KEY_INDEX: Decryption key actually used. 1407*4882a593Smuzhiyun */ 1408*4882a593Smuzhiyun #define RXD_W0_OWNER_NIC FIELD32(0x00000001) 1409*4882a593Smuzhiyun #define RXD_W0_DROP FIELD32(0x00000002) 1410*4882a593Smuzhiyun #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004) 1411*4882a593Smuzhiyun #define RXD_W0_MULTICAST FIELD32(0x00000008) 1412*4882a593Smuzhiyun #define RXD_W0_BROADCAST FIELD32(0x00000010) 1413*4882a593Smuzhiyun #define RXD_W0_MY_BSS FIELD32(0x00000020) 1414*4882a593Smuzhiyun #define RXD_W0_CRC_ERROR FIELD32(0x00000040) 1415*4882a593Smuzhiyun #define RXD_W0_OFDM FIELD32(0x00000080) 1416*4882a593Smuzhiyun #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300) 1417*4882a593Smuzhiyun #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00) 1418*4882a593Smuzhiyun #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000) 1419*4882a593Smuzhiyun #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000) 1420*4882a593Smuzhiyun 1421*4882a593Smuzhiyun /* 1422*4882a593Smuzhiyun * Word1 1423*4882a593Smuzhiyun * SIGNAL: RX raw data rate reported by BBP. 1424*4882a593Smuzhiyun */ 1425*4882a593Smuzhiyun #define RXD_W1_SIGNAL FIELD32(0x000000ff) 1426*4882a593Smuzhiyun #define RXD_W1_RSSI_AGC FIELD32(0x00001f00) 1427*4882a593Smuzhiyun #define RXD_W1_RSSI_LNA FIELD32(0x00006000) 1428*4882a593Smuzhiyun #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000) 1429*4882a593Smuzhiyun 1430*4882a593Smuzhiyun /* 1431*4882a593Smuzhiyun * Word2 1432*4882a593Smuzhiyun * IV: Received IV of originally encrypted. 1433*4882a593Smuzhiyun */ 1434*4882a593Smuzhiyun #define RXD_W2_IV FIELD32(0xffffffff) 1435*4882a593Smuzhiyun 1436*4882a593Smuzhiyun /* 1437*4882a593Smuzhiyun * Word3 1438*4882a593Smuzhiyun * EIV: Received EIV of originally encrypted. 1439*4882a593Smuzhiyun */ 1440*4882a593Smuzhiyun #define RXD_W3_EIV FIELD32(0xffffffff) 1441*4882a593Smuzhiyun 1442*4882a593Smuzhiyun /* 1443*4882a593Smuzhiyun * Word4 1444*4882a593Smuzhiyun * ICV: Received ICV of originally encrypted. 1445*4882a593Smuzhiyun * NOTE: This is a guess, the official definition is "reserved" 1446*4882a593Smuzhiyun */ 1447*4882a593Smuzhiyun #define RXD_W4_ICV FIELD32(0xffffffff) 1448*4882a593Smuzhiyun 1449*4882a593Smuzhiyun /* 1450*4882a593Smuzhiyun * the above 20-byte is called RXINFO and will be DMAed to MAC RX block 1451*4882a593Smuzhiyun * and passed to the HOST driver. 1452*4882a593Smuzhiyun * The following fields are for DMA block and HOST usage only. 1453*4882a593Smuzhiyun * Can't be touched by ASIC MAC block. 1454*4882a593Smuzhiyun */ 1455*4882a593Smuzhiyun 1456*4882a593Smuzhiyun /* 1457*4882a593Smuzhiyun * Word5 1458*4882a593Smuzhiyun */ 1459*4882a593Smuzhiyun #define RXD_W5_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff) 1460*4882a593Smuzhiyun 1461*4882a593Smuzhiyun /* 1462*4882a593Smuzhiyun * Word6-15: Reserved 1463*4882a593Smuzhiyun */ 1464*4882a593Smuzhiyun #define RXD_W6_RESERVED FIELD32(0xffffffff) 1465*4882a593Smuzhiyun #define RXD_W7_RESERVED FIELD32(0xffffffff) 1466*4882a593Smuzhiyun #define RXD_W8_RESERVED FIELD32(0xffffffff) 1467*4882a593Smuzhiyun #define RXD_W9_RESERVED FIELD32(0xffffffff) 1468*4882a593Smuzhiyun #define RXD_W10_RESERVED FIELD32(0xffffffff) 1469*4882a593Smuzhiyun #define RXD_W11_RESERVED FIELD32(0xffffffff) 1470*4882a593Smuzhiyun #define RXD_W12_RESERVED FIELD32(0xffffffff) 1471*4882a593Smuzhiyun #define RXD_W13_RESERVED FIELD32(0xffffffff) 1472*4882a593Smuzhiyun #define RXD_W14_RESERVED FIELD32(0xffffffff) 1473*4882a593Smuzhiyun #define RXD_W15_RESERVED FIELD32(0xffffffff) 1474*4882a593Smuzhiyun 1475*4882a593Smuzhiyun /* 1476*4882a593Smuzhiyun * Macros for converting txpower from EEPROM to mac80211 value 1477*4882a593Smuzhiyun * and from mac80211 value to register value. 1478*4882a593Smuzhiyun */ 1479*4882a593Smuzhiyun #define MIN_TXPOWER 0 1480*4882a593Smuzhiyun #define MAX_TXPOWER 31 1481*4882a593Smuzhiyun #define DEFAULT_TXPOWER 24 1482*4882a593Smuzhiyun 1483*4882a593Smuzhiyun #define TXPOWER_FROM_DEV(__txpower) \ 1484*4882a593Smuzhiyun (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower) 1485*4882a593Smuzhiyun 1486*4882a593Smuzhiyun #define TXPOWER_TO_DEV(__txpower) \ 1487*4882a593Smuzhiyun clamp_t(char, __txpower, MIN_TXPOWER, MAX_TXPOWER) 1488*4882a593Smuzhiyun 1489*4882a593Smuzhiyun #endif /* RT61PCI_H */ 1490