xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ralink/rt2x00/rt61pci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun 	Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
4*4882a593Smuzhiyun 	<http://rt2x00.serialmonkey.com>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun 	Module: rt61pci
10*4882a593Smuzhiyun 	Abstract: rt61pci device specific routines.
11*4882a593Smuzhiyun 	Supported chipsets: RT2561, RT2561s, RT2661.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/crc-itu-t.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/etherdevice.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/pci.h>
21*4882a593Smuzhiyun #include <linux/eeprom_93cx6.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include "rt2x00.h"
24*4882a593Smuzhiyun #include "rt2x00mmio.h"
25*4882a593Smuzhiyun #include "rt2x00pci.h"
26*4882a593Smuzhiyun #include "rt61pci.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun  * Allow hardware encryption to be disabled.
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun static bool modparam_nohwcrypt = false;
32*4882a593Smuzhiyun module_param_named(nohwcrypt, modparam_nohwcrypt, bool, 0444);
33*4882a593Smuzhiyun MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  * Register access.
37*4882a593Smuzhiyun  * BBP and RF register require indirect register access,
38*4882a593Smuzhiyun  * and use the CSR registers PHY_CSR3 and PHY_CSR4 to achieve this.
39*4882a593Smuzhiyun  * These indirect registers work with busy bits,
40*4882a593Smuzhiyun  * and we will try maximal REGISTER_BUSY_COUNT times to access
41*4882a593Smuzhiyun  * the register while taking a REGISTER_BUSY_DELAY us delay
42*4882a593Smuzhiyun  * between each attempt. When the busy bit is still set at that time,
43*4882a593Smuzhiyun  * the access attempt is considered to have failed,
44*4882a593Smuzhiyun  * and we will print an error.
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun #define WAIT_FOR_BBP(__dev, __reg) \
47*4882a593Smuzhiyun 	rt2x00mmio_regbusy_read((__dev), PHY_CSR3, PHY_CSR3_BUSY, (__reg))
48*4882a593Smuzhiyun #define WAIT_FOR_RF(__dev, __reg) \
49*4882a593Smuzhiyun 	rt2x00mmio_regbusy_read((__dev), PHY_CSR4, PHY_CSR4_BUSY, (__reg))
50*4882a593Smuzhiyun #define WAIT_FOR_MCU(__dev, __reg) \
51*4882a593Smuzhiyun 	rt2x00mmio_regbusy_read((__dev), H2M_MAILBOX_CSR, \
52*4882a593Smuzhiyun 				H2M_MAILBOX_CSR_OWNER, (__reg))
53*4882a593Smuzhiyun 
rt61pci_bbp_write(struct rt2x00_dev * rt2x00dev,const unsigned int word,const u8 value)54*4882a593Smuzhiyun static void rt61pci_bbp_write(struct rt2x00_dev *rt2x00dev,
55*4882a593Smuzhiyun 			      const unsigned int word, const u8 value)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	u32 reg;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	mutex_lock(&rt2x00dev->csr_mutex);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	/*
62*4882a593Smuzhiyun 	 * Wait until the BBP becomes available, afterwards we
63*4882a593Smuzhiyun 	 * can safely write the new data into the register.
64*4882a593Smuzhiyun 	 */
65*4882a593Smuzhiyun 	if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
66*4882a593Smuzhiyun 		reg = 0;
67*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
68*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
69*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
70*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, PHY_CSR3, reg);
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	mutex_unlock(&rt2x00dev->csr_mutex);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
rt61pci_bbp_read(struct rt2x00_dev * rt2x00dev,const unsigned int word)78*4882a593Smuzhiyun static u8 rt61pci_bbp_read(struct rt2x00_dev *rt2x00dev,
79*4882a593Smuzhiyun 			   const unsigned int word)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 	u32 reg;
82*4882a593Smuzhiyun 	u8 value;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	mutex_lock(&rt2x00dev->csr_mutex);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	/*
87*4882a593Smuzhiyun 	 * Wait until the BBP becomes available, afterwards we
88*4882a593Smuzhiyun 	 * can safely write the read request into the register.
89*4882a593Smuzhiyun 	 * After the data has been written, we wait until hardware
90*4882a593Smuzhiyun 	 * returns the correct value, if at any time the register
91*4882a593Smuzhiyun 	 * doesn't become available in time, reg will be 0xffffffff
92*4882a593Smuzhiyun 	 * which means we return 0xff to the caller.
93*4882a593Smuzhiyun 	 */
94*4882a593Smuzhiyun 	if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
95*4882a593Smuzhiyun 		reg = 0;
96*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
97*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
98*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, PHY_CSR3, reg);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 		WAIT_FOR_BBP(rt2x00dev, &reg);
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	mutex_unlock(&rt2x00dev->csr_mutex);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	return value;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
rt61pci_rf_write(struct rt2x00_dev * rt2x00dev,const unsigned int word,const u32 value)112*4882a593Smuzhiyun static void rt61pci_rf_write(struct rt2x00_dev *rt2x00dev,
113*4882a593Smuzhiyun 			     const unsigned int word, const u32 value)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	u32 reg;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	mutex_lock(&rt2x00dev->csr_mutex);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/*
120*4882a593Smuzhiyun 	 * Wait until the RF becomes available, afterwards we
121*4882a593Smuzhiyun 	 * can safely write the new data into the register.
122*4882a593Smuzhiyun 	 */
123*4882a593Smuzhiyun 	if (WAIT_FOR_RF(rt2x00dev, &reg)) {
124*4882a593Smuzhiyun 		reg = 0;
125*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
126*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS, 21);
127*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
128*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, PHY_CSR4, reg);
131*4882a593Smuzhiyun 		rt2x00_rf_write(rt2x00dev, word, value);
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	mutex_unlock(&rt2x00dev->csr_mutex);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
rt61pci_mcu_request(struct rt2x00_dev * rt2x00dev,const u8 command,const u8 token,const u8 arg0,const u8 arg1)137*4882a593Smuzhiyun static void rt61pci_mcu_request(struct rt2x00_dev *rt2x00dev,
138*4882a593Smuzhiyun 				const u8 command, const u8 token,
139*4882a593Smuzhiyun 				const u8 arg0, const u8 arg1)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	u32 reg;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	mutex_lock(&rt2x00dev->csr_mutex);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/*
146*4882a593Smuzhiyun 	 * Wait until the MCU becomes available, afterwards we
147*4882a593Smuzhiyun 	 * can safely write the new data into the register.
148*4882a593Smuzhiyun 	 */
149*4882a593Smuzhiyun 	if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
150*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
151*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
152*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
153*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
154*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, H2M_MAILBOX_CSR, reg);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, HOST_CMD_CSR);
157*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
158*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, HOST_CMD_CSR_INTERRUPT_MCU, 1);
159*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, HOST_CMD_CSR, reg);
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	mutex_unlock(&rt2x00dev->csr_mutex);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
rt61pci_eepromregister_read(struct eeprom_93cx6 * eeprom)166*4882a593Smuzhiyun static void rt61pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = eeprom->data;
169*4882a593Smuzhiyun 	u32 reg;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, E2PROM_CSR);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
174*4882a593Smuzhiyun 	eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
175*4882a593Smuzhiyun 	eeprom->reg_data_clock =
176*4882a593Smuzhiyun 	    !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
177*4882a593Smuzhiyun 	eeprom->reg_chip_select =
178*4882a593Smuzhiyun 	    !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
rt61pci_eepromregister_write(struct eeprom_93cx6 * eeprom)181*4882a593Smuzhiyun static void rt61pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = eeprom->data;
184*4882a593Smuzhiyun 	u32 reg = 0;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
187*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
188*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
189*4882a593Smuzhiyun 			   !!eeprom->reg_data_clock);
190*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
191*4882a593Smuzhiyun 			   !!eeprom->reg_chip_select);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, E2PROM_CSR, reg);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #ifdef CONFIG_RT2X00_LIB_DEBUGFS
197*4882a593Smuzhiyun static const struct rt2x00debug rt61pci_rt2x00debug = {
198*4882a593Smuzhiyun 	.owner	= THIS_MODULE,
199*4882a593Smuzhiyun 	.csr	= {
200*4882a593Smuzhiyun 		.read		= rt2x00mmio_register_read,
201*4882a593Smuzhiyun 		.write		= rt2x00mmio_register_write,
202*4882a593Smuzhiyun 		.flags		= RT2X00DEBUGFS_OFFSET,
203*4882a593Smuzhiyun 		.word_base	= CSR_REG_BASE,
204*4882a593Smuzhiyun 		.word_size	= sizeof(u32),
205*4882a593Smuzhiyun 		.word_count	= CSR_REG_SIZE / sizeof(u32),
206*4882a593Smuzhiyun 	},
207*4882a593Smuzhiyun 	.eeprom	= {
208*4882a593Smuzhiyun 		.read		= rt2x00_eeprom_read,
209*4882a593Smuzhiyun 		.write		= rt2x00_eeprom_write,
210*4882a593Smuzhiyun 		.word_base	= EEPROM_BASE,
211*4882a593Smuzhiyun 		.word_size	= sizeof(u16),
212*4882a593Smuzhiyun 		.word_count	= EEPROM_SIZE / sizeof(u16),
213*4882a593Smuzhiyun 	},
214*4882a593Smuzhiyun 	.bbp	= {
215*4882a593Smuzhiyun 		.read		= rt61pci_bbp_read,
216*4882a593Smuzhiyun 		.write		= rt61pci_bbp_write,
217*4882a593Smuzhiyun 		.word_base	= BBP_BASE,
218*4882a593Smuzhiyun 		.word_size	= sizeof(u8),
219*4882a593Smuzhiyun 		.word_count	= BBP_SIZE / sizeof(u8),
220*4882a593Smuzhiyun 	},
221*4882a593Smuzhiyun 	.rf	= {
222*4882a593Smuzhiyun 		.read		= rt2x00_rf_read,
223*4882a593Smuzhiyun 		.write		= rt61pci_rf_write,
224*4882a593Smuzhiyun 		.word_base	= RF_BASE,
225*4882a593Smuzhiyun 		.word_size	= sizeof(u32),
226*4882a593Smuzhiyun 		.word_count	= RF_SIZE / sizeof(u32),
227*4882a593Smuzhiyun 	},
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
230*4882a593Smuzhiyun 
rt61pci_rfkill_poll(struct rt2x00_dev * rt2x00dev)231*4882a593Smuzhiyun static int rt61pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	u32 reg;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR13);
236*4882a593Smuzhiyun 	return rt2x00_get_field32(reg, MAC_CSR13_VAL5);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #ifdef CONFIG_RT2X00_LIB_LEDS
rt61pci_brightness_set(struct led_classdev * led_cdev,enum led_brightness brightness)240*4882a593Smuzhiyun static void rt61pci_brightness_set(struct led_classdev *led_cdev,
241*4882a593Smuzhiyun 				   enum led_brightness brightness)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct rt2x00_led *led =
244*4882a593Smuzhiyun 	    container_of(led_cdev, struct rt2x00_led, led_dev);
245*4882a593Smuzhiyun 	unsigned int enabled = brightness != LED_OFF;
246*4882a593Smuzhiyun 	unsigned int a_mode =
247*4882a593Smuzhiyun 	    (enabled && led->rt2x00dev->curr_band == NL80211_BAND_5GHZ);
248*4882a593Smuzhiyun 	unsigned int bg_mode =
249*4882a593Smuzhiyun 	    (enabled && led->rt2x00dev->curr_band == NL80211_BAND_2GHZ);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (led->type == LED_TYPE_RADIO) {
252*4882a593Smuzhiyun 		rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
253*4882a593Smuzhiyun 				   MCU_LEDCS_RADIO_STATUS, enabled);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 		rt61pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff,
256*4882a593Smuzhiyun 				    (led->rt2x00dev->led_mcu_reg & 0xff),
257*4882a593Smuzhiyun 				    ((led->rt2x00dev->led_mcu_reg >> 8)));
258*4882a593Smuzhiyun 	} else if (led->type == LED_TYPE_ASSOC) {
259*4882a593Smuzhiyun 		rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
260*4882a593Smuzhiyun 				   MCU_LEDCS_LINK_BG_STATUS, bg_mode);
261*4882a593Smuzhiyun 		rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
262*4882a593Smuzhiyun 				   MCU_LEDCS_LINK_A_STATUS, a_mode);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 		rt61pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff,
265*4882a593Smuzhiyun 				    (led->rt2x00dev->led_mcu_reg & 0xff),
266*4882a593Smuzhiyun 				    ((led->rt2x00dev->led_mcu_reg >> 8)));
267*4882a593Smuzhiyun 	} else if (led->type == LED_TYPE_QUALITY) {
268*4882a593Smuzhiyun 		/*
269*4882a593Smuzhiyun 		 * The brightness is divided into 6 levels (0 - 5),
270*4882a593Smuzhiyun 		 * this means we need to convert the brightness
271*4882a593Smuzhiyun 		 * argument into the matching level within that range.
272*4882a593Smuzhiyun 		 */
273*4882a593Smuzhiyun 		rt61pci_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
274*4882a593Smuzhiyun 				    brightness / (LED_FULL / 6), 0);
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
rt61pci_blink_set(struct led_classdev * led_cdev,unsigned long * delay_on,unsigned long * delay_off)278*4882a593Smuzhiyun static int rt61pci_blink_set(struct led_classdev *led_cdev,
279*4882a593Smuzhiyun 			     unsigned long *delay_on,
280*4882a593Smuzhiyun 			     unsigned long *delay_off)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct rt2x00_led *led =
283*4882a593Smuzhiyun 	    container_of(led_cdev, struct rt2x00_led, led_dev);
284*4882a593Smuzhiyun 	u32 reg;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(led->rt2x00dev, MAC_CSR14);
287*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, *delay_on);
288*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, *delay_off);
289*4882a593Smuzhiyun 	rt2x00mmio_register_write(led->rt2x00dev, MAC_CSR14, reg);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
rt61pci_init_led(struct rt2x00_dev * rt2x00dev,struct rt2x00_led * led,enum led_type type)294*4882a593Smuzhiyun static void rt61pci_init_led(struct rt2x00_dev *rt2x00dev,
295*4882a593Smuzhiyun 			     struct rt2x00_led *led,
296*4882a593Smuzhiyun 			     enum led_type type)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	led->rt2x00dev = rt2x00dev;
299*4882a593Smuzhiyun 	led->type = type;
300*4882a593Smuzhiyun 	led->led_dev.brightness_set = rt61pci_brightness_set;
301*4882a593Smuzhiyun 	led->led_dev.blink_set = rt61pci_blink_set;
302*4882a593Smuzhiyun 	led->flags = LED_INITIALIZED;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun #endif /* CONFIG_RT2X00_LIB_LEDS */
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun /*
307*4882a593Smuzhiyun  * Configuration handlers.
308*4882a593Smuzhiyun  */
rt61pci_config_shared_key(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_crypto * crypto,struct ieee80211_key_conf * key)309*4882a593Smuzhiyun static int rt61pci_config_shared_key(struct rt2x00_dev *rt2x00dev,
310*4882a593Smuzhiyun 				     struct rt2x00lib_crypto *crypto,
311*4882a593Smuzhiyun 				     struct ieee80211_key_conf *key)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	/*
314*4882a593Smuzhiyun 	 * Let the software handle the shared keys,
315*4882a593Smuzhiyun 	 * since the hardware decryption does not work reliably,
316*4882a593Smuzhiyun 	 * because the firmware does not know the key's keyidx.
317*4882a593Smuzhiyun 	 */
318*4882a593Smuzhiyun 	return -EOPNOTSUPP;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
rt61pci_config_pairwise_key(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_crypto * crypto,struct ieee80211_key_conf * key)321*4882a593Smuzhiyun static int rt61pci_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
322*4882a593Smuzhiyun 				       struct rt2x00lib_crypto *crypto,
323*4882a593Smuzhiyun 				       struct ieee80211_key_conf *key)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct hw_pairwise_ta_entry addr_entry;
326*4882a593Smuzhiyun 	struct hw_key_entry key_entry;
327*4882a593Smuzhiyun 	u32 mask;
328*4882a593Smuzhiyun 	u32 reg;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (crypto->cmd == SET_KEY) {
331*4882a593Smuzhiyun 		/*
332*4882a593Smuzhiyun 		 * rt2x00lib can't determine the correct free
333*4882a593Smuzhiyun 		 * key_idx for pairwise keys. We have 2 registers
334*4882a593Smuzhiyun 		 * with key valid bits. The goal is simple: read
335*4882a593Smuzhiyun 		 * the first register. If that is full, move to
336*4882a593Smuzhiyun 		 * the next register.
337*4882a593Smuzhiyun 		 * When both registers are full, we drop the key.
338*4882a593Smuzhiyun 		 * Otherwise, we use the first invalid entry.
339*4882a593Smuzhiyun 		 */
340*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, SEC_CSR2);
341*4882a593Smuzhiyun 		if (reg && reg == ~0) {
342*4882a593Smuzhiyun 			key->hw_key_idx = 32;
343*4882a593Smuzhiyun 			reg = rt2x00mmio_register_read(rt2x00dev, SEC_CSR3);
344*4882a593Smuzhiyun 			if (reg && reg == ~0)
345*4882a593Smuzhiyun 				return -ENOSPC;
346*4882a593Smuzhiyun 		}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 		key->hw_key_idx += reg ? ffz(reg) : 0;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 		/*
351*4882a593Smuzhiyun 		 * Upload key to hardware
352*4882a593Smuzhiyun 		 */
353*4882a593Smuzhiyun 		memcpy(key_entry.key, crypto->key,
354*4882a593Smuzhiyun 		       sizeof(key_entry.key));
355*4882a593Smuzhiyun 		memcpy(key_entry.tx_mic, crypto->tx_mic,
356*4882a593Smuzhiyun 		       sizeof(key_entry.tx_mic));
357*4882a593Smuzhiyun 		memcpy(key_entry.rx_mic, crypto->rx_mic,
358*4882a593Smuzhiyun 		       sizeof(key_entry.rx_mic));
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 		memset(&addr_entry, 0, sizeof(addr_entry));
361*4882a593Smuzhiyun 		memcpy(&addr_entry, crypto->address, ETH_ALEN);
362*4882a593Smuzhiyun 		addr_entry.cipher = crypto->cipher;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 		reg = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
365*4882a593Smuzhiyun 		rt2x00mmio_register_multiwrite(rt2x00dev, reg,
366*4882a593Smuzhiyun 					       &key_entry, sizeof(key_entry));
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		reg = PAIRWISE_TA_ENTRY(key->hw_key_idx);
369*4882a593Smuzhiyun 		rt2x00mmio_register_multiwrite(rt2x00dev, reg,
370*4882a593Smuzhiyun 					       &addr_entry, sizeof(addr_entry));
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 		/*
373*4882a593Smuzhiyun 		 * Enable pairwise lookup table for given BSS idx.
374*4882a593Smuzhiyun 		 * Without this, received frames will not be decrypted
375*4882a593Smuzhiyun 		 * by the hardware.
376*4882a593Smuzhiyun 		 */
377*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, SEC_CSR4);
378*4882a593Smuzhiyun 		reg |= (1 << crypto->bssidx);
379*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, SEC_CSR4, reg);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 		/*
382*4882a593Smuzhiyun 		 * The driver does not support the IV/EIV generation
383*4882a593Smuzhiyun 		 * in hardware. However it doesn't support the IV/EIV
384*4882a593Smuzhiyun 		 * inside the ieee80211 frame either, but requires it
385*4882a593Smuzhiyun 		 * to be provided separately for the descriptor.
386*4882a593Smuzhiyun 		 * rt2x00lib will cut the IV/EIV data out of all frames
387*4882a593Smuzhiyun 		 * given to us by mac80211, but we must tell mac80211
388*4882a593Smuzhiyun 		 * to generate the IV/EIV data.
389*4882a593Smuzhiyun 		 */
390*4882a593Smuzhiyun 		key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/*
394*4882a593Smuzhiyun 	 * SEC_CSR2 and SEC_CSR3 contain only single-bit fields to indicate
395*4882a593Smuzhiyun 	 * a particular key is valid. Because using the FIELD32()
396*4882a593Smuzhiyun 	 * defines directly will cause a lot of overhead, we use
397*4882a593Smuzhiyun 	 * a calculation to determine the correct bit directly.
398*4882a593Smuzhiyun 	 */
399*4882a593Smuzhiyun 	if (key->hw_key_idx < 32) {
400*4882a593Smuzhiyun 		mask = 1 << key->hw_key_idx;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, SEC_CSR2);
403*4882a593Smuzhiyun 		if (crypto->cmd == SET_KEY)
404*4882a593Smuzhiyun 			reg |= mask;
405*4882a593Smuzhiyun 		else if (crypto->cmd == DISABLE_KEY)
406*4882a593Smuzhiyun 			reg &= ~mask;
407*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, SEC_CSR2, reg);
408*4882a593Smuzhiyun 	} else {
409*4882a593Smuzhiyun 		mask = 1 << (key->hw_key_idx - 32);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, SEC_CSR3);
412*4882a593Smuzhiyun 		if (crypto->cmd == SET_KEY)
413*4882a593Smuzhiyun 			reg |= mask;
414*4882a593Smuzhiyun 		else if (crypto->cmd == DISABLE_KEY)
415*4882a593Smuzhiyun 			reg &= ~mask;
416*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, SEC_CSR3, reg);
417*4882a593Smuzhiyun 	}
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
rt61pci_config_filter(struct rt2x00_dev * rt2x00dev,const unsigned int filter_flags)422*4882a593Smuzhiyun static void rt61pci_config_filter(struct rt2x00_dev *rt2x00dev,
423*4882a593Smuzhiyun 				  const unsigned int filter_flags)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	u32 reg;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	/*
428*4882a593Smuzhiyun 	 * Start configuration steps.
429*4882a593Smuzhiyun 	 * Note that the version error will always be dropped
430*4882a593Smuzhiyun 	 * and broadcast frames will always be accepted since
431*4882a593Smuzhiyun 	 * there is no filter for it at this time.
432*4882a593Smuzhiyun 	 */
433*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR0);
434*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
435*4882a593Smuzhiyun 			   !(filter_flags & FIF_FCSFAIL));
436*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
437*4882a593Smuzhiyun 			   !(filter_flags & FIF_PLCPFAIL));
438*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
439*4882a593Smuzhiyun 			   !(filter_flags & (FIF_CONTROL | FIF_PSPOLL)));
440*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
441*4882a593Smuzhiyun 			   !test_bit(CONFIG_MONITORING, &rt2x00dev->flags));
442*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
443*4882a593Smuzhiyun 			   !test_bit(CONFIG_MONITORING, &rt2x00dev->flags) &&
444*4882a593Smuzhiyun 			   !rt2x00dev->intf_ap_count);
445*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
446*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
447*4882a593Smuzhiyun 			   !(filter_flags & FIF_ALLMULTI));
448*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
449*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS,
450*4882a593Smuzhiyun 			   !(filter_flags & FIF_CONTROL));
451*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR0, reg);
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
rt61pci_config_intf(struct rt2x00_dev * rt2x00dev,struct rt2x00_intf * intf,struct rt2x00intf_conf * conf,const unsigned int flags)454*4882a593Smuzhiyun static void rt61pci_config_intf(struct rt2x00_dev *rt2x00dev,
455*4882a593Smuzhiyun 				struct rt2x00_intf *intf,
456*4882a593Smuzhiyun 				struct rt2x00intf_conf *conf,
457*4882a593Smuzhiyun 				const unsigned int flags)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	u32 reg;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	if (flags & CONFIG_UPDATE_TYPE) {
462*4882a593Smuzhiyun 		/*
463*4882a593Smuzhiyun 		 * Enable synchronisation.
464*4882a593Smuzhiyun 		 */
465*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR9);
466*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, conf->sync);
467*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg);
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	if (flags & CONFIG_UPDATE_MAC) {
471*4882a593Smuzhiyun 		reg = le32_to_cpu(conf->mac[1]);
472*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
473*4882a593Smuzhiyun 		conf->mac[1] = cpu_to_le32(reg);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 		rt2x00mmio_register_multiwrite(rt2x00dev, MAC_CSR2,
476*4882a593Smuzhiyun 					       conf->mac, sizeof(conf->mac));
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	if (flags & CONFIG_UPDATE_BSSID) {
480*4882a593Smuzhiyun 		reg = le32_to_cpu(conf->bssid[1]);
481*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR5_BSS_ID_MASK, 3);
482*4882a593Smuzhiyun 		conf->bssid[1] = cpu_to_le32(reg);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 		rt2x00mmio_register_multiwrite(rt2x00dev, MAC_CSR4,
485*4882a593Smuzhiyun 					       conf->bssid,
486*4882a593Smuzhiyun 					       sizeof(conf->bssid));
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
rt61pci_config_erp(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_erp * erp,u32 changed)490*4882a593Smuzhiyun static void rt61pci_config_erp(struct rt2x00_dev *rt2x00dev,
491*4882a593Smuzhiyun 			       struct rt2x00lib_erp *erp,
492*4882a593Smuzhiyun 			       u32 changed)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	u32 reg;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR0);
497*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, 0x32);
498*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
499*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR0, reg);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	if (changed & BSS_CHANGED_ERP_PREAMBLE) {
502*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR4);
503*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
504*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
505*4882a593Smuzhiyun 				   !!erp->short_preamble);
506*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TXRX_CSR4, reg);
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	if (changed & BSS_CHANGED_BASIC_RATES)
510*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TXRX_CSR5,
511*4882a593Smuzhiyun 					  erp->basic_rates);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	if (changed & BSS_CHANGED_BEACON_INT) {
514*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR9);
515*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
516*4882a593Smuzhiyun 				   erp->beacon_int * 16);
517*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg);
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	if (changed & BSS_CHANGED_ERP_SLOT) {
521*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR9);
522*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, erp->slot_time);
523*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, MAC_CSR9, reg);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR8);
526*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR8_SIFS, erp->sifs);
527*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
528*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR8_EIFS, erp->eifs);
529*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, MAC_CSR8, reg);
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
rt61pci_config_antenna_5x(struct rt2x00_dev * rt2x00dev,struct antenna_setup * ant)533*4882a593Smuzhiyun static void rt61pci_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
534*4882a593Smuzhiyun 				      struct antenna_setup *ant)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	u8 r3;
537*4882a593Smuzhiyun 	u8 r4;
538*4882a593Smuzhiyun 	u8 r77;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	r3 = rt61pci_bbp_read(rt2x00dev, 3);
541*4882a593Smuzhiyun 	r4 = rt61pci_bbp_read(rt2x00dev, 4);
542*4882a593Smuzhiyun 	r77 = rt61pci_bbp_read(rt2x00dev, 77);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, rt2x00_rf(rt2x00dev, RF5325));
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	/*
547*4882a593Smuzhiyun 	 * Configure the RX antenna.
548*4882a593Smuzhiyun 	 */
549*4882a593Smuzhiyun 	switch (ant->rx) {
550*4882a593Smuzhiyun 	case ANTENNA_HW_DIVERSITY:
551*4882a593Smuzhiyun 		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
552*4882a593Smuzhiyun 		rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
553*4882a593Smuzhiyun 				  (rt2x00dev->curr_band != NL80211_BAND_5GHZ));
554*4882a593Smuzhiyun 		break;
555*4882a593Smuzhiyun 	case ANTENNA_A:
556*4882a593Smuzhiyun 		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
557*4882a593Smuzhiyun 		rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
558*4882a593Smuzhiyun 		if (rt2x00dev->curr_band == NL80211_BAND_5GHZ)
559*4882a593Smuzhiyun 			rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
560*4882a593Smuzhiyun 		else
561*4882a593Smuzhiyun 			rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
562*4882a593Smuzhiyun 		break;
563*4882a593Smuzhiyun 	case ANTENNA_B:
564*4882a593Smuzhiyun 	default:
565*4882a593Smuzhiyun 		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
566*4882a593Smuzhiyun 		rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
567*4882a593Smuzhiyun 		if (rt2x00dev->curr_band == NL80211_BAND_5GHZ)
568*4882a593Smuzhiyun 			rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
569*4882a593Smuzhiyun 		else
570*4882a593Smuzhiyun 			rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
571*4882a593Smuzhiyun 		break;
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 77, r77);
575*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 3, r3);
576*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 4, r4);
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
rt61pci_config_antenna_2x(struct rt2x00_dev * rt2x00dev,struct antenna_setup * ant)579*4882a593Smuzhiyun static void rt61pci_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
580*4882a593Smuzhiyun 				      struct antenna_setup *ant)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	u8 r3;
583*4882a593Smuzhiyun 	u8 r4;
584*4882a593Smuzhiyun 	u8 r77;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	r3 = rt61pci_bbp_read(rt2x00dev, 3);
587*4882a593Smuzhiyun 	r4 = rt61pci_bbp_read(rt2x00dev, 4);
588*4882a593Smuzhiyun 	r77 = rt61pci_bbp_read(rt2x00dev, 77);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, rt2x00_rf(rt2x00dev, RF2529));
591*4882a593Smuzhiyun 	rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
592*4882a593Smuzhiyun 			  !rt2x00_has_cap_frame_type(rt2x00dev));
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	/*
595*4882a593Smuzhiyun 	 * Configure the RX antenna.
596*4882a593Smuzhiyun 	 */
597*4882a593Smuzhiyun 	switch (ant->rx) {
598*4882a593Smuzhiyun 	case ANTENNA_HW_DIVERSITY:
599*4882a593Smuzhiyun 		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
600*4882a593Smuzhiyun 		break;
601*4882a593Smuzhiyun 	case ANTENNA_A:
602*4882a593Smuzhiyun 		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
603*4882a593Smuzhiyun 		rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
604*4882a593Smuzhiyun 		break;
605*4882a593Smuzhiyun 	case ANTENNA_B:
606*4882a593Smuzhiyun 	default:
607*4882a593Smuzhiyun 		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
608*4882a593Smuzhiyun 		rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
609*4882a593Smuzhiyun 		break;
610*4882a593Smuzhiyun 	}
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 77, r77);
613*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 3, r3);
614*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 4, r4);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
rt61pci_config_antenna_2529_rx(struct rt2x00_dev * rt2x00dev,const int p1,const int p2)617*4882a593Smuzhiyun static void rt61pci_config_antenna_2529_rx(struct rt2x00_dev *rt2x00dev,
618*4882a593Smuzhiyun 					   const int p1, const int p2)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	u32 reg;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR13);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR13_DIR4, 0);
625*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR13_VAL4, p1);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR13_DIR3, 0);
628*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR13_VAL3, !p2);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MAC_CSR13, reg);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
rt61pci_config_antenna_2529(struct rt2x00_dev * rt2x00dev,struct antenna_setup * ant)633*4882a593Smuzhiyun static void rt61pci_config_antenna_2529(struct rt2x00_dev *rt2x00dev,
634*4882a593Smuzhiyun 					struct antenna_setup *ant)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	u8 r3;
637*4882a593Smuzhiyun 	u8 r4;
638*4882a593Smuzhiyun 	u8 r77;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	r3 = rt61pci_bbp_read(rt2x00dev, 3);
641*4882a593Smuzhiyun 	r4 = rt61pci_bbp_read(rt2x00dev, 4);
642*4882a593Smuzhiyun 	r77 = rt61pci_bbp_read(rt2x00dev, 77);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	/*
645*4882a593Smuzhiyun 	 * Configure the RX antenna.
646*4882a593Smuzhiyun 	 */
647*4882a593Smuzhiyun 	switch (ant->rx) {
648*4882a593Smuzhiyun 	case ANTENNA_A:
649*4882a593Smuzhiyun 		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
650*4882a593Smuzhiyun 		rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
651*4882a593Smuzhiyun 		rt61pci_config_antenna_2529_rx(rt2x00dev, 0, 0);
652*4882a593Smuzhiyun 		break;
653*4882a593Smuzhiyun 	case ANTENNA_HW_DIVERSITY:
654*4882a593Smuzhiyun 		/*
655*4882a593Smuzhiyun 		 * FIXME: Antenna selection for the rf 2529 is very confusing
656*4882a593Smuzhiyun 		 * in the legacy driver. Just default to antenna B until the
657*4882a593Smuzhiyun 		 * legacy code can be properly translated into rt2x00 code.
658*4882a593Smuzhiyun 		 */
659*4882a593Smuzhiyun 	case ANTENNA_B:
660*4882a593Smuzhiyun 	default:
661*4882a593Smuzhiyun 		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
662*4882a593Smuzhiyun 		rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
663*4882a593Smuzhiyun 		rt61pci_config_antenna_2529_rx(rt2x00dev, 1, 1);
664*4882a593Smuzhiyun 		break;
665*4882a593Smuzhiyun 	}
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 77, r77);
668*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 3, r3);
669*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 4, r4);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun struct antenna_sel {
673*4882a593Smuzhiyun 	u8 word;
674*4882a593Smuzhiyun 	/*
675*4882a593Smuzhiyun 	 * value[0] -> non-LNA
676*4882a593Smuzhiyun 	 * value[1] -> LNA
677*4882a593Smuzhiyun 	 */
678*4882a593Smuzhiyun 	u8 value[2];
679*4882a593Smuzhiyun };
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun static const struct antenna_sel antenna_sel_a[] = {
682*4882a593Smuzhiyun 	{ 96,  { 0x58, 0x78 } },
683*4882a593Smuzhiyun 	{ 104, { 0x38, 0x48 } },
684*4882a593Smuzhiyun 	{ 75,  { 0xfe, 0x80 } },
685*4882a593Smuzhiyun 	{ 86,  { 0xfe, 0x80 } },
686*4882a593Smuzhiyun 	{ 88,  { 0xfe, 0x80 } },
687*4882a593Smuzhiyun 	{ 35,  { 0x60, 0x60 } },
688*4882a593Smuzhiyun 	{ 97,  { 0x58, 0x58 } },
689*4882a593Smuzhiyun 	{ 98,  { 0x58, 0x58 } },
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun static const struct antenna_sel antenna_sel_bg[] = {
693*4882a593Smuzhiyun 	{ 96,  { 0x48, 0x68 } },
694*4882a593Smuzhiyun 	{ 104, { 0x2c, 0x3c } },
695*4882a593Smuzhiyun 	{ 75,  { 0xfe, 0x80 } },
696*4882a593Smuzhiyun 	{ 86,  { 0xfe, 0x80 } },
697*4882a593Smuzhiyun 	{ 88,  { 0xfe, 0x80 } },
698*4882a593Smuzhiyun 	{ 35,  { 0x50, 0x50 } },
699*4882a593Smuzhiyun 	{ 97,  { 0x48, 0x48 } },
700*4882a593Smuzhiyun 	{ 98,  { 0x48, 0x48 } },
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun 
rt61pci_config_ant(struct rt2x00_dev * rt2x00dev,struct antenna_setup * ant)703*4882a593Smuzhiyun static void rt61pci_config_ant(struct rt2x00_dev *rt2x00dev,
704*4882a593Smuzhiyun 			       struct antenna_setup *ant)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun 	const struct antenna_sel *sel;
707*4882a593Smuzhiyun 	unsigned int lna;
708*4882a593Smuzhiyun 	unsigned int i;
709*4882a593Smuzhiyun 	u32 reg;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	/*
712*4882a593Smuzhiyun 	 * We should never come here because rt2x00lib is supposed
713*4882a593Smuzhiyun 	 * to catch this and send us the correct antenna explicitely.
714*4882a593Smuzhiyun 	 */
715*4882a593Smuzhiyun 	BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
716*4882a593Smuzhiyun 	       ant->tx == ANTENNA_SW_DIVERSITY);
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	if (rt2x00dev->curr_band == NL80211_BAND_5GHZ) {
719*4882a593Smuzhiyun 		sel = antenna_sel_a;
720*4882a593Smuzhiyun 		lna = rt2x00_has_cap_external_lna_a(rt2x00dev);
721*4882a593Smuzhiyun 	} else {
722*4882a593Smuzhiyun 		sel = antenna_sel_bg;
723*4882a593Smuzhiyun 		lna = rt2x00_has_cap_external_lna_bg(rt2x00dev);
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
727*4882a593Smuzhiyun 		rt61pci_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, PHY_CSR0);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
732*4882a593Smuzhiyun 			   rt2x00dev->curr_band == NL80211_BAND_2GHZ);
733*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
734*4882a593Smuzhiyun 			   rt2x00dev->curr_band == NL80211_BAND_5GHZ);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, PHY_CSR0, reg);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	if (rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF5325))
739*4882a593Smuzhiyun 		rt61pci_config_antenna_5x(rt2x00dev, ant);
740*4882a593Smuzhiyun 	else if (rt2x00_rf(rt2x00dev, RF2527))
741*4882a593Smuzhiyun 		rt61pci_config_antenna_2x(rt2x00dev, ant);
742*4882a593Smuzhiyun 	else if (rt2x00_rf(rt2x00dev, RF2529)) {
743*4882a593Smuzhiyun 		if (rt2x00_has_cap_double_antenna(rt2x00dev))
744*4882a593Smuzhiyun 			rt61pci_config_antenna_2x(rt2x00dev, ant);
745*4882a593Smuzhiyun 		else
746*4882a593Smuzhiyun 			rt61pci_config_antenna_2529(rt2x00dev, ant);
747*4882a593Smuzhiyun 	}
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
rt61pci_config_lna_gain(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_conf * libconf)750*4882a593Smuzhiyun static void rt61pci_config_lna_gain(struct rt2x00_dev *rt2x00dev,
751*4882a593Smuzhiyun 				    struct rt2x00lib_conf *libconf)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	u16 eeprom;
754*4882a593Smuzhiyun 	short lna_gain = 0;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	if (libconf->conf->chandef.chan->band == NL80211_BAND_2GHZ) {
757*4882a593Smuzhiyun 		if (rt2x00_has_cap_external_lna_bg(rt2x00dev))
758*4882a593Smuzhiyun 			lna_gain += 14;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 		eeprom = rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG);
761*4882a593Smuzhiyun 		lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
762*4882a593Smuzhiyun 	} else {
763*4882a593Smuzhiyun 		if (rt2x00_has_cap_external_lna_a(rt2x00dev))
764*4882a593Smuzhiyun 			lna_gain += 14;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 		eeprom = rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A);
767*4882a593Smuzhiyun 		lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	rt2x00dev->lna_gain = lna_gain;
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun 
rt61pci_config_channel(struct rt2x00_dev * rt2x00dev,struct rf_channel * rf,const int txpower)773*4882a593Smuzhiyun static void rt61pci_config_channel(struct rt2x00_dev *rt2x00dev,
774*4882a593Smuzhiyun 				   struct rf_channel *rf, const int txpower)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun 	u8 r3;
777*4882a593Smuzhiyun 	u8 r94;
778*4882a593Smuzhiyun 	u8 smart;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
781*4882a593Smuzhiyun 	rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	smart = !(rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF2527));
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	r3 = rt61pci_bbp_read(rt2x00dev, 3);
786*4882a593Smuzhiyun 	rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
787*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 3, r3);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	r94 = 6;
790*4882a593Smuzhiyun 	if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
791*4882a593Smuzhiyun 		r94 += txpower - MAX_TXPOWER;
792*4882a593Smuzhiyun 	else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
793*4882a593Smuzhiyun 		r94 += txpower;
794*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 94, r94);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
797*4882a593Smuzhiyun 	rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
798*4882a593Smuzhiyun 	rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
799*4882a593Smuzhiyun 	rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	udelay(200);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
804*4882a593Smuzhiyun 	rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
805*4882a593Smuzhiyun 	rt61pci_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
806*4882a593Smuzhiyun 	rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	udelay(200);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
811*4882a593Smuzhiyun 	rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
812*4882a593Smuzhiyun 	rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
813*4882a593Smuzhiyun 	rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	msleep(1);
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun 
rt61pci_config_txpower(struct rt2x00_dev * rt2x00dev,const int txpower)818*4882a593Smuzhiyun static void rt61pci_config_txpower(struct rt2x00_dev *rt2x00dev,
819*4882a593Smuzhiyun 				   const int txpower)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun 	struct rf_channel rf;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	rf.rf1 = rt2x00_rf_read(rt2x00dev, 1);
824*4882a593Smuzhiyun 	rf.rf2 = rt2x00_rf_read(rt2x00dev, 2);
825*4882a593Smuzhiyun 	rf.rf3 = rt2x00_rf_read(rt2x00dev, 3);
826*4882a593Smuzhiyun 	rf.rf4 = rt2x00_rf_read(rt2x00dev, 4);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	rt61pci_config_channel(rt2x00dev, &rf, txpower);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun 
rt61pci_config_retry_limit(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_conf * libconf)831*4882a593Smuzhiyun static void rt61pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
832*4882a593Smuzhiyun 				    struct rt2x00lib_conf *libconf)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun 	u32 reg;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR4);
837*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_RATE_DOWN, 1);
838*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_RATE_STEP, 0);
839*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_FALLBACK_CCK, 0);
840*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT,
841*4882a593Smuzhiyun 			   libconf->conf->long_frame_max_tx_count);
842*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT,
843*4882a593Smuzhiyun 			   libconf->conf->short_frame_max_tx_count);
844*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR4, reg);
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
rt61pci_config_ps(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_conf * libconf)847*4882a593Smuzhiyun static void rt61pci_config_ps(struct rt2x00_dev *rt2x00dev,
848*4882a593Smuzhiyun 				struct rt2x00lib_conf *libconf)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	enum dev_state state =
851*4882a593Smuzhiyun 	    (libconf->conf->flags & IEEE80211_CONF_PS) ?
852*4882a593Smuzhiyun 		STATE_SLEEP : STATE_AWAKE;
853*4882a593Smuzhiyun 	u32 reg;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	if (state == STATE_SLEEP) {
856*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR11);
857*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR11_DELAY_AFTER_TBCN,
858*4882a593Smuzhiyun 				   rt2x00dev->beacon_int - 10);
859*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR11_TBCN_BEFORE_WAKEUP,
860*4882a593Smuzhiyun 				   libconf->conf->listen_interval - 1);
861*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR11_WAKEUP_LATENCY, 5);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 		/* We must first disable autowake before it can be enabled */
864*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 0);
865*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, MAC_CSR11, reg);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 1);
868*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, MAC_CSR11, reg);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, SOFT_RESET_CSR,
871*4882a593Smuzhiyun 					  0x00000005);
872*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, IO_CNTL_CSR, 0x0000001c);
873*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, PCI_USEC_CSR, 0x00000060);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 		rt61pci_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 0);
876*4882a593Smuzhiyun 	} else {
877*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR11);
878*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR11_DELAY_AFTER_TBCN, 0);
879*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR11_TBCN_BEFORE_WAKEUP, 0);
880*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 0);
881*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, MAC_CSR11_WAKEUP_LATENCY, 0);
882*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, MAC_CSR11, reg);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, SOFT_RESET_CSR,
885*4882a593Smuzhiyun 					  0x00000007);
886*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, IO_CNTL_CSR, 0x00000018);
887*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, PCI_USEC_CSR, 0x00000020);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 		rt61pci_mcu_request(rt2x00dev, MCU_WAKEUP, 0xff, 0, 0);
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun 
rt61pci_config(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_conf * libconf,const unsigned int flags)893*4882a593Smuzhiyun static void rt61pci_config(struct rt2x00_dev *rt2x00dev,
894*4882a593Smuzhiyun 			   struct rt2x00lib_conf *libconf,
895*4882a593Smuzhiyun 			   const unsigned int flags)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	/* Always recalculate LNA gain before changing configuration */
898*4882a593Smuzhiyun 	rt61pci_config_lna_gain(rt2x00dev, libconf);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
901*4882a593Smuzhiyun 		rt61pci_config_channel(rt2x00dev, &libconf->rf,
902*4882a593Smuzhiyun 				       libconf->conf->power_level);
903*4882a593Smuzhiyun 	if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
904*4882a593Smuzhiyun 	    !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
905*4882a593Smuzhiyun 		rt61pci_config_txpower(rt2x00dev, libconf->conf->power_level);
906*4882a593Smuzhiyun 	if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
907*4882a593Smuzhiyun 		rt61pci_config_retry_limit(rt2x00dev, libconf);
908*4882a593Smuzhiyun 	if (flags & IEEE80211_CONF_CHANGE_PS)
909*4882a593Smuzhiyun 		rt61pci_config_ps(rt2x00dev, libconf);
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun /*
913*4882a593Smuzhiyun  * Link tuning
914*4882a593Smuzhiyun  */
rt61pci_link_stats(struct rt2x00_dev * rt2x00dev,struct link_qual * qual)915*4882a593Smuzhiyun static void rt61pci_link_stats(struct rt2x00_dev *rt2x00dev,
916*4882a593Smuzhiyun 			       struct link_qual *qual)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	u32 reg;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	/*
921*4882a593Smuzhiyun 	 * Update FCS error count from register.
922*4882a593Smuzhiyun 	 */
923*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, STA_CSR0);
924*4882a593Smuzhiyun 	qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	/*
927*4882a593Smuzhiyun 	 * Update False CCA count from register.
928*4882a593Smuzhiyun 	 */
929*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, STA_CSR1);
930*4882a593Smuzhiyun 	qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun 
rt61pci_set_vgc(struct rt2x00_dev * rt2x00dev,struct link_qual * qual,u8 vgc_level)933*4882a593Smuzhiyun static inline void rt61pci_set_vgc(struct rt2x00_dev *rt2x00dev,
934*4882a593Smuzhiyun 				   struct link_qual *qual, u8 vgc_level)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun 	if (qual->vgc_level != vgc_level) {
937*4882a593Smuzhiyun 		rt61pci_bbp_write(rt2x00dev, 17, vgc_level);
938*4882a593Smuzhiyun 		qual->vgc_level = vgc_level;
939*4882a593Smuzhiyun 		qual->vgc_level_reg = vgc_level;
940*4882a593Smuzhiyun 	}
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun 
rt61pci_reset_tuner(struct rt2x00_dev * rt2x00dev,struct link_qual * qual)943*4882a593Smuzhiyun static void rt61pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
944*4882a593Smuzhiyun 				struct link_qual *qual)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	rt61pci_set_vgc(rt2x00dev, qual, 0x20);
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun 
rt61pci_link_tuner(struct rt2x00_dev * rt2x00dev,struct link_qual * qual,const u32 count)949*4882a593Smuzhiyun static void rt61pci_link_tuner(struct rt2x00_dev *rt2x00dev,
950*4882a593Smuzhiyun 			       struct link_qual *qual, const u32 count)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun 	u8 up_bound;
953*4882a593Smuzhiyun 	u8 low_bound;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	/*
956*4882a593Smuzhiyun 	 * Determine r17 bounds.
957*4882a593Smuzhiyun 	 */
958*4882a593Smuzhiyun 	if (rt2x00dev->curr_band == NL80211_BAND_5GHZ) {
959*4882a593Smuzhiyun 		low_bound = 0x28;
960*4882a593Smuzhiyun 		up_bound = 0x48;
961*4882a593Smuzhiyun 		if (rt2x00_has_cap_external_lna_a(rt2x00dev)) {
962*4882a593Smuzhiyun 			low_bound += 0x10;
963*4882a593Smuzhiyun 			up_bound += 0x10;
964*4882a593Smuzhiyun 		}
965*4882a593Smuzhiyun 	} else {
966*4882a593Smuzhiyun 		low_bound = 0x20;
967*4882a593Smuzhiyun 		up_bound = 0x40;
968*4882a593Smuzhiyun 		if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
969*4882a593Smuzhiyun 			low_bound += 0x10;
970*4882a593Smuzhiyun 			up_bound += 0x10;
971*4882a593Smuzhiyun 		}
972*4882a593Smuzhiyun 	}
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	/*
975*4882a593Smuzhiyun 	 * If we are not associated, we should go straight to the
976*4882a593Smuzhiyun 	 * dynamic CCA tuning.
977*4882a593Smuzhiyun 	 */
978*4882a593Smuzhiyun 	if (!rt2x00dev->intf_associated)
979*4882a593Smuzhiyun 		goto dynamic_cca_tune;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	/*
982*4882a593Smuzhiyun 	 * Special big-R17 for very short distance
983*4882a593Smuzhiyun 	 */
984*4882a593Smuzhiyun 	if (qual->rssi >= -35) {
985*4882a593Smuzhiyun 		rt61pci_set_vgc(rt2x00dev, qual, 0x60);
986*4882a593Smuzhiyun 		return;
987*4882a593Smuzhiyun 	}
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	/*
990*4882a593Smuzhiyun 	 * Special big-R17 for short distance
991*4882a593Smuzhiyun 	 */
992*4882a593Smuzhiyun 	if (qual->rssi >= -58) {
993*4882a593Smuzhiyun 		rt61pci_set_vgc(rt2x00dev, qual, up_bound);
994*4882a593Smuzhiyun 		return;
995*4882a593Smuzhiyun 	}
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	/*
998*4882a593Smuzhiyun 	 * Special big-R17 for middle-short distance
999*4882a593Smuzhiyun 	 */
1000*4882a593Smuzhiyun 	if (qual->rssi >= -66) {
1001*4882a593Smuzhiyun 		rt61pci_set_vgc(rt2x00dev, qual, low_bound + 0x10);
1002*4882a593Smuzhiyun 		return;
1003*4882a593Smuzhiyun 	}
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	/*
1006*4882a593Smuzhiyun 	 * Special mid-R17 for middle distance
1007*4882a593Smuzhiyun 	 */
1008*4882a593Smuzhiyun 	if (qual->rssi >= -74) {
1009*4882a593Smuzhiyun 		rt61pci_set_vgc(rt2x00dev, qual, low_bound + 0x08);
1010*4882a593Smuzhiyun 		return;
1011*4882a593Smuzhiyun 	}
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	/*
1014*4882a593Smuzhiyun 	 * Special case: Change up_bound based on the rssi.
1015*4882a593Smuzhiyun 	 * Lower up_bound when rssi is weaker then -74 dBm.
1016*4882a593Smuzhiyun 	 */
1017*4882a593Smuzhiyun 	up_bound -= 2 * (-74 - qual->rssi);
1018*4882a593Smuzhiyun 	if (low_bound > up_bound)
1019*4882a593Smuzhiyun 		up_bound = low_bound;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	if (qual->vgc_level > up_bound) {
1022*4882a593Smuzhiyun 		rt61pci_set_vgc(rt2x00dev, qual, up_bound);
1023*4882a593Smuzhiyun 		return;
1024*4882a593Smuzhiyun 	}
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun dynamic_cca_tune:
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	/*
1029*4882a593Smuzhiyun 	 * r17 does not yet exceed upper limit, continue and base
1030*4882a593Smuzhiyun 	 * the r17 tuning on the false CCA count.
1031*4882a593Smuzhiyun 	 */
1032*4882a593Smuzhiyun 	if ((qual->false_cca > 512) && (qual->vgc_level < up_bound))
1033*4882a593Smuzhiyun 		rt61pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level);
1034*4882a593Smuzhiyun 	else if ((qual->false_cca < 100) && (qual->vgc_level > low_bound))
1035*4882a593Smuzhiyun 		rt61pci_set_vgc(rt2x00dev, qual, --qual->vgc_level);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun /*
1039*4882a593Smuzhiyun  * Queue handlers.
1040*4882a593Smuzhiyun  */
rt61pci_start_queue(struct data_queue * queue)1041*4882a593Smuzhiyun static void rt61pci_start_queue(struct data_queue *queue)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
1044*4882a593Smuzhiyun 	u32 reg;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	switch (queue->qid) {
1047*4882a593Smuzhiyun 	case QID_RX:
1048*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR0);
1049*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
1050*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TXRX_CSR0, reg);
1051*4882a593Smuzhiyun 		break;
1052*4882a593Smuzhiyun 	case QID_BEACON:
1053*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR9);
1054*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
1055*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
1056*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
1057*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg);
1058*4882a593Smuzhiyun 		break;
1059*4882a593Smuzhiyun 	default:
1060*4882a593Smuzhiyun 		break;
1061*4882a593Smuzhiyun 	}
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun 
rt61pci_kick_queue(struct data_queue * queue)1064*4882a593Smuzhiyun static void rt61pci_kick_queue(struct data_queue *queue)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
1067*4882a593Smuzhiyun 	u32 reg;
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	switch (queue->qid) {
1070*4882a593Smuzhiyun 	case QID_AC_VO:
1071*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR);
1072*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC0, 1);
1073*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1074*4882a593Smuzhiyun 		break;
1075*4882a593Smuzhiyun 	case QID_AC_VI:
1076*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR);
1077*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC1, 1);
1078*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1079*4882a593Smuzhiyun 		break;
1080*4882a593Smuzhiyun 	case QID_AC_BE:
1081*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR);
1082*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC2, 1);
1083*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1084*4882a593Smuzhiyun 		break;
1085*4882a593Smuzhiyun 	case QID_AC_BK:
1086*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR);
1087*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC3, 1);
1088*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1089*4882a593Smuzhiyun 		break;
1090*4882a593Smuzhiyun 	default:
1091*4882a593Smuzhiyun 		break;
1092*4882a593Smuzhiyun 	}
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun 
rt61pci_stop_queue(struct data_queue * queue)1095*4882a593Smuzhiyun static void rt61pci_stop_queue(struct data_queue *queue)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
1098*4882a593Smuzhiyun 	u32 reg;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	switch (queue->qid) {
1101*4882a593Smuzhiyun 	case QID_AC_VO:
1102*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR);
1103*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC0, 1);
1104*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1105*4882a593Smuzhiyun 		break;
1106*4882a593Smuzhiyun 	case QID_AC_VI:
1107*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR);
1108*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC1, 1);
1109*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1110*4882a593Smuzhiyun 		break;
1111*4882a593Smuzhiyun 	case QID_AC_BE:
1112*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR);
1113*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC2, 1);
1114*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1115*4882a593Smuzhiyun 		break;
1116*4882a593Smuzhiyun 	case QID_AC_BK:
1117*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TX_CNTL_CSR);
1118*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC3, 1);
1119*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TX_CNTL_CSR, reg);
1120*4882a593Smuzhiyun 		break;
1121*4882a593Smuzhiyun 	case QID_RX:
1122*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR0);
1123*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 1);
1124*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TXRX_CSR0, reg);
1125*4882a593Smuzhiyun 		break;
1126*4882a593Smuzhiyun 	case QID_BEACON:
1127*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR9);
1128*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0);
1129*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0);
1130*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1131*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg);
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 		/*
1134*4882a593Smuzhiyun 		 * Wait for possibly running tbtt tasklets.
1135*4882a593Smuzhiyun 		 */
1136*4882a593Smuzhiyun 		tasklet_kill(&rt2x00dev->tbtt_tasklet);
1137*4882a593Smuzhiyun 		break;
1138*4882a593Smuzhiyun 	default:
1139*4882a593Smuzhiyun 		break;
1140*4882a593Smuzhiyun 	}
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun /*
1144*4882a593Smuzhiyun  * Firmware functions
1145*4882a593Smuzhiyun  */
rt61pci_get_firmware_name(struct rt2x00_dev * rt2x00dev)1146*4882a593Smuzhiyun static char *rt61pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun 	u16 chip;
1149*4882a593Smuzhiyun 	char *fw_name;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	pci_read_config_word(to_pci_dev(rt2x00dev->dev), PCI_DEVICE_ID, &chip);
1152*4882a593Smuzhiyun 	switch (chip) {
1153*4882a593Smuzhiyun 	case RT2561_PCI_ID:
1154*4882a593Smuzhiyun 		fw_name = FIRMWARE_RT2561;
1155*4882a593Smuzhiyun 		break;
1156*4882a593Smuzhiyun 	case RT2561s_PCI_ID:
1157*4882a593Smuzhiyun 		fw_name = FIRMWARE_RT2561s;
1158*4882a593Smuzhiyun 		break;
1159*4882a593Smuzhiyun 	case RT2661_PCI_ID:
1160*4882a593Smuzhiyun 		fw_name = FIRMWARE_RT2661;
1161*4882a593Smuzhiyun 		break;
1162*4882a593Smuzhiyun 	default:
1163*4882a593Smuzhiyun 		fw_name = NULL;
1164*4882a593Smuzhiyun 		break;
1165*4882a593Smuzhiyun 	}
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	return fw_name;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun 
rt61pci_check_firmware(struct rt2x00_dev * rt2x00dev,const u8 * data,const size_t len)1170*4882a593Smuzhiyun static int rt61pci_check_firmware(struct rt2x00_dev *rt2x00dev,
1171*4882a593Smuzhiyun 				  const u8 *data, const size_t len)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun 	u16 fw_crc;
1174*4882a593Smuzhiyun 	u16 crc;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	/*
1177*4882a593Smuzhiyun 	 * Only support 8kb firmware files.
1178*4882a593Smuzhiyun 	 */
1179*4882a593Smuzhiyun 	if (len != 8192)
1180*4882a593Smuzhiyun 		return FW_BAD_LENGTH;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	/*
1183*4882a593Smuzhiyun 	 * The last 2 bytes in the firmware array are the crc checksum itself.
1184*4882a593Smuzhiyun 	 * This means that we should never pass those 2 bytes to the crc
1185*4882a593Smuzhiyun 	 * algorithm.
1186*4882a593Smuzhiyun 	 */
1187*4882a593Smuzhiyun 	fw_crc = (data[len - 2] << 8 | data[len - 1]);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	/*
1190*4882a593Smuzhiyun 	 * Use the crc itu-t algorithm.
1191*4882a593Smuzhiyun 	 */
1192*4882a593Smuzhiyun 	crc = crc_itu_t(0, data, len - 2);
1193*4882a593Smuzhiyun 	crc = crc_itu_t_byte(crc, 0);
1194*4882a593Smuzhiyun 	crc = crc_itu_t_byte(crc, 0);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	return (fw_crc == crc) ? FW_OK : FW_BAD_CRC;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun 
rt61pci_load_firmware(struct rt2x00_dev * rt2x00dev,const u8 * data,const size_t len)1199*4882a593Smuzhiyun static int rt61pci_load_firmware(struct rt2x00_dev *rt2x00dev,
1200*4882a593Smuzhiyun 				 const u8 *data, const size_t len)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun 	int i;
1203*4882a593Smuzhiyun 	u32 reg;
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	/*
1206*4882a593Smuzhiyun 	 * Wait for stable hardware.
1207*4882a593Smuzhiyun 	 */
1208*4882a593Smuzhiyun 	for (i = 0; i < 100; i++) {
1209*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR0);
1210*4882a593Smuzhiyun 		if (reg)
1211*4882a593Smuzhiyun 			break;
1212*4882a593Smuzhiyun 		msleep(1);
1213*4882a593Smuzhiyun 	}
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	if (!reg) {
1216*4882a593Smuzhiyun 		rt2x00_err(rt2x00dev, "Unstable hardware\n");
1217*4882a593Smuzhiyun 		return -EBUSY;
1218*4882a593Smuzhiyun 	}
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	/*
1221*4882a593Smuzhiyun 	 * Prepare MCU and mailbox for firmware loading.
1222*4882a593Smuzhiyun 	 */
1223*4882a593Smuzhiyun 	reg = 0;
1224*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1);
1225*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
1226*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff);
1227*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
1228*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, HOST_CMD_CSR, 0);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	/*
1231*4882a593Smuzhiyun 	 * Write firmware to device.
1232*4882a593Smuzhiyun 	 */
1233*4882a593Smuzhiyun 	reg = 0;
1234*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1);
1235*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 1);
1236*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	rt2x00mmio_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
1239*4882a593Smuzhiyun 				       data, len);
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 0);
1242*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 0);
1245*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	for (i = 0; i < 100; i++) {
1248*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, MCU_CNTL_CSR);
1249*4882a593Smuzhiyun 		if (rt2x00_get_field32(reg, MCU_CNTL_CSR_READY))
1250*4882a593Smuzhiyun 			break;
1251*4882a593Smuzhiyun 		msleep(1);
1252*4882a593Smuzhiyun 	}
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	if (i == 100) {
1255*4882a593Smuzhiyun 		rt2x00_err(rt2x00dev, "MCU Control register not ready\n");
1256*4882a593Smuzhiyun 		return -EBUSY;
1257*4882a593Smuzhiyun 	}
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/*
1260*4882a593Smuzhiyun 	 * Hardware needs another millisecond before it is ready.
1261*4882a593Smuzhiyun 	 */
1262*4882a593Smuzhiyun 	msleep(1);
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	/*
1265*4882a593Smuzhiyun 	 * Reset MAC and BBP registers.
1266*4882a593Smuzhiyun 	 */
1267*4882a593Smuzhiyun 	reg = 0;
1268*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
1269*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
1270*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MAC_CSR1, reg);
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR1);
1273*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
1274*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
1275*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MAC_CSR1, reg);
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR1);
1278*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
1279*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MAC_CSR1, reg);
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	return 0;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun /*
1285*4882a593Smuzhiyun  * Initialization functions.
1286*4882a593Smuzhiyun  */
rt61pci_get_entry_state(struct queue_entry * entry)1287*4882a593Smuzhiyun static bool rt61pci_get_entry_state(struct queue_entry *entry)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun 	struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
1290*4882a593Smuzhiyun 	u32 word;
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	if (entry->queue->qid == QID_RX) {
1293*4882a593Smuzhiyun 		word = rt2x00_desc_read(entry_priv->desc, 0);
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 		return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
1296*4882a593Smuzhiyun 	} else {
1297*4882a593Smuzhiyun 		word = rt2x00_desc_read(entry_priv->desc, 0);
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 		return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
1300*4882a593Smuzhiyun 		        rt2x00_get_field32(word, TXD_W0_VALID));
1301*4882a593Smuzhiyun 	}
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun 
rt61pci_clear_entry(struct queue_entry * entry)1304*4882a593Smuzhiyun static void rt61pci_clear_entry(struct queue_entry *entry)
1305*4882a593Smuzhiyun {
1306*4882a593Smuzhiyun 	struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
1307*4882a593Smuzhiyun 	struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1308*4882a593Smuzhiyun 	u32 word;
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	if (entry->queue->qid == QID_RX) {
1311*4882a593Smuzhiyun 		word = rt2x00_desc_read(entry_priv->desc, 5);
1312*4882a593Smuzhiyun 		rt2x00_set_field32(&word, RXD_W5_BUFFER_PHYSICAL_ADDRESS,
1313*4882a593Smuzhiyun 				   skbdesc->skb_dma);
1314*4882a593Smuzhiyun 		rt2x00_desc_write(entry_priv->desc, 5, word);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 		word = rt2x00_desc_read(entry_priv->desc, 0);
1317*4882a593Smuzhiyun 		rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
1318*4882a593Smuzhiyun 		rt2x00_desc_write(entry_priv->desc, 0, word);
1319*4882a593Smuzhiyun 	} else {
1320*4882a593Smuzhiyun 		word = rt2x00_desc_read(entry_priv->desc, 0);
1321*4882a593Smuzhiyun 		rt2x00_set_field32(&word, TXD_W0_VALID, 0);
1322*4882a593Smuzhiyun 		rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
1323*4882a593Smuzhiyun 		rt2x00_desc_write(entry_priv->desc, 0, word);
1324*4882a593Smuzhiyun 	}
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun 
rt61pci_init_queues(struct rt2x00_dev * rt2x00dev)1327*4882a593Smuzhiyun static int rt61pci_init_queues(struct rt2x00_dev *rt2x00dev)
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun 	struct queue_entry_priv_mmio *entry_priv;
1330*4882a593Smuzhiyun 	u32 reg;
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	/*
1333*4882a593Smuzhiyun 	 * Initialize registers.
1334*4882a593Smuzhiyun 	 */
1335*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TX_RING_CSR0);
1336*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TX_RING_CSR0_AC0_RING_SIZE,
1337*4882a593Smuzhiyun 			   rt2x00dev->tx[0].limit);
1338*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TX_RING_CSR0_AC1_RING_SIZE,
1339*4882a593Smuzhiyun 			   rt2x00dev->tx[1].limit);
1340*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TX_RING_CSR0_AC2_RING_SIZE,
1341*4882a593Smuzhiyun 			   rt2x00dev->tx[2].limit);
1342*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TX_RING_CSR0_AC3_RING_SIZE,
1343*4882a593Smuzhiyun 			   rt2x00dev->tx[3].limit);
1344*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TX_RING_CSR0, reg);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TX_RING_CSR1);
1347*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TX_RING_CSR1_TXD_SIZE,
1348*4882a593Smuzhiyun 			   rt2x00dev->tx[0].desc_size / 4);
1349*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TX_RING_CSR1, reg);
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
1352*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, AC0_BASE_CSR);
1353*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, AC0_BASE_CSR_RING_REGISTER,
1354*4882a593Smuzhiyun 			   entry_priv->desc_dma);
1355*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, AC0_BASE_CSR, reg);
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
1358*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, AC1_BASE_CSR);
1359*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, AC1_BASE_CSR_RING_REGISTER,
1360*4882a593Smuzhiyun 			   entry_priv->desc_dma);
1361*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, AC1_BASE_CSR, reg);
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
1364*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, AC2_BASE_CSR);
1365*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, AC2_BASE_CSR_RING_REGISTER,
1366*4882a593Smuzhiyun 			   entry_priv->desc_dma);
1367*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, AC2_BASE_CSR, reg);
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
1370*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, AC3_BASE_CSR);
1371*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, AC3_BASE_CSR_RING_REGISTER,
1372*4882a593Smuzhiyun 			   entry_priv->desc_dma);
1373*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, AC3_BASE_CSR, reg);
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, RX_RING_CSR);
1376*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RX_RING_CSR_RING_SIZE, rt2x00dev->rx->limit);
1377*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RX_RING_CSR_RXD_SIZE,
1378*4882a593Smuzhiyun 			   rt2x00dev->rx->desc_size / 4);
1379*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RX_RING_CSR_RXD_WRITEBACK_SIZE, 4);
1380*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, RX_RING_CSR, reg);
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	entry_priv = rt2x00dev->rx->entries[0].priv_data;
1383*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, RX_BASE_CSR);
1384*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RX_BASE_CSR_RING_REGISTER,
1385*4882a593Smuzhiyun 			   entry_priv->desc_dma);
1386*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, RX_BASE_CSR, reg);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TX_DMA_DST_CSR);
1389*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC0, 2);
1390*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC1, 2);
1391*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC2, 2);
1392*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC3, 2);
1393*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TX_DMA_DST_CSR, reg);
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, LOAD_TX_RING_CSR);
1396*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC0, 1);
1397*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC1, 1);
1398*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC2, 1);
1399*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC3, 1);
1400*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, LOAD_TX_RING_CSR, reg);
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, RX_CNTL_CSR);
1403*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RX_CNTL_CSR_LOAD_RXD, 1);
1404*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, RX_CNTL_CSR, reg);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	return 0;
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun 
rt61pci_init_registers(struct rt2x00_dev * rt2x00dev)1409*4882a593Smuzhiyun static int rt61pci_init_registers(struct rt2x00_dev *rt2x00dev)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun 	u32 reg;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR0);
1414*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
1415*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
1416*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
1417*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR0, reg);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR1);
1420*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
1421*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
1422*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
1423*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
1424*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
1425*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
1426*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
1427*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
1428*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR1, reg);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	/*
1431*4882a593Smuzhiyun 	 * CCK TXD BBP registers
1432*4882a593Smuzhiyun 	 */
1433*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR2);
1434*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
1435*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
1436*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
1437*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
1438*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
1439*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
1440*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
1441*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
1442*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR2, reg);
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	/*
1445*4882a593Smuzhiyun 	 * OFDM TXD BBP registers
1446*4882a593Smuzhiyun 	 */
1447*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR3);
1448*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
1449*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
1450*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
1451*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
1452*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
1453*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
1454*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR3, reg);
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR7);
1457*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
1458*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
1459*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
1460*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
1461*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR7, reg);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR8);
1464*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
1465*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
1466*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
1467*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
1468*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR8, reg);
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR9);
1471*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL, 0);
1472*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0);
1473*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, 0);
1474*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0);
1475*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1476*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR9_TIMESTAMP_COMPENSATE, 0);
1477*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg);
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MAC_CSR6, 0x00000fff);
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR9);
1484*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
1485*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MAC_CSR9, reg);
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MAC_CSR10, 0x0000071c);
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
1490*4882a593Smuzhiyun 		return -EBUSY;
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MAC_CSR13, 0x0000e000);
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	/*
1495*4882a593Smuzhiyun 	 * Invalidate all Shared Keys (SEC_CSR0),
1496*4882a593Smuzhiyun 	 * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
1497*4882a593Smuzhiyun 	 */
1498*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
1499*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
1500*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, PHY_CSR1, 0x000023b0);
1503*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, PHY_CSR5, 0x060a100c);
1504*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
1505*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, PHY_CSR7, 0x00000a08);
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, PCI_CFG_CSR, 0x28ca4404);
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TEST_MODE_CSR, 0x00000200);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff);
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	/*
1514*4882a593Smuzhiyun 	 * Clear all beacons
1515*4882a593Smuzhiyun 	 * For the Beacon base registers we only need to clear
1516*4882a593Smuzhiyun 	 * the first byte since that byte contains the VALID and OWNER
1517*4882a593Smuzhiyun 	 * bits which (when set to 0) will invalidate the entire beacon.
1518*4882a593Smuzhiyun 	 */
1519*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1520*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1521*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1522*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	/*
1525*4882a593Smuzhiyun 	 * We must clear the error counters.
1526*4882a593Smuzhiyun 	 * These registers are cleared on read,
1527*4882a593Smuzhiyun 	 * so we may pass a useless variable to store the value.
1528*4882a593Smuzhiyun 	 */
1529*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, STA_CSR0);
1530*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, STA_CSR1);
1531*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, STA_CSR2);
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun 	/*
1534*4882a593Smuzhiyun 	 * Reset MAC and BBP registers.
1535*4882a593Smuzhiyun 	 */
1536*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR1);
1537*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
1538*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
1539*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MAC_CSR1, reg);
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR1);
1542*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
1543*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
1544*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MAC_CSR1, reg);
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR1);
1547*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
1548*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MAC_CSR1, reg);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	return 0;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun 
rt61pci_wait_bbp_ready(struct rt2x00_dev * rt2x00dev)1553*4882a593Smuzhiyun static int rt61pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1554*4882a593Smuzhiyun {
1555*4882a593Smuzhiyun 	unsigned int i;
1556*4882a593Smuzhiyun 	u8 value;
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1559*4882a593Smuzhiyun 		value = rt61pci_bbp_read(rt2x00dev, 0);
1560*4882a593Smuzhiyun 		if ((value != 0xff) && (value != 0x00))
1561*4882a593Smuzhiyun 			return 0;
1562*4882a593Smuzhiyun 		udelay(REGISTER_BUSY_DELAY);
1563*4882a593Smuzhiyun 	}
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
1566*4882a593Smuzhiyun 	return -EACCES;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun 
rt61pci_init_bbp(struct rt2x00_dev * rt2x00dev)1569*4882a593Smuzhiyun static int rt61pci_init_bbp(struct rt2x00_dev *rt2x00dev)
1570*4882a593Smuzhiyun {
1571*4882a593Smuzhiyun 	unsigned int i;
1572*4882a593Smuzhiyun 	u16 eeprom;
1573*4882a593Smuzhiyun 	u8 reg_id;
1574*4882a593Smuzhiyun 	u8 value;
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	if (unlikely(rt61pci_wait_bbp_ready(rt2x00dev)))
1577*4882a593Smuzhiyun 		return -EACCES;
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 3, 0x00);
1580*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 15, 0x30);
1581*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 21, 0xc8);
1582*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 22, 0x38);
1583*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 23, 0x06);
1584*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 24, 0xfe);
1585*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 25, 0x0a);
1586*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 26, 0x0d);
1587*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 34, 0x12);
1588*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 37, 0x07);
1589*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 39, 0xf8);
1590*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 41, 0x60);
1591*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 53, 0x10);
1592*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 54, 0x18);
1593*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 60, 0x10);
1594*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 61, 0x04);
1595*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 62, 0x04);
1596*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 75, 0xfe);
1597*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 86, 0xfe);
1598*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 88, 0xfe);
1599*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 90, 0x0f);
1600*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 99, 0x00);
1601*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 102, 0x16);
1602*4882a593Smuzhiyun 	rt61pci_bbp_write(rt2x00dev, 107, 0x04);
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1605*4882a593Smuzhiyun 		eeprom = rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i);
1606*4882a593Smuzhiyun 
1607*4882a593Smuzhiyun 		if (eeprom != 0xffff && eeprom != 0x0000) {
1608*4882a593Smuzhiyun 			reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1609*4882a593Smuzhiyun 			value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
1610*4882a593Smuzhiyun 			rt61pci_bbp_write(rt2x00dev, reg_id, value);
1611*4882a593Smuzhiyun 		}
1612*4882a593Smuzhiyun 	}
1613*4882a593Smuzhiyun 
1614*4882a593Smuzhiyun 	return 0;
1615*4882a593Smuzhiyun }
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun /*
1618*4882a593Smuzhiyun  * Device state switch handlers.
1619*4882a593Smuzhiyun  */
rt61pci_toggle_irq(struct rt2x00_dev * rt2x00dev,enum dev_state state)1620*4882a593Smuzhiyun static void rt61pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
1621*4882a593Smuzhiyun 			       enum dev_state state)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun 	int mask = (state == STATE_RADIO_IRQ_OFF);
1624*4882a593Smuzhiyun 	u32 reg;
1625*4882a593Smuzhiyun 	unsigned long flags;
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	/*
1628*4882a593Smuzhiyun 	 * When interrupts are being enabled, the interrupt registers
1629*4882a593Smuzhiyun 	 * should clear the register to assure a clean state.
1630*4882a593Smuzhiyun 	 */
1631*4882a593Smuzhiyun 	if (state == STATE_RADIO_IRQ_ON) {
1632*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, INT_SOURCE_CSR);
1633*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, MCU_INT_SOURCE_CSR);
1636*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg);
1637*4882a593Smuzhiyun 	}
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	/*
1640*4882a593Smuzhiyun 	 * Only toggle the interrupts bits we are going to use.
1641*4882a593Smuzhiyun 	 * Non-checked interrupt bits are disabled by default.
1642*4882a593Smuzhiyun 	 */
1643*4882a593Smuzhiyun 	spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, INT_MASK_CSR);
1646*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, INT_MASK_CSR_TXDONE, mask);
1647*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, INT_MASK_CSR_RXDONE, mask);
1648*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, INT_MASK_CSR_BEACON_DONE, mask);
1649*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, INT_MASK_CSR_ENABLE_MITIGATION, mask);
1650*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, INT_MASK_CSR_MITIGATION_PERIOD, 0xff);
1651*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, INT_MASK_CSR, reg);
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MCU_INT_MASK_CSR);
1654*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_0, mask);
1655*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_1, mask);
1656*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_2, mask);
1657*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_3, mask);
1658*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_4, mask);
1659*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_5, mask);
1660*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_6, mask);
1661*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_7, mask);
1662*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_TWAKEUP, mask);
1663*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MCU_INT_MASK_CSR, reg);
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	if (state == STATE_RADIO_IRQ_OFF) {
1668*4882a593Smuzhiyun 		/*
1669*4882a593Smuzhiyun 		 * Ensure that all tasklets are finished.
1670*4882a593Smuzhiyun 		 */
1671*4882a593Smuzhiyun 		tasklet_kill(&rt2x00dev->txstatus_tasklet);
1672*4882a593Smuzhiyun 		tasklet_kill(&rt2x00dev->rxdone_tasklet);
1673*4882a593Smuzhiyun 		tasklet_kill(&rt2x00dev->autowake_tasklet);
1674*4882a593Smuzhiyun 		tasklet_kill(&rt2x00dev->tbtt_tasklet);
1675*4882a593Smuzhiyun 	}
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun 
rt61pci_enable_radio(struct rt2x00_dev * rt2x00dev)1678*4882a593Smuzhiyun static int rt61pci_enable_radio(struct rt2x00_dev *rt2x00dev)
1679*4882a593Smuzhiyun {
1680*4882a593Smuzhiyun 	u32 reg;
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	/*
1683*4882a593Smuzhiyun 	 * Initialize all registers.
1684*4882a593Smuzhiyun 	 */
1685*4882a593Smuzhiyun 	if (unlikely(rt61pci_init_queues(rt2x00dev) ||
1686*4882a593Smuzhiyun 		     rt61pci_init_registers(rt2x00dev) ||
1687*4882a593Smuzhiyun 		     rt61pci_init_bbp(rt2x00dev)))
1688*4882a593Smuzhiyun 		return -EIO;
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	/*
1691*4882a593Smuzhiyun 	 * Enable RX.
1692*4882a593Smuzhiyun 	 */
1693*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, RX_CNTL_CSR);
1694*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RX_CNTL_CSR_ENABLE_RX_DMA, 1);
1695*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, RX_CNTL_CSR, reg);
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	return 0;
1698*4882a593Smuzhiyun }
1699*4882a593Smuzhiyun 
rt61pci_disable_radio(struct rt2x00_dev * rt2x00dev)1700*4882a593Smuzhiyun static void rt61pci_disable_radio(struct rt2x00_dev *rt2x00dev)
1701*4882a593Smuzhiyun {
1702*4882a593Smuzhiyun 	/*
1703*4882a593Smuzhiyun 	 * Disable power
1704*4882a593Smuzhiyun 	 */
1705*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
1706*4882a593Smuzhiyun }
1707*4882a593Smuzhiyun 
rt61pci_set_state(struct rt2x00_dev * rt2x00dev,enum dev_state state)1708*4882a593Smuzhiyun static int rt61pci_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
1709*4882a593Smuzhiyun {
1710*4882a593Smuzhiyun 	u32 reg, reg2;
1711*4882a593Smuzhiyun 	unsigned int i;
1712*4882a593Smuzhiyun 	char put_to_sleep;
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	put_to_sleep = (state != STATE_AWAKE);
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR12);
1717*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
1718*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
1719*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MAC_CSR12, reg);
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	/*
1722*4882a593Smuzhiyun 	 * Device is not guaranteed to be in the requested state yet.
1723*4882a593Smuzhiyun 	 * We must wait until the register indicates that the
1724*4882a593Smuzhiyun 	 * device has entered the correct state.
1725*4882a593Smuzhiyun 	 */
1726*4882a593Smuzhiyun 	for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1727*4882a593Smuzhiyun 		reg2 = rt2x00mmio_register_read(rt2x00dev, MAC_CSR12);
1728*4882a593Smuzhiyun 		state = rt2x00_get_field32(reg2, MAC_CSR12_BBP_CURRENT_STATE);
1729*4882a593Smuzhiyun 		if (state == !put_to_sleep)
1730*4882a593Smuzhiyun 			return 0;
1731*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, MAC_CSR12, reg);
1732*4882a593Smuzhiyun 		msleep(10);
1733*4882a593Smuzhiyun 	}
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	return -EBUSY;
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun 
rt61pci_set_device_state(struct rt2x00_dev * rt2x00dev,enum dev_state state)1738*4882a593Smuzhiyun static int rt61pci_set_device_state(struct rt2x00_dev *rt2x00dev,
1739*4882a593Smuzhiyun 				    enum dev_state state)
1740*4882a593Smuzhiyun {
1741*4882a593Smuzhiyun 	int retval = 0;
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	switch (state) {
1744*4882a593Smuzhiyun 	case STATE_RADIO_ON:
1745*4882a593Smuzhiyun 		retval = rt61pci_enable_radio(rt2x00dev);
1746*4882a593Smuzhiyun 		break;
1747*4882a593Smuzhiyun 	case STATE_RADIO_OFF:
1748*4882a593Smuzhiyun 		rt61pci_disable_radio(rt2x00dev);
1749*4882a593Smuzhiyun 		break;
1750*4882a593Smuzhiyun 	case STATE_RADIO_IRQ_ON:
1751*4882a593Smuzhiyun 	case STATE_RADIO_IRQ_OFF:
1752*4882a593Smuzhiyun 		rt61pci_toggle_irq(rt2x00dev, state);
1753*4882a593Smuzhiyun 		break;
1754*4882a593Smuzhiyun 	case STATE_DEEP_SLEEP:
1755*4882a593Smuzhiyun 	case STATE_SLEEP:
1756*4882a593Smuzhiyun 	case STATE_STANDBY:
1757*4882a593Smuzhiyun 	case STATE_AWAKE:
1758*4882a593Smuzhiyun 		retval = rt61pci_set_state(rt2x00dev, state);
1759*4882a593Smuzhiyun 		break;
1760*4882a593Smuzhiyun 	default:
1761*4882a593Smuzhiyun 		retval = -ENOTSUPP;
1762*4882a593Smuzhiyun 		break;
1763*4882a593Smuzhiyun 	}
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	if (unlikely(retval))
1766*4882a593Smuzhiyun 		rt2x00_err(rt2x00dev, "Device failed to enter state %d (%d)\n",
1767*4882a593Smuzhiyun 			   state, retval);
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	return retval;
1770*4882a593Smuzhiyun }
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun /*
1773*4882a593Smuzhiyun  * TX descriptor initialization
1774*4882a593Smuzhiyun  */
rt61pci_write_tx_desc(struct queue_entry * entry,struct txentry_desc * txdesc)1775*4882a593Smuzhiyun static void rt61pci_write_tx_desc(struct queue_entry *entry,
1776*4882a593Smuzhiyun 				  struct txentry_desc *txdesc)
1777*4882a593Smuzhiyun {
1778*4882a593Smuzhiyun 	struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1779*4882a593Smuzhiyun 	struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
1780*4882a593Smuzhiyun 	__le32 *txd = entry_priv->desc;
1781*4882a593Smuzhiyun 	u32 word;
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	/*
1784*4882a593Smuzhiyun 	 * Start writing the descriptor words.
1785*4882a593Smuzhiyun 	 */
1786*4882a593Smuzhiyun 	word = rt2x00_desc_read(txd, 1);
1787*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, entry->queue->qid);
1788*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W1_AIFSN, entry->queue->aifs);
1789*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W1_CWMIN, entry->queue->cw_min);
1790*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W1_CWMAX, entry->queue->cw_max);
1791*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, txdesc->iv_offset);
1792*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE,
1793*4882a593Smuzhiyun 			   test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
1794*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W1_BUFFER_COUNT, 1);
1795*4882a593Smuzhiyun 	rt2x00_desc_write(txd, 1, word);
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	word = rt2x00_desc_read(txd, 2);
1798*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->u.plcp.signal);
1799*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->u.plcp.service);
1800*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW,
1801*4882a593Smuzhiyun 			   txdesc->u.plcp.length_low);
1802*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH,
1803*4882a593Smuzhiyun 			   txdesc->u.plcp.length_high);
1804*4882a593Smuzhiyun 	rt2x00_desc_write(txd, 2, word);
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	if (test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags)) {
1807*4882a593Smuzhiyun 		_rt2x00_desc_write(txd, 3, skbdesc->iv[0]);
1808*4882a593Smuzhiyun 		_rt2x00_desc_write(txd, 4, skbdesc->iv[1]);
1809*4882a593Smuzhiyun 	}
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	word = rt2x00_desc_read(txd, 5);
1812*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W5_PID_TYPE, entry->queue->qid);
1813*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W5_PID_SUBTYPE, entry->entry_idx);
1814*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W5_TX_POWER,
1815*4882a593Smuzhiyun 			   TXPOWER_TO_DEV(entry->queue->rt2x00dev->tx_power));
1816*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
1817*4882a593Smuzhiyun 	rt2x00_desc_write(txd, 5, word);
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	if (entry->queue->qid != QID_BEACON) {
1820*4882a593Smuzhiyun 		word = rt2x00_desc_read(txd, 6);
1821*4882a593Smuzhiyun 		rt2x00_set_field32(&word, TXD_W6_BUFFER_PHYSICAL_ADDRESS,
1822*4882a593Smuzhiyun 				   skbdesc->skb_dma);
1823*4882a593Smuzhiyun 		rt2x00_desc_write(txd, 6, word);
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 		word = rt2x00_desc_read(txd, 11);
1826*4882a593Smuzhiyun 		rt2x00_set_field32(&word, TXD_W11_BUFFER_LENGTH0,
1827*4882a593Smuzhiyun 				   txdesc->length);
1828*4882a593Smuzhiyun 		rt2x00_desc_write(txd, 11, word);
1829*4882a593Smuzhiyun 	}
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	/*
1832*4882a593Smuzhiyun 	 * Writing TXD word 0 must the last to prevent a race condition with
1833*4882a593Smuzhiyun 	 * the device, whereby the device may take hold of the TXD before we
1834*4882a593Smuzhiyun 	 * finished updating it.
1835*4882a593Smuzhiyun 	 */
1836*4882a593Smuzhiyun 	word = rt2x00_desc_read(txd, 0);
1837*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
1838*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1839*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
1840*4882a593Smuzhiyun 			   test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
1841*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_ACK,
1842*4882a593Smuzhiyun 			   test_bit(ENTRY_TXD_ACK, &txdesc->flags));
1843*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
1844*4882a593Smuzhiyun 			   test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
1845*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_OFDM,
1846*4882a593Smuzhiyun 			   (txdesc->rate_mode == RATE_MODE_OFDM));
1847*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs);
1848*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
1849*4882a593Smuzhiyun 			   test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
1850*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_TKIP_MIC,
1851*4882a593Smuzhiyun 			   test_bit(ENTRY_TXD_ENCRYPT_MMIC, &txdesc->flags));
1852*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_KEY_TABLE,
1853*4882a593Smuzhiyun 			   test_bit(ENTRY_TXD_ENCRYPT_PAIRWISE, &txdesc->flags));
1854*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_KEY_INDEX, txdesc->key_idx);
1855*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length);
1856*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_BURST,
1857*4882a593Smuzhiyun 			   test_bit(ENTRY_TXD_BURST, &txdesc->flags));
1858*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, txdesc->cipher);
1859*4882a593Smuzhiyun 	rt2x00_desc_write(txd, 0, word);
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	/*
1862*4882a593Smuzhiyun 	 * Register descriptor details in skb frame descriptor.
1863*4882a593Smuzhiyun 	 */
1864*4882a593Smuzhiyun 	skbdesc->desc = txd;
1865*4882a593Smuzhiyun 	skbdesc->desc_len = (entry->queue->qid == QID_BEACON) ? TXINFO_SIZE :
1866*4882a593Smuzhiyun 			    TXD_DESC_SIZE;
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun /*
1870*4882a593Smuzhiyun  * TX data initialization
1871*4882a593Smuzhiyun  */
rt61pci_write_beacon(struct queue_entry * entry,struct txentry_desc * txdesc)1872*4882a593Smuzhiyun static void rt61pci_write_beacon(struct queue_entry *entry,
1873*4882a593Smuzhiyun 				 struct txentry_desc *txdesc)
1874*4882a593Smuzhiyun {
1875*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1876*4882a593Smuzhiyun 	struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
1877*4882a593Smuzhiyun 	unsigned int beacon_base;
1878*4882a593Smuzhiyun 	unsigned int padding_len;
1879*4882a593Smuzhiyun 	u32 orig_reg, reg;
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	/*
1882*4882a593Smuzhiyun 	 * Disable beaconing while we are reloading the beacon data,
1883*4882a593Smuzhiyun 	 * otherwise we might be sending out invalid data.
1884*4882a593Smuzhiyun 	 */
1885*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR9);
1886*4882a593Smuzhiyun 	orig_reg = reg;
1887*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1888*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg);
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	/*
1891*4882a593Smuzhiyun 	 * Write the TX descriptor for the beacon.
1892*4882a593Smuzhiyun 	 */
1893*4882a593Smuzhiyun 	rt61pci_write_tx_desc(entry, txdesc);
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	/*
1896*4882a593Smuzhiyun 	 * Dump beacon to userspace through debugfs.
1897*4882a593Smuzhiyun 	 */
1898*4882a593Smuzhiyun 	rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry);
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 	/*
1901*4882a593Smuzhiyun 	 * Write entire beacon with descriptor and padding to register.
1902*4882a593Smuzhiyun 	 */
1903*4882a593Smuzhiyun 	padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
1904*4882a593Smuzhiyun 	if (padding_len && skb_pad(entry->skb, padding_len)) {
1905*4882a593Smuzhiyun 		rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
1906*4882a593Smuzhiyun 		/* skb freed by skb_pad() on failure */
1907*4882a593Smuzhiyun 		entry->skb = NULL;
1908*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, orig_reg);
1909*4882a593Smuzhiyun 		return;
1910*4882a593Smuzhiyun 	}
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 	beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
1913*4882a593Smuzhiyun 	rt2x00mmio_register_multiwrite(rt2x00dev, beacon_base,
1914*4882a593Smuzhiyun 				       entry_priv->desc, TXINFO_SIZE);
1915*4882a593Smuzhiyun 	rt2x00mmio_register_multiwrite(rt2x00dev, beacon_base + TXINFO_SIZE,
1916*4882a593Smuzhiyun 				       entry->skb->data,
1917*4882a593Smuzhiyun 				       entry->skb->len + padding_len);
1918*4882a593Smuzhiyun 
1919*4882a593Smuzhiyun 	/*
1920*4882a593Smuzhiyun 	 * Enable beaconing again.
1921*4882a593Smuzhiyun 	 *
1922*4882a593Smuzhiyun 	 * For Wi-Fi faily generated beacons between participating
1923*4882a593Smuzhiyun 	 * stations. Set TBTT phase adaptive adjustment step to 8us.
1924*4882a593Smuzhiyun 	 */
1925*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
1928*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg);
1929*4882a593Smuzhiyun 
1930*4882a593Smuzhiyun 	/*
1931*4882a593Smuzhiyun 	 * Clean up beacon skb.
1932*4882a593Smuzhiyun 	 */
1933*4882a593Smuzhiyun 	dev_kfree_skb_any(entry->skb);
1934*4882a593Smuzhiyun 	entry->skb = NULL;
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun 
rt61pci_clear_beacon(struct queue_entry * entry)1937*4882a593Smuzhiyun static void rt61pci_clear_beacon(struct queue_entry *entry)
1938*4882a593Smuzhiyun {
1939*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1940*4882a593Smuzhiyun 	u32 orig_reg, reg;
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 	/*
1943*4882a593Smuzhiyun 	 * Disable beaconing while we are reloading the beacon data,
1944*4882a593Smuzhiyun 	 * otherwise we might be sending out invalid data.
1945*4882a593Smuzhiyun 	 */
1946*4882a593Smuzhiyun 	orig_reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR9);
1947*4882a593Smuzhiyun 	reg = orig_reg;
1948*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1949*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, reg);
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun 	/*
1952*4882a593Smuzhiyun 	 * Clear beacon.
1953*4882a593Smuzhiyun 	 */
1954*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev,
1955*4882a593Smuzhiyun 				  HW_BEACON_OFFSET(entry->entry_idx), 0);
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	/*
1958*4882a593Smuzhiyun 	 * Restore global beaconing state.
1959*4882a593Smuzhiyun 	 */
1960*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXRX_CSR9, orig_reg);
1961*4882a593Smuzhiyun }
1962*4882a593Smuzhiyun 
1963*4882a593Smuzhiyun /*
1964*4882a593Smuzhiyun  * RX control handlers
1965*4882a593Smuzhiyun  */
rt61pci_agc_to_rssi(struct rt2x00_dev * rt2x00dev,int rxd_w1)1966*4882a593Smuzhiyun static int rt61pci_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun 	u8 offset = rt2x00dev->lna_gain;
1969*4882a593Smuzhiyun 	u8 lna;
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 	lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
1972*4882a593Smuzhiyun 	switch (lna) {
1973*4882a593Smuzhiyun 	case 3:
1974*4882a593Smuzhiyun 		offset += 90;
1975*4882a593Smuzhiyun 		break;
1976*4882a593Smuzhiyun 	case 2:
1977*4882a593Smuzhiyun 		offset += 74;
1978*4882a593Smuzhiyun 		break;
1979*4882a593Smuzhiyun 	case 1:
1980*4882a593Smuzhiyun 		offset += 64;
1981*4882a593Smuzhiyun 		break;
1982*4882a593Smuzhiyun 	default:
1983*4882a593Smuzhiyun 		return 0;
1984*4882a593Smuzhiyun 	}
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	if (rt2x00dev->curr_band == NL80211_BAND_5GHZ) {
1987*4882a593Smuzhiyun 		if (lna == 3 || lna == 2)
1988*4882a593Smuzhiyun 			offset += 10;
1989*4882a593Smuzhiyun 	}
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
1992*4882a593Smuzhiyun }
1993*4882a593Smuzhiyun 
rt61pci_fill_rxdone(struct queue_entry * entry,struct rxdone_entry_desc * rxdesc)1994*4882a593Smuzhiyun static void rt61pci_fill_rxdone(struct queue_entry *entry,
1995*4882a593Smuzhiyun 				struct rxdone_entry_desc *rxdesc)
1996*4882a593Smuzhiyun {
1997*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1998*4882a593Smuzhiyun 	struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
1999*4882a593Smuzhiyun 	u32 word0;
2000*4882a593Smuzhiyun 	u32 word1;
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 	word0 = rt2x00_desc_read(entry_priv->desc, 0);
2003*4882a593Smuzhiyun 	word1 = rt2x00_desc_read(entry_priv->desc, 1);
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
2006*4882a593Smuzhiyun 		rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
2007*4882a593Smuzhiyun 
2008*4882a593Smuzhiyun 	rxdesc->cipher = rt2x00_get_field32(word0, RXD_W0_CIPHER_ALG);
2009*4882a593Smuzhiyun 	rxdesc->cipher_status = rt2x00_get_field32(word0, RXD_W0_CIPHER_ERROR);
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 	if (rxdesc->cipher != CIPHER_NONE) {
2012*4882a593Smuzhiyun 		rxdesc->iv[0] = _rt2x00_desc_read(entry_priv->desc, 2);
2013*4882a593Smuzhiyun 		rxdesc->iv[1] = _rt2x00_desc_read(entry_priv->desc, 3);
2014*4882a593Smuzhiyun 		rxdesc->dev_flags |= RXDONE_CRYPTO_IV;
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 		rxdesc->icv = _rt2x00_desc_read(entry_priv->desc, 4);
2017*4882a593Smuzhiyun 		rxdesc->dev_flags |= RXDONE_CRYPTO_ICV;
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun 		/*
2020*4882a593Smuzhiyun 		 * Hardware has stripped IV/EIV data from 802.11 frame during
2021*4882a593Smuzhiyun 		 * decryption. It has provided the data separately but rt2x00lib
2022*4882a593Smuzhiyun 		 * should decide if it should be reinserted.
2023*4882a593Smuzhiyun 		 */
2024*4882a593Smuzhiyun 		rxdesc->flags |= RX_FLAG_IV_STRIPPED;
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 		/*
2027*4882a593Smuzhiyun 		 * The hardware has already checked the Michael Mic and has
2028*4882a593Smuzhiyun 		 * stripped it from the frame. Signal this to mac80211.
2029*4882a593Smuzhiyun 		 */
2030*4882a593Smuzhiyun 		rxdesc->flags |= RX_FLAG_MMIC_STRIPPED;
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 		if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
2033*4882a593Smuzhiyun 			rxdesc->flags |= RX_FLAG_DECRYPTED;
2034*4882a593Smuzhiyun 		else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
2035*4882a593Smuzhiyun 			rxdesc->flags |= RX_FLAG_MMIC_ERROR;
2036*4882a593Smuzhiyun 	}
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	/*
2039*4882a593Smuzhiyun 	 * Obtain the status about this packet.
2040*4882a593Smuzhiyun 	 * When frame was received with an OFDM bitrate,
2041*4882a593Smuzhiyun 	 * the signal is the PLCP value. If it was received with
2042*4882a593Smuzhiyun 	 * a CCK bitrate the signal is the rate in 100kbit/s.
2043*4882a593Smuzhiyun 	 */
2044*4882a593Smuzhiyun 	rxdesc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
2045*4882a593Smuzhiyun 	rxdesc->rssi = rt61pci_agc_to_rssi(rt2x00dev, word1);
2046*4882a593Smuzhiyun 	rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun 	if (rt2x00_get_field32(word0, RXD_W0_OFDM))
2049*4882a593Smuzhiyun 		rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
2050*4882a593Smuzhiyun 	else
2051*4882a593Smuzhiyun 		rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
2052*4882a593Smuzhiyun 	if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
2053*4882a593Smuzhiyun 		rxdesc->dev_flags |= RXDONE_MY_BSS;
2054*4882a593Smuzhiyun }
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun /*
2057*4882a593Smuzhiyun  * Interrupt functions.
2058*4882a593Smuzhiyun  */
rt61pci_txdone(struct rt2x00_dev * rt2x00dev)2059*4882a593Smuzhiyun static void rt61pci_txdone(struct rt2x00_dev *rt2x00dev)
2060*4882a593Smuzhiyun {
2061*4882a593Smuzhiyun 	struct data_queue *queue;
2062*4882a593Smuzhiyun 	struct queue_entry *entry;
2063*4882a593Smuzhiyun 	struct queue_entry *entry_done;
2064*4882a593Smuzhiyun 	struct queue_entry_priv_mmio *entry_priv;
2065*4882a593Smuzhiyun 	struct txdone_entry_desc txdesc;
2066*4882a593Smuzhiyun 	u32 word;
2067*4882a593Smuzhiyun 	u32 reg;
2068*4882a593Smuzhiyun 	int type;
2069*4882a593Smuzhiyun 	int index;
2070*4882a593Smuzhiyun 	int i;
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun 	/*
2073*4882a593Smuzhiyun 	 * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO
2074*4882a593Smuzhiyun 	 * at most X times and also stop processing once the TX_STA_FIFO_VALID
2075*4882a593Smuzhiyun 	 * flag is not set anymore.
2076*4882a593Smuzhiyun 	 *
2077*4882a593Smuzhiyun 	 * The legacy drivers use X=TX_RING_SIZE but state in a comment
2078*4882a593Smuzhiyun 	 * that the TX_STA_FIFO stack has a size of 16. We stick to our
2079*4882a593Smuzhiyun 	 * tx ring size for now.
2080*4882a593Smuzhiyun 	 */
2081*4882a593Smuzhiyun 	for (i = 0; i < rt2x00dev->tx->limit; i++) {
2082*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, STA_CSR4);
2083*4882a593Smuzhiyun 		if (!rt2x00_get_field32(reg, STA_CSR4_VALID))
2084*4882a593Smuzhiyun 			break;
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 		/*
2087*4882a593Smuzhiyun 		 * Skip this entry when it contains an invalid
2088*4882a593Smuzhiyun 		 * queue identication number.
2089*4882a593Smuzhiyun 		 */
2090*4882a593Smuzhiyun 		type = rt2x00_get_field32(reg, STA_CSR4_PID_TYPE);
2091*4882a593Smuzhiyun 		queue = rt2x00queue_get_tx_queue(rt2x00dev, type);
2092*4882a593Smuzhiyun 		if (unlikely(!queue))
2093*4882a593Smuzhiyun 			continue;
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 		/*
2096*4882a593Smuzhiyun 		 * Skip this entry when it contains an invalid
2097*4882a593Smuzhiyun 		 * index number.
2098*4882a593Smuzhiyun 		 */
2099*4882a593Smuzhiyun 		index = rt2x00_get_field32(reg, STA_CSR4_PID_SUBTYPE);
2100*4882a593Smuzhiyun 		if (unlikely(index >= queue->limit))
2101*4882a593Smuzhiyun 			continue;
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 		entry = &queue->entries[index];
2104*4882a593Smuzhiyun 		entry_priv = entry->priv_data;
2105*4882a593Smuzhiyun 		word = rt2x00_desc_read(entry_priv->desc, 0);
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun 		if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
2108*4882a593Smuzhiyun 		    !rt2x00_get_field32(word, TXD_W0_VALID))
2109*4882a593Smuzhiyun 			return;
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 		entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
2112*4882a593Smuzhiyun 		while (entry != entry_done) {
2113*4882a593Smuzhiyun 			/* Catch up.
2114*4882a593Smuzhiyun 			 * Just report any entries we missed as failed.
2115*4882a593Smuzhiyun 			 */
2116*4882a593Smuzhiyun 			rt2x00_warn(rt2x00dev, "TX status report missed for entry %d\n",
2117*4882a593Smuzhiyun 				    entry_done->entry_idx);
2118*4882a593Smuzhiyun 
2119*4882a593Smuzhiyun 			rt2x00lib_txdone_noinfo(entry_done, TXDONE_UNKNOWN);
2120*4882a593Smuzhiyun 			entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
2121*4882a593Smuzhiyun 		}
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun 		/*
2124*4882a593Smuzhiyun 		 * Obtain the status about this packet.
2125*4882a593Smuzhiyun 		 */
2126*4882a593Smuzhiyun 		txdesc.flags = 0;
2127*4882a593Smuzhiyun 		switch (rt2x00_get_field32(reg, STA_CSR4_TX_RESULT)) {
2128*4882a593Smuzhiyun 		case 0: /* Success, maybe with retry */
2129*4882a593Smuzhiyun 			__set_bit(TXDONE_SUCCESS, &txdesc.flags);
2130*4882a593Smuzhiyun 			break;
2131*4882a593Smuzhiyun 		case 6: /* Failure, excessive retries */
2132*4882a593Smuzhiyun 			__set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
2133*4882a593Smuzhiyun 			fallthrough;	/* this is a failed frame! */
2134*4882a593Smuzhiyun 		default: /* Failure */
2135*4882a593Smuzhiyun 			__set_bit(TXDONE_FAILURE, &txdesc.flags);
2136*4882a593Smuzhiyun 		}
2137*4882a593Smuzhiyun 		txdesc.retry = rt2x00_get_field32(reg, STA_CSR4_RETRY_COUNT);
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun 		/*
2140*4882a593Smuzhiyun 		 * the frame was retried at least once
2141*4882a593Smuzhiyun 		 * -> hw used fallback rates
2142*4882a593Smuzhiyun 		 */
2143*4882a593Smuzhiyun 		if (txdesc.retry)
2144*4882a593Smuzhiyun 			__set_bit(TXDONE_FALLBACK, &txdesc.flags);
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 		rt2x00lib_txdone(entry, &txdesc);
2147*4882a593Smuzhiyun 	}
2148*4882a593Smuzhiyun }
2149*4882a593Smuzhiyun 
rt61pci_wakeup(struct rt2x00_dev * rt2x00dev)2150*4882a593Smuzhiyun static void rt61pci_wakeup(struct rt2x00_dev *rt2x00dev)
2151*4882a593Smuzhiyun {
2152*4882a593Smuzhiyun 	struct rt2x00lib_conf libconf = { .conf = &rt2x00dev->hw->conf };
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun 	rt61pci_config(rt2x00dev, &libconf, IEEE80211_CONF_CHANGE_PS);
2155*4882a593Smuzhiyun }
2156*4882a593Smuzhiyun 
rt61pci_enable_interrupt(struct rt2x00_dev * rt2x00dev,struct rt2x00_field32 irq_field)2157*4882a593Smuzhiyun static inline void rt61pci_enable_interrupt(struct rt2x00_dev *rt2x00dev,
2158*4882a593Smuzhiyun 					    struct rt2x00_field32 irq_field)
2159*4882a593Smuzhiyun {
2160*4882a593Smuzhiyun 	u32 reg;
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 	/*
2163*4882a593Smuzhiyun 	 * Enable a single interrupt. The interrupt mask register
2164*4882a593Smuzhiyun 	 * access needs locking.
2165*4882a593Smuzhiyun 	 */
2166*4882a593Smuzhiyun 	spin_lock_irq(&rt2x00dev->irqmask_lock);
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, INT_MASK_CSR);
2169*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, irq_field, 0);
2170*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, INT_MASK_CSR, reg);
2171*4882a593Smuzhiyun 
2172*4882a593Smuzhiyun 	spin_unlock_irq(&rt2x00dev->irqmask_lock);
2173*4882a593Smuzhiyun }
2174*4882a593Smuzhiyun 
rt61pci_enable_mcu_interrupt(struct rt2x00_dev * rt2x00dev,struct rt2x00_field32 irq_field)2175*4882a593Smuzhiyun static void rt61pci_enable_mcu_interrupt(struct rt2x00_dev *rt2x00dev,
2176*4882a593Smuzhiyun 					 struct rt2x00_field32 irq_field)
2177*4882a593Smuzhiyun {
2178*4882a593Smuzhiyun 	u32 reg;
2179*4882a593Smuzhiyun 
2180*4882a593Smuzhiyun 	/*
2181*4882a593Smuzhiyun 	 * Enable a single MCU interrupt. The interrupt mask register
2182*4882a593Smuzhiyun 	 * access needs locking.
2183*4882a593Smuzhiyun 	 */
2184*4882a593Smuzhiyun 	spin_lock_irq(&rt2x00dev->irqmask_lock);
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MCU_INT_MASK_CSR);
2187*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, irq_field, 0);
2188*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MCU_INT_MASK_CSR, reg);
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 	spin_unlock_irq(&rt2x00dev->irqmask_lock);
2191*4882a593Smuzhiyun }
2192*4882a593Smuzhiyun 
rt61pci_txstatus_tasklet(struct tasklet_struct * t)2193*4882a593Smuzhiyun static void rt61pci_txstatus_tasklet(struct tasklet_struct *t)
2194*4882a593Smuzhiyun {
2195*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = from_tasklet(rt2x00dev, t,
2196*4882a593Smuzhiyun 						    txstatus_tasklet);
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun 	rt61pci_txdone(rt2x00dev);
2199*4882a593Smuzhiyun 	if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2200*4882a593Smuzhiyun 		rt61pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_TXDONE);
2201*4882a593Smuzhiyun }
2202*4882a593Smuzhiyun 
rt61pci_tbtt_tasklet(struct tasklet_struct * t)2203*4882a593Smuzhiyun static void rt61pci_tbtt_tasklet(struct tasklet_struct *t)
2204*4882a593Smuzhiyun {
2205*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = from_tasklet(rt2x00dev, t, tbtt_tasklet);
2206*4882a593Smuzhiyun 	rt2x00lib_beacondone(rt2x00dev);
2207*4882a593Smuzhiyun 	if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2208*4882a593Smuzhiyun 		rt61pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_BEACON_DONE);
2209*4882a593Smuzhiyun }
2210*4882a593Smuzhiyun 
rt61pci_rxdone_tasklet(struct tasklet_struct * t)2211*4882a593Smuzhiyun static void rt61pci_rxdone_tasklet(struct tasklet_struct *t)
2212*4882a593Smuzhiyun {
2213*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = from_tasklet(rt2x00dev, t,
2214*4882a593Smuzhiyun 						    rxdone_tasklet);
2215*4882a593Smuzhiyun 	if (rt2x00mmio_rxdone(rt2x00dev))
2216*4882a593Smuzhiyun 		tasklet_schedule(&rt2x00dev->rxdone_tasklet);
2217*4882a593Smuzhiyun 	else if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2218*4882a593Smuzhiyun 		rt61pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_RXDONE);
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun 
rt61pci_autowake_tasklet(struct tasklet_struct * t)2221*4882a593Smuzhiyun static void rt61pci_autowake_tasklet(struct tasklet_struct *t)
2222*4882a593Smuzhiyun {
2223*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = from_tasklet(rt2x00dev, t,
2224*4882a593Smuzhiyun 						    autowake_tasklet);
2225*4882a593Smuzhiyun 	rt61pci_wakeup(rt2x00dev);
2226*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev,
2227*4882a593Smuzhiyun 				  M2H_CMD_DONE_CSR, 0xffffffff);
2228*4882a593Smuzhiyun 	if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2229*4882a593Smuzhiyun 		rt61pci_enable_mcu_interrupt(rt2x00dev, MCU_INT_MASK_CSR_TWAKEUP);
2230*4882a593Smuzhiyun }
2231*4882a593Smuzhiyun 
rt61pci_interrupt(int irq,void * dev_instance)2232*4882a593Smuzhiyun static irqreturn_t rt61pci_interrupt(int irq, void *dev_instance)
2233*4882a593Smuzhiyun {
2234*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = dev_instance;
2235*4882a593Smuzhiyun 	u32 reg_mcu, mask_mcu;
2236*4882a593Smuzhiyun 	u32 reg, mask;
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 	/*
2239*4882a593Smuzhiyun 	 * Get the interrupt sources & saved to local variable.
2240*4882a593Smuzhiyun 	 * Write register value back to clear pending interrupts.
2241*4882a593Smuzhiyun 	 */
2242*4882a593Smuzhiyun 	reg_mcu = rt2x00mmio_register_read(rt2x00dev, MCU_INT_SOURCE_CSR);
2243*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg_mcu);
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, INT_SOURCE_CSR);
2246*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun 	if (!reg && !reg_mcu)
2249*4882a593Smuzhiyun 		return IRQ_NONE;
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 	if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
2252*4882a593Smuzhiyun 		return IRQ_HANDLED;
2253*4882a593Smuzhiyun 
2254*4882a593Smuzhiyun 	/*
2255*4882a593Smuzhiyun 	 * Schedule tasklets for interrupt handling.
2256*4882a593Smuzhiyun 	 */
2257*4882a593Smuzhiyun 	if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RXDONE))
2258*4882a593Smuzhiyun 		tasklet_schedule(&rt2x00dev->rxdone_tasklet);
2259*4882a593Smuzhiyun 
2260*4882a593Smuzhiyun 	if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TXDONE))
2261*4882a593Smuzhiyun 		tasklet_schedule(&rt2x00dev->txstatus_tasklet);
2262*4882a593Smuzhiyun 
2263*4882a593Smuzhiyun 	if (rt2x00_get_field32(reg, INT_SOURCE_CSR_BEACON_DONE))
2264*4882a593Smuzhiyun 		tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet);
2265*4882a593Smuzhiyun 
2266*4882a593Smuzhiyun 	if (rt2x00_get_field32(reg_mcu, MCU_INT_SOURCE_CSR_TWAKEUP))
2267*4882a593Smuzhiyun 		tasklet_schedule(&rt2x00dev->autowake_tasklet);
2268*4882a593Smuzhiyun 
2269*4882a593Smuzhiyun 	/*
2270*4882a593Smuzhiyun 	 * Since INT_MASK_CSR and INT_SOURCE_CSR use the same bits
2271*4882a593Smuzhiyun 	 * for interrupts and interrupt masks we can just use the value of
2272*4882a593Smuzhiyun 	 * INT_SOURCE_CSR to create the interrupt mask.
2273*4882a593Smuzhiyun 	 */
2274*4882a593Smuzhiyun 	mask = reg;
2275*4882a593Smuzhiyun 	mask_mcu = reg_mcu;
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 	/*
2278*4882a593Smuzhiyun 	 * Disable all interrupts for which a tasklet was scheduled right now,
2279*4882a593Smuzhiyun 	 * the tasklet will reenable the appropriate interrupts.
2280*4882a593Smuzhiyun 	 */
2281*4882a593Smuzhiyun 	spin_lock(&rt2x00dev->irqmask_lock);
2282*4882a593Smuzhiyun 
2283*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, INT_MASK_CSR);
2284*4882a593Smuzhiyun 	reg |= mask;
2285*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, INT_MASK_CSR, reg);
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MCU_INT_MASK_CSR);
2288*4882a593Smuzhiyun 	reg |= mask_mcu;
2289*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MCU_INT_MASK_CSR, reg);
2290*4882a593Smuzhiyun 
2291*4882a593Smuzhiyun 	spin_unlock(&rt2x00dev->irqmask_lock);
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun 	return IRQ_HANDLED;
2294*4882a593Smuzhiyun }
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun /*
2297*4882a593Smuzhiyun  * Device probe functions.
2298*4882a593Smuzhiyun  */
rt61pci_validate_eeprom(struct rt2x00_dev * rt2x00dev)2299*4882a593Smuzhiyun static int rt61pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2300*4882a593Smuzhiyun {
2301*4882a593Smuzhiyun 	struct eeprom_93cx6 eeprom;
2302*4882a593Smuzhiyun 	u32 reg;
2303*4882a593Smuzhiyun 	u16 word;
2304*4882a593Smuzhiyun 	u8 *mac;
2305*4882a593Smuzhiyun 	s8 value;
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, E2PROM_CSR);
2308*4882a593Smuzhiyun 
2309*4882a593Smuzhiyun 	eeprom.data = rt2x00dev;
2310*4882a593Smuzhiyun 	eeprom.register_read = rt61pci_eepromregister_read;
2311*4882a593Smuzhiyun 	eeprom.register_write = rt61pci_eepromregister_write;
2312*4882a593Smuzhiyun 	eeprom.width = rt2x00_get_field32(reg, E2PROM_CSR_TYPE_93C46) ?
2313*4882a593Smuzhiyun 	    PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
2314*4882a593Smuzhiyun 	eeprom.reg_data_in = 0;
2315*4882a593Smuzhiyun 	eeprom.reg_data_out = 0;
2316*4882a593Smuzhiyun 	eeprom.reg_data_clock = 0;
2317*4882a593Smuzhiyun 	eeprom.reg_chip_select = 0;
2318*4882a593Smuzhiyun 
2319*4882a593Smuzhiyun 	eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
2320*4882a593Smuzhiyun 			       EEPROM_SIZE / sizeof(u16));
2321*4882a593Smuzhiyun 
2322*4882a593Smuzhiyun 	/*
2323*4882a593Smuzhiyun 	 * Start validation of the data that has been read.
2324*4882a593Smuzhiyun 	 */
2325*4882a593Smuzhiyun 	mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2326*4882a593Smuzhiyun 	rt2x00lib_set_mac_address(rt2x00dev, mac);
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun 	word = rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA);
2329*4882a593Smuzhiyun 	if (word == 0xffff) {
2330*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
2331*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
2332*4882a593Smuzhiyun 				   ANTENNA_B);
2333*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
2334*4882a593Smuzhiyun 				   ANTENNA_B);
2335*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
2336*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
2337*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
2338*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5225);
2339*4882a593Smuzhiyun 		rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2340*4882a593Smuzhiyun 		rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
2341*4882a593Smuzhiyun 	}
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun 	word = rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC);
2344*4882a593Smuzhiyun 	if (word == 0xffff) {
2345*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_NIC_ENABLE_DIVERSITY, 0);
2346*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_NIC_TX_DIVERSITY, 0);
2347*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_NIC_RX_FIXED, 0);
2348*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_NIC_TX_FIXED, 0);
2349*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2350*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2351*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2352*4882a593Smuzhiyun 		rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2353*4882a593Smuzhiyun 		rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
2354*4882a593Smuzhiyun 	}
2355*4882a593Smuzhiyun 
2356*4882a593Smuzhiyun 	word = rt2x00_eeprom_read(rt2x00dev, EEPROM_LED);
2357*4882a593Smuzhiyun 	if (word == 0xffff) {
2358*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
2359*4882a593Smuzhiyun 				   LED_MODE_DEFAULT);
2360*4882a593Smuzhiyun 		rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
2361*4882a593Smuzhiyun 		rt2x00_eeprom_dbg(rt2x00dev, "Led: 0x%04x\n", word);
2362*4882a593Smuzhiyun 	}
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun 	word = rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ);
2365*4882a593Smuzhiyun 	if (word == 0xffff) {
2366*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
2367*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
2368*4882a593Smuzhiyun 		rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2369*4882a593Smuzhiyun 		rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
2370*4882a593Smuzhiyun 	}
2371*4882a593Smuzhiyun 
2372*4882a593Smuzhiyun 	word = rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG);
2373*4882a593Smuzhiyun 	if (word == 0xffff) {
2374*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
2375*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
2376*4882a593Smuzhiyun 		rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
2377*4882a593Smuzhiyun 		rt2x00_eeprom_dbg(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
2378*4882a593Smuzhiyun 	} else {
2379*4882a593Smuzhiyun 		value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
2380*4882a593Smuzhiyun 		if (value < -10 || value > 10)
2381*4882a593Smuzhiyun 			rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
2382*4882a593Smuzhiyun 		value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
2383*4882a593Smuzhiyun 		if (value < -10 || value > 10)
2384*4882a593Smuzhiyun 			rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
2385*4882a593Smuzhiyun 		rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
2386*4882a593Smuzhiyun 	}
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun 	word = rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A);
2389*4882a593Smuzhiyun 	if (word == 0xffff) {
2390*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
2391*4882a593Smuzhiyun 		rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
2392*4882a593Smuzhiyun 		rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
2393*4882a593Smuzhiyun 		rt2x00_eeprom_dbg(rt2x00dev, "RSSI OFFSET A: 0x%04x\n", word);
2394*4882a593Smuzhiyun 	} else {
2395*4882a593Smuzhiyun 		value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
2396*4882a593Smuzhiyun 		if (value < -10 || value > 10)
2397*4882a593Smuzhiyun 			rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
2398*4882a593Smuzhiyun 		value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
2399*4882a593Smuzhiyun 		if (value < -10 || value > 10)
2400*4882a593Smuzhiyun 			rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
2401*4882a593Smuzhiyun 		rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
2402*4882a593Smuzhiyun 	}
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 	return 0;
2405*4882a593Smuzhiyun }
2406*4882a593Smuzhiyun 
rt61pci_init_eeprom(struct rt2x00_dev * rt2x00dev)2407*4882a593Smuzhiyun static int rt61pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
2408*4882a593Smuzhiyun {
2409*4882a593Smuzhiyun 	u32 reg;
2410*4882a593Smuzhiyun 	u16 value;
2411*4882a593Smuzhiyun 	u16 eeprom;
2412*4882a593Smuzhiyun 
2413*4882a593Smuzhiyun 	/*
2414*4882a593Smuzhiyun 	 * Read EEPROM word for configuration.
2415*4882a593Smuzhiyun 	 */
2416*4882a593Smuzhiyun 	eeprom = rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA);
2417*4882a593Smuzhiyun 
2418*4882a593Smuzhiyun 	/*
2419*4882a593Smuzhiyun 	 * Identify RF chipset.
2420*4882a593Smuzhiyun 	 */
2421*4882a593Smuzhiyun 	value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
2422*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR0);
2423*4882a593Smuzhiyun 	rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
2424*4882a593Smuzhiyun 			value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
2425*4882a593Smuzhiyun 
2426*4882a593Smuzhiyun 	if (!rt2x00_rf(rt2x00dev, RF5225) &&
2427*4882a593Smuzhiyun 	    !rt2x00_rf(rt2x00dev, RF5325) &&
2428*4882a593Smuzhiyun 	    !rt2x00_rf(rt2x00dev, RF2527) &&
2429*4882a593Smuzhiyun 	    !rt2x00_rf(rt2x00dev, RF2529)) {
2430*4882a593Smuzhiyun 		rt2x00_err(rt2x00dev, "Invalid RF chipset detected\n");
2431*4882a593Smuzhiyun 		return -ENODEV;
2432*4882a593Smuzhiyun 	}
2433*4882a593Smuzhiyun 
2434*4882a593Smuzhiyun 	/*
2435*4882a593Smuzhiyun 	 * Determine number of antennas.
2436*4882a593Smuzhiyun 	 */
2437*4882a593Smuzhiyun 	if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_NUM) == 2)
2438*4882a593Smuzhiyun 		__set_bit(CAPABILITY_DOUBLE_ANTENNA, &rt2x00dev->cap_flags);
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 	/*
2441*4882a593Smuzhiyun 	 * Identify default antenna configuration.
2442*4882a593Smuzhiyun 	 */
2443*4882a593Smuzhiyun 	rt2x00dev->default_ant.tx =
2444*4882a593Smuzhiyun 	    rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
2445*4882a593Smuzhiyun 	rt2x00dev->default_ant.rx =
2446*4882a593Smuzhiyun 	    rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
2447*4882a593Smuzhiyun 
2448*4882a593Smuzhiyun 	/*
2449*4882a593Smuzhiyun 	 * Read the Frame type.
2450*4882a593Smuzhiyun 	 */
2451*4882a593Smuzhiyun 	if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
2452*4882a593Smuzhiyun 		__set_bit(CAPABILITY_FRAME_TYPE, &rt2x00dev->cap_flags);
2453*4882a593Smuzhiyun 
2454*4882a593Smuzhiyun 	/*
2455*4882a593Smuzhiyun 	 * Detect if this device has a hardware controlled radio.
2456*4882a593Smuzhiyun 	 */
2457*4882a593Smuzhiyun 	if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
2458*4882a593Smuzhiyun 		__set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
2459*4882a593Smuzhiyun 
2460*4882a593Smuzhiyun 	/*
2461*4882a593Smuzhiyun 	 * Read frequency offset and RF programming sequence.
2462*4882a593Smuzhiyun 	 */
2463*4882a593Smuzhiyun 	eeprom = rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ);
2464*4882a593Smuzhiyun 	if (rt2x00_get_field16(eeprom, EEPROM_FREQ_SEQ))
2465*4882a593Smuzhiyun 		__set_bit(CAPABILITY_RF_SEQUENCE, &rt2x00dev->cap_flags);
2466*4882a593Smuzhiyun 
2467*4882a593Smuzhiyun 	rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2468*4882a593Smuzhiyun 
2469*4882a593Smuzhiyun 	/*
2470*4882a593Smuzhiyun 	 * Read external LNA informations.
2471*4882a593Smuzhiyun 	 */
2472*4882a593Smuzhiyun 	eeprom = rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC);
2473*4882a593Smuzhiyun 
2474*4882a593Smuzhiyun 	if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2475*4882a593Smuzhiyun 		__set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
2476*4882a593Smuzhiyun 	if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2477*4882a593Smuzhiyun 		__set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
2478*4882a593Smuzhiyun 
2479*4882a593Smuzhiyun 	/*
2480*4882a593Smuzhiyun 	 * When working with a RF2529 chip without double antenna,
2481*4882a593Smuzhiyun 	 * the antenna settings should be gathered from the NIC
2482*4882a593Smuzhiyun 	 * eeprom word.
2483*4882a593Smuzhiyun 	 */
2484*4882a593Smuzhiyun 	if (rt2x00_rf(rt2x00dev, RF2529) &&
2485*4882a593Smuzhiyun 	    !rt2x00_has_cap_double_antenna(rt2x00dev)) {
2486*4882a593Smuzhiyun 		rt2x00dev->default_ant.rx =
2487*4882a593Smuzhiyun 		    ANTENNA_A + rt2x00_get_field16(eeprom, EEPROM_NIC_RX_FIXED);
2488*4882a593Smuzhiyun 		rt2x00dev->default_ant.tx =
2489*4882a593Smuzhiyun 		    ANTENNA_B - rt2x00_get_field16(eeprom, EEPROM_NIC_TX_FIXED);
2490*4882a593Smuzhiyun 
2491*4882a593Smuzhiyun 		if (rt2x00_get_field16(eeprom, EEPROM_NIC_TX_DIVERSITY))
2492*4882a593Smuzhiyun 			rt2x00dev->default_ant.tx = ANTENNA_SW_DIVERSITY;
2493*4882a593Smuzhiyun 		if (rt2x00_get_field16(eeprom, EEPROM_NIC_ENABLE_DIVERSITY))
2494*4882a593Smuzhiyun 			rt2x00dev->default_ant.rx = ANTENNA_SW_DIVERSITY;
2495*4882a593Smuzhiyun 	}
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun 	/*
2498*4882a593Smuzhiyun 	 * Store led settings, for correct led behaviour.
2499*4882a593Smuzhiyun 	 * If the eeprom value is invalid,
2500*4882a593Smuzhiyun 	 * switch to default led mode.
2501*4882a593Smuzhiyun 	 */
2502*4882a593Smuzhiyun #ifdef CONFIG_RT2X00_LIB_LEDS
2503*4882a593Smuzhiyun 	eeprom = rt2x00_eeprom_read(rt2x00dev, EEPROM_LED);
2504*4882a593Smuzhiyun 	value = rt2x00_get_field16(eeprom, EEPROM_LED_LED_MODE);
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	rt61pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2507*4882a593Smuzhiyun 	rt61pci_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2508*4882a593Smuzhiyun 	if (value == LED_MODE_SIGNAL_STRENGTH)
2509*4882a593Smuzhiyun 		rt61pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
2510*4882a593Smuzhiyun 				 LED_TYPE_QUALITY);
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun 	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_LED_MODE, value);
2513*4882a593Smuzhiyun 	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_0,
2514*4882a593Smuzhiyun 			   rt2x00_get_field16(eeprom,
2515*4882a593Smuzhiyun 					      EEPROM_LED_POLARITY_GPIO_0));
2516*4882a593Smuzhiyun 	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_1,
2517*4882a593Smuzhiyun 			   rt2x00_get_field16(eeprom,
2518*4882a593Smuzhiyun 					      EEPROM_LED_POLARITY_GPIO_1));
2519*4882a593Smuzhiyun 	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_2,
2520*4882a593Smuzhiyun 			   rt2x00_get_field16(eeprom,
2521*4882a593Smuzhiyun 					      EEPROM_LED_POLARITY_GPIO_2));
2522*4882a593Smuzhiyun 	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_3,
2523*4882a593Smuzhiyun 			   rt2x00_get_field16(eeprom,
2524*4882a593Smuzhiyun 					      EEPROM_LED_POLARITY_GPIO_3));
2525*4882a593Smuzhiyun 	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_4,
2526*4882a593Smuzhiyun 			   rt2x00_get_field16(eeprom,
2527*4882a593Smuzhiyun 					      EEPROM_LED_POLARITY_GPIO_4));
2528*4882a593Smuzhiyun 	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_ACT,
2529*4882a593Smuzhiyun 			   rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
2530*4882a593Smuzhiyun 	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_BG,
2531*4882a593Smuzhiyun 			   rt2x00_get_field16(eeprom,
2532*4882a593Smuzhiyun 					      EEPROM_LED_POLARITY_RDY_G));
2533*4882a593Smuzhiyun 	rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_A,
2534*4882a593Smuzhiyun 			   rt2x00_get_field16(eeprom,
2535*4882a593Smuzhiyun 					      EEPROM_LED_POLARITY_RDY_A));
2536*4882a593Smuzhiyun #endif /* CONFIG_RT2X00_LIB_LEDS */
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun 	return 0;
2539*4882a593Smuzhiyun }
2540*4882a593Smuzhiyun 
2541*4882a593Smuzhiyun /*
2542*4882a593Smuzhiyun  * RF value list for RF5225 & RF5325
2543*4882a593Smuzhiyun  * Supports: 2.4 GHz & 5.2 GHz, rf_sequence disabled
2544*4882a593Smuzhiyun  */
2545*4882a593Smuzhiyun static const struct rf_channel rf_vals_noseq[] = {
2546*4882a593Smuzhiyun 	{ 1,  0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
2547*4882a593Smuzhiyun 	{ 2,  0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
2548*4882a593Smuzhiyun 	{ 3,  0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
2549*4882a593Smuzhiyun 	{ 4,  0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
2550*4882a593Smuzhiyun 	{ 5,  0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
2551*4882a593Smuzhiyun 	{ 6,  0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
2552*4882a593Smuzhiyun 	{ 7,  0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
2553*4882a593Smuzhiyun 	{ 8,  0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
2554*4882a593Smuzhiyun 	{ 9,  0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
2555*4882a593Smuzhiyun 	{ 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
2556*4882a593Smuzhiyun 	{ 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
2557*4882a593Smuzhiyun 	{ 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
2558*4882a593Smuzhiyun 	{ 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
2559*4882a593Smuzhiyun 	{ 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
2560*4882a593Smuzhiyun 
2561*4882a593Smuzhiyun 	/* 802.11 UNI / HyperLan 2 */
2562*4882a593Smuzhiyun 	{ 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
2563*4882a593Smuzhiyun 	{ 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
2564*4882a593Smuzhiyun 	{ 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
2565*4882a593Smuzhiyun 	{ 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
2566*4882a593Smuzhiyun 	{ 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
2567*4882a593Smuzhiyun 	{ 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
2568*4882a593Smuzhiyun 	{ 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
2569*4882a593Smuzhiyun 	{ 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
2570*4882a593Smuzhiyun 
2571*4882a593Smuzhiyun 	/* 802.11 HyperLan 2 */
2572*4882a593Smuzhiyun 	{ 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
2573*4882a593Smuzhiyun 	{ 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
2574*4882a593Smuzhiyun 	{ 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
2575*4882a593Smuzhiyun 	{ 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
2576*4882a593Smuzhiyun 	{ 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
2577*4882a593Smuzhiyun 	{ 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
2578*4882a593Smuzhiyun 	{ 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
2579*4882a593Smuzhiyun 	{ 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
2580*4882a593Smuzhiyun 	{ 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
2581*4882a593Smuzhiyun 	{ 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
2582*4882a593Smuzhiyun 
2583*4882a593Smuzhiyun 	/* 802.11 UNII */
2584*4882a593Smuzhiyun 	{ 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
2585*4882a593Smuzhiyun 	{ 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
2586*4882a593Smuzhiyun 	{ 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
2587*4882a593Smuzhiyun 	{ 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
2588*4882a593Smuzhiyun 	{ 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
2589*4882a593Smuzhiyun 	{ 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
2590*4882a593Smuzhiyun 
2591*4882a593Smuzhiyun 	/* MMAC(Japan)J52 ch 34,38,42,46 */
2592*4882a593Smuzhiyun 	{ 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
2593*4882a593Smuzhiyun 	{ 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
2594*4882a593Smuzhiyun 	{ 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
2595*4882a593Smuzhiyun 	{ 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
2596*4882a593Smuzhiyun };
2597*4882a593Smuzhiyun 
2598*4882a593Smuzhiyun /*
2599*4882a593Smuzhiyun  * RF value list for RF5225 & RF5325
2600*4882a593Smuzhiyun  * Supports: 2.4 GHz & 5.2 GHz, rf_sequence enabled
2601*4882a593Smuzhiyun  */
2602*4882a593Smuzhiyun static const struct rf_channel rf_vals_seq[] = {
2603*4882a593Smuzhiyun 	{ 1,  0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
2604*4882a593Smuzhiyun 	{ 2,  0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
2605*4882a593Smuzhiyun 	{ 3,  0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
2606*4882a593Smuzhiyun 	{ 4,  0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
2607*4882a593Smuzhiyun 	{ 5,  0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
2608*4882a593Smuzhiyun 	{ 6,  0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
2609*4882a593Smuzhiyun 	{ 7,  0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
2610*4882a593Smuzhiyun 	{ 8,  0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
2611*4882a593Smuzhiyun 	{ 9,  0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
2612*4882a593Smuzhiyun 	{ 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
2613*4882a593Smuzhiyun 	{ 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
2614*4882a593Smuzhiyun 	{ 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
2615*4882a593Smuzhiyun 	{ 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
2616*4882a593Smuzhiyun 	{ 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
2617*4882a593Smuzhiyun 
2618*4882a593Smuzhiyun 	/* 802.11 UNI / HyperLan 2 */
2619*4882a593Smuzhiyun 	{ 36, 0x00002cd4, 0x0004481a, 0x00098455, 0x000c0a03 },
2620*4882a593Smuzhiyun 	{ 40, 0x00002cd0, 0x00044682, 0x00098455, 0x000c0a03 },
2621*4882a593Smuzhiyun 	{ 44, 0x00002cd0, 0x00044686, 0x00098455, 0x000c0a1b },
2622*4882a593Smuzhiyun 	{ 48, 0x00002cd0, 0x0004468e, 0x00098655, 0x000c0a0b },
2623*4882a593Smuzhiyun 	{ 52, 0x00002cd0, 0x00044692, 0x00098855, 0x000c0a23 },
2624*4882a593Smuzhiyun 	{ 56, 0x00002cd0, 0x0004469a, 0x00098c55, 0x000c0a13 },
2625*4882a593Smuzhiyun 	{ 60, 0x00002cd0, 0x000446a2, 0x00098e55, 0x000c0a03 },
2626*4882a593Smuzhiyun 	{ 64, 0x00002cd0, 0x000446a6, 0x00099255, 0x000c0a1b },
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun 	/* 802.11 HyperLan 2 */
2629*4882a593Smuzhiyun 	{ 100, 0x00002cd4, 0x0004489a, 0x000b9855, 0x000c0a03 },
2630*4882a593Smuzhiyun 	{ 104, 0x00002cd4, 0x000448a2, 0x000b9855, 0x000c0a03 },
2631*4882a593Smuzhiyun 	{ 108, 0x00002cd4, 0x000448aa, 0x000b9855, 0x000c0a03 },
2632*4882a593Smuzhiyun 	{ 112, 0x00002cd4, 0x000448b2, 0x000b9a55, 0x000c0a03 },
2633*4882a593Smuzhiyun 	{ 116, 0x00002cd4, 0x000448ba, 0x000b9a55, 0x000c0a03 },
2634*4882a593Smuzhiyun 	{ 120, 0x00002cd0, 0x00044702, 0x000b9a55, 0x000c0a03 },
2635*4882a593Smuzhiyun 	{ 124, 0x00002cd0, 0x00044706, 0x000b9a55, 0x000c0a1b },
2636*4882a593Smuzhiyun 	{ 128, 0x00002cd0, 0x0004470e, 0x000b9c55, 0x000c0a0b },
2637*4882a593Smuzhiyun 	{ 132, 0x00002cd0, 0x00044712, 0x000b9c55, 0x000c0a23 },
2638*4882a593Smuzhiyun 	{ 136, 0x00002cd0, 0x0004471a, 0x000b9e55, 0x000c0a13 },
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun 	/* 802.11 UNII */
2641*4882a593Smuzhiyun 	{ 140, 0x00002cd0, 0x00044722, 0x000b9e55, 0x000c0a03 },
2642*4882a593Smuzhiyun 	{ 149, 0x00002cd0, 0x0004472e, 0x000ba255, 0x000c0a1b },
2643*4882a593Smuzhiyun 	{ 153, 0x00002cd0, 0x00044736, 0x000ba255, 0x000c0a0b },
2644*4882a593Smuzhiyun 	{ 157, 0x00002cd4, 0x0004490a, 0x000ba255, 0x000c0a17 },
2645*4882a593Smuzhiyun 	{ 161, 0x00002cd4, 0x00044912, 0x000ba255, 0x000c0a17 },
2646*4882a593Smuzhiyun 	{ 165, 0x00002cd4, 0x0004491a, 0x000ba255, 0x000c0a17 },
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun 	/* MMAC(Japan)J52 ch 34,38,42,46 */
2649*4882a593Smuzhiyun 	{ 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000c0a0b },
2650*4882a593Smuzhiyun 	{ 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000c0a13 },
2651*4882a593Smuzhiyun 	{ 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000c0a1b },
2652*4882a593Smuzhiyun 	{ 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000c0a23 },
2653*4882a593Smuzhiyun };
2654*4882a593Smuzhiyun 
rt61pci_probe_hw_mode(struct rt2x00_dev * rt2x00dev)2655*4882a593Smuzhiyun static int rt61pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2656*4882a593Smuzhiyun {
2657*4882a593Smuzhiyun 	struct hw_mode_spec *spec = &rt2x00dev->spec;
2658*4882a593Smuzhiyun 	struct channel_info *info;
2659*4882a593Smuzhiyun 	char *tx_power;
2660*4882a593Smuzhiyun 	unsigned int i;
2661*4882a593Smuzhiyun 
2662*4882a593Smuzhiyun 	/*
2663*4882a593Smuzhiyun 	 * Disable powersaving as default.
2664*4882a593Smuzhiyun 	 */
2665*4882a593Smuzhiyun 	rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
2666*4882a593Smuzhiyun 
2667*4882a593Smuzhiyun 	/*
2668*4882a593Smuzhiyun 	 * Initialize all hw fields.
2669*4882a593Smuzhiyun 	 */
2670*4882a593Smuzhiyun 	ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK);
2671*4882a593Smuzhiyun 	ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS);
2672*4882a593Smuzhiyun 	ieee80211_hw_set(rt2x00dev->hw, HOST_BROADCAST_PS_BUFFERING);
2673*4882a593Smuzhiyun 	ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM);
2674*4882a593Smuzhiyun 
2675*4882a593Smuzhiyun 	SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2676*4882a593Smuzhiyun 	SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2677*4882a593Smuzhiyun 				rt2x00_eeprom_addr(rt2x00dev,
2678*4882a593Smuzhiyun 						   EEPROM_MAC_ADDR_0));
2679*4882a593Smuzhiyun 
2680*4882a593Smuzhiyun 	/*
2681*4882a593Smuzhiyun 	 * As rt61 has a global fallback table we cannot specify
2682*4882a593Smuzhiyun 	 * more then one tx rate per frame but since the hw will
2683*4882a593Smuzhiyun 	 * try several rates (based on the fallback table) we should
2684*4882a593Smuzhiyun 	 * initialize max_report_rates to the maximum number of rates
2685*4882a593Smuzhiyun 	 * we are going to try. Otherwise mac80211 will truncate our
2686*4882a593Smuzhiyun 	 * reported tx rates and the rc algortihm will end up with
2687*4882a593Smuzhiyun 	 * incorrect data.
2688*4882a593Smuzhiyun 	 */
2689*4882a593Smuzhiyun 	rt2x00dev->hw->max_rates = 1;
2690*4882a593Smuzhiyun 	rt2x00dev->hw->max_report_rates = 7;
2691*4882a593Smuzhiyun 	rt2x00dev->hw->max_rate_tries = 1;
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun 	/*
2694*4882a593Smuzhiyun 	 * Initialize hw_mode information.
2695*4882a593Smuzhiyun 	 */
2696*4882a593Smuzhiyun 	spec->supported_bands = SUPPORT_BAND_2GHZ;
2697*4882a593Smuzhiyun 	spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 	if (!rt2x00_has_cap_rf_sequence(rt2x00dev)) {
2700*4882a593Smuzhiyun 		spec->num_channels = 14;
2701*4882a593Smuzhiyun 		spec->channels = rf_vals_noseq;
2702*4882a593Smuzhiyun 	} else {
2703*4882a593Smuzhiyun 		spec->num_channels = 14;
2704*4882a593Smuzhiyun 		spec->channels = rf_vals_seq;
2705*4882a593Smuzhiyun 	}
2706*4882a593Smuzhiyun 
2707*4882a593Smuzhiyun 	if (rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF5325)) {
2708*4882a593Smuzhiyun 		spec->supported_bands |= SUPPORT_BAND_5GHZ;
2709*4882a593Smuzhiyun 		spec->num_channels = ARRAY_SIZE(rf_vals_seq);
2710*4882a593Smuzhiyun 	}
2711*4882a593Smuzhiyun 
2712*4882a593Smuzhiyun 	/*
2713*4882a593Smuzhiyun 	 * Create channel information array
2714*4882a593Smuzhiyun 	 */
2715*4882a593Smuzhiyun 	info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
2716*4882a593Smuzhiyun 	if (!info)
2717*4882a593Smuzhiyun 		return -ENOMEM;
2718*4882a593Smuzhiyun 
2719*4882a593Smuzhiyun 	spec->channels_info = info;
2720*4882a593Smuzhiyun 
2721*4882a593Smuzhiyun 	tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
2722*4882a593Smuzhiyun 	for (i = 0; i < 14; i++) {
2723*4882a593Smuzhiyun 		info[i].max_power = MAX_TXPOWER;
2724*4882a593Smuzhiyun 		info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
2725*4882a593Smuzhiyun 	}
2726*4882a593Smuzhiyun 
2727*4882a593Smuzhiyun 	if (spec->num_channels > 14) {
2728*4882a593Smuzhiyun 		tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
2729*4882a593Smuzhiyun 		for (i = 14; i < spec->num_channels; i++) {
2730*4882a593Smuzhiyun 			info[i].max_power = MAX_TXPOWER;
2731*4882a593Smuzhiyun 			info[i].default_power1 =
2732*4882a593Smuzhiyun 					TXPOWER_FROM_DEV(tx_power[i - 14]);
2733*4882a593Smuzhiyun 		}
2734*4882a593Smuzhiyun 	}
2735*4882a593Smuzhiyun 
2736*4882a593Smuzhiyun 	return 0;
2737*4882a593Smuzhiyun }
2738*4882a593Smuzhiyun 
rt61pci_probe_hw(struct rt2x00_dev * rt2x00dev)2739*4882a593Smuzhiyun static int rt61pci_probe_hw(struct rt2x00_dev *rt2x00dev)
2740*4882a593Smuzhiyun {
2741*4882a593Smuzhiyun 	int retval;
2742*4882a593Smuzhiyun 	u32 reg;
2743*4882a593Smuzhiyun 
2744*4882a593Smuzhiyun 	/*
2745*4882a593Smuzhiyun 	 * Disable power saving.
2746*4882a593Smuzhiyun 	 */
2747*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, SOFT_RESET_CSR, 0x00000007);
2748*4882a593Smuzhiyun 
2749*4882a593Smuzhiyun 	/*
2750*4882a593Smuzhiyun 	 * Allocate eeprom data.
2751*4882a593Smuzhiyun 	 */
2752*4882a593Smuzhiyun 	retval = rt61pci_validate_eeprom(rt2x00dev);
2753*4882a593Smuzhiyun 	if (retval)
2754*4882a593Smuzhiyun 		return retval;
2755*4882a593Smuzhiyun 
2756*4882a593Smuzhiyun 	retval = rt61pci_init_eeprom(rt2x00dev);
2757*4882a593Smuzhiyun 	if (retval)
2758*4882a593Smuzhiyun 		return retval;
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun 	/*
2761*4882a593Smuzhiyun 	 * Enable rfkill polling by setting GPIO direction of the
2762*4882a593Smuzhiyun 	 * rfkill switch GPIO pin correctly.
2763*4882a593Smuzhiyun 	 */
2764*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MAC_CSR13);
2765*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MAC_CSR13_DIR5, 1);
2766*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MAC_CSR13, reg);
2767*4882a593Smuzhiyun 
2768*4882a593Smuzhiyun 	/*
2769*4882a593Smuzhiyun 	 * Initialize hw specifications.
2770*4882a593Smuzhiyun 	 */
2771*4882a593Smuzhiyun 	retval = rt61pci_probe_hw_mode(rt2x00dev);
2772*4882a593Smuzhiyun 	if (retval)
2773*4882a593Smuzhiyun 		return retval;
2774*4882a593Smuzhiyun 
2775*4882a593Smuzhiyun 	/*
2776*4882a593Smuzhiyun 	 * This device has multiple filters for control frames,
2777*4882a593Smuzhiyun 	 * but has no a separate filter for PS Poll frames.
2778*4882a593Smuzhiyun 	 */
2779*4882a593Smuzhiyun 	__set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
2780*4882a593Smuzhiyun 
2781*4882a593Smuzhiyun 	/*
2782*4882a593Smuzhiyun 	 * This device requires firmware and DMA mapped skbs.
2783*4882a593Smuzhiyun 	 */
2784*4882a593Smuzhiyun 	__set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
2785*4882a593Smuzhiyun 	__set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
2786*4882a593Smuzhiyun 	if (!modparam_nohwcrypt)
2787*4882a593Smuzhiyun 		__set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
2788*4882a593Smuzhiyun 	__set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
2789*4882a593Smuzhiyun 
2790*4882a593Smuzhiyun 	/*
2791*4882a593Smuzhiyun 	 * Set the rssi offset.
2792*4882a593Smuzhiyun 	 */
2793*4882a593Smuzhiyun 	rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
2794*4882a593Smuzhiyun 
2795*4882a593Smuzhiyun 	return 0;
2796*4882a593Smuzhiyun }
2797*4882a593Smuzhiyun 
2798*4882a593Smuzhiyun /*
2799*4882a593Smuzhiyun  * IEEE80211 stack callback functions.
2800*4882a593Smuzhiyun  */
rt61pci_conf_tx(struct ieee80211_hw * hw,struct ieee80211_vif * vif,u16 queue_idx,const struct ieee80211_tx_queue_params * params)2801*4882a593Smuzhiyun static int rt61pci_conf_tx(struct ieee80211_hw *hw,
2802*4882a593Smuzhiyun 			   struct ieee80211_vif *vif, u16 queue_idx,
2803*4882a593Smuzhiyun 			   const struct ieee80211_tx_queue_params *params)
2804*4882a593Smuzhiyun {
2805*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = hw->priv;
2806*4882a593Smuzhiyun 	struct data_queue *queue;
2807*4882a593Smuzhiyun 	struct rt2x00_field32 field;
2808*4882a593Smuzhiyun 	int retval;
2809*4882a593Smuzhiyun 	u32 reg;
2810*4882a593Smuzhiyun 	u32 offset;
2811*4882a593Smuzhiyun 
2812*4882a593Smuzhiyun 	/*
2813*4882a593Smuzhiyun 	 * First pass the configuration through rt2x00lib, that will
2814*4882a593Smuzhiyun 	 * update the queue settings and validate the input. After that
2815*4882a593Smuzhiyun 	 * we are free to update the registers based on the value
2816*4882a593Smuzhiyun 	 * in the queue parameter.
2817*4882a593Smuzhiyun 	 */
2818*4882a593Smuzhiyun 	retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
2819*4882a593Smuzhiyun 	if (retval)
2820*4882a593Smuzhiyun 		return retval;
2821*4882a593Smuzhiyun 
2822*4882a593Smuzhiyun 	/*
2823*4882a593Smuzhiyun 	 * We only need to perform additional register initialization
2824*4882a593Smuzhiyun 	 * for WMM queues.
2825*4882a593Smuzhiyun 	 */
2826*4882a593Smuzhiyun 	if (queue_idx >= 4)
2827*4882a593Smuzhiyun 		return 0;
2828*4882a593Smuzhiyun 
2829*4882a593Smuzhiyun 	queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
2830*4882a593Smuzhiyun 
2831*4882a593Smuzhiyun 	/* Update WMM TXOP register */
2832*4882a593Smuzhiyun 	offset = AC_TXOP_CSR0 + (sizeof(u32) * (!!(queue_idx & 2)));
2833*4882a593Smuzhiyun 	field.bit_offset = (queue_idx & 1) * 16;
2834*4882a593Smuzhiyun 	field.bit_mask = 0xffff << field.bit_offset;
2835*4882a593Smuzhiyun 
2836*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, offset);
2837*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, field, queue->txop);
2838*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, offset, reg);
2839*4882a593Smuzhiyun 
2840*4882a593Smuzhiyun 	/* Update WMM registers */
2841*4882a593Smuzhiyun 	field.bit_offset = queue_idx * 4;
2842*4882a593Smuzhiyun 	field.bit_mask = 0xf << field.bit_offset;
2843*4882a593Smuzhiyun 
2844*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, AIFSN_CSR);
2845*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, field, queue->aifs);
2846*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, AIFSN_CSR, reg);
2847*4882a593Smuzhiyun 
2848*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CWMIN_CSR);
2849*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, field, queue->cw_min);
2850*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CWMIN_CSR, reg);
2851*4882a593Smuzhiyun 
2852*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CWMAX_CSR);
2853*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, field, queue->cw_max);
2854*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CWMAX_CSR, reg);
2855*4882a593Smuzhiyun 
2856*4882a593Smuzhiyun 	return 0;
2857*4882a593Smuzhiyun }
2858*4882a593Smuzhiyun 
rt61pci_get_tsf(struct ieee80211_hw * hw,struct ieee80211_vif * vif)2859*4882a593Smuzhiyun static u64 rt61pci_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
2860*4882a593Smuzhiyun {
2861*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = hw->priv;
2862*4882a593Smuzhiyun 	u64 tsf;
2863*4882a593Smuzhiyun 	u32 reg;
2864*4882a593Smuzhiyun 
2865*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR13);
2866*4882a593Smuzhiyun 	tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
2867*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXRX_CSR12);
2868*4882a593Smuzhiyun 	tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
2869*4882a593Smuzhiyun 
2870*4882a593Smuzhiyun 	return tsf;
2871*4882a593Smuzhiyun }
2872*4882a593Smuzhiyun 
2873*4882a593Smuzhiyun static const struct ieee80211_ops rt61pci_mac80211_ops = {
2874*4882a593Smuzhiyun 	.tx			= rt2x00mac_tx,
2875*4882a593Smuzhiyun 	.start			= rt2x00mac_start,
2876*4882a593Smuzhiyun 	.stop			= rt2x00mac_stop,
2877*4882a593Smuzhiyun 	.add_interface		= rt2x00mac_add_interface,
2878*4882a593Smuzhiyun 	.remove_interface	= rt2x00mac_remove_interface,
2879*4882a593Smuzhiyun 	.config			= rt2x00mac_config,
2880*4882a593Smuzhiyun 	.configure_filter	= rt2x00mac_configure_filter,
2881*4882a593Smuzhiyun 	.set_key		= rt2x00mac_set_key,
2882*4882a593Smuzhiyun 	.sw_scan_start		= rt2x00mac_sw_scan_start,
2883*4882a593Smuzhiyun 	.sw_scan_complete	= rt2x00mac_sw_scan_complete,
2884*4882a593Smuzhiyun 	.get_stats		= rt2x00mac_get_stats,
2885*4882a593Smuzhiyun 	.bss_info_changed	= rt2x00mac_bss_info_changed,
2886*4882a593Smuzhiyun 	.conf_tx		= rt61pci_conf_tx,
2887*4882a593Smuzhiyun 	.get_tsf		= rt61pci_get_tsf,
2888*4882a593Smuzhiyun 	.rfkill_poll		= rt2x00mac_rfkill_poll,
2889*4882a593Smuzhiyun 	.flush			= rt2x00mac_flush,
2890*4882a593Smuzhiyun 	.set_antenna		= rt2x00mac_set_antenna,
2891*4882a593Smuzhiyun 	.get_antenna		= rt2x00mac_get_antenna,
2892*4882a593Smuzhiyun 	.get_ringparam		= rt2x00mac_get_ringparam,
2893*4882a593Smuzhiyun 	.tx_frames_pending	= rt2x00mac_tx_frames_pending,
2894*4882a593Smuzhiyun };
2895*4882a593Smuzhiyun 
2896*4882a593Smuzhiyun static const struct rt2x00lib_ops rt61pci_rt2x00_ops = {
2897*4882a593Smuzhiyun 	.irq_handler		= rt61pci_interrupt,
2898*4882a593Smuzhiyun 	.txstatus_tasklet	= rt61pci_txstatus_tasklet,
2899*4882a593Smuzhiyun 	.tbtt_tasklet		= rt61pci_tbtt_tasklet,
2900*4882a593Smuzhiyun 	.rxdone_tasklet		= rt61pci_rxdone_tasklet,
2901*4882a593Smuzhiyun 	.autowake_tasklet	= rt61pci_autowake_tasklet,
2902*4882a593Smuzhiyun 	.probe_hw		= rt61pci_probe_hw,
2903*4882a593Smuzhiyun 	.get_firmware_name	= rt61pci_get_firmware_name,
2904*4882a593Smuzhiyun 	.check_firmware		= rt61pci_check_firmware,
2905*4882a593Smuzhiyun 	.load_firmware		= rt61pci_load_firmware,
2906*4882a593Smuzhiyun 	.initialize		= rt2x00mmio_initialize,
2907*4882a593Smuzhiyun 	.uninitialize		= rt2x00mmio_uninitialize,
2908*4882a593Smuzhiyun 	.get_entry_state	= rt61pci_get_entry_state,
2909*4882a593Smuzhiyun 	.clear_entry		= rt61pci_clear_entry,
2910*4882a593Smuzhiyun 	.set_device_state	= rt61pci_set_device_state,
2911*4882a593Smuzhiyun 	.rfkill_poll		= rt61pci_rfkill_poll,
2912*4882a593Smuzhiyun 	.link_stats		= rt61pci_link_stats,
2913*4882a593Smuzhiyun 	.reset_tuner		= rt61pci_reset_tuner,
2914*4882a593Smuzhiyun 	.link_tuner		= rt61pci_link_tuner,
2915*4882a593Smuzhiyun 	.start_queue		= rt61pci_start_queue,
2916*4882a593Smuzhiyun 	.kick_queue		= rt61pci_kick_queue,
2917*4882a593Smuzhiyun 	.stop_queue		= rt61pci_stop_queue,
2918*4882a593Smuzhiyun 	.flush_queue		= rt2x00mmio_flush_queue,
2919*4882a593Smuzhiyun 	.write_tx_desc		= rt61pci_write_tx_desc,
2920*4882a593Smuzhiyun 	.write_beacon		= rt61pci_write_beacon,
2921*4882a593Smuzhiyun 	.clear_beacon		= rt61pci_clear_beacon,
2922*4882a593Smuzhiyun 	.fill_rxdone		= rt61pci_fill_rxdone,
2923*4882a593Smuzhiyun 	.config_shared_key	= rt61pci_config_shared_key,
2924*4882a593Smuzhiyun 	.config_pairwise_key	= rt61pci_config_pairwise_key,
2925*4882a593Smuzhiyun 	.config_filter		= rt61pci_config_filter,
2926*4882a593Smuzhiyun 	.config_intf		= rt61pci_config_intf,
2927*4882a593Smuzhiyun 	.config_erp		= rt61pci_config_erp,
2928*4882a593Smuzhiyun 	.config_ant		= rt61pci_config_ant,
2929*4882a593Smuzhiyun 	.config			= rt61pci_config,
2930*4882a593Smuzhiyun };
2931*4882a593Smuzhiyun 
rt61pci_queue_init(struct data_queue * queue)2932*4882a593Smuzhiyun static void rt61pci_queue_init(struct data_queue *queue)
2933*4882a593Smuzhiyun {
2934*4882a593Smuzhiyun 	switch (queue->qid) {
2935*4882a593Smuzhiyun 	case QID_RX:
2936*4882a593Smuzhiyun 		queue->limit = 32;
2937*4882a593Smuzhiyun 		queue->data_size = DATA_FRAME_SIZE;
2938*4882a593Smuzhiyun 		queue->desc_size = RXD_DESC_SIZE;
2939*4882a593Smuzhiyun 		queue->priv_size = sizeof(struct queue_entry_priv_mmio);
2940*4882a593Smuzhiyun 		break;
2941*4882a593Smuzhiyun 
2942*4882a593Smuzhiyun 	case QID_AC_VO:
2943*4882a593Smuzhiyun 	case QID_AC_VI:
2944*4882a593Smuzhiyun 	case QID_AC_BE:
2945*4882a593Smuzhiyun 	case QID_AC_BK:
2946*4882a593Smuzhiyun 		queue->limit = 32;
2947*4882a593Smuzhiyun 		queue->data_size = DATA_FRAME_SIZE;
2948*4882a593Smuzhiyun 		queue->desc_size = TXD_DESC_SIZE;
2949*4882a593Smuzhiyun 		queue->priv_size = sizeof(struct queue_entry_priv_mmio);
2950*4882a593Smuzhiyun 		break;
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun 	case QID_BEACON:
2953*4882a593Smuzhiyun 		queue->limit = 4;
2954*4882a593Smuzhiyun 		queue->data_size = 0; /* No DMA required for beacons */
2955*4882a593Smuzhiyun 		queue->desc_size = TXINFO_SIZE;
2956*4882a593Smuzhiyun 		queue->priv_size = sizeof(struct queue_entry_priv_mmio);
2957*4882a593Smuzhiyun 		break;
2958*4882a593Smuzhiyun 
2959*4882a593Smuzhiyun 	case QID_ATIM:
2960*4882a593Smuzhiyun 	default:
2961*4882a593Smuzhiyun 		BUG();
2962*4882a593Smuzhiyun 		break;
2963*4882a593Smuzhiyun 	}
2964*4882a593Smuzhiyun }
2965*4882a593Smuzhiyun 
2966*4882a593Smuzhiyun static const struct rt2x00_ops rt61pci_ops = {
2967*4882a593Smuzhiyun 	.name			= KBUILD_MODNAME,
2968*4882a593Smuzhiyun 	.max_ap_intf		= 4,
2969*4882a593Smuzhiyun 	.eeprom_size		= EEPROM_SIZE,
2970*4882a593Smuzhiyun 	.rf_size		= RF_SIZE,
2971*4882a593Smuzhiyun 	.tx_queues		= NUM_TX_QUEUES,
2972*4882a593Smuzhiyun 	.queue_init		= rt61pci_queue_init,
2973*4882a593Smuzhiyun 	.lib			= &rt61pci_rt2x00_ops,
2974*4882a593Smuzhiyun 	.hw			= &rt61pci_mac80211_ops,
2975*4882a593Smuzhiyun #ifdef CONFIG_RT2X00_LIB_DEBUGFS
2976*4882a593Smuzhiyun 	.debugfs		= &rt61pci_rt2x00debug,
2977*4882a593Smuzhiyun #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
2978*4882a593Smuzhiyun };
2979*4882a593Smuzhiyun 
2980*4882a593Smuzhiyun /*
2981*4882a593Smuzhiyun  * RT61pci module information.
2982*4882a593Smuzhiyun  */
2983*4882a593Smuzhiyun static const struct pci_device_id rt61pci_device_table[] = {
2984*4882a593Smuzhiyun 	/* RT2561s */
2985*4882a593Smuzhiyun 	{ PCI_DEVICE(0x1814, 0x0301) },
2986*4882a593Smuzhiyun 	/* RT2561 v2 */
2987*4882a593Smuzhiyun 	{ PCI_DEVICE(0x1814, 0x0302) },
2988*4882a593Smuzhiyun 	/* RT2661 */
2989*4882a593Smuzhiyun 	{ PCI_DEVICE(0x1814, 0x0401) },
2990*4882a593Smuzhiyun 	{ 0, }
2991*4882a593Smuzhiyun };
2992*4882a593Smuzhiyun 
2993*4882a593Smuzhiyun MODULE_AUTHOR(DRV_PROJECT);
2994*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
2995*4882a593Smuzhiyun MODULE_DESCRIPTION("Ralink RT61 PCI & PCMCIA Wireless LAN driver.");
2996*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("Ralink RT2561, RT2561s & RT2661 "
2997*4882a593Smuzhiyun 			"PCI & PCMCIA chipset based cards");
2998*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, rt61pci_device_table);
2999*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_RT2561);
3000*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_RT2561s);
3001*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_RT2661);
3002*4882a593Smuzhiyun MODULE_LICENSE("GPL");
3003*4882a593Smuzhiyun 
rt61pci_probe(struct pci_dev * pci_dev,const struct pci_device_id * id)3004*4882a593Smuzhiyun static int rt61pci_probe(struct pci_dev *pci_dev,
3005*4882a593Smuzhiyun 			 const struct pci_device_id *id)
3006*4882a593Smuzhiyun {
3007*4882a593Smuzhiyun 	return rt2x00pci_probe(pci_dev, &rt61pci_ops);
3008*4882a593Smuzhiyun }
3009*4882a593Smuzhiyun 
3010*4882a593Smuzhiyun static struct pci_driver rt61pci_driver = {
3011*4882a593Smuzhiyun 	.name		= KBUILD_MODNAME,
3012*4882a593Smuzhiyun 	.id_table	= rt61pci_device_table,
3013*4882a593Smuzhiyun 	.probe		= rt61pci_probe,
3014*4882a593Smuzhiyun 	.remove		= rt2x00pci_remove,
3015*4882a593Smuzhiyun 	.driver.pm	= &rt2x00pci_pm_ops,
3016*4882a593Smuzhiyun };
3017*4882a593Smuzhiyun 
3018*4882a593Smuzhiyun module_pci_driver(rt61pci_driver);
3019