1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
4*4882a593Smuzhiyun Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
5*4882a593Smuzhiyun Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
6*4882a593Smuzhiyun Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun Based on the original rt2800pci.c and rt2800usb.c.
9*4882a593Smuzhiyun Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
10*4882a593Smuzhiyun Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
11*4882a593Smuzhiyun Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
12*4882a593Smuzhiyun Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
13*4882a593Smuzhiyun Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
14*4882a593Smuzhiyun Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
15*4882a593Smuzhiyun <http://rt2x00.serialmonkey.com>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun Module: rt2800lib
21*4882a593Smuzhiyun Abstract: rt2800 generic device routines.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <linux/crc-ccitt.h>
25*4882a593Smuzhiyun #include <linux/kernel.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/slab.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "rt2x00.h"
30*4882a593Smuzhiyun #include "rt2800lib.h"
31*4882a593Smuzhiyun #include "rt2800.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static bool modparam_watchdog;
34*4882a593Smuzhiyun module_param_named(watchdog, modparam_watchdog, bool, S_IRUGO);
35*4882a593Smuzhiyun MODULE_PARM_DESC(watchdog, "Enable watchdog to detect tx/rx hangs and reset hardware if detected");
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /*
38*4882a593Smuzhiyun * Register access.
39*4882a593Smuzhiyun * All access to the CSR registers will go through the methods
40*4882a593Smuzhiyun * rt2800_register_read and rt2800_register_write.
41*4882a593Smuzhiyun * BBP and RF register require indirect register access,
42*4882a593Smuzhiyun * and use the CSR registers BBPCSR and RFCSR to achieve this.
43*4882a593Smuzhiyun * These indirect registers work with busy bits,
44*4882a593Smuzhiyun * and we will try maximal REGISTER_BUSY_COUNT times to access
45*4882a593Smuzhiyun * the register while taking a REGISTER_BUSY_DELAY us delay
46*4882a593Smuzhiyun * between each attampt. When the busy bit is still set at that time,
47*4882a593Smuzhiyun * the access attempt is considered to have failed,
48*4882a593Smuzhiyun * and we will print an error.
49*4882a593Smuzhiyun * The _lock versions must be used if you already hold the csr_mutex
50*4882a593Smuzhiyun */
51*4882a593Smuzhiyun #define WAIT_FOR_BBP(__dev, __reg) \
52*4882a593Smuzhiyun rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
53*4882a593Smuzhiyun #define WAIT_FOR_RFCSR(__dev, __reg) \
54*4882a593Smuzhiyun rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
55*4882a593Smuzhiyun #define WAIT_FOR_RFCSR_MT7620(__dev, __reg) \
56*4882a593Smuzhiyun rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY_MT7620, \
57*4882a593Smuzhiyun (__reg))
58*4882a593Smuzhiyun #define WAIT_FOR_RF(__dev, __reg) \
59*4882a593Smuzhiyun rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
60*4882a593Smuzhiyun #define WAIT_FOR_MCU(__dev, __reg) \
61*4882a593Smuzhiyun rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
62*4882a593Smuzhiyun H2M_MAILBOX_CSR_OWNER, (__reg))
63*4882a593Smuzhiyun
rt2800_is_305x_soc(struct rt2x00_dev * rt2x00dev)64*4882a593Smuzhiyun static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun /* check for rt2872 on SoC */
67*4882a593Smuzhiyun if (!rt2x00_is_soc(rt2x00dev) ||
68*4882a593Smuzhiyun !rt2x00_rt(rt2x00dev, RT2872))
69*4882a593Smuzhiyun return false;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* we know for sure that these rf chipsets are used on rt305x boards */
72*4882a593Smuzhiyun if (rt2x00_rf(rt2x00dev, RF3020) ||
73*4882a593Smuzhiyun rt2x00_rf(rt2x00dev, RF3021) ||
74*4882a593Smuzhiyun rt2x00_rf(rt2x00dev, RF3022))
75*4882a593Smuzhiyun return true;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
78*4882a593Smuzhiyun return false;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
rt2800_bbp_write(struct rt2x00_dev * rt2x00dev,const unsigned int word,const u8 value)81*4882a593Smuzhiyun static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
82*4882a593Smuzhiyun const unsigned int word, const u8 value)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun u32 reg;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun mutex_lock(&rt2x00dev->csr_mutex);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun * Wait until the BBP becomes available, afterwards we
90*4882a593Smuzhiyun * can safely write the new data into the register.
91*4882a593Smuzhiyun */
92*4882a593Smuzhiyun if (WAIT_FOR_BBP(rt2x00dev, ®)) {
93*4882a593Smuzhiyun reg = 0;
94*4882a593Smuzhiyun rt2x00_set_field32(®, BBP_CSR_CFG_VALUE, value);
95*4882a593Smuzhiyun rt2x00_set_field32(®, BBP_CSR_CFG_REGNUM, word);
96*4882a593Smuzhiyun rt2x00_set_field32(®, BBP_CSR_CFG_BUSY, 1);
97*4882a593Smuzhiyun rt2x00_set_field32(®, BBP_CSR_CFG_READ_CONTROL, 0);
98*4882a593Smuzhiyun rt2x00_set_field32(®, BBP_CSR_CFG_BBP_RW_MODE, 1);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun mutex_unlock(&rt2x00dev->csr_mutex);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
rt2800_bbp_read(struct rt2x00_dev * rt2x00dev,const unsigned int word)106*4882a593Smuzhiyun static u8 rt2800_bbp_read(struct rt2x00_dev *rt2x00dev, const unsigned int word)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun u32 reg;
109*4882a593Smuzhiyun u8 value;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun mutex_lock(&rt2x00dev->csr_mutex);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun * Wait until the BBP becomes available, afterwards we
115*4882a593Smuzhiyun * can safely write the read request into the register.
116*4882a593Smuzhiyun * After the data has been written, we wait until hardware
117*4882a593Smuzhiyun * returns the correct value, if at any time the register
118*4882a593Smuzhiyun * doesn't become available in time, reg will be 0xffffffff
119*4882a593Smuzhiyun * which means we return 0xff to the caller.
120*4882a593Smuzhiyun */
121*4882a593Smuzhiyun if (WAIT_FOR_BBP(rt2x00dev, ®)) {
122*4882a593Smuzhiyun reg = 0;
123*4882a593Smuzhiyun rt2x00_set_field32(®, BBP_CSR_CFG_REGNUM, word);
124*4882a593Smuzhiyun rt2x00_set_field32(®, BBP_CSR_CFG_BUSY, 1);
125*4882a593Smuzhiyun rt2x00_set_field32(®, BBP_CSR_CFG_READ_CONTROL, 1);
126*4882a593Smuzhiyun rt2x00_set_field32(®, BBP_CSR_CFG_BBP_RW_MODE, 1);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun WAIT_FOR_BBP(rt2x00dev, ®);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun mutex_unlock(&rt2x00dev->csr_mutex);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return value;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
rt2800_rfcsr_write(struct rt2x00_dev * rt2x00dev,const unsigned int word,const u8 value)140*4882a593Smuzhiyun static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
141*4882a593Smuzhiyun const unsigned int word, const u8 value)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun u32 reg;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun mutex_lock(&rt2x00dev->csr_mutex);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun * Wait until the RFCSR becomes available, afterwards we
149*4882a593Smuzhiyun * can safely write the new data into the register.
150*4882a593Smuzhiyun */
151*4882a593Smuzhiyun switch (rt2x00dev->chip.rt) {
152*4882a593Smuzhiyun case RT6352:
153*4882a593Smuzhiyun if (WAIT_FOR_RFCSR_MT7620(rt2x00dev, ®)) {
154*4882a593Smuzhiyun reg = 0;
155*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG_DATA_MT7620, value);
156*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG_REGNUM_MT7620,
157*4882a593Smuzhiyun word);
158*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG_WRITE_MT7620, 1);
159*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG_BUSY_MT7620, 1);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun default:
166*4882a593Smuzhiyun if (WAIT_FOR_RFCSR(rt2x00dev, ®)) {
167*4882a593Smuzhiyun reg = 0;
168*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG_DATA, value);
169*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG_REGNUM, word);
170*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG_WRITE, 1);
171*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG_BUSY, 1);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun break;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun mutex_unlock(&rt2x00dev->csr_mutex);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
rt2800_rfcsr_write_bank(struct rt2x00_dev * rt2x00dev,const u8 bank,const unsigned int reg,const u8 value)181*4882a593Smuzhiyun static void rt2800_rfcsr_write_bank(struct rt2x00_dev *rt2x00dev, const u8 bank,
182*4882a593Smuzhiyun const unsigned int reg, const u8 value)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, (reg | (bank << 6)), value);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
rt2800_rfcsr_write_chanreg(struct rt2x00_dev * rt2x00dev,const unsigned int reg,const u8 value)187*4882a593Smuzhiyun static void rt2800_rfcsr_write_chanreg(struct rt2x00_dev *rt2x00dev,
188*4882a593Smuzhiyun const unsigned int reg, const u8 value)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 4, reg, value);
191*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 6, reg, value);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
rt2800_rfcsr_write_dccal(struct rt2x00_dev * rt2x00dev,const unsigned int reg,const u8 value)194*4882a593Smuzhiyun static void rt2800_rfcsr_write_dccal(struct rt2x00_dev *rt2x00dev,
195*4882a593Smuzhiyun const unsigned int reg, const u8 value)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, reg, value);
198*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 7, reg, value);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
rt2800_rfcsr_read(struct rt2x00_dev * rt2x00dev,const unsigned int word)201*4882a593Smuzhiyun static u8 rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
202*4882a593Smuzhiyun const unsigned int word)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun u32 reg;
205*4882a593Smuzhiyun u8 value;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun mutex_lock(&rt2x00dev->csr_mutex);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun * Wait until the RFCSR becomes available, afterwards we
211*4882a593Smuzhiyun * can safely write the read request into the register.
212*4882a593Smuzhiyun * After the data has been written, we wait until hardware
213*4882a593Smuzhiyun * returns the correct value, if at any time the register
214*4882a593Smuzhiyun * doesn't become available in time, reg will be 0xffffffff
215*4882a593Smuzhiyun * which means we return 0xff to the caller.
216*4882a593Smuzhiyun */
217*4882a593Smuzhiyun switch (rt2x00dev->chip.rt) {
218*4882a593Smuzhiyun case RT6352:
219*4882a593Smuzhiyun if (WAIT_FOR_RFCSR_MT7620(rt2x00dev, ®)) {
220*4882a593Smuzhiyun reg = 0;
221*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG_REGNUM_MT7620,
222*4882a593Smuzhiyun word);
223*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG_WRITE_MT7620, 0);
224*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG_BUSY_MT7620, 1);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun WAIT_FOR_RFCSR_MT7620(rt2x00dev, ®);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA_MT7620);
232*4882a593Smuzhiyun break;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun default:
235*4882a593Smuzhiyun if (WAIT_FOR_RFCSR(rt2x00dev, ®)) {
236*4882a593Smuzhiyun reg = 0;
237*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG_REGNUM, word);
238*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG_WRITE, 0);
239*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG_BUSY, 1);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun WAIT_FOR_RFCSR(rt2x00dev, ®);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
247*4882a593Smuzhiyun break;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun mutex_unlock(&rt2x00dev->csr_mutex);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return value;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
rt2800_rfcsr_read_bank(struct rt2x00_dev * rt2x00dev,const u8 bank,const unsigned int reg)255*4882a593Smuzhiyun static u8 rt2800_rfcsr_read_bank(struct rt2x00_dev *rt2x00dev, const u8 bank,
256*4882a593Smuzhiyun const unsigned int reg)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun return rt2800_rfcsr_read(rt2x00dev, (reg | (bank << 6)));
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
rt2800_rf_write(struct rt2x00_dev * rt2x00dev,const unsigned int word,const u32 value)261*4882a593Smuzhiyun static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
262*4882a593Smuzhiyun const unsigned int word, const u32 value)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun u32 reg;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun mutex_lock(&rt2x00dev->csr_mutex);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /*
269*4882a593Smuzhiyun * Wait until the RF becomes available, afterwards we
270*4882a593Smuzhiyun * can safely write the new data into the register.
271*4882a593Smuzhiyun */
272*4882a593Smuzhiyun if (WAIT_FOR_RF(rt2x00dev, ®)) {
273*4882a593Smuzhiyun reg = 0;
274*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG0_REG_VALUE_BW, value);
275*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG0_STANDBYMODE, 0);
276*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG0_SEL, 0);
277*4882a593Smuzhiyun rt2x00_set_field32(®, RF_CSR_CFG0_BUSY, 1);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
280*4882a593Smuzhiyun rt2x00_rf_write(rt2x00dev, word, value);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun mutex_unlock(&rt2x00dev->csr_mutex);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
287*4882a593Smuzhiyun [EEPROM_CHIP_ID] = 0x0000,
288*4882a593Smuzhiyun [EEPROM_VERSION] = 0x0001,
289*4882a593Smuzhiyun [EEPROM_MAC_ADDR_0] = 0x0002,
290*4882a593Smuzhiyun [EEPROM_MAC_ADDR_1] = 0x0003,
291*4882a593Smuzhiyun [EEPROM_MAC_ADDR_2] = 0x0004,
292*4882a593Smuzhiyun [EEPROM_NIC_CONF0] = 0x001a,
293*4882a593Smuzhiyun [EEPROM_NIC_CONF1] = 0x001b,
294*4882a593Smuzhiyun [EEPROM_FREQ] = 0x001d,
295*4882a593Smuzhiyun [EEPROM_LED_AG_CONF] = 0x001e,
296*4882a593Smuzhiyun [EEPROM_LED_ACT_CONF] = 0x001f,
297*4882a593Smuzhiyun [EEPROM_LED_POLARITY] = 0x0020,
298*4882a593Smuzhiyun [EEPROM_NIC_CONF2] = 0x0021,
299*4882a593Smuzhiyun [EEPROM_LNA] = 0x0022,
300*4882a593Smuzhiyun [EEPROM_RSSI_BG] = 0x0023,
301*4882a593Smuzhiyun [EEPROM_RSSI_BG2] = 0x0024,
302*4882a593Smuzhiyun [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
303*4882a593Smuzhiyun [EEPROM_RSSI_A] = 0x0025,
304*4882a593Smuzhiyun [EEPROM_RSSI_A2] = 0x0026,
305*4882a593Smuzhiyun [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
306*4882a593Smuzhiyun [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
307*4882a593Smuzhiyun [EEPROM_TXPOWER_DELTA] = 0x0028,
308*4882a593Smuzhiyun [EEPROM_TXPOWER_BG1] = 0x0029,
309*4882a593Smuzhiyun [EEPROM_TXPOWER_BG2] = 0x0030,
310*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_BG1] = 0x0037,
311*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_BG2] = 0x0038,
312*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_BG3] = 0x0039,
313*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_BG4] = 0x003a,
314*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_BG5] = 0x003b,
315*4882a593Smuzhiyun [EEPROM_TXPOWER_A1] = 0x003c,
316*4882a593Smuzhiyun [EEPROM_TXPOWER_A2] = 0x0053,
317*4882a593Smuzhiyun [EEPROM_TXPOWER_INIT] = 0x0068,
318*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_A1] = 0x006a,
319*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_A2] = 0x006b,
320*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_A3] = 0x006c,
321*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_A4] = 0x006d,
322*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_A5] = 0x006e,
323*4882a593Smuzhiyun [EEPROM_TXPOWER_BYRATE] = 0x006f,
324*4882a593Smuzhiyun [EEPROM_BBP_START] = 0x0078,
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
328*4882a593Smuzhiyun [EEPROM_CHIP_ID] = 0x0000,
329*4882a593Smuzhiyun [EEPROM_VERSION] = 0x0001,
330*4882a593Smuzhiyun [EEPROM_MAC_ADDR_0] = 0x0002,
331*4882a593Smuzhiyun [EEPROM_MAC_ADDR_1] = 0x0003,
332*4882a593Smuzhiyun [EEPROM_MAC_ADDR_2] = 0x0004,
333*4882a593Smuzhiyun [EEPROM_NIC_CONF0] = 0x001a,
334*4882a593Smuzhiyun [EEPROM_NIC_CONF1] = 0x001b,
335*4882a593Smuzhiyun [EEPROM_NIC_CONF2] = 0x001c,
336*4882a593Smuzhiyun [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
337*4882a593Smuzhiyun [EEPROM_FREQ] = 0x0022,
338*4882a593Smuzhiyun [EEPROM_LED_AG_CONF] = 0x0023,
339*4882a593Smuzhiyun [EEPROM_LED_ACT_CONF] = 0x0024,
340*4882a593Smuzhiyun [EEPROM_LED_POLARITY] = 0x0025,
341*4882a593Smuzhiyun [EEPROM_LNA] = 0x0026,
342*4882a593Smuzhiyun [EEPROM_EXT_LNA2] = 0x0027,
343*4882a593Smuzhiyun [EEPROM_RSSI_BG] = 0x0028,
344*4882a593Smuzhiyun [EEPROM_RSSI_BG2] = 0x0029,
345*4882a593Smuzhiyun [EEPROM_RSSI_A] = 0x002a,
346*4882a593Smuzhiyun [EEPROM_RSSI_A2] = 0x002b,
347*4882a593Smuzhiyun [EEPROM_TXPOWER_BG1] = 0x0030,
348*4882a593Smuzhiyun [EEPROM_TXPOWER_BG2] = 0x0037,
349*4882a593Smuzhiyun [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
350*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_BG1] = 0x0045,
351*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_BG2] = 0x0046,
352*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_BG3] = 0x0047,
353*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_BG4] = 0x0048,
354*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_BG5] = 0x0049,
355*4882a593Smuzhiyun [EEPROM_TXPOWER_A1] = 0x004b,
356*4882a593Smuzhiyun [EEPROM_TXPOWER_A2] = 0x0065,
357*4882a593Smuzhiyun [EEPROM_EXT_TXPOWER_A3] = 0x007f,
358*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_A1] = 0x009a,
359*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_A2] = 0x009b,
360*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_A3] = 0x009c,
361*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_A4] = 0x009d,
362*4882a593Smuzhiyun [EEPROM_TSSI_BOUND_A5] = 0x009e,
363*4882a593Smuzhiyun [EEPROM_TXPOWER_BYRATE] = 0x00a0,
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun
rt2800_eeprom_word_index(struct rt2x00_dev * rt2x00dev,const enum rt2800_eeprom_word word)366*4882a593Smuzhiyun static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
367*4882a593Smuzhiyun const enum rt2800_eeprom_word word)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun const unsigned int *map;
370*4882a593Smuzhiyun unsigned int index;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
373*4882a593Smuzhiyun "%s: invalid EEPROM word %d\n",
374*4882a593Smuzhiyun wiphy_name(rt2x00dev->hw->wiphy), word))
375*4882a593Smuzhiyun return 0;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593) ||
378*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883))
379*4882a593Smuzhiyun map = rt2800_eeprom_map_ext;
380*4882a593Smuzhiyun else
381*4882a593Smuzhiyun map = rt2800_eeprom_map;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun index = map[word];
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* Index 0 is valid only for EEPROM_CHIP_ID.
386*4882a593Smuzhiyun * Otherwise it means that the offset of the
387*4882a593Smuzhiyun * given word is not initialized in the map,
388*4882a593Smuzhiyun * or that the field is not usable on the
389*4882a593Smuzhiyun * actual chipset.
390*4882a593Smuzhiyun */
391*4882a593Smuzhiyun WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
392*4882a593Smuzhiyun "%s: invalid access of EEPROM word %d\n",
393*4882a593Smuzhiyun wiphy_name(rt2x00dev->hw->wiphy), word);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun return index;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
rt2800_eeprom_addr(struct rt2x00_dev * rt2x00dev,const enum rt2800_eeprom_word word)398*4882a593Smuzhiyun static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
399*4882a593Smuzhiyun const enum rt2800_eeprom_word word)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun unsigned int index;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun index = rt2800_eeprom_word_index(rt2x00dev, word);
404*4882a593Smuzhiyun return rt2x00_eeprom_addr(rt2x00dev, index);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
rt2800_eeprom_read(struct rt2x00_dev * rt2x00dev,const enum rt2800_eeprom_word word)407*4882a593Smuzhiyun static u16 rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
408*4882a593Smuzhiyun const enum rt2800_eeprom_word word)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun unsigned int index;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun index = rt2800_eeprom_word_index(rt2x00dev, word);
413*4882a593Smuzhiyun return rt2x00_eeprom_read(rt2x00dev, index);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
rt2800_eeprom_write(struct rt2x00_dev * rt2x00dev,const enum rt2800_eeprom_word word,u16 data)416*4882a593Smuzhiyun static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
417*4882a593Smuzhiyun const enum rt2800_eeprom_word word, u16 data)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun unsigned int index;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun index = rt2800_eeprom_word_index(rt2x00dev, word);
422*4882a593Smuzhiyun rt2x00_eeprom_write(rt2x00dev, index, data);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
rt2800_eeprom_read_from_array(struct rt2x00_dev * rt2x00dev,const enum rt2800_eeprom_word array,unsigned int offset)425*4882a593Smuzhiyun static u16 rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
426*4882a593Smuzhiyun const enum rt2800_eeprom_word array,
427*4882a593Smuzhiyun unsigned int offset)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun unsigned int index;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun index = rt2800_eeprom_word_index(rt2x00dev, array);
432*4882a593Smuzhiyun return rt2x00_eeprom_read(rt2x00dev, index + offset);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
rt2800_enable_wlan_rt3290(struct rt2x00_dev * rt2x00dev)435*4882a593Smuzhiyun static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun u32 reg;
438*4882a593Smuzhiyun int i, count;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
441*4882a593Smuzhiyun rt2x00_set_field32(®, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
442*4882a593Smuzhiyun rt2x00_set_field32(®, FRC_WL_ANT_SET, 1);
443*4882a593Smuzhiyun rt2x00_set_field32(®, WLAN_CLK_EN, 0);
444*4882a593Smuzhiyun rt2x00_set_field32(®, WLAN_EN, 1);
445*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun udelay(REGISTER_BUSY_DELAY);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun count = 0;
450*4882a593Smuzhiyun do {
451*4882a593Smuzhiyun /*
452*4882a593Smuzhiyun * Check PLL_LD & XTAL_RDY.
453*4882a593Smuzhiyun */
454*4882a593Smuzhiyun for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
455*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, CMB_CTRL);
456*4882a593Smuzhiyun if (rt2x00_get_field32(reg, PLL_LD) &&
457*4882a593Smuzhiyun rt2x00_get_field32(reg, XTAL_RDY))
458*4882a593Smuzhiyun break;
459*4882a593Smuzhiyun udelay(REGISTER_BUSY_DELAY);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun if (i >= REGISTER_BUSY_COUNT) {
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (count >= 10)
465*4882a593Smuzhiyun return -EIO;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, 0x58, 0x018);
468*4882a593Smuzhiyun udelay(REGISTER_BUSY_DELAY);
469*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, 0x58, 0x418);
470*4882a593Smuzhiyun udelay(REGISTER_BUSY_DELAY);
471*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, 0x58, 0x618);
472*4882a593Smuzhiyun udelay(REGISTER_BUSY_DELAY);
473*4882a593Smuzhiyun count++;
474*4882a593Smuzhiyun } else {
475*4882a593Smuzhiyun count = 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
479*4882a593Smuzhiyun rt2x00_set_field32(®, PCIE_APP0_CLK_REQ, 0);
480*4882a593Smuzhiyun rt2x00_set_field32(®, WLAN_CLK_EN, 1);
481*4882a593Smuzhiyun rt2x00_set_field32(®, WLAN_RESET, 1);
482*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
483*4882a593Smuzhiyun udelay(10);
484*4882a593Smuzhiyun rt2x00_set_field32(®, WLAN_RESET, 0);
485*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
486*4882a593Smuzhiyun udelay(10);
487*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
488*4882a593Smuzhiyun } while (count != 0);
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun return 0;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun
rt2800_mcu_request(struct rt2x00_dev * rt2x00dev,const u8 command,const u8 token,const u8 arg0,const u8 arg1)493*4882a593Smuzhiyun void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
494*4882a593Smuzhiyun const u8 command, const u8 token,
495*4882a593Smuzhiyun const u8 arg0, const u8 arg1)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun u32 reg;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /*
500*4882a593Smuzhiyun * SOC devices don't support MCU requests.
501*4882a593Smuzhiyun */
502*4882a593Smuzhiyun if (rt2x00_is_soc(rt2x00dev))
503*4882a593Smuzhiyun return;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun mutex_lock(&rt2x00dev->csr_mutex);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /*
508*4882a593Smuzhiyun * Wait until the MCU becomes available, afterwards we
509*4882a593Smuzhiyun * can safely write the new data into the register.
510*4882a593Smuzhiyun */
511*4882a593Smuzhiyun if (WAIT_FOR_MCU(rt2x00dev, ®)) {
512*4882a593Smuzhiyun rt2x00_set_field32(®, H2M_MAILBOX_CSR_OWNER, 1);
513*4882a593Smuzhiyun rt2x00_set_field32(®, H2M_MAILBOX_CSR_CMD_TOKEN, token);
514*4882a593Smuzhiyun rt2x00_set_field32(®, H2M_MAILBOX_CSR_ARG0, arg0);
515*4882a593Smuzhiyun rt2x00_set_field32(®, H2M_MAILBOX_CSR_ARG1, arg1);
516*4882a593Smuzhiyun rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun reg = 0;
519*4882a593Smuzhiyun rt2x00_set_field32(®, HOST_CMD_CSR_HOST_COMMAND, command);
520*4882a593Smuzhiyun rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun mutex_unlock(&rt2x00dev->csr_mutex);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_mcu_request);
526*4882a593Smuzhiyun
rt2800_wait_csr_ready(struct rt2x00_dev * rt2x00dev)527*4882a593Smuzhiyun int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun unsigned int i = 0;
530*4882a593Smuzhiyun u32 reg;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
533*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MAC_CSR0);
534*4882a593Smuzhiyun if (reg && reg != ~0)
535*4882a593Smuzhiyun return 0;
536*4882a593Smuzhiyun msleep(1);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun rt2x00_err(rt2x00dev, "Unstable hardware\n");
540*4882a593Smuzhiyun return -EBUSY;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
543*4882a593Smuzhiyun
rt2800_wait_wpdma_ready(struct rt2x00_dev * rt2x00dev)544*4882a593Smuzhiyun int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun unsigned int i;
547*4882a593Smuzhiyun u32 reg;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /*
550*4882a593Smuzhiyun * Some devices are really slow to respond here. Wait a whole second
551*4882a593Smuzhiyun * before timing out.
552*4882a593Smuzhiyun */
553*4882a593Smuzhiyun for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
554*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
555*4882a593Smuzhiyun if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
556*4882a593Smuzhiyun !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
557*4882a593Smuzhiyun return 0;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun msleep(10);
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
563*4882a593Smuzhiyun return -EACCES;
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
566*4882a593Smuzhiyun
rt2800_disable_wpdma(struct rt2x00_dev * rt2x00dev)567*4882a593Smuzhiyun void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun u32 reg;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
572*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
573*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
574*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
575*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
576*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
577*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
580*4882a593Smuzhiyun
rt2800_get_txwi_rxwi_size(struct rt2x00_dev * rt2x00dev,unsigned short * txwi_size,unsigned short * rxwi_size)581*4882a593Smuzhiyun void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev,
582*4882a593Smuzhiyun unsigned short *txwi_size,
583*4882a593Smuzhiyun unsigned short *rxwi_size)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun switch (rt2x00dev->chip.rt) {
586*4882a593Smuzhiyun case RT3593:
587*4882a593Smuzhiyun case RT3883:
588*4882a593Smuzhiyun *txwi_size = TXWI_DESC_SIZE_4WORDS;
589*4882a593Smuzhiyun *rxwi_size = RXWI_DESC_SIZE_5WORDS;
590*4882a593Smuzhiyun break;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun case RT5592:
593*4882a593Smuzhiyun case RT6352:
594*4882a593Smuzhiyun *txwi_size = TXWI_DESC_SIZE_5WORDS;
595*4882a593Smuzhiyun *rxwi_size = RXWI_DESC_SIZE_6WORDS;
596*4882a593Smuzhiyun break;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun default:
599*4882a593Smuzhiyun *txwi_size = TXWI_DESC_SIZE_4WORDS;
600*4882a593Smuzhiyun *rxwi_size = RXWI_DESC_SIZE_4WORDS;
601*4882a593Smuzhiyun break;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size);
605*4882a593Smuzhiyun
rt2800_check_firmware_crc(const u8 * data,const size_t len)606*4882a593Smuzhiyun static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun u16 fw_crc;
609*4882a593Smuzhiyun u16 crc;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun /*
612*4882a593Smuzhiyun * The last 2 bytes in the firmware array are the crc checksum itself,
613*4882a593Smuzhiyun * this means that we should never pass those 2 bytes to the crc
614*4882a593Smuzhiyun * algorithm.
615*4882a593Smuzhiyun */
616*4882a593Smuzhiyun fw_crc = (data[len - 2] << 8 | data[len - 1]);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /*
619*4882a593Smuzhiyun * Use the crc ccitt algorithm.
620*4882a593Smuzhiyun * This will return the same value as the legacy driver which
621*4882a593Smuzhiyun * used bit ordering reversion on the both the firmware bytes
622*4882a593Smuzhiyun * before input input as well as on the final output.
623*4882a593Smuzhiyun * Obviously using crc ccitt directly is much more efficient.
624*4882a593Smuzhiyun */
625*4882a593Smuzhiyun crc = crc_ccitt(~0, data, len - 2);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun /*
628*4882a593Smuzhiyun * There is a small difference between the crc-itu-t + bitrev and
629*4882a593Smuzhiyun * the crc-ccitt crc calculation. In the latter method the 2 bytes
630*4882a593Smuzhiyun * will be swapped, use swab16 to convert the crc to the correct
631*4882a593Smuzhiyun * value.
632*4882a593Smuzhiyun */
633*4882a593Smuzhiyun crc = swab16(crc);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun return fw_crc == crc;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
rt2800_check_firmware(struct rt2x00_dev * rt2x00dev,const u8 * data,const size_t len)638*4882a593Smuzhiyun int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
639*4882a593Smuzhiyun const u8 *data, const size_t len)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun size_t offset = 0;
642*4882a593Smuzhiyun size_t fw_len;
643*4882a593Smuzhiyun bool multiple;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun /*
646*4882a593Smuzhiyun * PCI(e) & SOC devices require firmware with a length
647*4882a593Smuzhiyun * of 8kb. USB devices require firmware files with a length
648*4882a593Smuzhiyun * of 4kb. Certain USB chipsets however require different firmware,
649*4882a593Smuzhiyun * which Ralink only provides attached to the original firmware
650*4882a593Smuzhiyun * file. Thus for USB devices, firmware files have a length
651*4882a593Smuzhiyun * which is a multiple of 4kb. The firmware for rt3290 chip also
652*4882a593Smuzhiyun * have a length which is a multiple of 4kb.
653*4882a593Smuzhiyun */
654*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
655*4882a593Smuzhiyun fw_len = 4096;
656*4882a593Smuzhiyun else
657*4882a593Smuzhiyun fw_len = 8192;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun multiple = true;
660*4882a593Smuzhiyun /*
661*4882a593Smuzhiyun * Validate the firmware length
662*4882a593Smuzhiyun */
663*4882a593Smuzhiyun if (len != fw_len && (!multiple || (len % fw_len) != 0))
664*4882a593Smuzhiyun return FW_BAD_LENGTH;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /*
667*4882a593Smuzhiyun * Check if the chipset requires one of the upper parts
668*4882a593Smuzhiyun * of the firmware.
669*4882a593Smuzhiyun */
670*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev) &&
671*4882a593Smuzhiyun !rt2x00_rt(rt2x00dev, RT2860) &&
672*4882a593Smuzhiyun !rt2x00_rt(rt2x00dev, RT2872) &&
673*4882a593Smuzhiyun !rt2x00_rt(rt2x00dev, RT3070) &&
674*4882a593Smuzhiyun ((len / fw_len) == 1))
675*4882a593Smuzhiyun return FW_BAD_VERSION;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /*
678*4882a593Smuzhiyun * 8kb firmware files must be checked as if it were
679*4882a593Smuzhiyun * 2 separate firmware files.
680*4882a593Smuzhiyun */
681*4882a593Smuzhiyun while (offset < len) {
682*4882a593Smuzhiyun if (!rt2800_check_firmware_crc(data + offset, fw_len))
683*4882a593Smuzhiyun return FW_BAD_CRC;
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun offset += fw_len;
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun return FW_OK;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_check_firmware);
691*4882a593Smuzhiyun
rt2800_load_firmware(struct rt2x00_dev * rt2x00dev,const u8 * data,const size_t len)692*4882a593Smuzhiyun int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
693*4882a593Smuzhiyun const u8 *data, const size_t len)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun unsigned int i;
696*4882a593Smuzhiyun u32 reg;
697*4882a593Smuzhiyun int retval;
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3290)) {
700*4882a593Smuzhiyun retval = rt2800_enable_wlan_rt3290(rt2x00dev);
701*4882a593Smuzhiyun if (retval)
702*4882a593Smuzhiyun return -EBUSY;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /*
706*4882a593Smuzhiyun * If driver doesn't wake up firmware here,
707*4882a593Smuzhiyun * rt2800_load_firmware will hang forever when interface is up again.
708*4882a593Smuzhiyun */
709*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /*
712*4882a593Smuzhiyun * Wait for stable hardware.
713*4882a593Smuzhiyun */
714*4882a593Smuzhiyun if (rt2800_wait_csr_ready(rt2x00dev))
715*4882a593Smuzhiyun return -EBUSY;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun if (rt2x00_is_pci(rt2x00dev)) {
718*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3290) ||
719*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3572) ||
720*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT5390) ||
721*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT5392)) {
722*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, AUX_CTRL);
723*4882a593Smuzhiyun rt2x00_set_field32(®, AUX_CTRL_FORCE_PCIE_CLK, 1);
724*4882a593Smuzhiyun rt2x00_set_field32(®, AUX_CTRL_WAKE_PCIE_EN, 1);
725*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun rt2800_disable_wpdma(rt2x00dev);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /*
733*4882a593Smuzhiyun * Write firmware to the device.
734*4882a593Smuzhiyun */
735*4882a593Smuzhiyun rt2800_drv_write_firmware(rt2x00dev, data, len);
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /*
738*4882a593Smuzhiyun * Wait for device to stabilize.
739*4882a593Smuzhiyun */
740*4882a593Smuzhiyun for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
741*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, PBF_SYS_CTRL);
742*4882a593Smuzhiyun if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
743*4882a593Smuzhiyun break;
744*4882a593Smuzhiyun msleep(1);
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun if (i == REGISTER_BUSY_COUNT) {
748*4882a593Smuzhiyun rt2x00_err(rt2x00dev, "PBF system register not ready\n");
749*4882a593Smuzhiyun return -EBUSY;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /*
753*4882a593Smuzhiyun * Disable DMA, will be reenabled later when enabling
754*4882a593Smuzhiyun * the radio.
755*4882a593Smuzhiyun */
756*4882a593Smuzhiyun rt2800_disable_wpdma(rt2x00dev);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /*
759*4882a593Smuzhiyun * Initialize firmware.
760*4882a593Smuzhiyun */
761*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
762*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
763*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev)) {
764*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
765*4882a593Smuzhiyun rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun msleep(1);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun return 0;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_load_firmware);
772*4882a593Smuzhiyun
rt2800_write_tx_data(struct queue_entry * entry,struct txentry_desc * txdesc)773*4882a593Smuzhiyun void rt2800_write_tx_data(struct queue_entry *entry,
774*4882a593Smuzhiyun struct txentry_desc *txdesc)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun __le32 *txwi = rt2800_drv_get_txwi(entry);
777*4882a593Smuzhiyun u32 word;
778*4882a593Smuzhiyun int i;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /*
781*4882a593Smuzhiyun * Initialize TX Info descriptor
782*4882a593Smuzhiyun */
783*4882a593Smuzhiyun word = rt2x00_desc_read(txwi, 0);
784*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W0_FRAG,
785*4882a593Smuzhiyun test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
786*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
787*4882a593Smuzhiyun test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
788*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
789*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W0_TS,
790*4882a593Smuzhiyun test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
791*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W0_AMPDU,
792*4882a593Smuzhiyun test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
793*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
794*4882a593Smuzhiyun txdesc->u.ht.mpdu_density);
795*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
796*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
797*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W0_BW,
798*4882a593Smuzhiyun test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
799*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
800*4882a593Smuzhiyun test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
801*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
802*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
803*4882a593Smuzhiyun rt2x00_desc_write(txwi, 0, word);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun word = rt2x00_desc_read(txwi, 1);
806*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W1_ACK,
807*4882a593Smuzhiyun test_bit(ENTRY_TXD_ACK, &txdesc->flags));
808*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W1_NSEQ,
809*4882a593Smuzhiyun test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
810*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
811*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
812*4882a593Smuzhiyun test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
813*4882a593Smuzhiyun txdesc->key_idx : txdesc->u.ht.wcid);
814*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
815*4882a593Smuzhiyun txdesc->length);
816*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
817*4882a593Smuzhiyun rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
818*4882a593Smuzhiyun rt2x00_desc_write(txwi, 1, word);
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun /*
821*4882a593Smuzhiyun * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
822*4882a593Smuzhiyun * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
823*4882a593Smuzhiyun * When TXD_W3_WIV is set to 1 it will use the IV data
824*4882a593Smuzhiyun * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
825*4882a593Smuzhiyun * crypto entry in the registers should be used to encrypt the frame.
826*4882a593Smuzhiyun *
827*4882a593Smuzhiyun * Nulify all remaining words as well, we don't know how to program them.
828*4882a593Smuzhiyun */
829*4882a593Smuzhiyun for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
830*4882a593Smuzhiyun _rt2x00_desc_write(txwi, i, 0);
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
833*4882a593Smuzhiyun
rt2800_agc_to_rssi(struct rt2x00_dev * rt2x00dev,u32 rxwi_w2)834*4882a593Smuzhiyun static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
837*4882a593Smuzhiyun s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
838*4882a593Smuzhiyun s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
839*4882a593Smuzhiyun u16 eeprom;
840*4882a593Smuzhiyun u8 offset0;
841*4882a593Smuzhiyun u8 offset1;
842*4882a593Smuzhiyun u8 offset2;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
845*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG);
846*4882a593Smuzhiyun offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
847*4882a593Smuzhiyun offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
848*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2);
849*4882a593Smuzhiyun offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
850*4882a593Smuzhiyun } else {
851*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A);
852*4882a593Smuzhiyun offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
853*4882a593Smuzhiyun offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
854*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2);
855*4882a593Smuzhiyun offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun /*
859*4882a593Smuzhiyun * Convert the value from the descriptor into the RSSI value
860*4882a593Smuzhiyun * If the value in the descriptor is 0, it is considered invalid
861*4882a593Smuzhiyun * and the default (extremely low) rssi value is assumed
862*4882a593Smuzhiyun */
863*4882a593Smuzhiyun rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
864*4882a593Smuzhiyun rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
865*4882a593Smuzhiyun rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /*
868*4882a593Smuzhiyun * mac80211 only accepts a single RSSI value. Calculating the
869*4882a593Smuzhiyun * average doesn't deliver a fair answer either since -60:-60 would
870*4882a593Smuzhiyun * be considered equally good as -50:-70 while the second is the one
871*4882a593Smuzhiyun * which gives less energy...
872*4882a593Smuzhiyun */
873*4882a593Smuzhiyun rssi0 = max(rssi0, rssi1);
874*4882a593Smuzhiyun return (int)max(rssi0, rssi2);
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
rt2800_process_rxwi(struct queue_entry * entry,struct rxdone_entry_desc * rxdesc)877*4882a593Smuzhiyun void rt2800_process_rxwi(struct queue_entry *entry,
878*4882a593Smuzhiyun struct rxdone_entry_desc *rxdesc)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun __le32 *rxwi = (__le32 *) entry->skb->data;
881*4882a593Smuzhiyun u32 word;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun word = rt2x00_desc_read(rxwi, 0);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
886*4882a593Smuzhiyun rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun word = rt2x00_desc_read(rxwi, 1);
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
891*4882a593Smuzhiyun rxdesc->enc_flags |= RX_ENC_FLAG_SHORT_GI;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun if (rt2x00_get_field32(word, RXWI_W1_BW))
894*4882a593Smuzhiyun rxdesc->bw = RATE_INFO_BW_40;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /*
897*4882a593Smuzhiyun * Detect RX rate, always use MCS as signal type.
898*4882a593Smuzhiyun */
899*4882a593Smuzhiyun rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
900*4882a593Smuzhiyun rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
901*4882a593Smuzhiyun rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun /*
904*4882a593Smuzhiyun * Mask of 0x8 bit to remove the short preamble flag.
905*4882a593Smuzhiyun */
906*4882a593Smuzhiyun if (rxdesc->rate_mode == RATE_MODE_CCK)
907*4882a593Smuzhiyun rxdesc->signal &= ~0x8;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun word = rt2x00_desc_read(rxwi, 2);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun /*
912*4882a593Smuzhiyun * Convert descriptor AGC value to RSSI value.
913*4882a593Smuzhiyun */
914*4882a593Smuzhiyun rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
915*4882a593Smuzhiyun /*
916*4882a593Smuzhiyun * Remove RXWI descriptor from start of the buffer.
917*4882a593Smuzhiyun */
918*4882a593Smuzhiyun skb_pull(entry->skb, entry->queue->winfo_size);
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
921*4882a593Smuzhiyun
rt2800_rate_from_status(struct skb_frame_desc * skbdesc,u32 status,enum nl80211_band band)922*4882a593Smuzhiyun static void rt2800_rate_from_status(struct skb_frame_desc *skbdesc,
923*4882a593Smuzhiyun u32 status, enum nl80211_band band)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun u8 flags = 0;
926*4882a593Smuzhiyun u8 idx = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun switch (rt2x00_get_field32(status, TX_STA_FIFO_PHYMODE)) {
929*4882a593Smuzhiyun case RATE_MODE_HT_GREENFIELD:
930*4882a593Smuzhiyun flags |= IEEE80211_TX_RC_GREEN_FIELD;
931*4882a593Smuzhiyun fallthrough;
932*4882a593Smuzhiyun case RATE_MODE_HT_MIX:
933*4882a593Smuzhiyun flags |= IEEE80211_TX_RC_MCS;
934*4882a593Smuzhiyun break;
935*4882a593Smuzhiyun case RATE_MODE_OFDM:
936*4882a593Smuzhiyun if (band == NL80211_BAND_2GHZ)
937*4882a593Smuzhiyun idx += 4;
938*4882a593Smuzhiyun break;
939*4882a593Smuzhiyun case RATE_MODE_CCK:
940*4882a593Smuzhiyun if (idx >= 8)
941*4882a593Smuzhiyun idx -= 8;
942*4882a593Smuzhiyun break;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun if (rt2x00_get_field32(status, TX_STA_FIFO_BW))
946*4882a593Smuzhiyun flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun if (rt2x00_get_field32(status, TX_STA_FIFO_SGI))
949*4882a593Smuzhiyun flags |= IEEE80211_TX_RC_SHORT_GI;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun skbdesc->tx_rate_idx = idx;
952*4882a593Smuzhiyun skbdesc->tx_rate_flags = flags;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
rt2800_txdone_entry_check(struct queue_entry * entry,u32 reg)955*4882a593Smuzhiyun static bool rt2800_txdone_entry_check(struct queue_entry *entry, u32 reg)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun __le32 *txwi;
958*4882a593Smuzhiyun u32 word;
959*4882a593Smuzhiyun int wcid, ack, pid;
960*4882a593Smuzhiyun int tx_wcid, tx_ack, tx_pid, is_agg;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /*
963*4882a593Smuzhiyun * This frames has returned with an IO error,
964*4882a593Smuzhiyun * so the status report is not intended for this
965*4882a593Smuzhiyun * frame.
966*4882a593Smuzhiyun */
967*4882a593Smuzhiyun if (test_bit(ENTRY_DATA_IO_FAILED, &entry->flags))
968*4882a593Smuzhiyun return false;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
971*4882a593Smuzhiyun ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
972*4882a593Smuzhiyun pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
973*4882a593Smuzhiyun is_agg = rt2x00_get_field32(reg, TX_STA_FIFO_TX_AGGRE);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /*
976*4882a593Smuzhiyun * Validate if this TX status report is intended for
977*4882a593Smuzhiyun * this entry by comparing the WCID/ACK/PID fields.
978*4882a593Smuzhiyun */
979*4882a593Smuzhiyun txwi = rt2800_drv_get_txwi(entry);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun word = rt2x00_desc_read(txwi, 1);
982*4882a593Smuzhiyun tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
983*4882a593Smuzhiyun tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
984*4882a593Smuzhiyun tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun if (wcid != tx_wcid || ack != tx_ack || (!is_agg && pid != tx_pid)) {
987*4882a593Smuzhiyun rt2x00_dbg(entry->queue->rt2x00dev,
988*4882a593Smuzhiyun "TX status report missed for queue %d entry %d\n",
989*4882a593Smuzhiyun entry->queue->qid, entry->entry_idx);
990*4882a593Smuzhiyun return false;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun return true;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
rt2800_txdone_entry(struct queue_entry * entry,u32 status,__le32 * txwi,bool match)996*4882a593Smuzhiyun void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi,
997*4882a593Smuzhiyun bool match)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1000*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
1001*4882a593Smuzhiyun struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1002*4882a593Smuzhiyun struct txdone_entry_desc txdesc;
1003*4882a593Smuzhiyun u32 word;
1004*4882a593Smuzhiyun u16 mcs, real_mcs;
1005*4882a593Smuzhiyun int aggr, ampdu, wcid, ack_req;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /*
1008*4882a593Smuzhiyun * Obtain the status about this packet.
1009*4882a593Smuzhiyun */
1010*4882a593Smuzhiyun txdesc.flags = 0;
1011*4882a593Smuzhiyun word = rt2x00_desc_read(txwi, 0);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
1014*4882a593Smuzhiyun ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
1017*4882a593Smuzhiyun aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
1018*4882a593Smuzhiyun wcid = rt2x00_get_field32(status, TX_STA_FIFO_WCID);
1019*4882a593Smuzhiyun ack_req = rt2x00_get_field32(status, TX_STA_FIFO_TX_ACK_REQUIRED);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /*
1022*4882a593Smuzhiyun * If a frame was meant to be sent as a single non-aggregated MPDU
1023*4882a593Smuzhiyun * but ended up in an aggregate the used tx rate doesn't correlate
1024*4882a593Smuzhiyun * with the one specified in the TXWI as the whole aggregate is sent
1025*4882a593Smuzhiyun * with the same rate.
1026*4882a593Smuzhiyun *
1027*4882a593Smuzhiyun * For example: two frames are sent to rt2x00, the first one sets
1028*4882a593Smuzhiyun * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
1029*4882a593Smuzhiyun * and requests MCS15. If the hw aggregates both frames into one
1030*4882a593Smuzhiyun * AMDPU the tx status for both frames will contain MCS7 although
1031*4882a593Smuzhiyun * the frame was sent successfully.
1032*4882a593Smuzhiyun *
1033*4882a593Smuzhiyun * Hence, replace the requested rate with the real tx rate to not
1034*4882a593Smuzhiyun * confuse the rate control algortihm by providing clearly wrong
1035*4882a593Smuzhiyun * data.
1036*4882a593Smuzhiyun *
1037*4882a593Smuzhiyun * FIXME: if we do not find matching entry, we tell that frame was
1038*4882a593Smuzhiyun * posted without any retries. We need to find a way to fix that
1039*4882a593Smuzhiyun * and provide retry count.
1040*4882a593Smuzhiyun */
1041*4882a593Smuzhiyun if (unlikely((aggr == 1 && ampdu == 0 && real_mcs != mcs)) || !match) {
1042*4882a593Smuzhiyun rt2800_rate_from_status(skbdesc, status, rt2x00dev->curr_band);
1043*4882a593Smuzhiyun mcs = real_mcs;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun if (aggr == 1 || ampdu == 1)
1047*4882a593Smuzhiyun __set_bit(TXDONE_AMPDU, &txdesc.flags);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun if (!ack_req)
1050*4882a593Smuzhiyun __set_bit(TXDONE_NO_ACK_REQ, &txdesc.flags);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun /*
1053*4882a593Smuzhiyun * Ralink has a retry mechanism using a global fallback
1054*4882a593Smuzhiyun * table. We setup this fallback table to try the immediate
1055*4882a593Smuzhiyun * lower rate for all rates. In the TX_STA_FIFO, the MCS field
1056*4882a593Smuzhiyun * always contains the MCS used for the last transmission, be
1057*4882a593Smuzhiyun * it successful or not.
1058*4882a593Smuzhiyun */
1059*4882a593Smuzhiyun if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
1060*4882a593Smuzhiyun /*
1061*4882a593Smuzhiyun * Transmission succeeded. The number of retries is
1062*4882a593Smuzhiyun * mcs - real_mcs
1063*4882a593Smuzhiyun */
1064*4882a593Smuzhiyun __set_bit(TXDONE_SUCCESS, &txdesc.flags);
1065*4882a593Smuzhiyun txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
1066*4882a593Smuzhiyun } else {
1067*4882a593Smuzhiyun /*
1068*4882a593Smuzhiyun * Transmission failed. The number of retries is
1069*4882a593Smuzhiyun * always 7 in this case (for a total number of 8
1070*4882a593Smuzhiyun * frames sent).
1071*4882a593Smuzhiyun */
1072*4882a593Smuzhiyun __set_bit(TXDONE_FAILURE, &txdesc.flags);
1073*4882a593Smuzhiyun txdesc.retry = rt2x00dev->long_retry;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun /*
1077*4882a593Smuzhiyun * the frame was retried at least once
1078*4882a593Smuzhiyun * -> hw used fallback rates
1079*4882a593Smuzhiyun */
1080*4882a593Smuzhiyun if (txdesc.retry)
1081*4882a593Smuzhiyun __set_bit(TXDONE_FALLBACK, &txdesc.flags);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun if (!match) {
1084*4882a593Smuzhiyun /* RCU assures non-null sta will not be freed by mac80211. */
1085*4882a593Smuzhiyun rcu_read_lock();
1086*4882a593Smuzhiyun if (likely(wcid >= WCID_START && wcid <= WCID_END))
1087*4882a593Smuzhiyun skbdesc->sta = drv_data->wcid_to_sta[wcid - WCID_START];
1088*4882a593Smuzhiyun else
1089*4882a593Smuzhiyun skbdesc->sta = NULL;
1090*4882a593Smuzhiyun rt2x00lib_txdone_nomatch(entry, &txdesc);
1091*4882a593Smuzhiyun rcu_read_unlock();
1092*4882a593Smuzhiyun } else {
1093*4882a593Smuzhiyun rt2x00lib_txdone(entry, &txdesc);
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
1097*4882a593Smuzhiyun
rt2800_txdone(struct rt2x00_dev * rt2x00dev,unsigned int quota)1098*4882a593Smuzhiyun void rt2800_txdone(struct rt2x00_dev *rt2x00dev, unsigned int quota)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun struct data_queue *queue;
1101*4882a593Smuzhiyun struct queue_entry *entry;
1102*4882a593Smuzhiyun u32 reg;
1103*4882a593Smuzhiyun u8 qid;
1104*4882a593Smuzhiyun bool match;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun while (quota-- > 0 && kfifo_get(&rt2x00dev->txstatus_fifo, ®)) {
1107*4882a593Smuzhiyun /*
1108*4882a593Smuzhiyun * TX_STA_FIFO_PID_QUEUE is a 2-bit field, thus qid is
1109*4882a593Smuzhiyun * guaranteed to be one of the TX QIDs .
1110*4882a593Smuzhiyun */
1111*4882a593Smuzhiyun qid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_QUEUE);
1112*4882a593Smuzhiyun queue = rt2x00queue_get_tx_queue(rt2x00dev, qid);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun if (unlikely(rt2x00queue_empty(queue))) {
1115*4882a593Smuzhiyun rt2x00_dbg(rt2x00dev, "Got TX status for an empty queue %u, dropping\n",
1116*4882a593Smuzhiyun qid);
1117*4882a593Smuzhiyun break;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun if (unlikely(test_bit(ENTRY_OWNER_DEVICE_DATA, &entry->flags) ||
1123*4882a593Smuzhiyun !test_bit(ENTRY_DATA_STATUS_PENDING, &entry->flags))) {
1124*4882a593Smuzhiyun rt2x00_warn(rt2x00dev, "Data pending for entry %u in queue %u\n",
1125*4882a593Smuzhiyun entry->entry_idx, qid);
1126*4882a593Smuzhiyun break;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun match = rt2800_txdone_entry_check(entry, reg);
1130*4882a593Smuzhiyun rt2800_txdone_entry(entry, reg, rt2800_drv_get_txwi(entry), match);
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_txdone);
1134*4882a593Smuzhiyun
rt2800_entry_txstatus_timeout(struct rt2x00_dev * rt2x00dev,struct queue_entry * entry)1135*4882a593Smuzhiyun static inline bool rt2800_entry_txstatus_timeout(struct rt2x00_dev *rt2x00dev,
1136*4882a593Smuzhiyun struct queue_entry *entry)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun bool ret;
1139*4882a593Smuzhiyun unsigned long tout;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun if (!test_bit(ENTRY_DATA_STATUS_PENDING, &entry->flags))
1142*4882a593Smuzhiyun return false;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun if (test_bit(DEVICE_STATE_FLUSHING, &rt2x00dev->flags))
1145*4882a593Smuzhiyun tout = msecs_to_jiffies(50);
1146*4882a593Smuzhiyun else
1147*4882a593Smuzhiyun tout = msecs_to_jiffies(2000);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun ret = time_after(jiffies, entry->last_action + tout);
1150*4882a593Smuzhiyun if (unlikely(ret))
1151*4882a593Smuzhiyun rt2x00_dbg(entry->queue->rt2x00dev,
1152*4882a593Smuzhiyun "TX status timeout for entry %d in queue %d\n",
1153*4882a593Smuzhiyun entry->entry_idx, entry->queue->qid);
1154*4882a593Smuzhiyun return ret;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
rt2800_txstatus_timeout(struct rt2x00_dev * rt2x00dev)1157*4882a593Smuzhiyun bool rt2800_txstatus_timeout(struct rt2x00_dev *rt2x00dev)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun struct data_queue *queue;
1160*4882a593Smuzhiyun struct queue_entry *entry;
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun tx_queue_for_each(rt2x00dev, queue) {
1163*4882a593Smuzhiyun entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
1164*4882a593Smuzhiyun if (rt2800_entry_txstatus_timeout(rt2x00dev, entry))
1165*4882a593Smuzhiyun return true;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun return false;
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_txstatus_timeout);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun /*
1173*4882a593Smuzhiyun * test if there is an entry in any TX queue for which DMA is done
1174*4882a593Smuzhiyun * but the TX status has not been returned yet
1175*4882a593Smuzhiyun */
rt2800_txstatus_pending(struct rt2x00_dev * rt2x00dev)1176*4882a593Smuzhiyun bool rt2800_txstatus_pending(struct rt2x00_dev *rt2x00dev)
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun struct data_queue *queue;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun tx_queue_for_each(rt2x00dev, queue) {
1181*4882a593Smuzhiyun if (rt2x00queue_get_entry(queue, Q_INDEX_DMA_DONE) !=
1182*4882a593Smuzhiyun rt2x00queue_get_entry(queue, Q_INDEX_DONE))
1183*4882a593Smuzhiyun return true;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun return false;
1186*4882a593Smuzhiyun }
1187*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_txstatus_pending);
1188*4882a593Smuzhiyun
rt2800_txdone_nostatus(struct rt2x00_dev * rt2x00dev)1189*4882a593Smuzhiyun void rt2800_txdone_nostatus(struct rt2x00_dev *rt2x00dev)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun struct data_queue *queue;
1192*4882a593Smuzhiyun struct queue_entry *entry;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun /*
1195*4882a593Smuzhiyun * Process any trailing TX status reports for IO failures,
1196*4882a593Smuzhiyun * we loop until we find the first non-IO error entry. This
1197*4882a593Smuzhiyun * can either be a frame which is free, is being uploaded,
1198*4882a593Smuzhiyun * or has completed the upload but didn't have an entry
1199*4882a593Smuzhiyun * in the TX_STAT_FIFO register yet.
1200*4882a593Smuzhiyun */
1201*4882a593Smuzhiyun tx_queue_for_each(rt2x00dev, queue) {
1202*4882a593Smuzhiyun while (!rt2x00queue_empty(queue)) {
1203*4882a593Smuzhiyun entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun if (test_bit(ENTRY_OWNER_DEVICE_DATA, &entry->flags) ||
1206*4882a593Smuzhiyun !test_bit(ENTRY_DATA_STATUS_PENDING, &entry->flags))
1207*4882a593Smuzhiyun break;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun if (test_bit(ENTRY_DATA_IO_FAILED, &entry->flags) ||
1210*4882a593Smuzhiyun rt2800_entry_txstatus_timeout(rt2x00dev, entry))
1211*4882a593Smuzhiyun rt2x00lib_txdone_noinfo(entry, TXDONE_FAILURE);
1212*4882a593Smuzhiyun else
1213*4882a593Smuzhiyun break;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun }
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_txdone_nostatus);
1218*4882a593Smuzhiyun
rt2800_check_hung(struct data_queue * queue)1219*4882a593Smuzhiyun static int rt2800_check_hung(struct data_queue *queue)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun unsigned int cur_idx = rt2800_drv_get_dma_done(queue);
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun if (queue->wd_idx != cur_idx)
1224*4882a593Smuzhiyun queue->wd_count = 0;
1225*4882a593Smuzhiyun else
1226*4882a593Smuzhiyun queue->wd_count++;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun return queue->wd_count > 16;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun
rt2800_watchdog(struct rt2x00_dev * rt2x00dev)1231*4882a593Smuzhiyun void rt2800_watchdog(struct rt2x00_dev *rt2x00dev)
1232*4882a593Smuzhiyun {
1233*4882a593Smuzhiyun struct data_queue *queue;
1234*4882a593Smuzhiyun bool hung_tx = false;
1235*4882a593Smuzhiyun bool hung_rx = false;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun if (test_bit(DEVICE_STATE_SCANNING, &rt2x00dev->flags))
1238*4882a593Smuzhiyun return;
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun queue_for_each(rt2x00dev, queue) {
1241*4882a593Smuzhiyun switch (queue->qid) {
1242*4882a593Smuzhiyun case QID_AC_VO:
1243*4882a593Smuzhiyun case QID_AC_VI:
1244*4882a593Smuzhiyun case QID_AC_BE:
1245*4882a593Smuzhiyun case QID_AC_BK:
1246*4882a593Smuzhiyun case QID_MGMT:
1247*4882a593Smuzhiyun if (rt2x00queue_empty(queue))
1248*4882a593Smuzhiyun continue;
1249*4882a593Smuzhiyun hung_tx = rt2800_check_hung(queue);
1250*4882a593Smuzhiyun break;
1251*4882a593Smuzhiyun case QID_RX:
1252*4882a593Smuzhiyun /* For station mode we should reactive at least
1253*4882a593Smuzhiyun * beacons. TODO: need to find good way detect
1254*4882a593Smuzhiyun * RX hung for AP mode.
1255*4882a593Smuzhiyun */
1256*4882a593Smuzhiyun if (rt2x00dev->intf_sta_count == 0)
1257*4882a593Smuzhiyun continue;
1258*4882a593Smuzhiyun hung_rx = rt2800_check_hung(queue);
1259*4882a593Smuzhiyun break;
1260*4882a593Smuzhiyun default:
1261*4882a593Smuzhiyun break;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun if (hung_tx)
1266*4882a593Smuzhiyun rt2x00_warn(rt2x00dev, "Watchdog TX hung detected\n");
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun if (hung_rx)
1269*4882a593Smuzhiyun rt2x00_warn(rt2x00dev, "Watchdog RX hung detected\n");
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun if (hung_tx || hung_rx)
1272*4882a593Smuzhiyun ieee80211_restart_hw(rt2x00dev->hw);
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_watchdog);
1275*4882a593Smuzhiyun
rt2800_hw_beacon_base(struct rt2x00_dev * rt2x00dev,unsigned int index)1276*4882a593Smuzhiyun static unsigned int rt2800_hw_beacon_base(struct rt2x00_dev *rt2x00dev,
1277*4882a593Smuzhiyun unsigned int index)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun return HW_BEACON_BASE(index);
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun
rt2800_get_beacon_offset(struct rt2x00_dev * rt2x00dev,unsigned int index)1282*4882a593Smuzhiyun static inline u8 rt2800_get_beacon_offset(struct rt2x00_dev *rt2x00dev,
1283*4882a593Smuzhiyun unsigned int index)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun return BEACON_BASE_TO_OFFSET(rt2800_hw_beacon_base(rt2x00dev, index));
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
rt2800_update_beacons_setup(struct rt2x00_dev * rt2x00dev)1288*4882a593Smuzhiyun static void rt2800_update_beacons_setup(struct rt2x00_dev *rt2x00dev)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun struct data_queue *queue = rt2x00dev->bcn;
1291*4882a593Smuzhiyun struct queue_entry *entry;
1292*4882a593Smuzhiyun int i, bcn_num = 0;
1293*4882a593Smuzhiyun u64 off, reg = 0;
1294*4882a593Smuzhiyun u32 bssid_dw1;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun /*
1297*4882a593Smuzhiyun * Setup offsets of all active beacons in BCN_OFFSET{0,1} registers.
1298*4882a593Smuzhiyun */
1299*4882a593Smuzhiyun for (i = 0; i < queue->limit; i++) {
1300*4882a593Smuzhiyun entry = &queue->entries[i];
1301*4882a593Smuzhiyun if (!test_bit(ENTRY_BCN_ENABLED, &entry->flags))
1302*4882a593Smuzhiyun continue;
1303*4882a593Smuzhiyun off = rt2800_get_beacon_offset(rt2x00dev, entry->entry_idx);
1304*4882a593Smuzhiyun reg |= off << (8 * bcn_num);
1305*4882a593Smuzhiyun bcn_num++;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, BCN_OFFSET0, (u32) reg);
1309*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, BCN_OFFSET1, (u32) (reg >> 32));
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun /*
1312*4882a593Smuzhiyun * H/W sends up to MAC_BSSID_DW1_BSS_BCN_NUM + 1 consecutive beacons.
1313*4882a593Smuzhiyun */
1314*4882a593Smuzhiyun bssid_dw1 = rt2800_register_read(rt2x00dev, MAC_BSSID_DW1);
1315*4882a593Smuzhiyun rt2x00_set_field32(&bssid_dw1, MAC_BSSID_DW1_BSS_BCN_NUM,
1316*4882a593Smuzhiyun bcn_num > 0 ? bcn_num - 1 : 0);
1317*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MAC_BSSID_DW1, bssid_dw1);
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun
rt2800_write_beacon(struct queue_entry * entry,struct txentry_desc * txdesc)1320*4882a593Smuzhiyun void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
1321*4882a593Smuzhiyun {
1322*4882a593Smuzhiyun struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1323*4882a593Smuzhiyun struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1324*4882a593Smuzhiyun unsigned int beacon_base;
1325*4882a593Smuzhiyun unsigned int padding_len;
1326*4882a593Smuzhiyun u32 orig_reg, reg;
1327*4882a593Smuzhiyun const int txwi_desc_size = entry->queue->winfo_size;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun /*
1330*4882a593Smuzhiyun * Disable beaconing while we are reloading the beacon data,
1331*4882a593Smuzhiyun * otherwise we might be sending out invalid data.
1332*4882a593Smuzhiyun */
1333*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
1334*4882a593Smuzhiyun orig_reg = reg;
1335*4882a593Smuzhiyun rt2x00_set_field32(®, BCN_TIME_CFG_BEACON_GEN, 0);
1336*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun /*
1339*4882a593Smuzhiyun * Add space for the TXWI in front of the skb.
1340*4882a593Smuzhiyun */
1341*4882a593Smuzhiyun memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun /*
1344*4882a593Smuzhiyun * Register descriptor details in skb frame descriptor.
1345*4882a593Smuzhiyun */
1346*4882a593Smuzhiyun skbdesc->flags |= SKBDESC_DESC_IN_SKB;
1347*4882a593Smuzhiyun skbdesc->desc = entry->skb->data;
1348*4882a593Smuzhiyun skbdesc->desc_len = txwi_desc_size;
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun /*
1351*4882a593Smuzhiyun * Add the TXWI for the beacon to the skb.
1352*4882a593Smuzhiyun */
1353*4882a593Smuzhiyun rt2800_write_tx_data(entry, txdesc);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun /*
1356*4882a593Smuzhiyun * Dump beacon to userspace through debugfs.
1357*4882a593Smuzhiyun */
1358*4882a593Smuzhiyun rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry);
1359*4882a593Smuzhiyun
1360*4882a593Smuzhiyun /*
1361*4882a593Smuzhiyun * Write entire beacon with TXWI and padding to register.
1362*4882a593Smuzhiyun */
1363*4882a593Smuzhiyun padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
1364*4882a593Smuzhiyun if (padding_len && skb_pad(entry->skb, padding_len)) {
1365*4882a593Smuzhiyun rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
1366*4882a593Smuzhiyun /* skb freed by skb_pad() on failure */
1367*4882a593Smuzhiyun entry->skb = NULL;
1368*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
1369*4882a593Smuzhiyun return;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun beacon_base = rt2800_hw_beacon_base(rt2x00dev, entry->entry_idx);
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
1375*4882a593Smuzhiyun entry->skb->len + padding_len);
1376*4882a593Smuzhiyun __set_bit(ENTRY_BCN_ENABLED, &entry->flags);
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun /*
1379*4882a593Smuzhiyun * Change global beacons settings.
1380*4882a593Smuzhiyun */
1381*4882a593Smuzhiyun rt2800_update_beacons_setup(rt2x00dev);
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun /*
1384*4882a593Smuzhiyun * Restore beaconing state.
1385*4882a593Smuzhiyun */
1386*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun /*
1389*4882a593Smuzhiyun * Clean up beacon skb.
1390*4882a593Smuzhiyun */
1391*4882a593Smuzhiyun dev_kfree_skb_any(entry->skb);
1392*4882a593Smuzhiyun entry->skb = NULL;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_write_beacon);
1395*4882a593Smuzhiyun
rt2800_clear_beacon_register(struct rt2x00_dev * rt2x00dev,unsigned int index)1396*4882a593Smuzhiyun static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
1397*4882a593Smuzhiyun unsigned int index)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun int i;
1400*4882a593Smuzhiyun const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
1401*4882a593Smuzhiyun unsigned int beacon_base;
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun beacon_base = rt2800_hw_beacon_base(rt2x00dev, index);
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun /*
1406*4882a593Smuzhiyun * For the Beacon base registers we only need to clear
1407*4882a593Smuzhiyun * the whole TXWI which (when set to 0) will invalidate
1408*4882a593Smuzhiyun * the entire beacon.
1409*4882a593Smuzhiyun */
1410*4882a593Smuzhiyun for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
1411*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, beacon_base + i, 0);
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
rt2800_clear_beacon(struct queue_entry * entry)1414*4882a593Smuzhiyun void rt2800_clear_beacon(struct queue_entry *entry)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1417*4882a593Smuzhiyun u32 orig_reg, reg;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun /*
1420*4882a593Smuzhiyun * Disable beaconing while we are reloading the beacon data,
1421*4882a593Smuzhiyun * otherwise we might be sending out invalid data.
1422*4882a593Smuzhiyun */
1423*4882a593Smuzhiyun orig_reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
1424*4882a593Smuzhiyun reg = orig_reg;
1425*4882a593Smuzhiyun rt2x00_set_field32(®, BCN_TIME_CFG_BEACON_GEN, 0);
1426*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun /*
1429*4882a593Smuzhiyun * Clear beacon.
1430*4882a593Smuzhiyun */
1431*4882a593Smuzhiyun rt2800_clear_beacon_register(rt2x00dev, entry->entry_idx);
1432*4882a593Smuzhiyun __clear_bit(ENTRY_BCN_ENABLED, &entry->flags);
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun /*
1435*4882a593Smuzhiyun * Change global beacons settings.
1436*4882a593Smuzhiyun */
1437*4882a593Smuzhiyun rt2800_update_beacons_setup(rt2x00dev);
1438*4882a593Smuzhiyun /*
1439*4882a593Smuzhiyun * Restore beaconing state.
1440*4882a593Smuzhiyun */
1441*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun #ifdef CONFIG_RT2X00_LIB_DEBUGFS
1446*4882a593Smuzhiyun const struct rt2x00debug rt2800_rt2x00debug = {
1447*4882a593Smuzhiyun .owner = THIS_MODULE,
1448*4882a593Smuzhiyun .csr = {
1449*4882a593Smuzhiyun .read = rt2800_register_read,
1450*4882a593Smuzhiyun .write = rt2800_register_write,
1451*4882a593Smuzhiyun .flags = RT2X00DEBUGFS_OFFSET,
1452*4882a593Smuzhiyun .word_base = CSR_REG_BASE,
1453*4882a593Smuzhiyun .word_size = sizeof(u32),
1454*4882a593Smuzhiyun .word_count = CSR_REG_SIZE / sizeof(u32),
1455*4882a593Smuzhiyun },
1456*4882a593Smuzhiyun .eeprom = {
1457*4882a593Smuzhiyun /* NOTE: The local EEPROM access functions can't
1458*4882a593Smuzhiyun * be used here, use the generic versions instead.
1459*4882a593Smuzhiyun */
1460*4882a593Smuzhiyun .read = rt2x00_eeprom_read,
1461*4882a593Smuzhiyun .write = rt2x00_eeprom_write,
1462*4882a593Smuzhiyun .word_base = EEPROM_BASE,
1463*4882a593Smuzhiyun .word_size = sizeof(u16),
1464*4882a593Smuzhiyun .word_count = EEPROM_SIZE / sizeof(u16),
1465*4882a593Smuzhiyun },
1466*4882a593Smuzhiyun .bbp = {
1467*4882a593Smuzhiyun .read = rt2800_bbp_read,
1468*4882a593Smuzhiyun .write = rt2800_bbp_write,
1469*4882a593Smuzhiyun .word_base = BBP_BASE,
1470*4882a593Smuzhiyun .word_size = sizeof(u8),
1471*4882a593Smuzhiyun .word_count = BBP_SIZE / sizeof(u8),
1472*4882a593Smuzhiyun },
1473*4882a593Smuzhiyun .rf = {
1474*4882a593Smuzhiyun .read = rt2x00_rf_read,
1475*4882a593Smuzhiyun .write = rt2800_rf_write,
1476*4882a593Smuzhiyun .word_base = RF_BASE,
1477*4882a593Smuzhiyun .word_size = sizeof(u32),
1478*4882a593Smuzhiyun .word_count = RF_SIZE / sizeof(u32),
1479*4882a593Smuzhiyun },
1480*4882a593Smuzhiyun .rfcsr = {
1481*4882a593Smuzhiyun .read = rt2800_rfcsr_read,
1482*4882a593Smuzhiyun .write = rt2800_rfcsr_write,
1483*4882a593Smuzhiyun .word_base = RFCSR_BASE,
1484*4882a593Smuzhiyun .word_size = sizeof(u8),
1485*4882a593Smuzhiyun .word_count = RFCSR_SIZE / sizeof(u8),
1486*4882a593Smuzhiyun },
1487*4882a593Smuzhiyun };
1488*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
1489*4882a593Smuzhiyun #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1490*4882a593Smuzhiyun
rt2800_rfkill_poll(struct rt2x00_dev * rt2x00dev)1491*4882a593Smuzhiyun int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun u32 reg;
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3290)) {
1496*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
1497*4882a593Smuzhiyun return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
1498*4882a593Smuzhiyun } else {
1499*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
1500*4882a593Smuzhiyun return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
1501*4882a593Smuzhiyun }
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun #ifdef CONFIG_RT2X00_LIB_LEDS
rt2800_brightness_set(struct led_classdev * led_cdev,enum led_brightness brightness)1506*4882a593Smuzhiyun static void rt2800_brightness_set(struct led_classdev *led_cdev,
1507*4882a593Smuzhiyun enum led_brightness brightness)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun struct rt2x00_led *led =
1510*4882a593Smuzhiyun container_of(led_cdev, struct rt2x00_led, led_dev);
1511*4882a593Smuzhiyun unsigned int enabled = brightness != LED_OFF;
1512*4882a593Smuzhiyun unsigned int bg_mode =
1513*4882a593Smuzhiyun (enabled && led->rt2x00dev->curr_band == NL80211_BAND_2GHZ);
1514*4882a593Smuzhiyun unsigned int polarity =
1515*4882a593Smuzhiyun rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
1516*4882a593Smuzhiyun EEPROM_FREQ_LED_POLARITY);
1517*4882a593Smuzhiyun unsigned int ledmode =
1518*4882a593Smuzhiyun rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
1519*4882a593Smuzhiyun EEPROM_FREQ_LED_MODE);
1520*4882a593Smuzhiyun u32 reg;
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun /* Check for SoC (SOC devices don't support MCU requests) */
1523*4882a593Smuzhiyun if (rt2x00_is_soc(led->rt2x00dev)) {
1524*4882a593Smuzhiyun reg = rt2800_register_read(led->rt2x00dev, LED_CFG);
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun /* Set LED Polarity */
1527*4882a593Smuzhiyun rt2x00_set_field32(®, LED_CFG_LED_POLAR, polarity);
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun /* Set LED Mode */
1530*4882a593Smuzhiyun if (led->type == LED_TYPE_RADIO) {
1531*4882a593Smuzhiyun rt2x00_set_field32(®, LED_CFG_G_LED_MODE,
1532*4882a593Smuzhiyun enabled ? 3 : 0);
1533*4882a593Smuzhiyun } else if (led->type == LED_TYPE_ASSOC) {
1534*4882a593Smuzhiyun rt2x00_set_field32(®, LED_CFG_Y_LED_MODE,
1535*4882a593Smuzhiyun enabled ? 3 : 0);
1536*4882a593Smuzhiyun } else if (led->type == LED_TYPE_QUALITY) {
1537*4882a593Smuzhiyun rt2x00_set_field32(®, LED_CFG_R_LED_MODE,
1538*4882a593Smuzhiyun enabled ? 3 : 0);
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun } else {
1544*4882a593Smuzhiyun if (led->type == LED_TYPE_RADIO) {
1545*4882a593Smuzhiyun rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
1546*4882a593Smuzhiyun enabled ? 0x20 : 0);
1547*4882a593Smuzhiyun } else if (led->type == LED_TYPE_ASSOC) {
1548*4882a593Smuzhiyun rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
1549*4882a593Smuzhiyun enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
1550*4882a593Smuzhiyun } else if (led->type == LED_TYPE_QUALITY) {
1551*4882a593Smuzhiyun /*
1552*4882a593Smuzhiyun * The brightness is divided into 6 levels (0 - 5),
1553*4882a593Smuzhiyun * The specs tell us the following levels:
1554*4882a593Smuzhiyun * 0, 1 ,3, 7, 15, 31
1555*4882a593Smuzhiyun * to determine the level in a simple way we can simply
1556*4882a593Smuzhiyun * work with bitshifting:
1557*4882a593Smuzhiyun * (1 << level) - 1
1558*4882a593Smuzhiyun */
1559*4882a593Smuzhiyun rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
1560*4882a593Smuzhiyun (1 << brightness / (LED_FULL / 6)) - 1,
1561*4882a593Smuzhiyun polarity);
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun
rt2800_init_led(struct rt2x00_dev * rt2x00dev,struct rt2x00_led * led,enum led_type type)1566*4882a593Smuzhiyun static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
1567*4882a593Smuzhiyun struct rt2x00_led *led, enum led_type type)
1568*4882a593Smuzhiyun {
1569*4882a593Smuzhiyun led->rt2x00dev = rt2x00dev;
1570*4882a593Smuzhiyun led->type = type;
1571*4882a593Smuzhiyun led->led_dev.brightness_set = rt2800_brightness_set;
1572*4882a593Smuzhiyun led->flags = LED_INITIALIZED;
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun #endif /* CONFIG_RT2X00_LIB_LEDS */
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun /*
1577*4882a593Smuzhiyun * Configuration handlers.
1578*4882a593Smuzhiyun */
rt2800_config_wcid(struct rt2x00_dev * rt2x00dev,const u8 * address,int wcid)1579*4882a593Smuzhiyun static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
1580*4882a593Smuzhiyun const u8 *address,
1581*4882a593Smuzhiyun int wcid)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun struct mac_wcid_entry wcid_entry;
1584*4882a593Smuzhiyun u32 offset;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun offset = MAC_WCID_ENTRY(wcid);
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun memset(&wcid_entry, 0xff, sizeof(wcid_entry));
1589*4882a593Smuzhiyun if (address)
1590*4882a593Smuzhiyun memcpy(wcid_entry.mac, address, ETH_ALEN);
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun rt2800_register_multiwrite(rt2x00dev, offset,
1593*4882a593Smuzhiyun &wcid_entry, sizeof(wcid_entry));
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun
rt2800_delete_wcid_attr(struct rt2x00_dev * rt2x00dev,int wcid)1596*4882a593Smuzhiyun static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
1597*4882a593Smuzhiyun {
1598*4882a593Smuzhiyun u32 offset;
1599*4882a593Smuzhiyun offset = MAC_WCID_ATTR_ENTRY(wcid);
1600*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, offset, 0);
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun
rt2800_config_wcid_attr_bssidx(struct rt2x00_dev * rt2x00dev,int wcid,u32 bssidx)1603*4882a593Smuzhiyun static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
1604*4882a593Smuzhiyun int wcid, u32 bssidx)
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
1607*4882a593Smuzhiyun u32 reg;
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun /*
1610*4882a593Smuzhiyun * The BSS Idx numbers is split in a main value of 3 bits,
1611*4882a593Smuzhiyun * and a extended field for adding one additional bit to the value.
1612*4882a593Smuzhiyun */
1613*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, offset);
1614*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
1615*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
1616*4882a593Smuzhiyun (bssidx & 0x8) >> 3);
1617*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, offset, reg);
1618*4882a593Smuzhiyun }
1619*4882a593Smuzhiyun
rt2800_config_wcid_attr_cipher(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_crypto * crypto,struct ieee80211_key_conf * key)1620*4882a593Smuzhiyun static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
1621*4882a593Smuzhiyun struct rt2x00lib_crypto *crypto,
1622*4882a593Smuzhiyun struct ieee80211_key_conf *key)
1623*4882a593Smuzhiyun {
1624*4882a593Smuzhiyun struct mac_iveiv_entry iveiv_entry;
1625*4882a593Smuzhiyun u32 offset;
1626*4882a593Smuzhiyun u32 reg;
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun if (crypto->cmd == SET_KEY) {
1631*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, offset);
1632*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_KEYTAB,
1633*4882a593Smuzhiyun !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
1634*4882a593Smuzhiyun /*
1635*4882a593Smuzhiyun * Both the cipher as the BSS Idx numbers are split in a main
1636*4882a593Smuzhiyun * value of 3 bits, and a extended field for adding one additional
1637*4882a593Smuzhiyun * bit to the value.
1638*4882a593Smuzhiyun */
1639*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_CIPHER,
1640*4882a593Smuzhiyun (crypto->cipher & 0x7));
1641*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
1642*4882a593Smuzhiyun (crypto->cipher & 0x8) >> 3);
1643*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
1644*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, offset, reg);
1645*4882a593Smuzhiyun } else {
1646*4882a593Smuzhiyun /* Delete the cipher without touching the bssidx */
1647*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, offset);
1648*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
1649*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_CIPHER, 0);
1650*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
1651*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
1652*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, offset, reg);
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun if (test_bit(DEVICE_STATE_RESET, &rt2x00dev->flags))
1656*4882a593Smuzhiyun return;
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun memset(&iveiv_entry, 0, sizeof(iveiv_entry));
1661*4882a593Smuzhiyun if ((crypto->cipher == CIPHER_TKIP) ||
1662*4882a593Smuzhiyun (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
1663*4882a593Smuzhiyun (crypto->cipher == CIPHER_AES))
1664*4882a593Smuzhiyun iveiv_entry.iv[3] |= 0x20;
1665*4882a593Smuzhiyun iveiv_entry.iv[3] |= key->keyidx << 6;
1666*4882a593Smuzhiyun rt2800_register_multiwrite(rt2x00dev, offset,
1667*4882a593Smuzhiyun &iveiv_entry, sizeof(iveiv_entry));
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun
rt2800_config_shared_key(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_crypto * crypto,struct ieee80211_key_conf * key)1670*4882a593Smuzhiyun int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
1671*4882a593Smuzhiyun struct rt2x00lib_crypto *crypto,
1672*4882a593Smuzhiyun struct ieee80211_key_conf *key)
1673*4882a593Smuzhiyun {
1674*4882a593Smuzhiyun struct hw_key_entry key_entry;
1675*4882a593Smuzhiyun struct rt2x00_field32 field;
1676*4882a593Smuzhiyun u32 offset;
1677*4882a593Smuzhiyun u32 reg;
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun if (crypto->cmd == SET_KEY) {
1680*4882a593Smuzhiyun key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun memcpy(key_entry.key, crypto->key,
1683*4882a593Smuzhiyun sizeof(key_entry.key));
1684*4882a593Smuzhiyun memcpy(key_entry.tx_mic, crypto->tx_mic,
1685*4882a593Smuzhiyun sizeof(key_entry.tx_mic));
1686*4882a593Smuzhiyun memcpy(key_entry.rx_mic, crypto->rx_mic,
1687*4882a593Smuzhiyun sizeof(key_entry.rx_mic));
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun offset = SHARED_KEY_ENTRY(key->hw_key_idx);
1690*4882a593Smuzhiyun rt2800_register_multiwrite(rt2x00dev, offset,
1691*4882a593Smuzhiyun &key_entry, sizeof(key_entry));
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun /*
1695*4882a593Smuzhiyun * The cipher types are stored over multiple registers
1696*4882a593Smuzhiyun * starting with SHARED_KEY_MODE_BASE each word will have
1697*4882a593Smuzhiyun * 32 bits and contains the cipher types for 2 bssidx each.
1698*4882a593Smuzhiyun * Using the correct defines correctly will cause overhead,
1699*4882a593Smuzhiyun * so just calculate the correct offset.
1700*4882a593Smuzhiyun */
1701*4882a593Smuzhiyun field.bit_offset = 4 * (key->hw_key_idx % 8);
1702*4882a593Smuzhiyun field.bit_mask = 0x7 << field.bit_offset;
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, offset);
1707*4882a593Smuzhiyun rt2x00_set_field32(®, field,
1708*4882a593Smuzhiyun (crypto->cmd == SET_KEY) * crypto->cipher);
1709*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, offset, reg);
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun /*
1712*4882a593Smuzhiyun * Update WCID information
1713*4882a593Smuzhiyun */
1714*4882a593Smuzhiyun rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
1715*4882a593Smuzhiyun rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
1716*4882a593Smuzhiyun crypto->bssidx);
1717*4882a593Smuzhiyun rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun return 0;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
1722*4882a593Smuzhiyun
rt2800_config_pairwise_key(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_crypto * crypto,struct ieee80211_key_conf * key)1723*4882a593Smuzhiyun int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
1724*4882a593Smuzhiyun struct rt2x00lib_crypto *crypto,
1725*4882a593Smuzhiyun struct ieee80211_key_conf *key)
1726*4882a593Smuzhiyun {
1727*4882a593Smuzhiyun struct hw_key_entry key_entry;
1728*4882a593Smuzhiyun u32 offset;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun if (crypto->cmd == SET_KEY) {
1731*4882a593Smuzhiyun /*
1732*4882a593Smuzhiyun * Allow key configuration only for STAs that are
1733*4882a593Smuzhiyun * known by the hw.
1734*4882a593Smuzhiyun */
1735*4882a593Smuzhiyun if (crypto->wcid > WCID_END)
1736*4882a593Smuzhiyun return -ENOSPC;
1737*4882a593Smuzhiyun key->hw_key_idx = crypto->wcid;
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun memcpy(key_entry.key, crypto->key,
1740*4882a593Smuzhiyun sizeof(key_entry.key));
1741*4882a593Smuzhiyun memcpy(key_entry.tx_mic, crypto->tx_mic,
1742*4882a593Smuzhiyun sizeof(key_entry.tx_mic));
1743*4882a593Smuzhiyun memcpy(key_entry.rx_mic, crypto->rx_mic,
1744*4882a593Smuzhiyun sizeof(key_entry.rx_mic));
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
1747*4882a593Smuzhiyun rt2800_register_multiwrite(rt2x00dev, offset,
1748*4882a593Smuzhiyun &key_entry, sizeof(key_entry));
1749*4882a593Smuzhiyun }
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun /*
1752*4882a593Smuzhiyun * Update WCID information
1753*4882a593Smuzhiyun */
1754*4882a593Smuzhiyun rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun return 0;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
1759*4882a593Smuzhiyun
rt2800_set_max_psdu_len(struct rt2x00_dev * rt2x00dev)1760*4882a593Smuzhiyun static void rt2800_set_max_psdu_len(struct rt2x00_dev *rt2x00dev)
1761*4882a593Smuzhiyun {
1762*4882a593Smuzhiyun u8 i, max_psdu;
1763*4882a593Smuzhiyun u32 reg;
1764*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun for (i = 0; i < 3; i++)
1767*4882a593Smuzhiyun if (drv_data->ampdu_factor_cnt[i] > 0)
1768*4882a593Smuzhiyun break;
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun max_psdu = min(drv_data->max_psdu, i);
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MAX_LEN_CFG);
1773*4882a593Smuzhiyun rt2x00_set_field32(®, MAX_LEN_CFG_MAX_PSDU, max_psdu);
1774*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
1775*4882a593Smuzhiyun }
1776*4882a593Smuzhiyun
rt2800_sta_add(struct ieee80211_hw * hw,struct ieee80211_vif * vif,struct ieee80211_sta * sta)1777*4882a593Smuzhiyun int rt2800_sta_add(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
1778*4882a593Smuzhiyun struct ieee80211_sta *sta)
1779*4882a593Smuzhiyun {
1780*4882a593Smuzhiyun struct rt2x00_dev *rt2x00dev = hw->priv;
1781*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
1782*4882a593Smuzhiyun struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
1783*4882a593Smuzhiyun int wcid;
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun /*
1786*4882a593Smuzhiyun * Limit global maximum TX AMPDU length to smallest value of all
1787*4882a593Smuzhiyun * connected stations. In AP mode this can be suboptimal, but we
1788*4882a593Smuzhiyun * do not have a choice if some connected STA is not capable to
1789*4882a593Smuzhiyun * receive the same amount of data like the others.
1790*4882a593Smuzhiyun */
1791*4882a593Smuzhiyun if (sta->ht_cap.ht_supported) {
1792*4882a593Smuzhiyun drv_data->ampdu_factor_cnt[sta->ht_cap.ampdu_factor & 3]++;
1793*4882a593Smuzhiyun rt2800_set_max_psdu_len(rt2x00dev);
1794*4882a593Smuzhiyun }
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun /*
1797*4882a593Smuzhiyun * Search for the first free WCID entry and return the corresponding
1798*4882a593Smuzhiyun * index.
1799*4882a593Smuzhiyun */
1800*4882a593Smuzhiyun wcid = find_first_zero_bit(drv_data->sta_ids, STA_IDS_SIZE) + WCID_START;
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun /*
1803*4882a593Smuzhiyun * Store selected wcid even if it is invalid so that we can
1804*4882a593Smuzhiyun * later decide if the STA is uploaded into the hw.
1805*4882a593Smuzhiyun */
1806*4882a593Smuzhiyun sta_priv->wcid = wcid;
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun /*
1809*4882a593Smuzhiyun * No space left in the device, however, we can still communicate
1810*4882a593Smuzhiyun * with the STA -> No error.
1811*4882a593Smuzhiyun */
1812*4882a593Smuzhiyun if (wcid > WCID_END)
1813*4882a593Smuzhiyun return 0;
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun __set_bit(wcid - WCID_START, drv_data->sta_ids);
1816*4882a593Smuzhiyun drv_data->wcid_to_sta[wcid - WCID_START] = sta;
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun /*
1819*4882a593Smuzhiyun * Clean up WCID attributes and write STA address to the device.
1820*4882a593Smuzhiyun */
1821*4882a593Smuzhiyun rt2800_delete_wcid_attr(rt2x00dev, wcid);
1822*4882a593Smuzhiyun rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
1823*4882a593Smuzhiyun rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
1824*4882a593Smuzhiyun rt2x00lib_get_bssidx(rt2x00dev, vif));
1825*4882a593Smuzhiyun return 0;
1826*4882a593Smuzhiyun }
1827*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_sta_add);
1828*4882a593Smuzhiyun
rt2800_sta_remove(struct ieee80211_hw * hw,struct ieee80211_vif * vif,struct ieee80211_sta * sta)1829*4882a593Smuzhiyun int rt2800_sta_remove(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
1830*4882a593Smuzhiyun struct ieee80211_sta *sta)
1831*4882a593Smuzhiyun {
1832*4882a593Smuzhiyun struct rt2x00_dev *rt2x00dev = hw->priv;
1833*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
1834*4882a593Smuzhiyun struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
1835*4882a593Smuzhiyun int wcid = sta_priv->wcid;
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun if (sta->ht_cap.ht_supported) {
1838*4882a593Smuzhiyun drv_data->ampdu_factor_cnt[sta->ht_cap.ampdu_factor & 3]--;
1839*4882a593Smuzhiyun rt2800_set_max_psdu_len(rt2x00dev);
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun if (wcid > WCID_END)
1843*4882a593Smuzhiyun return 0;
1844*4882a593Smuzhiyun /*
1845*4882a593Smuzhiyun * Remove WCID entry, no need to clean the attributes as they will
1846*4882a593Smuzhiyun * get renewed when the WCID is reused.
1847*4882a593Smuzhiyun */
1848*4882a593Smuzhiyun rt2800_config_wcid(rt2x00dev, NULL, wcid);
1849*4882a593Smuzhiyun drv_data->wcid_to_sta[wcid - WCID_START] = NULL;
1850*4882a593Smuzhiyun __clear_bit(wcid - WCID_START, drv_data->sta_ids);
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun return 0;
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_sta_remove);
1855*4882a593Smuzhiyun
rt2800_pre_reset_hw(struct rt2x00_dev * rt2x00dev)1856*4882a593Smuzhiyun void rt2800_pre_reset_hw(struct rt2x00_dev *rt2x00dev)
1857*4882a593Smuzhiyun {
1858*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
1859*4882a593Smuzhiyun struct data_queue *queue = rt2x00dev->bcn;
1860*4882a593Smuzhiyun struct queue_entry *entry;
1861*4882a593Smuzhiyun int i, wcid;
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun for (wcid = WCID_START; wcid < WCID_END; wcid++) {
1864*4882a593Smuzhiyun drv_data->wcid_to_sta[wcid - WCID_START] = NULL;
1865*4882a593Smuzhiyun __clear_bit(wcid - WCID_START, drv_data->sta_ids);
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun for (i = 0; i < queue->limit; i++) {
1869*4882a593Smuzhiyun entry = &queue->entries[i];
1870*4882a593Smuzhiyun clear_bit(ENTRY_BCN_ASSIGNED, &entry->flags);
1871*4882a593Smuzhiyun }
1872*4882a593Smuzhiyun }
1873*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_pre_reset_hw);
1874*4882a593Smuzhiyun
rt2800_config_filter(struct rt2x00_dev * rt2x00dev,const unsigned int filter_flags)1875*4882a593Smuzhiyun void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
1876*4882a593Smuzhiyun const unsigned int filter_flags)
1877*4882a593Smuzhiyun {
1878*4882a593Smuzhiyun u32 reg;
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun /*
1881*4882a593Smuzhiyun * Start configuration steps.
1882*4882a593Smuzhiyun * Note that the version error will always be dropped
1883*4882a593Smuzhiyun * and broadcast frames will always be accepted since
1884*4882a593Smuzhiyun * there is no filter for it at this time.
1885*4882a593Smuzhiyun */
1886*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, RX_FILTER_CFG);
1887*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_CRC_ERROR,
1888*4882a593Smuzhiyun !(filter_flags & FIF_FCSFAIL));
1889*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_PHY_ERROR,
1890*4882a593Smuzhiyun !(filter_flags & FIF_PLCPFAIL));
1891*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_NOT_TO_ME,
1892*4882a593Smuzhiyun !test_bit(CONFIG_MONITORING, &rt2x00dev->flags));
1893*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
1894*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_VER_ERROR, 1);
1895*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_MULTICAST,
1896*4882a593Smuzhiyun !(filter_flags & FIF_ALLMULTI));
1897*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_BROADCAST, 0);
1898*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_DUPLICATE, 1);
1899*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_CF_END_ACK,
1900*4882a593Smuzhiyun !(filter_flags & FIF_CONTROL));
1901*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_CF_END,
1902*4882a593Smuzhiyun !(filter_flags & FIF_CONTROL));
1903*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_ACK,
1904*4882a593Smuzhiyun !(filter_flags & FIF_CONTROL));
1905*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_CTS,
1906*4882a593Smuzhiyun !(filter_flags & FIF_CONTROL));
1907*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_RTS,
1908*4882a593Smuzhiyun !(filter_flags & FIF_CONTROL));
1909*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_PSPOLL,
1910*4882a593Smuzhiyun !(filter_flags & FIF_PSPOLL));
1911*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_BA, 0);
1912*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_BAR,
1913*4882a593Smuzhiyun !(filter_flags & FIF_CONTROL));
1914*4882a593Smuzhiyun rt2x00_set_field32(®, RX_FILTER_CFG_DROP_CNTL,
1915*4882a593Smuzhiyun !(filter_flags & FIF_CONTROL));
1916*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_config_filter);
1919*4882a593Smuzhiyun
rt2800_config_intf(struct rt2x00_dev * rt2x00dev,struct rt2x00_intf * intf,struct rt2x00intf_conf * conf,const unsigned int flags)1920*4882a593Smuzhiyun void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
1921*4882a593Smuzhiyun struct rt2x00intf_conf *conf, const unsigned int flags)
1922*4882a593Smuzhiyun {
1923*4882a593Smuzhiyun u32 reg;
1924*4882a593Smuzhiyun bool update_bssid = false;
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun if (flags & CONFIG_UPDATE_TYPE) {
1927*4882a593Smuzhiyun /*
1928*4882a593Smuzhiyun * Enable synchronisation.
1929*4882a593Smuzhiyun */
1930*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
1931*4882a593Smuzhiyun rt2x00_set_field32(®, BCN_TIME_CFG_TSF_SYNC, conf->sync);
1932*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun if (conf->sync == TSF_SYNC_AP_NONE) {
1935*4882a593Smuzhiyun /*
1936*4882a593Smuzhiyun * Tune beacon queue transmit parameters for AP mode
1937*4882a593Smuzhiyun */
1938*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG);
1939*4882a593Smuzhiyun rt2x00_set_field32(®, TBTT_SYNC_CFG_BCN_CWMIN, 0);
1940*4882a593Smuzhiyun rt2x00_set_field32(®, TBTT_SYNC_CFG_BCN_AIFSN, 1);
1941*4882a593Smuzhiyun rt2x00_set_field32(®, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1942*4882a593Smuzhiyun rt2x00_set_field32(®, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
1943*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1944*4882a593Smuzhiyun } else {
1945*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG);
1946*4882a593Smuzhiyun rt2x00_set_field32(®, TBTT_SYNC_CFG_BCN_CWMIN, 4);
1947*4882a593Smuzhiyun rt2x00_set_field32(®, TBTT_SYNC_CFG_BCN_AIFSN, 2);
1948*4882a593Smuzhiyun rt2x00_set_field32(®, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
1949*4882a593Smuzhiyun rt2x00_set_field32(®, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
1950*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
1951*4882a593Smuzhiyun }
1952*4882a593Smuzhiyun }
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun if (flags & CONFIG_UPDATE_MAC) {
1955*4882a593Smuzhiyun if (flags & CONFIG_UPDATE_TYPE &&
1956*4882a593Smuzhiyun conf->sync == TSF_SYNC_AP_NONE) {
1957*4882a593Smuzhiyun /*
1958*4882a593Smuzhiyun * The BSSID register has to be set to our own mac
1959*4882a593Smuzhiyun * address in AP mode.
1960*4882a593Smuzhiyun */
1961*4882a593Smuzhiyun memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
1962*4882a593Smuzhiyun update_bssid = true;
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun if (!is_zero_ether_addr((const u8 *)conf->mac)) {
1966*4882a593Smuzhiyun reg = le32_to_cpu(conf->mac[1]);
1967*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
1968*4882a593Smuzhiyun conf->mac[1] = cpu_to_le32(reg);
1969*4882a593Smuzhiyun }
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
1972*4882a593Smuzhiyun conf->mac, sizeof(conf->mac));
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
1976*4882a593Smuzhiyun if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
1977*4882a593Smuzhiyun reg = le32_to_cpu(conf->bssid[1]);
1978*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_BSSID_DW1_BSS_ID_MASK, 3);
1979*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
1980*4882a593Smuzhiyun conf->bssid[1] = cpu_to_le32(reg);
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
1984*4882a593Smuzhiyun conf->bssid, sizeof(conf->bssid));
1985*4882a593Smuzhiyun }
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_config_intf);
1988*4882a593Smuzhiyun
rt2800_config_ht_opmode(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_erp * erp)1989*4882a593Smuzhiyun static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
1990*4882a593Smuzhiyun struct rt2x00lib_erp *erp)
1991*4882a593Smuzhiyun {
1992*4882a593Smuzhiyun bool any_sta_nongf = !!(erp->ht_opmode &
1993*4882a593Smuzhiyun IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
1994*4882a593Smuzhiyun u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
1995*4882a593Smuzhiyun u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
1996*4882a593Smuzhiyun u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
1997*4882a593Smuzhiyun u32 reg;
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun /* default protection rate for HT20: OFDM 24M */
2000*4882a593Smuzhiyun mm20_rate = gf20_rate = 0x4004;
2001*4882a593Smuzhiyun
2002*4882a593Smuzhiyun /* default protection rate for HT40: duplicate OFDM 24M */
2003*4882a593Smuzhiyun mm40_rate = gf40_rate = 0x4084;
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun switch (protection) {
2006*4882a593Smuzhiyun case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
2007*4882a593Smuzhiyun /*
2008*4882a593Smuzhiyun * All STAs in this BSS are HT20/40 but there might be
2009*4882a593Smuzhiyun * STAs not supporting greenfield mode.
2010*4882a593Smuzhiyun * => Disable protection for HT transmissions.
2011*4882a593Smuzhiyun */
2012*4882a593Smuzhiyun mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun break;
2015*4882a593Smuzhiyun case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
2016*4882a593Smuzhiyun /*
2017*4882a593Smuzhiyun * All STAs in this BSS are HT20 or HT20/40 but there
2018*4882a593Smuzhiyun * might be STAs not supporting greenfield mode.
2019*4882a593Smuzhiyun * => Protect all HT40 transmissions.
2020*4882a593Smuzhiyun */
2021*4882a593Smuzhiyun mm20_mode = gf20_mode = 0;
2022*4882a593Smuzhiyun mm40_mode = gf40_mode = 1;
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun break;
2025*4882a593Smuzhiyun case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
2026*4882a593Smuzhiyun /*
2027*4882a593Smuzhiyun * Nonmember protection:
2028*4882a593Smuzhiyun * According to 802.11n we _should_ protect all
2029*4882a593Smuzhiyun * HT transmissions (but we don't have to).
2030*4882a593Smuzhiyun *
2031*4882a593Smuzhiyun * But if cts_protection is enabled we _shall_ protect
2032*4882a593Smuzhiyun * all HT transmissions using a CCK rate.
2033*4882a593Smuzhiyun *
2034*4882a593Smuzhiyun * And if any station is non GF we _shall_ protect
2035*4882a593Smuzhiyun * GF transmissions.
2036*4882a593Smuzhiyun *
2037*4882a593Smuzhiyun * We decide to protect everything
2038*4882a593Smuzhiyun * -> fall through to mixed mode.
2039*4882a593Smuzhiyun */
2040*4882a593Smuzhiyun case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
2041*4882a593Smuzhiyun /*
2042*4882a593Smuzhiyun * Legacy STAs are present
2043*4882a593Smuzhiyun * => Protect all HT transmissions.
2044*4882a593Smuzhiyun */
2045*4882a593Smuzhiyun mm20_mode = mm40_mode = gf20_mode = gf40_mode = 1;
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun /*
2048*4882a593Smuzhiyun * If erp protection is needed we have to protect HT
2049*4882a593Smuzhiyun * transmissions with CCK 11M long preamble.
2050*4882a593Smuzhiyun */
2051*4882a593Smuzhiyun if (erp->cts_protection) {
2052*4882a593Smuzhiyun /* don't duplicate RTS/CTS in CCK mode */
2053*4882a593Smuzhiyun mm20_rate = mm40_rate = 0x0003;
2054*4882a593Smuzhiyun gf20_rate = gf40_rate = 0x0003;
2055*4882a593Smuzhiyun }
2056*4882a593Smuzhiyun break;
2057*4882a593Smuzhiyun }
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun /* check for STAs not supporting greenfield mode */
2060*4882a593Smuzhiyun if (any_sta_nongf)
2061*4882a593Smuzhiyun gf20_mode = gf40_mode = 1;
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun /* Update HT protection config */
2064*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG);
2065*4882a593Smuzhiyun rt2x00_set_field32(®, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
2066*4882a593Smuzhiyun rt2x00_set_field32(®, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
2067*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG);
2070*4882a593Smuzhiyun rt2x00_set_field32(®, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
2071*4882a593Smuzhiyun rt2x00_set_field32(®, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
2072*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG);
2075*4882a593Smuzhiyun rt2x00_set_field32(®, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
2076*4882a593Smuzhiyun rt2x00_set_field32(®, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
2077*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG);
2080*4882a593Smuzhiyun rt2x00_set_field32(®, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
2081*4882a593Smuzhiyun rt2x00_set_field32(®, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
2082*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
2083*4882a593Smuzhiyun }
2084*4882a593Smuzhiyun
rt2800_config_erp(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_erp * erp,u32 changed)2085*4882a593Smuzhiyun void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
2086*4882a593Smuzhiyun u32 changed)
2087*4882a593Smuzhiyun {
2088*4882a593Smuzhiyun u32 reg;
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun if (changed & BSS_CHANGED_ERP_PREAMBLE) {
2091*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, AUTO_RSP_CFG);
2092*4882a593Smuzhiyun rt2x00_set_field32(®, AUTO_RSP_CFG_AR_PREAMBLE,
2093*4882a593Smuzhiyun !!erp->short_preamble);
2094*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun if (changed & BSS_CHANGED_ERP_CTS_PROT) {
2098*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG);
2099*4882a593Smuzhiyun rt2x00_set_field32(®, OFDM_PROT_CFG_PROTECT_CTRL,
2100*4882a593Smuzhiyun erp->cts_protection ? 2 : 0);
2101*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
2102*4882a593Smuzhiyun }
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun if (changed & BSS_CHANGED_BASIC_RATES) {
2105*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
2106*4882a593Smuzhiyun 0xff0 | erp->basic_rates);
2107*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
2108*4882a593Smuzhiyun }
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun if (changed & BSS_CHANGED_ERP_SLOT) {
2111*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG);
2112*4882a593Smuzhiyun rt2x00_set_field32(®, BKOFF_SLOT_CFG_SLOT_TIME,
2113*4882a593Smuzhiyun erp->slot_time);
2114*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, XIFS_TIME_CFG);
2117*4882a593Smuzhiyun rt2x00_set_field32(®, XIFS_TIME_CFG_EIFS, erp->eifs);
2118*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
2119*4882a593Smuzhiyun }
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun if (changed & BSS_CHANGED_BEACON_INT) {
2122*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
2123*4882a593Smuzhiyun rt2x00_set_field32(®, BCN_TIME_CFG_BEACON_INTERVAL,
2124*4882a593Smuzhiyun erp->beacon_int * 16);
2125*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
2126*4882a593Smuzhiyun }
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun if (changed & BSS_CHANGED_HT)
2129*4882a593Smuzhiyun rt2800_config_ht_opmode(rt2x00dev, erp);
2130*4882a593Smuzhiyun }
2131*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_config_erp);
2132*4882a593Smuzhiyun
rt2800_config_3572bt_ant(struct rt2x00_dev * rt2x00dev)2133*4882a593Smuzhiyun static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
2134*4882a593Smuzhiyun {
2135*4882a593Smuzhiyun u32 reg;
2136*4882a593Smuzhiyun u16 eeprom;
2137*4882a593Smuzhiyun u8 led_ctrl, led_g_mode, led_r_mode;
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
2140*4882a593Smuzhiyun if (rt2x00dev->curr_band == NL80211_BAND_5GHZ) {
2141*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_SWITCH_0, 1);
2142*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_SWITCH_1, 1);
2143*4882a593Smuzhiyun } else {
2144*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_SWITCH_0, 0);
2145*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_SWITCH_1, 0);
2146*4882a593Smuzhiyun }
2147*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, LED_CFG);
2150*4882a593Smuzhiyun led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
2151*4882a593Smuzhiyun led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
2152*4882a593Smuzhiyun if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
2153*4882a593Smuzhiyun led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
2154*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ);
2155*4882a593Smuzhiyun led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
2156*4882a593Smuzhiyun if (led_ctrl == 0 || led_ctrl > 0x40) {
2157*4882a593Smuzhiyun rt2x00_set_field32(®, LED_CFG_G_LED_MODE, led_g_mode);
2158*4882a593Smuzhiyun rt2x00_set_field32(®, LED_CFG_R_LED_MODE, led_r_mode);
2159*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, LED_CFG, reg);
2160*4882a593Smuzhiyun } else {
2161*4882a593Smuzhiyun rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
2162*4882a593Smuzhiyun (led_g_mode << 2) | led_r_mode, 1);
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun }
2165*4882a593Smuzhiyun }
2166*4882a593Smuzhiyun
rt2800_set_ant_diversity(struct rt2x00_dev * rt2x00dev,enum antenna ant)2167*4882a593Smuzhiyun static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
2168*4882a593Smuzhiyun enum antenna ant)
2169*4882a593Smuzhiyun {
2170*4882a593Smuzhiyun u32 reg;
2171*4882a593Smuzhiyun u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
2172*4882a593Smuzhiyun u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun if (rt2x00_is_pci(rt2x00dev)) {
2175*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, E2PROM_CSR);
2176*4882a593Smuzhiyun rt2x00_set_field32(®, E2PROM_CSR_DATA_CLOCK, eesk_pin);
2177*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
2178*4882a593Smuzhiyun } else if (rt2x00_is_usb(rt2x00dev))
2179*4882a593Smuzhiyun rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
2180*4882a593Smuzhiyun eesk_pin, 0);
2181*4882a593Smuzhiyun
2182*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
2183*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_DIR3, 0);
2184*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_VAL3, gpio_bit3);
2185*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
2186*4882a593Smuzhiyun }
2187*4882a593Smuzhiyun
rt2800_config_ant(struct rt2x00_dev * rt2x00dev,struct antenna_setup * ant)2188*4882a593Smuzhiyun void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
2189*4882a593Smuzhiyun {
2190*4882a593Smuzhiyun u8 r1;
2191*4882a593Smuzhiyun u8 r3;
2192*4882a593Smuzhiyun u16 eeprom;
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun r1 = rt2800_bbp_read(rt2x00dev, 1);
2195*4882a593Smuzhiyun r3 = rt2800_bbp_read(rt2x00dev, 3);
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3572) &&
2198*4882a593Smuzhiyun rt2x00_has_cap_bt_coexist(rt2x00dev))
2199*4882a593Smuzhiyun rt2800_config_3572bt_ant(rt2x00dev);
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun /*
2202*4882a593Smuzhiyun * Configure the TX antenna.
2203*4882a593Smuzhiyun */
2204*4882a593Smuzhiyun switch (ant->tx_chain_num) {
2205*4882a593Smuzhiyun case 1:
2206*4882a593Smuzhiyun rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
2207*4882a593Smuzhiyun break;
2208*4882a593Smuzhiyun case 2:
2209*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3572) &&
2210*4882a593Smuzhiyun rt2x00_has_cap_bt_coexist(rt2x00dev))
2211*4882a593Smuzhiyun rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
2212*4882a593Smuzhiyun else
2213*4882a593Smuzhiyun rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
2214*4882a593Smuzhiyun break;
2215*4882a593Smuzhiyun case 3:
2216*4882a593Smuzhiyun rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
2217*4882a593Smuzhiyun break;
2218*4882a593Smuzhiyun }
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun /*
2221*4882a593Smuzhiyun * Configure the RX antenna.
2222*4882a593Smuzhiyun */
2223*4882a593Smuzhiyun switch (ant->rx_chain_num) {
2224*4882a593Smuzhiyun case 1:
2225*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3070) ||
2226*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3090) ||
2227*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3352) ||
2228*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3390)) {
2229*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev,
2230*4882a593Smuzhiyun EEPROM_NIC_CONF1);
2231*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom,
2232*4882a593Smuzhiyun EEPROM_NIC_CONF1_ANT_DIVERSITY))
2233*4882a593Smuzhiyun rt2800_set_ant_diversity(rt2x00dev,
2234*4882a593Smuzhiyun rt2x00dev->default_ant.rx);
2235*4882a593Smuzhiyun }
2236*4882a593Smuzhiyun rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
2237*4882a593Smuzhiyun break;
2238*4882a593Smuzhiyun case 2:
2239*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3572) &&
2240*4882a593Smuzhiyun rt2x00_has_cap_bt_coexist(rt2x00dev)) {
2241*4882a593Smuzhiyun rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
2242*4882a593Smuzhiyun rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
2243*4882a593Smuzhiyun rt2x00dev->curr_band == NL80211_BAND_5GHZ);
2244*4882a593Smuzhiyun rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
2245*4882a593Smuzhiyun } else {
2246*4882a593Smuzhiyun rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
2247*4882a593Smuzhiyun }
2248*4882a593Smuzhiyun break;
2249*4882a593Smuzhiyun case 3:
2250*4882a593Smuzhiyun rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
2251*4882a593Smuzhiyun break;
2252*4882a593Smuzhiyun }
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 3, r3);
2255*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 1, r1);
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593) ||
2258*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883)) {
2259*4882a593Smuzhiyun if (ant->rx_chain_num == 1)
2260*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x00);
2261*4882a593Smuzhiyun else
2262*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x46);
2263*4882a593Smuzhiyun }
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_config_ant);
2266*4882a593Smuzhiyun
rt2800_config_lna_gain(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_conf * libconf)2267*4882a593Smuzhiyun static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
2268*4882a593Smuzhiyun struct rt2x00lib_conf *libconf)
2269*4882a593Smuzhiyun {
2270*4882a593Smuzhiyun u16 eeprom;
2271*4882a593Smuzhiyun short lna_gain;
2272*4882a593Smuzhiyun
2273*4882a593Smuzhiyun if (libconf->rf.channel <= 14) {
2274*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA);
2275*4882a593Smuzhiyun lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
2276*4882a593Smuzhiyun } else if (libconf->rf.channel <= 64) {
2277*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA);
2278*4882a593Smuzhiyun lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
2279*4882a593Smuzhiyun } else if (libconf->rf.channel <= 128) {
2280*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593) ||
2281*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883)) {
2282*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2);
2283*4882a593Smuzhiyun lna_gain = rt2x00_get_field16(eeprom,
2284*4882a593Smuzhiyun EEPROM_EXT_LNA2_A1);
2285*4882a593Smuzhiyun } else {
2286*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2);
2287*4882a593Smuzhiyun lna_gain = rt2x00_get_field16(eeprom,
2288*4882a593Smuzhiyun EEPROM_RSSI_BG2_LNA_A1);
2289*4882a593Smuzhiyun }
2290*4882a593Smuzhiyun } else {
2291*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593) ||
2292*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883)) {
2293*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2);
2294*4882a593Smuzhiyun lna_gain = rt2x00_get_field16(eeprom,
2295*4882a593Smuzhiyun EEPROM_EXT_LNA2_A2);
2296*4882a593Smuzhiyun } else {
2297*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2);
2298*4882a593Smuzhiyun lna_gain = rt2x00_get_field16(eeprom,
2299*4882a593Smuzhiyun EEPROM_RSSI_A2_LNA_A2);
2300*4882a593Smuzhiyun }
2301*4882a593Smuzhiyun }
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun rt2x00dev->lna_gain = lna_gain;
2304*4882a593Smuzhiyun }
2305*4882a593Smuzhiyun
rt2800_clk_is_20mhz(struct rt2x00_dev * rt2x00dev)2306*4882a593Smuzhiyun static inline bool rt2800_clk_is_20mhz(struct rt2x00_dev *rt2x00dev)
2307*4882a593Smuzhiyun {
2308*4882a593Smuzhiyun return clk_get_rate(rt2x00dev->clk) == 20000000;
2309*4882a593Smuzhiyun }
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun #define FREQ_OFFSET_BOUND 0x5f
2312*4882a593Smuzhiyun
rt2800_freq_cal_mode1(struct rt2x00_dev * rt2x00dev)2313*4882a593Smuzhiyun static void rt2800_freq_cal_mode1(struct rt2x00_dev *rt2x00dev)
2314*4882a593Smuzhiyun {
2315*4882a593Smuzhiyun u8 freq_offset, prev_freq_offset;
2316*4882a593Smuzhiyun u8 rfcsr, prev_rfcsr;
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun freq_offset = rt2x00_get_field8(rt2x00dev->freq_offset, RFCSR17_CODE);
2319*4882a593Smuzhiyun freq_offset = min_t(u8, freq_offset, FREQ_OFFSET_BOUND);
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 17);
2322*4882a593Smuzhiyun prev_rfcsr = rfcsr;
2323*4882a593Smuzhiyun
2324*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR17_CODE, freq_offset);
2325*4882a593Smuzhiyun if (rfcsr == prev_rfcsr)
2326*4882a593Smuzhiyun return;
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev)) {
2329*4882a593Smuzhiyun rt2800_mcu_request(rt2x00dev, MCU_FREQ_OFFSET, 0xff,
2330*4882a593Smuzhiyun freq_offset, prev_rfcsr);
2331*4882a593Smuzhiyun return;
2332*4882a593Smuzhiyun }
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun prev_freq_offset = rt2x00_get_field8(prev_rfcsr, RFCSR17_CODE);
2335*4882a593Smuzhiyun while (prev_freq_offset != freq_offset) {
2336*4882a593Smuzhiyun if (prev_freq_offset < freq_offset)
2337*4882a593Smuzhiyun prev_freq_offset++;
2338*4882a593Smuzhiyun else
2339*4882a593Smuzhiyun prev_freq_offset--;
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR17_CODE, prev_freq_offset);
2342*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun usleep_range(1000, 1500);
2345*4882a593Smuzhiyun }
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun
rt2800_config_channel_rf2xxx(struct rt2x00_dev * rt2x00dev,struct ieee80211_conf * conf,struct rf_channel * rf,struct channel_info * info)2348*4882a593Smuzhiyun static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
2349*4882a593Smuzhiyun struct ieee80211_conf *conf,
2350*4882a593Smuzhiyun struct rf_channel *rf,
2351*4882a593Smuzhiyun struct channel_info *info)
2352*4882a593Smuzhiyun {
2353*4882a593Smuzhiyun rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun if (rt2x00dev->default_ant.tx_chain_num == 1)
2356*4882a593Smuzhiyun rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun if (rt2x00dev->default_ant.rx_chain_num == 1) {
2359*4882a593Smuzhiyun rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
2360*4882a593Smuzhiyun rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
2361*4882a593Smuzhiyun } else if (rt2x00dev->default_ant.rx_chain_num == 2)
2362*4882a593Smuzhiyun rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun if (rf->channel > 14) {
2365*4882a593Smuzhiyun /*
2366*4882a593Smuzhiyun * When TX power is below 0, we should increase it by 7 to
2367*4882a593Smuzhiyun * make it a positive value (Minimum value is -7).
2368*4882a593Smuzhiyun * However this means that values between 0 and 7 have
2369*4882a593Smuzhiyun * double meaning, and we should set a 7DBm boost flag.
2370*4882a593Smuzhiyun */
2371*4882a593Smuzhiyun rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
2372*4882a593Smuzhiyun (info->default_power1 >= 0));
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun if (info->default_power1 < 0)
2375*4882a593Smuzhiyun info->default_power1 += 7;
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
2380*4882a593Smuzhiyun (info->default_power2 >= 0));
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun if (info->default_power2 < 0)
2383*4882a593Smuzhiyun info->default_power2 += 7;
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
2386*4882a593Smuzhiyun } else {
2387*4882a593Smuzhiyun rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
2388*4882a593Smuzhiyun rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
2389*4882a593Smuzhiyun }
2390*4882a593Smuzhiyun
2391*4882a593Smuzhiyun rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
2392*4882a593Smuzhiyun
2393*4882a593Smuzhiyun rt2800_rf_write(rt2x00dev, 1, rf->rf1);
2394*4882a593Smuzhiyun rt2800_rf_write(rt2x00dev, 2, rf->rf2);
2395*4882a593Smuzhiyun rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
2396*4882a593Smuzhiyun rt2800_rf_write(rt2x00dev, 4, rf->rf4);
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun udelay(200);
2399*4882a593Smuzhiyun
2400*4882a593Smuzhiyun rt2800_rf_write(rt2x00dev, 1, rf->rf1);
2401*4882a593Smuzhiyun rt2800_rf_write(rt2x00dev, 2, rf->rf2);
2402*4882a593Smuzhiyun rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
2403*4882a593Smuzhiyun rt2800_rf_write(rt2x00dev, 4, rf->rf4);
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun udelay(200);
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun rt2800_rf_write(rt2x00dev, 1, rf->rf1);
2408*4882a593Smuzhiyun rt2800_rf_write(rt2x00dev, 2, rf->rf2);
2409*4882a593Smuzhiyun rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
2410*4882a593Smuzhiyun rt2800_rf_write(rt2x00dev, 4, rf->rf4);
2411*4882a593Smuzhiyun }
2412*4882a593Smuzhiyun
rt2800_config_channel_rf3xxx(struct rt2x00_dev * rt2x00dev,struct ieee80211_conf * conf,struct rf_channel * rf,struct channel_info * info)2413*4882a593Smuzhiyun static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
2414*4882a593Smuzhiyun struct ieee80211_conf *conf,
2415*4882a593Smuzhiyun struct rf_channel *rf,
2416*4882a593Smuzhiyun struct channel_info *info)
2417*4882a593Smuzhiyun {
2418*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
2419*4882a593Smuzhiyun u8 rfcsr, calib_tx, calib_rx;
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
2424*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
2425*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
2426*4882a593Smuzhiyun
2427*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
2428*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
2429*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 12);
2432*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
2433*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 13);
2436*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
2437*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
2438*4882a593Smuzhiyun
2439*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
2440*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2441*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
2442*4882a593Smuzhiyun rt2x00dev->default_ant.rx_chain_num <= 1);
2443*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
2444*4882a593Smuzhiyun rt2x00dev->default_ant.rx_chain_num <= 2);
2445*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2446*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
2447*4882a593Smuzhiyun rt2x00dev->default_ant.tx_chain_num <= 1);
2448*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
2449*4882a593Smuzhiyun rt2x00dev->default_ant.tx_chain_num <= 2);
2450*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2451*4882a593Smuzhiyun
2452*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 23);
2453*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
2454*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3390)) {
2457*4882a593Smuzhiyun calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
2458*4882a593Smuzhiyun calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
2459*4882a593Smuzhiyun } else {
2460*4882a593Smuzhiyun if (conf_is_ht40(conf)) {
2461*4882a593Smuzhiyun calib_tx = drv_data->calibration_bw40;
2462*4882a593Smuzhiyun calib_rx = drv_data->calibration_bw40;
2463*4882a593Smuzhiyun } else {
2464*4882a593Smuzhiyun calib_tx = drv_data->calibration_bw20;
2465*4882a593Smuzhiyun calib_rx = drv_data->calibration_bw20;
2466*4882a593Smuzhiyun }
2467*4882a593Smuzhiyun }
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 24);
2470*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
2471*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
2472*4882a593Smuzhiyun
2473*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 31);
2474*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
2475*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
2478*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
2479*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
2480*4882a593Smuzhiyun
2481*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
2482*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
2483*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun usleep_range(1000, 1500);
2486*4882a593Smuzhiyun
2487*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
2488*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2489*4882a593Smuzhiyun }
2490*4882a593Smuzhiyun
rt2800_config_channel_rf3052(struct rt2x00_dev * rt2x00dev,struct ieee80211_conf * conf,struct rf_channel * rf,struct channel_info * info)2491*4882a593Smuzhiyun static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
2492*4882a593Smuzhiyun struct ieee80211_conf *conf,
2493*4882a593Smuzhiyun struct rf_channel *rf,
2494*4882a593Smuzhiyun struct channel_info *info)
2495*4882a593Smuzhiyun {
2496*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
2497*4882a593Smuzhiyun u8 rfcsr;
2498*4882a593Smuzhiyun u32 reg;
2499*4882a593Smuzhiyun
2500*4882a593Smuzhiyun if (rf->channel <= 14) {
2501*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
2502*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
2503*4882a593Smuzhiyun } else {
2504*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 25, 0x09);
2505*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 26, 0xff);
2506*4882a593Smuzhiyun }
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
2509*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
2512*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
2513*4882a593Smuzhiyun if (rf->channel <= 14)
2514*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
2515*4882a593Smuzhiyun else
2516*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
2517*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2518*4882a593Smuzhiyun
2519*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 5);
2520*4882a593Smuzhiyun if (rf->channel <= 14)
2521*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
2522*4882a593Smuzhiyun else
2523*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
2524*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
2525*4882a593Smuzhiyun
2526*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 12);
2527*4882a593Smuzhiyun if (rf->channel <= 14) {
2528*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
2529*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
2530*4882a593Smuzhiyun info->default_power1);
2531*4882a593Smuzhiyun } else {
2532*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
2533*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
2534*4882a593Smuzhiyun (info->default_power1 & 0x3) |
2535*4882a593Smuzhiyun ((info->default_power1 & 0xC) << 1));
2536*4882a593Smuzhiyun }
2537*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 13);
2540*4882a593Smuzhiyun if (rf->channel <= 14) {
2541*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
2542*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
2543*4882a593Smuzhiyun info->default_power2);
2544*4882a593Smuzhiyun } else {
2545*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
2546*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
2547*4882a593Smuzhiyun (info->default_power2 & 0x3) |
2548*4882a593Smuzhiyun ((info->default_power2 & 0xC) << 1));
2549*4882a593Smuzhiyun }
2550*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
2551*4882a593Smuzhiyun
2552*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
2553*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2554*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2555*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2556*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
2557*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2558*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2559*4882a593Smuzhiyun if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
2560*4882a593Smuzhiyun if (rf->channel <= 14) {
2561*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2562*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2563*4882a593Smuzhiyun }
2564*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2565*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2566*4882a593Smuzhiyun } else {
2567*4882a593Smuzhiyun switch (rt2x00dev->default_ant.tx_chain_num) {
2568*4882a593Smuzhiyun case 1:
2569*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2570*4882a593Smuzhiyun fallthrough;
2571*4882a593Smuzhiyun case 2:
2572*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2573*4882a593Smuzhiyun break;
2574*4882a593Smuzhiyun }
2575*4882a593Smuzhiyun
2576*4882a593Smuzhiyun switch (rt2x00dev->default_ant.rx_chain_num) {
2577*4882a593Smuzhiyun case 1:
2578*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2579*4882a593Smuzhiyun fallthrough;
2580*4882a593Smuzhiyun case 2:
2581*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2582*4882a593Smuzhiyun break;
2583*4882a593Smuzhiyun }
2584*4882a593Smuzhiyun }
2585*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2586*4882a593Smuzhiyun
2587*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 23);
2588*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
2589*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
2590*4882a593Smuzhiyun
2591*4882a593Smuzhiyun if (conf_is_ht40(conf)) {
2592*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
2593*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
2594*4882a593Smuzhiyun } else {
2595*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
2596*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
2597*4882a593Smuzhiyun }
2598*4882a593Smuzhiyun
2599*4882a593Smuzhiyun if (rf->channel <= 14) {
2600*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
2601*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
2602*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
2603*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
2604*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
2605*4882a593Smuzhiyun rfcsr = 0x4c;
2606*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
2607*4882a593Smuzhiyun drv_data->txmixer_gain_24g);
2608*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
2609*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
2610*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
2611*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
2612*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
2613*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2614*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2615*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
2616*4882a593Smuzhiyun } else {
2617*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
2618*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
2619*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
2620*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
2621*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
2622*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
2623*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
2624*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
2625*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
2626*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
2627*4882a593Smuzhiyun rfcsr = 0x7a;
2628*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
2629*4882a593Smuzhiyun drv_data->txmixer_gain_5g);
2630*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
2631*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
2632*4882a593Smuzhiyun if (rf->channel <= 64) {
2633*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
2634*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
2635*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2636*4882a593Smuzhiyun } else if (rf->channel <= 128) {
2637*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
2638*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
2639*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2640*4882a593Smuzhiyun } else {
2641*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
2642*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
2643*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2644*4882a593Smuzhiyun }
2645*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
2646*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
2647*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
2648*4882a593Smuzhiyun }
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
2651*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_DIR7, 0);
2652*4882a593Smuzhiyun if (rf->channel <= 14)
2653*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_VAL7, 1);
2654*4882a593Smuzhiyun else
2655*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_VAL7, 0);
2656*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
2657*4882a593Smuzhiyun
2658*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
2659*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
2660*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
2661*4882a593Smuzhiyun }
2662*4882a593Smuzhiyun
rt2800_config_channel_rf3053(struct rt2x00_dev * rt2x00dev,struct ieee80211_conf * conf,struct rf_channel * rf,struct channel_info * info)2663*4882a593Smuzhiyun static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev,
2664*4882a593Smuzhiyun struct ieee80211_conf *conf,
2665*4882a593Smuzhiyun struct rf_channel *rf,
2666*4882a593Smuzhiyun struct channel_info *info)
2667*4882a593Smuzhiyun {
2668*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
2669*4882a593Smuzhiyun u8 txrx_agc_fc;
2670*4882a593Smuzhiyun u8 txrx_h20m;
2671*4882a593Smuzhiyun u8 rfcsr;
2672*4882a593Smuzhiyun u8 bbp;
2673*4882a593Smuzhiyun const bool txbf_enabled = false; /* TODO */
2674*4882a593Smuzhiyun
2675*4882a593Smuzhiyun /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */
2676*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 109);
2677*4882a593Smuzhiyun rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0);
2678*4882a593Smuzhiyun rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0);
2679*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 109, bbp);
2680*4882a593Smuzhiyun
2681*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 110);
2682*4882a593Smuzhiyun rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0);
2683*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 110, bbp);
2684*4882a593Smuzhiyun
2685*4882a593Smuzhiyun if (rf->channel <= 14) {
2686*4882a593Smuzhiyun /* Restore BBP 25 & 26 for 2.4 GHz */
2687*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
2688*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
2689*4882a593Smuzhiyun } else {
2690*4882a593Smuzhiyun /* Hard code BBP 25 & 26 for 5GHz */
2691*4882a593Smuzhiyun
2692*4882a593Smuzhiyun /* Enable IQ Phase correction */
2693*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 25, 0x09);
2694*4882a593Smuzhiyun /* Setup IQ Phase correction value */
2695*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 26, 0xff);
2696*4882a593Smuzhiyun }
2697*4882a593Smuzhiyun
2698*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2699*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf);
2700*4882a593Smuzhiyun
2701*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
2702*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3));
2703*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2704*4882a593Smuzhiyun
2705*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
2706*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1);
2707*4882a593Smuzhiyun if (rf->channel <= 14)
2708*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1);
2709*4882a593Smuzhiyun else
2710*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2);
2711*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
2712*4882a593Smuzhiyun
2713*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 53);
2714*4882a593Smuzhiyun if (rf->channel <= 14) {
2715*4882a593Smuzhiyun rfcsr = 0;
2716*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
2717*4882a593Smuzhiyun info->default_power1 & 0x1f);
2718*4882a593Smuzhiyun } else {
2719*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev))
2720*4882a593Smuzhiyun rfcsr = 0x40;
2721*4882a593Smuzhiyun
2722*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
2723*4882a593Smuzhiyun ((info->default_power1 & 0x18) << 1) |
2724*4882a593Smuzhiyun (info->default_power1 & 7));
2725*4882a593Smuzhiyun }
2726*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 53, rfcsr);
2727*4882a593Smuzhiyun
2728*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 55);
2729*4882a593Smuzhiyun if (rf->channel <= 14) {
2730*4882a593Smuzhiyun rfcsr = 0;
2731*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
2732*4882a593Smuzhiyun info->default_power2 & 0x1f);
2733*4882a593Smuzhiyun } else {
2734*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev))
2735*4882a593Smuzhiyun rfcsr = 0x40;
2736*4882a593Smuzhiyun
2737*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
2738*4882a593Smuzhiyun ((info->default_power2 & 0x18) << 1) |
2739*4882a593Smuzhiyun (info->default_power2 & 7));
2740*4882a593Smuzhiyun }
2741*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, rfcsr);
2742*4882a593Smuzhiyun
2743*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 54);
2744*4882a593Smuzhiyun if (rf->channel <= 14) {
2745*4882a593Smuzhiyun rfcsr = 0;
2746*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
2747*4882a593Smuzhiyun info->default_power3 & 0x1f);
2748*4882a593Smuzhiyun } else {
2749*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev))
2750*4882a593Smuzhiyun rfcsr = 0x40;
2751*4882a593Smuzhiyun
2752*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
2753*4882a593Smuzhiyun ((info->default_power3 & 0x18) << 1) |
2754*4882a593Smuzhiyun (info->default_power3 & 7));
2755*4882a593Smuzhiyun }
2756*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 54, rfcsr);
2757*4882a593Smuzhiyun
2758*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
2759*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2760*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2761*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2762*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
2763*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
2764*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
2765*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2766*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
2767*4882a593Smuzhiyun
2768*4882a593Smuzhiyun switch (rt2x00dev->default_ant.tx_chain_num) {
2769*4882a593Smuzhiyun case 3:
2770*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
2771*4882a593Smuzhiyun fallthrough;
2772*4882a593Smuzhiyun case 2:
2773*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2774*4882a593Smuzhiyun fallthrough;
2775*4882a593Smuzhiyun case 1:
2776*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
2777*4882a593Smuzhiyun break;
2778*4882a593Smuzhiyun }
2779*4882a593Smuzhiyun
2780*4882a593Smuzhiyun switch (rt2x00dev->default_ant.rx_chain_num) {
2781*4882a593Smuzhiyun case 3:
2782*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
2783*4882a593Smuzhiyun fallthrough;
2784*4882a593Smuzhiyun case 2:
2785*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2786*4882a593Smuzhiyun fallthrough;
2787*4882a593Smuzhiyun case 1:
2788*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
2789*4882a593Smuzhiyun break;
2790*4882a593Smuzhiyun }
2791*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2792*4882a593Smuzhiyun
2793*4882a593Smuzhiyun rt2800_freq_cal_mode1(rt2x00dev);
2794*4882a593Smuzhiyun
2795*4882a593Smuzhiyun if (conf_is_ht40(conf)) {
2796*4882a593Smuzhiyun txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40,
2797*4882a593Smuzhiyun RFCSR24_TX_AGC_FC);
2798*4882a593Smuzhiyun txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40,
2799*4882a593Smuzhiyun RFCSR24_TX_H20M);
2800*4882a593Smuzhiyun } else {
2801*4882a593Smuzhiyun txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20,
2802*4882a593Smuzhiyun RFCSR24_TX_AGC_FC);
2803*4882a593Smuzhiyun txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20,
2804*4882a593Smuzhiyun RFCSR24_TX_H20M);
2805*4882a593Smuzhiyun }
2806*4882a593Smuzhiyun
2807*4882a593Smuzhiyun /* NOTE: the reference driver does not writes the new value
2808*4882a593Smuzhiyun * back to RFCSR 32
2809*4882a593Smuzhiyun */
2810*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 32);
2811*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc);
2812*4882a593Smuzhiyun
2813*4882a593Smuzhiyun if (rf->channel <= 14)
2814*4882a593Smuzhiyun rfcsr = 0xa0;
2815*4882a593Smuzhiyun else
2816*4882a593Smuzhiyun rfcsr = 0x80;
2817*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
2818*4882a593Smuzhiyun
2819*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
2820*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m);
2821*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m);
2822*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2823*4882a593Smuzhiyun
2824*4882a593Smuzhiyun /* Band selection */
2825*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 36);
2826*4882a593Smuzhiyun if (rf->channel <= 14)
2827*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
2828*4882a593Smuzhiyun else
2829*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
2830*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
2831*4882a593Smuzhiyun
2832*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 34);
2833*4882a593Smuzhiyun if (rf->channel <= 14)
2834*4882a593Smuzhiyun rfcsr = 0x3c;
2835*4882a593Smuzhiyun else
2836*4882a593Smuzhiyun rfcsr = 0x20;
2837*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
2838*4882a593Smuzhiyun
2839*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 12);
2840*4882a593Smuzhiyun if (rf->channel <= 14)
2841*4882a593Smuzhiyun rfcsr = 0x1a;
2842*4882a593Smuzhiyun else
2843*4882a593Smuzhiyun rfcsr = 0x12;
2844*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
2845*4882a593Smuzhiyun
2846*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
2847*4882a593Smuzhiyun if (rf->channel >= 1 && rf->channel <= 14)
2848*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
2849*4882a593Smuzhiyun else if (rf->channel >= 36 && rf->channel <= 64)
2850*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
2851*4882a593Smuzhiyun else if (rf->channel >= 100 && rf->channel <= 128)
2852*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
2853*4882a593Smuzhiyun else
2854*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
2855*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2856*4882a593Smuzhiyun
2857*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
2858*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
2859*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
2860*4882a593Smuzhiyun
2861*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
2862*4882a593Smuzhiyun
2863*4882a593Smuzhiyun if (rf->channel <= 14) {
2864*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
2865*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
2866*4882a593Smuzhiyun } else {
2867*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0xd8);
2868*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x23);
2869*4882a593Smuzhiyun }
2870*4882a593Smuzhiyun
2871*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 51);
2872*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1);
2873*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
2874*4882a593Smuzhiyun
2875*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 51);
2876*4882a593Smuzhiyun if (rf->channel <= 14) {
2877*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5);
2878*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3);
2879*4882a593Smuzhiyun } else {
2880*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4);
2881*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2);
2882*4882a593Smuzhiyun }
2883*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
2884*4882a593Smuzhiyun
2885*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
2886*4882a593Smuzhiyun if (rf->channel <= 14)
2887*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3);
2888*4882a593Smuzhiyun else
2889*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2);
2890*4882a593Smuzhiyun
2891*4882a593Smuzhiyun if (txbf_enabled)
2892*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1);
2893*4882a593Smuzhiyun
2894*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
2895*4882a593Smuzhiyun
2896*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
2897*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0);
2898*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
2899*4882a593Smuzhiyun
2900*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 57);
2901*4882a593Smuzhiyun if (rf->channel <= 14)
2902*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b);
2903*4882a593Smuzhiyun else
2904*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f);
2905*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 57, rfcsr);
2906*4882a593Smuzhiyun
2907*4882a593Smuzhiyun if (rf->channel <= 14) {
2908*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
2909*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
2910*4882a593Smuzhiyun } else {
2911*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
2912*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
2913*4882a593Smuzhiyun }
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun /* Initiate VCO calibration */
2916*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
2917*4882a593Smuzhiyun if (rf->channel <= 14) {
2918*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2919*4882a593Smuzhiyun } else {
2920*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1);
2921*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1);
2922*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1);
2923*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1);
2924*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1);
2925*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
2926*4882a593Smuzhiyun }
2927*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
2928*4882a593Smuzhiyun
2929*4882a593Smuzhiyun if (rf->channel >= 1 && rf->channel <= 14) {
2930*4882a593Smuzhiyun rfcsr = 0x23;
2931*4882a593Smuzhiyun if (txbf_enabled)
2932*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2933*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2934*4882a593Smuzhiyun
2935*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
2936*4882a593Smuzhiyun } else if (rf->channel >= 36 && rf->channel <= 64) {
2937*4882a593Smuzhiyun rfcsr = 0x36;
2938*4882a593Smuzhiyun if (txbf_enabled)
2939*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2940*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0x36);
2941*4882a593Smuzhiyun
2942*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 45, 0xeb);
2943*4882a593Smuzhiyun } else if (rf->channel >= 100 && rf->channel <= 128) {
2944*4882a593Smuzhiyun rfcsr = 0x32;
2945*4882a593Smuzhiyun if (txbf_enabled)
2946*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2947*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2948*4882a593Smuzhiyun
2949*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 45, 0xb3);
2950*4882a593Smuzhiyun } else {
2951*4882a593Smuzhiyun rfcsr = 0x30;
2952*4882a593Smuzhiyun if (txbf_enabled)
2953*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
2954*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
2955*4882a593Smuzhiyun
2956*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 45, 0x9b);
2957*4882a593Smuzhiyun }
2958*4882a593Smuzhiyun }
2959*4882a593Smuzhiyun
rt2800_config_channel_rf3853(struct rt2x00_dev * rt2x00dev,struct ieee80211_conf * conf,struct rf_channel * rf,struct channel_info * info)2960*4882a593Smuzhiyun static void rt2800_config_channel_rf3853(struct rt2x00_dev *rt2x00dev,
2961*4882a593Smuzhiyun struct ieee80211_conf *conf,
2962*4882a593Smuzhiyun struct rf_channel *rf,
2963*4882a593Smuzhiyun struct channel_info *info)
2964*4882a593Smuzhiyun {
2965*4882a593Smuzhiyun u8 rfcsr;
2966*4882a593Smuzhiyun u8 bbp;
2967*4882a593Smuzhiyun u8 pwr1, pwr2, pwr3;
2968*4882a593Smuzhiyun
2969*4882a593Smuzhiyun const bool txbf_enabled = false; /* TODO */
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun /* TODO: add band selection */
2972*4882a593Smuzhiyun
2973*4882a593Smuzhiyun if (rf->channel <= 14)
2974*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
2975*4882a593Smuzhiyun else if (rf->channel < 132)
2976*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0x80);
2977*4882a593Smuzhiyun else
2978*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
2979*4882a593Smuzhiyun
2980*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
2981*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
2982*4882a593Smuzhiyun
2983*4882a593Smuzhiyun if (rf->channel <= 14)
2984*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x46);
2985*4882a593Smuzhiyun else
2986*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x48);
2987*4882a593Smuzhiyun
2988*4882a593Smuzhiyun if (rf->channel <= 14)
2989*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x1a);
2990*4882a593Smuzhiyun else
2991*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
2992*4882a593Smuzhiyun
2993*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
2994*4882a593Smuzhiyun
2995*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
2996*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2997*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2998*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
2999*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
3000*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
3001*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
3002*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
3003*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
3004*4882a593Smuzhiyun
3005*4882a593Smuzhiyun switch (rt2x00dev->default_ant.tx_chain_num) {
3006*4882a593Smuzhiyun case 3:
3007*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
3008*4882a593Smuzhiyun fallthrough;
3009*4882a593Smuzhiyun case 2:
3010*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
3011*4882a593Smuzhiyun fallthrough;
3012*4882a593Smuzhiyun case 1:
3013*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
3014*4882a593Smuzhiyun break;
3015*4882a593Smuzhiyun }
3016*4882a593Smuzhiyun
3017*4882a593Smuzhiyun switch (rt2x00dev->default_ant.rx_chain_num) {
3018*4882a593Smuzhiyun case 3:
3019*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
3020*4882a593Smuzhiyun fallthrough;
3021*4882a593Smuzhiyun case 2:
3022*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
3023*4882a593Smuzhiyun fallthrough;
3024*4882a593Smuzhiyun case 1:
3025*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
3026*4882a593Smuzhiyun break;
3027*4882a593Smuzhiyun }
3028*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
3029*4882a593Smuzhiyun
3030*4882a593Smuzhiyun rt2800_freq_cal_mode1(rt2x00dev);
3031*4882a593Smuzhiyun
3032*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
3033*4882a593Smuzhiyun if (!conf_is_ht40(conf))
3034*4882a593Smuzhiyun rfcsr &= ~(0x06);
3035*4882a593Smuzhiyun else
3036*4882a593Smuzhiyun rfcsr |= 0x06;
3037*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
3038*4882a593Smuzhiyun
3039*4882a593Smuzhiyun if (rf->channel <= 14)
3040*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0xa0);
3041*4882a593Smuzhiyun else
3042*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
3043*4882a593Smuzhiyun
3044*4882a593Smuzhiyun if (conf_is_ht40(conf))
3045*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
3046*4882a593Smuzhiyun else
3047*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 32, 0xd8);
3048*4882a593Smuzhiyun
3049*4882a593Smuzhiyun if (rf->channel <= 14)
3050*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
3051*4882a593Smuzhiyun else
3052*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 34, 0x20);
3053*4882a593Smuzhiyun
3054*4882a593Smuzhiyun /* loopback RF_BS */
3055*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 36);
3056*4882a593Smuzhiyun if (rf->channel <= 14)
3057*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
3058*4882a593Smuzhiyun else
3059*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
3060*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
3061*4882a593Smuzhiyun
3062*4882a593Smuzhiyun if (rf->channel <= 14)
3063*4882a593Smuzhiyun rfcsr = 0x23;
3064*4882a593Smuzhiyun else if (rf->channel < 100)
3065*4882a593Smuzhiyun rfcsr = 0x36;
3066*4882a593Smuzhiyun else if (rf->channel < 132)
3067*4882a593Smuzhiyun rfcsr = 0x32;
3068*4882a593Smuzhiyun else
3069*4882a593Smuzhiyun rfcsr = 0x30;
3070*4882a593Smuzhiyun
3071*4882a593Smuzhiyun if (txbf_enabled)
3072*4882a593Smuzhiyun rfcsr |= 0x40;
3073*4882a593Smuzhiyun
3074*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
3075*4882a593Smuzhiyun
3076*4882a593Smuzhiyun if (rf->channel <= 14)
3077*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
3078*4882a593Smuzhiyun else
3079*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
3080*4882a593Smuzhiyun
3081*4882a593Smuzhiyun if (rf->channel <= 14)
3082*4882a593Smuzhiyun rfcsr = 0xbb;
3083*4882a593Smuzhiyun else if (rf->channel < 100)
3084*4882a593Smuzhiyun rfcsr = 0xeb;
3085*4882a593Smuzhiyun else if (rf->channel < 132)
3086*4882a593Smuzhiyun rfcsr = 0xb3;
3087*4882a593Smuzhiyun else
3088*4882a593Smuzhiyun rfcsr = 0x9b;
3089*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 45, rfcsr);
3090*4882a593Smuzhiyun
3091*4882a593Smuzhiyun if (rf->channel <= 14)
3092*4882a593Smuzhiyun rfcsr = 0x8e;
3093*4882a593Smuzhiyun else
3094*4882a593Smuzhiyun rfcsr = 0x8a;
3095*4882a593Smuzhiyun
3096*4882a593Smuzhiyun if (txbf_enabled)
3097*4882a593Smuzhiyun rfcsr |= 0x20;
3098*4882a593Smuzhiyun
3099*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
3100*4882a593Smuzhiyun
3101*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
3102*4882a593Smuzhiyun
3103*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 51);
3104*4882a593Smuzhiyun if (rf->channel <= 14)
3105*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
3106*4882a593Smuzhiyun else
3107*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 51, 0x51);
3108*4882a593Smuzhiyun
3109*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 52);
3110*4882a593Smuzhiyun if (rf->channel <= 14)
3111*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
3112*4882a593Smuzhiyun else
3113*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
3114*4882a593Smuzhiyun
3115*4882a593Smuzhiyun if (rf->channel <= 14) {
3116*4882a593Smuzhiyun pwr1 = info->default_power1 & 0x1f;
3117*4882a593Smuzhiyun pwr2 = info->default_power2 & 0x1f;
3118*4882a593Smuzhiyun pwr3 = info->default_power3 & 0x1f;
3119*4882a593Smuzhiyun } else {
3120*4882a593Smuzhiyun pwr1 = 0x48 | ((info->default_power1 & 0x18) << 1) |
3121*4882a593Smuzhiyun (info->default_power1 & 0x7);
3122*4882a593Smuzhiyun pwr2 = 0x48 | ((info->default_power2 & 0x18) << 1) |
3123*4882a593Smuzhiyun (info->default_power2 & 0x7);
3124*4882a593Smuzhiyun pwr3 = 0x48 | ((info->default_power3 & 0x18) << 1) |
3125*4882a593Smuzhiyun (info->default_power3 & 0x7);
3126*4882a593Smuzhiyun }
3127*4882a593Smuzhiyun
3128*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 53, pwr1);
3129*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 54, pwr2);
3130*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, pwr3);
3131*4882a593Smuzhiyun
3132*4882a593Smuzhiyun rt2x00_dbg(rt2x00dev, "Channel:%d, pwr1:%02x, pwr2:%02x, pwr3:%02x\n",
3133*4882a593Smuzhiyun rf->channel, pwr1, pwr2, pwr3);
3134*4882a593Smuzhiyun
3135*4882a593Smuzhiyun bbp = (info->default_power1 >> 5) |
3136*4882a593Smuzhiyun ((info->default_power2 & 0xe0) >> 1);
3137*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 109, bbp);
3138*4882a593Smuzhiyun
3139*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 110);
3140*4882a593Smuzhiyun bbp &= 0x0f;
3141*4882a593Smuzhiyun bbp |= (info->default_power3 & 0xe0) >> 1;
3142*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 110, bbp);
3143*4882a593Smuzhiyun
3144*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 57);
3145*4882a593Smuzhiyun if (rf->channel <= 14)
3146*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
3147*4882a593Smuzhiyun else
3148*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 57, 0x3e);
3149*4882a593Smuzhiyun
3150*4882a593Smuzhiyun /* Enable RF tuning */
3151*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
3152*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
3153*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
3154*4882a593Smuzhiyun
3155*4882a593Smuzhiyun udelay(2000);
3156*4882a593Smuzhiyun
3157*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 49);
3158*4882a593Smuzhiyun /* clear update flag */
3159*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 49, bbp & 0xfe);
3160*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 49, bbp);
3161*4882a593Smuzhiyun
3162*4882a593Smuzhiyun /* TODO: add calibration for TxBF */
3163*4882a593Smuzhiyun }
3164*4882a593Smuzhiyun
3165*4882a593Smuzhiyun #define POWER_BOUND 0x27
3166*4882a593Smuzhiyun #define POWER_BOUND_5G 0x2b
3167*4882a593Smuzhiyun
rt2800_config_channel_rf3290(struct rt2x00_dev * rt2x00dev,struct ieee80211_conf * conf,struct rf_channel * rf,struct channel_info * info)3168*4882a593Smuzhiyun static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
3169*4882a593Smuzhiyun struct ieee80211_conf *conf,
3170*4882a593Smuzhiyun struct rf_channel *rf,
3171*4882a593Smuzhiyun struct channel_info *info)
3172*4882a593Smuzhiyun {
3173*4882a593Smuzhiyun u8 rfcsr;
3174*4882a593Smuzhiyun
3175*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
3176*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
3177*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
3178*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
3179*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
3180*4882a593Smuzhiyun
3181*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
3182*4882a593Smuzhiyun if (info->default_power1 > POWER_BOUND)
3183*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
3184*4882a593Smuzhiyun else
3185*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
3186*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
3187*4882a593Smuzhiyun
3188*4882a593Smuzhiyun rt2800_freq_cal_mode1(rt2x00dev);
3189*4882a593Smuzhiyun
3190*4882a593Smuzhiyun if (rf->channel <= 14) {
3191*4882a593Smuzhiyun if (rf->channel == 6)
3192*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 68, 0x0c);
3193*4882a593Smuzhiyun else
3194*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 68, 0x0b);
3195*4882a593Smuzhiyun
3196*4882a593Smuzhiyun if (rf->channel >= 1 && rf->channel <= 6)
3197*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 59, 0x0f);
3198*4882a593Smuzhiyun else if (rf->channel >= 7 && rf->channel <= 11)
3199*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 59, 0x0e);
3200*4882a593Smuzhiyun else if (rf->channel >= 12 && rf->channel <= 14)
3201*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 59, 0x0d);
3202*4882a593Smuzhiyun }
3203*4882a593Smuzhiyun }
3204*4882a593Smuzhiyun
rt2800_config_channel_rf3322(struct rt2x00_dev * rt2x00dev,struct ieee80211_conf * conf,struct rf_channel * rf,struct channel_info * info)3205*4882a593Smuzhiyun static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
3206*4882a593Smuzhiyun struct ieee80211_conf *conf,
3207*4882a593Smuzhiyun struct rf_channel *rf,
3208*4882a593Smuzhiyun struct channel_info *info)
3209*4882a593Smuzhiyun {
3210*4882a593Smuzhiyun u8 rfcsr;
3211*4882a593Smuzhiyun
3212*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
3213*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
3214*4882a593Smuzhiyun
3215*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
3216*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
3217*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
3218*4882a593Smuzhiyun
3219*4882a593Smuzhiyun if (info->default_power1 > POWER_BOUND)
3220*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
3221*4882a593Smuzhiyun else
3222*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
3223*4882a593Smuzhiyun
3224*4882a593Smuzhiyun if (info->default_power2 > POWER_BOUND)
3225*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
3226*4882a593Smuzhiyun else
3227*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
3228*4882a593Smuzhiyun
3229*4882a593Smuzhiyun rt2800_freq_cal_mode1(rt2x00dev);
3230*4882a593Smuzhiyun
3231*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
3232*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
3233*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
3234*4882a593Smuzhiyun
3235*4882a593Smuzhiyun if ( rt2x00dev->default_ant.tx_chain_num == 2 )
3236*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
3237*4882a593Smuzhiyun else
3238*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
3239*4882a593Smuzhiyun
3240*4882a593Smuzhiyun if ( rt2x00dev->default_ant.rx_chain_num == 2 )
3241*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
3242*4882a593Smuzhiyun else
3243*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
3244*4882a593Smuzhiyun
3245*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
3246*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
3247*4882a593Smuzhiyun
3248*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
3249*4882a593Smuzhiyun
3250*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 80);
3251*4882a593Smuzhiyun }
3252*4882a593Smuzhiyun
rt2800_config_channel_rf53xx(struct rt2x00_dev * rt2x00dev,struct ieee80211_conf * conf,struct rf_channel * rf,struct channel_info * info)3253*4882a593Smuzhiyun static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
3254*4882a593Smuzhiyun struct ieee80211_conf *conf,
3255*4882a593Smuzhiyun struct rf_channel *rf,
3256*4882a593Smuzhiyun struct channel_info *info)
3257*4882a593Smuzhiyun {
3258*4882a593Smuzhiyun u8 rfcsr;
3259*4882a593Smuzhiyun int idx = rf->channel-1;
3260*4882a593Smuzhiyun
3261*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
3262*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
3263*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
3264*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
3265*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
3266*4882a593Smuzhiyun
3267*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
3268*4882a593Smuzhiyun if (info->default_power1 > POWER_BOUND)
3269*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
3270*4882a593Smuzhiyun else
3271*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
3272*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
3273*4882a593Smuzhiyun
3274*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT5392)) {
3275*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
3276*4882a593Smuzhiyun if (info->default_power2 > POWER_BOUND)
3277*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
3278*4882a593Smuzhiyun else
3279*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR50_TX,
3280*4882a593Smuzhiyun info->default_power2);
3281*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
3282*4882a593Smuzhiyun }
3283*4882a593Smuzhiyun
3284*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
3285*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT5392)) {
3286*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
3287*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
3288*4882a593Smuzhiyun }
3289*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
3290*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
3291*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
3292*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
3293*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
3294*4882a593Smuzhiyun
3295*4882a593Smuzhiyun rt2800_freq_cal_mode1(rt2x00dev);
3296*4882a593Smuzhiyun
3297*4882a593Smuzhiyun if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
3298*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
3299*4882a593Smuzhiyun /* r55/r59 value array of channel 1~14 */
3300*4882a593Smuzhiyun static const char r55_bt_rev[] = {0x83, 0x83,
3301*4882a593Smuzhiyun 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
3302*4882a593Smuzhiyun 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
3303*4882a593Smuzhiyun static const char r59_bt_rev[] = {0x0e, 0x0e,
3304*4882a593Smuzhiyun 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
3305*4882a593Smuzhiyun 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
3306*4882a593Smuzhiyun
3307*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55,
3308*4882a593Smuzhiyun r55_bt_rev[idx]);
3309*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59,
3310*4882a593Smuzhiyun r59_bt_rev[idx]);
3311*4882a593Smuzhiyun } else {
3312*4882a593Smuzhiyun static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
3313*4882a593Smuzhiyun 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
3314*4882a593Smuzhiyun 0x88, 0x88, 0x86, 0x85, 0x84};
3315*4882a593Smuzhiyun
3316*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
3317*4882a593Smuzhiyun }
3318*4882a593Smuzhiyun } else {
3319*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
3320*4882a593Smuzhiyun static const char r55_nonbt_rev[] = {0x23, 0x23,
3321*4882a593Smuzhiyun 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
3322*4882a593Smuzhiyun 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
3323*4882a593Smuzhiyun static const char r59_nonbt_rev[] = {0x07, 0x07,
3324*4882a593Smuzhiyun 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
3325*4882a593Smuzhiyun 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
3326*4882a593Smuzhiyun
3327*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55,
3328*4882a593Smuzhiyun r55_nonbt_rev[idx]);
3329*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59,
3330*4882a593Smuzhiyun r59_nonbt_rev[idx]);
3331*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT5390) ||
3332*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT5392) ||
3333*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT6352)) {
3334*4882a593Smuzhiyun static const char r59_non_bt[] = {0x8f, 0x8f,
3335*4882a593Smuzhiyun 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
3336*4882a593Smuzhiyun 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
3337*4882a593Smuzhiyun
3338*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59,
3339*4882a593Smuzhiyun r59_non_bt[idx]);
3340*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT5350)) {
3341*4882a593Smuzhiyun static const char r59_non_bt[] = {0x0b, 0x0b,
3342*4882a593Smuzhiyun 0x0b, 0x0b, 0x0b, 0x0b, 0x0b, 0x0a,
3343*4882a593Smuzhiyun 0x0a, 0x09, 0x08, 0x07, 0x07, 0x06};
3344*4882a593Smuzhiyun
3345*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59,
3346*4882a593Smuzhiyun r59_non_bt[idx]);
3347*4882a593Smuzhiyun }
3348*4882a593Smuzhiyun }
3349*4882a593Smuzhiyun }
3350*4882a593Smuzhiyun
rt2800_config_channel_rf55xx(struct rt2x00_dev * rt2x00dev,struct ieee80211_conf * conf,struct rf_channel * rf,struct channel_info * info)3351*4882a593Smuzhiyun static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
3352*4882a593Smuzhiyun struct ieee80211_conf *conf,
3353*4882a593Smuzhiyun struct rf_channel *rf,
3354*4882a593Smuzhiyun struct channel_info *info)
3355*4882a593Smuzhiyun {
3356*4882a593Smuzhiyun u8 rfcsr, ep_reg;
3357*4882a593Smuzhiyun u32 reg;
3358*4882a593Smuzhiyun int power_bound;
3359*4882a593Smuzhiyun
3360*4882a593Smuzhiyun /* TODO */
3361*4882a593Smuzhiyun const bool is_11b = false;
3362*4882a593Smuzhiyun const bool is_type_ep = false;
3363*4882a593Smuzhiyun
3364*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
3365*4882a593Smuzhiyun rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL,
3366*4882a593Smuzhiyun (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
3367*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
3368*4882a593Smuzhiyun
3369*4882a593Smuzhiyun /* Order of values on rf_channel entry: N, K, mod, R */
3370*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
3371*4882a593Smuzhiyun
3372*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 9);
3373*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
3374*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
3375*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
3376*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
3377*4882a593Smuzhiyun
3378*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
3379*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
3380*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
3381*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
3382*4882a593Smuzhiyun
3383*4882a593Smuzhiyun if (rf->channel <= 14) {
3384*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
3385*4882a593Smuzhiyun /* FIXME: RF11 owerwrite ? */
3386*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
3387*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
3388*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
3389*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
3390*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
3391*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
3392*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
3393*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
3394*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
3395*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
3396*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
3397*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
3398*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
3399*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
3400*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
3401*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
3402*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
3403*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
3404*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
3405*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
3406*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
3407*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
3408*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
3409*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
3410*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
3411*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
3412*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
3413*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun /* TODO RF27 <- tssi */
3416*4882a593Smuzhiyun
3417*4882a593Smuzhiyun rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
3418*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
3419*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
3420*4882a593Smuzhiyun
3421*4882a593Smuzhiyun if (is_11b) {
3422*4882a593Smuzhiyun /* CCK */
3423*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
3424*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
3425*4882a593Smuzhiyun if (is_type_ep)
3426*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
3427*4882a593Smuzhiyun else
3428*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
3429*4882a593Smuzhiyun } else {
3430*4882a593Smuzhiyun /* OFDM */
3431*4882a593Smuzhiyun if (is_type_ep)
3432*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
3433*4882a593Smuzhiyun else
3434*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
3435*4882a593Smuzhiyun }
3436*4882a593Smuzhiyun
3437*4882a593Smuzhiyun power_bound = POWER_BOUND;
3438*4882a593Smuzhiyun ep_reg = 0x2;
3439*4882a593Smuzhiyun } else {
3440*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
3441*4882a593Smuzhiyun /* FIMXE: RF11 overwrite */
3442*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
3443*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
3444*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
3445*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
3446*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
3447*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
3448*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
3449*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
3450*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
3451*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
3452*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
3453*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
3454*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
3455*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
3456*4882a593Smuzhiyun
3457*4882a593Smuzhiyun /* TODO RF27 <- tssi */
3458*4882a593Smuzhiyun
3459*4882a593Smuzhiyun if (rf->channel >= 36 && rf->channel <= 64) {
3460*4882a593Smuzhiyun
3461*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
3462*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
3463*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
3464*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
3465*4882a593Smuzhiyun if (rf->channel <= 50)
3466*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
3467*4882a593Smuzhiyun else if (rf->channel >= 52)
3468*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
3469*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
3470*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
3471*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
3472*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
3473*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
3474*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
3475*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
3476*4882a593Smuzhiyun if (rf->channel <= 50) {
3477*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
3478*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
3479*4882a593Smuzhiyun } else if (rf->channel >= 52) {
3480*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
3481*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
3482*4882a593Smuzhiyun }
3483*4882a593Smuzhiyun
3484*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
3485*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
3486*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
3487*4882a593Smuzhiyun
3488*4882a593Smuzhiyun } else if (rf->channel >= 100 && rf->channel <= 165) {
3489*4882a593Smuzhiyun
3490*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
3491*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
3492*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
3493*4882a593Smuzhiyun if (rf->channel <= 153) {
3494*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
3495*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
3496*4882a593Smuzhiyun } else if (rf->channel >= 155) {
3497*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
3498*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
3499*4882a593Smuzhiyun }
3500*4882a593Smuzhiyun if (rf->channel <= 138) {
3501*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
3502*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
3503*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
3504*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
3505*4882a593Smuzhiyun } else if (rf->channel >= 140) {
3506*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
3507*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
3508*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
3509*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
3510*4882a593Smuzhiyun }
3511*4882a593Smuzhiyun if (rf->channel <= 124)
3512*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
3513*4882a593Smuzhiyun else if (rf->channel >= 126)
3514*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
3515*4882a593Smuzhiyun if (rf->channel <= 138)
3516*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
3517*4882a593Smuzhiyun else if (rf->channel >= 140)
3518*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
3519*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
3520*4882a593Smuzhiyun if (rf->channel <= 138)
3521*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
3522*4882a593Smuzhiyun else if (rf->channel >= 140)
3523*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
3524*4882a593Smuzhiyun if (rf->channel <= 128)
3525*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
3526*4882a593Smuzhiyun else if (rf->channel >= 130)
3527*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
3528*4882a593Smuzhiyun if (rf->channel <= 116)
3529*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
3530*4882a593Smuzhiyun else if (rf->channel >= 118)
3531*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
3532*4882a593Smuzhiyun if (rf->channel <= 138)
3533*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
3534*4882a593Smuzhiyun else if (rf->channel >= 140)
3535*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
3536*4882a593Smuzhiyun if (rf->channel <= 116)
3537*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
3538*4882a593Smuzhiyun else if (rf->channel >= 118)
3539*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
3540*4882a593Smuzhiyun }
3541*4882a593Smuzhiyun
3542*4882a593Smuzhiyun power_bound = POWER_BOUND_5G;
3543*4882a593Smuzhiyun ep_reg = 0x3;
3544*4882a593Smuzhiyun }
3545*4882a593Smuzhiyun
3546*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
3547*4882a593Smuzhiyun if (info->default_power1 > power_bound)
3548*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
3549*4882a593Smuzhiyun else
3550*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
3551*4882a593Smuzhiyun if (is_type_ep)
3552*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
3553*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
3554*4882a593Smuzhiyun
3555*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
3556*4882a593Smuzhiyun if (info->default_power2 > power_bound)
3557*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
3558*4882a593Smuzhiyun else
3559*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
3560*4882a593Smuzhiyun if (is_type_ep)
3561*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
3562*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
3563*4882a593Smuzhiyun
3564*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
3565*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
3566*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
3567*4882a593Smuzhiyun
3568*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
3569*4882a593Smuzhiyun rt2x00dev->default_ant.tx_chain_num >= 1);
3570*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
3571*4882a593Smuzhiyun rt2x00dev->default_ant.tx_chain_num == 2);
3572*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
3573*4882a593Smuzhiyun
3574*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
3575*4882a593Smuzhiyun rt2x00dev->default_ant.rx_chain_num >= 1);
3576*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
3577*4882a593Smuzhiyun rt2x00dev->default_ant.rx_chain_num == 2);
3578*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
3579*4882a593Smuzhiyun
3580*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
3581*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
3582*4882a593Smuzhiyun
3583*4882a593Smuzhiyun if (conf_is_ht40(conf))
3584*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
3585*4882a593Smuzhiyun else
3586*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
3587*4882a593Smuzhiyun
3588*4882a593Smuzhiyun if (!is_11b) {
3589*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
3590*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
3591*4882a593Smuzhiyun }
3592*4882a593Smuzhiyun
3593*4882a593Smuzhiyun /* TODO proper frequency adjustment */
3594*4882a593Smuzhiyun rt2800_freq_cal_mode1(rt2x00dev);
3595*4882a593Smuzhiyun
3596*4882a593Smuzhiyun /* TODO merge with others */
3597*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
3598*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
3599*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
3600*4882a593Smuzhiyun
3601*4882a593Smuzhiyun /* BBP settings */
3602*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
3603*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
3604*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
3605*4882a593Smuzhiyun
3606*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
3607*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
3608*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
3609*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
3610*4882a593Smuzhiyun
3611*4882a593Smuzhiyun /* GLRT band configuration */
3612*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, 128);
3613*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
3614*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, 129);
3615*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
3616*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, 130);
3617*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
3618*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, 131);
3619*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
3620*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, 133);
3621*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
3622*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, 124);
3623*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
3624*4882a593Smuzhiyun }
3625*4882a593Smuzhiyun
rt2800_config_channel_rf7620(struct rt2x00_dev * rt2x00dev,struct ieee80211_conf * conf,struct rf_channel * rf,struct channel_info * info)3626*4882a593Smuzhiyun static void rt2800_config_channel_rf7620(struct rt2x00_dev *rt2x00dev,
3627*4882a593Smuzhiyun struct ieee80211_conf *conf,
3628*4882a593Smuzhiyun struct rf_channel *rf,
3629*4882a593Smuzhiyun struct channel_info *info)
3630*4882a593Smuzhiyun {
3631*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
3632*4882a593Smuzhiyun u8 rx_agc_fc, tx_agc_fc;
3633*4882a593Smuzhiyun u8 rfcsr;
3634*4882a593Smuzhiyun
3635*4882a593Smuzhiyun /* Frequeny plan setting */
3636*4882a593Smuzhiyun /* Rdiv setting (set 0x03 if Xtal==20)
3637*4882a593Smuzhiyun * R13[1:0]
3638*4882a593Smuzhiyun */
3639*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 13);
3640*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR13_RDIV_MT7620,
3641*4882a593Smuzhiyun rt2800_clk_is_20mhz(rt2x00dev) ? 3 : 0);
3642*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
3643*4882a593Smuzhiyun
3644*4882a593Smuzhiyun /* N setting
3645*4882a593Smuzhiyun * R20[7:0] in rf->rf1
3646*4882a593Smuzhiyun * R21[0] always 0
3647*4882a593Smuzhiyun */
3648*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 20);
3649*4882a593Smuzhiyun rfcsr = (rf->rf1 & 0x00ff);
3650*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
3651*4882a593Smuzhiyun
3652*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 21);
3653*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR21_BIT1, 0);
3654*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
3655*4882a593Smuzhiyun
3656*4882a593Smuzhiyun /* K setting (always 0)
3657*4882a593Smuzhiyun * R16[3:0] (RF PLL freq selection)
3658*4882a593Smuzhiyun */
3659*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 16);
3660*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR16_RF_PLL_FREQ_SEL_MT7620, 0);
3661*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
3662*4882a593Smuzhiyun
3663*4882a593Smuzhiyun /* D setting (always 0)
3664*4882a593Smuzhiyun * R22[2:0] (D=15, R22[2:0]=<111>)
3665*4882a593Smuzhiyun */
3666*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 22);
3667*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR22_FREQPLAN_D_MT7620, 0);
3668*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
3669*4882a593Smuzhiyun
3670*4882a593Smuzhiyun /* Ksd setting
3671*4882a593Smuzhiyun * Ksd: R17<7:0> in rf->rf2
3672*4882a593Smuzhiyun * R18<7:0> in rf->rf3
3673*4882a593Smuzhiyun * R19<1:0> in rf->rf4
3674*4882a593Smuzhiyun */
3675*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 17);
3676*4882a593Smuzhiyun rfcsr = rf->rf2;
3677*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
3678*4882a593Smuzhiyun
3679*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 18);
3680*4882a593Smuzhiyun rfcsr = rf->rf3;
3681*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
3682*4882a593Smuzhiyun
3683*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 19);
3684*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR19_K, rf->rf4);
3685*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, rfcsr);
3686*4882a593Smuzhiyun
3687*4882a593Smuzhiyun /* Default: XO=20MHz , SDM mode */
3688*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 16);
3689*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR16_SDM_MODE_MT7620, 0x80);
3690*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
3691*4882a593Smuzhiyun
3692*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 21);
3693*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR21_BIT8, 1);
3694*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
3695*4882a593Smuzhiyun
3696*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
3697*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX2_EN_MT7620,
3698*4882a593Smuzhiyun rt2x00dev->default_ant.tx_chain_num != 1);
3699*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
3700*4882a593Smuzhiyun
3701*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 2);
3702*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR2_TX2_EN_MT7620,
3703*4882a593Smuzhiyun rt2x00dev->default_ant.tx_chain_num != 1);
3704*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR2_RX2_EN_MT7620,
3705*4882a593Smuzhiyun rt2x00dev->default_ant.rx_chain_num != 1);
3706*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
3707*4882a593Smuzhiyun
3708*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 42);
3709*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR42_TX2_EN_MT7620,
3710*4882a593Smuzhiyun rt2x00dev->default_ant.tx_chain_num != 1);
3711*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 42, rfcsr);
3712*4882a593Smuzhiyun
3713*4882a593Smuzhiyun /* RF for DC Cal BW */
3714*4882a593Smuzhiyun if (conf_is_ht40(conf)) {
3715*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x10);
3716*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x10);
3717*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x04);
3718*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x10);
3719*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x10);
3720*4882a593Smuzhiyun } else {
3721*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x20);
3722*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x20);
3723*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x00);
3724*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x20);
3725*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x20);
3726*4882a593Smuzhiyun }
3727*4882a593Smuzhiyun
3728*4882a593Smuzhiyun if (conf_is_ht40(conf)) {
3729*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x08);
3730*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x08);
3731*4882a593Smuzhiyun } else {
3732*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x28);
3733*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x28);
3734*4882a593Smuzhiyun }
3735*4882a593Smuzhiyun
3736*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 28);
3737*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR28_CH11_HT40,
3738*4882a593Smuzhiyun conf_is_ht40(conf) && (rf->channel == 11));
3739*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 28, rfcsr);
3740*4882a593Smuzhiyun
3741*4882a593Smuzhiyun if (!test_bit(DEVICE_STATE_SCANNING, &rt2x00dev->flags)) {
3742*4882a593Smuzhiyun if (conf_is_ht40(conf)) {
3743*4882a593Smuzhiyun rx_agc_fc = drv_data->rx_calibration_bw40;
3744*4882a593Smuzhiyun tx_agc_fc = drv_data->tx_calibration_bw40;
3745*4882a593Smuzhiyun } else {
3746*4882a593Smuzhiyun rx_agc_fc = drv_data->rx_calibration_bw20;
3747*4882a593Smuzhiyun tx_agc_fc = drv_data->tx_calibration_bw20;
3748*4882a593Smuzhiyun }
3749*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
3750*4882a593Smuzhiyun rfcsr &= (~0x3F);
3751*4882a593Smuzhiyun rfcsr |= rx_agc_fc;
3752*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rfcsr);
3753*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
3754*4882a593Smuzhiyun rfcsr &= (~0x3F);
3755*4882a593Smuzhiyun rfcsr |= rx_agc_fc;
3756*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rfcsr);
3757*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 6);
3758*4882a593Smuzhiyun rfcsr &= (~0x3F);
3759*4882a593Smuzhiyun rfcsr |= rx_agc_fc;
3760*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 7, 6, rfcsr);
3761*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 7);
3762*4882a593Smuzhiyun rfcsr &= (~0x3F);
3763*4882a593Smuzhiyun rfcsr |= rx_agc_fc;
3764*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 7, 7, rfcsr);
3765*4882a593Smuzhiyun
3766*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
3767*4882a593Smuzhiyun rfcsr &= (~0x3F);
3768*4882a593Smuzhiyun rfcsr |= tx_agc_fc;
3769*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rfcsr);
3770*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
3771*4882a593Smuzhiyun rfcsr &= (~0x3F);
3772*4882a593Smuzhiyun rfcsr |= tx_agc_fc;
3773*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rfcsr);
3774*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 58);
3775*4882a593Smuzhiyun rfcsr &= (~0x3F);
3776*4882a593Smuzhiyun rfcsr |= tx_agc_fc;
3777*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 7, 58, rfcsr);
3778*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 59);
3779*4882a593Smuzhiyun rfcsr &= (~0x3F);
3780*4882a593Smuzhiyun rfcsr |= tx_agc_fc;
3781*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 7, 59, rfcsr);
3782*4882a593Smuzhiyun }
3783*4882a593Smuzhiyun }
3784*4882a593Smuzhiyun
rt2800_config_alc(struct rt2x00_dev * rt2x00dev,struct ieee80211_channel * chan,int power_level)3785*4882a593Smuzhiyun static void rt2800_config_alc(struct rt2x00_dev *rt2x00dev,
3786*4882a593Smuzhiyun struct ieee80211_channel *chan,
3787*4882a593Smuzhiyun int power_level) {
3788*4882a593Smuzhiyun u16 eeprom, target_power, max_power;
3789*4882a593Smuzhiyun u32 mac_sys_ctrl, mac_status;
3790*4882a593Smuzhiyun u32 reg;
3791*4882a593Smuzhiyun u8 bbp;
3792*4882a593Smuzhiyun int i;
3793*4882a593Smuzhiyun
3794*4882a593Smuzhiyun /* hardware unit is 0.5dBm, limited to 23.5dBm */
3795*4882a593Smuzhiyun power_level *= 2;
3796*4882a593Smuzhiyun if (power_level > 0x2f)
3797*4882a593Smuzhiyun power_level = 0x2f;
3798*4882a593Smuzhiyun
3799*4882a593Smuzhiyun max_power = chan->max_power * 2;
3800*4882a593Smuzhiyun if (max_power > 0x2f)
3801*4882a593Smuzhiyun max_power = 0x2f;
3802*4882a593Smuzhiyun
3803*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_0);
3804*4882a593Smuzhiyun rt2x00_set_field32(®, TX_ALC_CFG_0_CH_INIT_0, power_level);
3805*4882a593Smuzhiyun rt2x00_set_field32(®, TX_ALC_CFG_0_CH_INIT_1, power_level);
3806*4882a593Smuzhiyun rt2x00_set_field32(®, TX_ALC_CFG_0_LIMIT_0, max_power);
3807*4882a593Smuzhiyun rt2x00_set_field32(®, TX_ALC_CFG_0_LIMIT_1, max_power);
3808*4882a593Smuzhiyun
3809*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
3810*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_INTERNAL_TX_ALC)) {
3811*4882a593Smuzhiyun /* init base power by eeprom target power */
3812*4882a593Smuzhiyun target_power = rt2800_eeprom_read(rt2x00dev,
3813*4882a593Smuzhiyun EEPROM_TXPOWER_INIT);
3814*4882a593Smuzhiyun rt2x00_set_field32(®, TX_ALC_CFG_0_CH_INIT_0, target_power);
3815*4882a593Smuzhiyun rt2x00_set_field32(®, TX_ALC_CFG_0_CH_INIT_1, target_power);
3816*4882a593Smuzhiyun }
3817*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_ALC_CFG_0, reg);
3818*4882a593Smuzhiyun
3819*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_1);
3820*4882a593Smuzhiyun rt2x00_set_field32(®, TX_ALC_CFG_1_TX_TEMP_COMP, 0);
3821*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_ALC_CFG_1, reg);
3822*4882a593Smuzhiyun
3823*4882a593Smuzhiyun /* Save MAC SYS CTRL registers */
3824*4882a593Smuzhiyun mac_sys_ctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
3825*4882a593Smuzhiyun /* Disable Tx/Rx */
3826*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
3827*4882a593Smuzhiyun /* Check MAC Tx/Rx idle */
3828*4882a593Smuzhiyun for (i = 0; i < 10000; i++) {
3829*4882a593Smuzhiyun mac_status = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
3830*4882a593Smuzhiyun if (mac_status & 0x3)
3831*4882a593Smuzhiyun usleep_range(50, 200);
3832*4882a593Smuzhiyun else
3833*4882a593Smuzhiyun break;
3834*4882a593Smuzhiyun }
3835*4882a593Smuzhiyun
3836*4882a593Smuzhiyun if (i == 10000)
3837*4882a593Smuzhiyun rt2x00_warn(rt2x00dev, "Wait MAC Status to MAX !!!\n");
3838*4882a593Smuzhiyun
3839*4882a593Smuzhiyun if (chan->center_freq > 2457) {
3840*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 30);
3841*4882a593Smuzhiyun bbp = 0x40;
3842*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 30, bbp);
3843*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0);
3844*4882a593Smuzhiyun if (rt2x00_has_cap_external_lna_bg(rt2x00dev))
3845*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 42, 0xfb);
3846*4882a593Smuzhiyun else
3847*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 42, 0x7b);
3848*4882a593Smuzhiyun } else {
3849*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 30);
3850*4882a593Smuzhiyun bbp = 0x1f;
3851*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 30, bbp);
3852*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0x80);
3853*4882a593Smuzhiyun if (rt2x00_has_cap_external_lna_bg(rt2x00dev))
3854*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 42, 0xdb);
3855*4882a593Smuzhiyun else
3856*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
3857*4882a593Smuzhiyun }
3858*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, mac_sys_ctrl);
3859*4882a593Smuzhiyun
3860*4882a593Smuzhiyun rt2800_vco_calibration(rt2x00dev);
3861*4882a593Smuzhiyun }
3862*4882a593Smuzhiyun
rt2800_bbp_write_with_rx_chain(struct rt2x00_dev * rt2x00dev,const unsigned int word,const u8 value)3863*4882a593Smuzhiyun static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
3864*4882a593Smuzhiyun const unsigned int word,
3865*4882a593Smuzhiyun const u8 value)
3866*4882a593Smuzhiyun {
3867*4882a593Smuzhiyun u8 chain, reg;
3868*4882a593Smuzhiyun
3869*4882a593Smuzhiyun for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
3870*4882a593Smuzhiyun reg = rt2800_bbp_read(rt2x00dev, 27);
3871*4882a593Smuzhiyun rt2x00_set_field8(®, BBP27_RX_CHAIN_SEL, chain);
3872*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 27, reg);
3873*4882a593Smuzhiyun
3874*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, word, value);
3875*4882a593Smuzhiyun }
3876*4882a593Smuzhiyun }
3877*4882a593Smuzhiyun
rt2800_iq_calibrate(struct rt2x00_dev * rt2x00dev,int channel)3878*4882a593Smuzhiyun static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
3879*4882a593Smuzhiyun {
3880*4882a593Smuzhiyun u8 cal;
3881*4882a593Smuzhiyun
3882*4882a593Smuzhiyun /* TX0 IQ Gain */
3883*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 158, 0x2c);
3884*4882a593Smuzhiyun if (channel <= 14)
3885*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
3886*4882a593Smuzhiyun else if (channel >= 36 && channel <= 64)
3887*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev,
3888*4882a593Smuzhiyun EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
3889*4882a593Smuzhiyun else if (channel >= 100 && channel <= 138)
3890*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev,
3891*4882a593Smuzhiyun EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
3892*4882a593Smuzhiyun else if (channel >= 140 && channel <= 165)
3893*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev,
3894*4882a593Smuzhiyun EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
3895*4882a593Smuzhiyun else
3896*4882a593Smuzhiyun cal = 0;
3897*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 159, cal);
3898*4882a593Smuzhiyun
3899*4882a593Smuzhiyun /* TX0 IQ Phase */
3900*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 158, 0x2d);
3901*4882a593Smuzhiyun if (channel <= 14)
3902*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
3903*4882a593Smuzhiyun else if (channel >= 36 && channel <= 64)
3904*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev,
3905*4882a593Smuzhiyun EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
3906*4882a593Smuzhiyun else if (channel >= 100 && channel <= 138)
3907*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev,
3908*4882a593Smuzhiyun EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
3909*4882a593Smuzhiyun else if (channel >= 140 && channel <= 165)
3910*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev,
3911*4882a593Smuzhiyun EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
3912*4882a593Smuzhiyun else
3913*4882a593Smuzhiyun cal = 0;
3914*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 159, cal);
3915*4882a593Smuzhiyun
3916*4882a593Smuzhiyun /* TX1 IQ Gain */
3917*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 158, 0x4a);
3918*4882a593Smuzhiyun if (channel <= 14)
3919*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
3920*4882a593Smuzhiyun else if (channel >= 36 && channel <= 64)
3921*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev,
3922*4882a593Smuzhiyun EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
3923*4882a593Smuzhiyun else if (channel >= 100 && channel <= 138)
3924*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev,
3925*4882a593Smuzhiyun EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
3926*4882a593Smuzhiyun else if (channel >= 140 && channel <= 165)
3927*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev,
3928*4882a593Smuzhiyun EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
3929*4882a593Smuzhiyun else
3930*4882a593Smuzhiyun cal = 0;
3931*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 159, cal);
3932*4882a593Smuzhiyun
3933*4882a593Smuzhiyun /* TX1 IQ Phase */
3934*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 158, 0x4b);
3935*4882a593Smuzhiyun if (channel <= 14)
3936*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
3937*4882a593Smuzhiyun else if (channel >= 36 && channel <= 64)
3938*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev,
3939*4882a593Smuzhiyun EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
3940*4882a593Smuzhiyun else if (channel >= 100 && channel <= 138)
3941*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev,
3942*4882a593Smuzhiyun EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
3943*4882a593Smuzhiyun else if (channel >= 140 && channel <= 165)
3944*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev,
3945*4882a593Smuzhiyun EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
3946*4882a593Smuzhiyun else
3947*4882a593Smuzhiyun cal = 0;
3948*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 159, cal);
3949*4882a593Smuzhiyun
3950*4882a593Smuzhiyun /* FIXME: possible RX0, RX1 callibration ? */
3951*4882a593Smuzhiyun
3952*4882a593Smuzhiyun /* RF IQ compensation control */
3953*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 158, 0x04);
3954*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
3955*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
3956*4882a593Smuzhiyun
3957*4882a593Smuzhiyun /* RF IQ imbalance compensation control */
3958*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 158, 0x03);
3959*4882a593Smuzhiyun cal = rt2x00_eeprom_byte(rt2x00dev,
3960*4882a593Smuzhiyun EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
3961*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
3962*4882a593Smuzhiyun }
3963*4882a593Smuzhiyun
rt2800_txpower_to_dev(struct rt2x00_dev * rt2x00dev,unsigned int channel,char txpower)3964*4882a593Smuzhiyun static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
3965*4882a593Smuzhiyun unsigned int channel,
3966*4882a593Smuzhiyun char txpower)
3967*4882a593Smuzhiyun {
3968*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593) ||
3969*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883))
3970*4882a593Smuzhiyun txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
3971*4882a593Smuzhiyun
3972*4882a593Smuzhiyun if (channel <= 14)
3973*4882a593Smuzhiyun return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
3974*4882a593Smuzhiyun
3975*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593) ||
3976*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883))
3977*4882a593Smuzhiyun return clamp_t(char, txpower, MIN_A_TXPOWER_3593,
3978*4882a593Smuzhiyun MAX_A_TXPOWER_3593);
3979*4882a593Smuzhiyun else
3980*4882a593Smuzhiyun return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
3981*4882a593Smuzhiyun }
3982*4882a593Smuzhiyun
rt3883_bbp_adjust(struct rt2x00_dev * rt2x00dev,struct rf_channel * rf)3983*4882a593Smuzhiyun static void rt3883_bbp_adjust(struct rt2x00_dev *rt2x00dev,
3984*4882a593Smuzhiyun struct rf_channel *rf)
3985*4882a593Smuzhiyun {
3986*4882a593Smuzhiyun u8 bbp;
3987*4882a593Smuzhiyun
3988*4882a593Smuzhiyun bbp = (rf->channel > 14) ? 0x48 : 0x38;
3989*4882a593Smuzhiyun rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, bbp);
3990*4882a593Smuzhiyun
3991*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x12);
3992*4882a593Smuzhiyun
3993*4882a593Smuzhiyun if (rf->channel <= 14) {
3994*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x0a);
3995*4882a593Smuzhiyun } else {
3996*4882a593Smuzhiyun /* Disable CCK packet detection */
3997*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x00);
3998*4882a593Smuzhiyun }
3999*4882a593Smuzhiyun
4000*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x10);
4001*4882a593Smuzhiyun
4002*4882a593Smuzhiyun if (rf->channel > 14) {
4003*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 62, 0x1d);
4004*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 63, 0x1d);
4005*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 64, 0x1d);
4006*4882a593Smuzhiyun } else {
4007*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 62, 0x2d);
4008*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 63, 0x2d);
4009*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 64, 0x2d);
4010*4882a593Smuzhiyun }
4011*4882a593Smuzhiyun }
4012*4882a593Smuzhiyun
rt2800_config_channel(struct rt2x00_dev * rt2x00dev,struct ieee80211_conf * conf,struct rf_channel * rf,struct channel_info * info)4013*4882a593Smuzhiyun static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
4014*4882a593Smuzhiyun struct ieee80211_conf *conf,
4015*4882a593Smuzhiyun struct rf_channel *rf,
4016*4882a593Smuzhiyun struct channel_info *info)
4017*4882a593Smuzhiyun {
4018*4882a593Smuzhiyun u32 reg;
4019*4882a593Smuzhiyun u32 tx_pin;
4020*4882a593Smuzhiyun u8 bbp, rfcsr;
4021*4882a593Smuzhiyun
4022*4882a593Smuzhiyun info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
4023*4882a593Smuzhiyun info->default_power1);
4024*4882a593Smuzhiyun info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
4025*4882a593Smuzhiyun info->default_power2);
4026*4882a593Smuzhiyun if (rt2x00dev->default_ant.tx_chain_num > 2)
4027*4882a593Smuzhiyun info->default_power3 =
4028*4882a593Smuzhiyun rt2800_txpower_to_dev(rt2x00dev, rf->channel,
4029*4882a593Smuzhiyun info->default_power3);
4030*4882a593Smuzhiyun
4031*4882a593Smuzhiyun switch (rt2x00dev->chip.rt) {
4032*4882a593Smuzhiyun case RT3883:
4033*4882a593Smuzhiyun rt3883_bbp_adjust(rt2x00dev, rf);
4034*4882a593Smuzhiyun break;
4035*4882a593Smuzhiyun }
4036*4882a593Smuzhiyun
4037*4882a593Smuzhiyun switch (rt2x00dev->chip.rf) {
4038*4882a593Smuzhiyun case RF2020:
4039*4882a593Smuzhiyun case RF3020:
4040*4882a593Smuzhiyun case RF3021:
4041*4882a593Smuzhiyun case RF3022:
4042*4882a593Smuzhiyun case RF3320:
4043*4882a593Smuzhiyun rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
4044*4882a593Smuzhiyun break;
4045*4882a593Smuzhiyun case RF3052:
4046*4882a593Smuzhiyun rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
4047*4882a593Smuzhiyun break;
4048*4882a593Smuzhiyun case RF3053:
4049*4882a593Smuzhiyun rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info);
4050*4882a593Smuzhiyun break;
4051*4882a593Smuzhiyun case RF3290:
4052*4882a593Smuzhiyun rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
4053*4882a593Smuzhiyun break;
4054*4882a593Smuzhiyun case RF3322:
4055*4882a593Smuzhiyun rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
4056*4882a593Smuzhiyun break;
4057*4882a593Smuzhiyun case RF3853:
4058*4882a593Smuzhiyun rt2800_config_channel_rf3853(rt2x00dev, conf, rf, info);
4059*4882a593Smuzhiyun break;
4060*4882a593Smuzhiyun case RF3070:
4061*4882a593Smuzhiyun case RF5350:
4062*4882a593Smuzhiyun case RF5360:
4063*4882a593Smuzhiyun case RF5362:
4064*4882a593Smuzhiyun case RF5370:
4065*4882a593Smuzhiyun case RF5372:
4066*4882a593Smuzhiyun case RF5390:
4067*4882a593Smuzhiyun case RF5392:
4068*4882a593Smuzhiyun rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
4069*4882a593Smuzhiyun break;
4070*4882a593Smuzhiyun case RF5592:
4071*4882a593Smuzhiyun rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
4072*4882a593Smuzhiyun break;
4073*4882a593Smuzhiyun case RF7620:
4074*4882a593Smuzhiyun rt2800_config_channel_rf7620(rt2x00dev, conf, rf, info);
4075*4882a593Smuzhiyun break;
4076*4882a593Smuzhiyun default:
4077*4882a593Smuzhiyun rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
4078*4882a593Smuzhiyun }
4079*4882a593Smuzhiyun
4080*4882a593Smuzhiyun if (rt2x00_rf(rt2x00dev, RF3070) ||
4081*4882a593Smuzhiyun rt2x00_rf(rt2x00dev, RF3290) ||
4082*4882a593Smuzhiyun rt2x00_rf(rt2x00dev, RF3322) ||
4083*4882a593Smuzhiyun rt2x00_rf(rt2x00dev, RF5350) ||
4084*4882a593Smuzhiyun rt2x00_rf(rt2x00dev, RF5360) ||
4085*4882a593Smuzhiyun rt2x00_rf(rt2x00dev, RF5362) ||
4086*4882a593Smuzhiyun rt2x00_rf(rt2x00dev, RF5370) ||
4087*4882a593Smuzhiyun rt2x00_rf(rt2x00dev, RF5372) ||
4088*4882a593Smuzhiyun rt2x00_rf(rt2x00dev, RF5390) ||
4089*4882a593Smuzhiyun rt2x00_rf(rt2x00dev, RF5392)) {
4090*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
4091*4882a593Smuzhiyun if (rt2x00_rf(rt2x00dev, RF3322)) {
4092*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RF3322_RFCSR30_TX_H20M,
4093*4882a593Smuzhiyun conf_is_ht40(conf));
4094*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RF3322_RFCSR30_RX_H20M,
4095*4882a593Smuzhiyun conf_is_ht40(conf));
4096*4882a593Smuzhiyun } else {
4097*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M,
4098*4882a593Smuzhiyun conf_is_ht40(conf));
4099*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M,
4100*4882a593Smuzhiyun conf_is_ht40(conf));
4101*4882a593Smuzhiyun }
4102*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
4103*4882a593Smuzhiyun
4104*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
4105*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
4106*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
4107*4882a593Smuzhiyun }
4108*4882a593Smuzhiyun
4109*4882a593Smuzhiyun /*
4110*4882a593Smuzhiyun * Change BBP settings
4111*4882a593Smuzhiyun */
4112*4882a593Smuzhiyun
4113*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3352)) {
4114*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
4115*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
4116*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
4117*4882a593Smuzhiyun
4118*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 27, 0x0);
4119*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
4120*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 27, 0x20);
4121*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
4122*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x38);
4123*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, 0x6a);
4124*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT3593)) {
4125*4882a593Smuzhiyun if (rf->channel > 14) {
4126*4882a593Smuzhiyun /* Disable CCK Packet detection on 5GHz */
4127*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x00);
4128*4882a593Smuzhiyun } else {
4129*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x0a);
4130*4882a593Smuzhiyun }
4131*4882a593Smuzhiyun
4132*4882a593Smuzhiyun if (conf_is_ht40(conf))
4133*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x04);
4134*4882a593Smuzhiyun else
4135*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x34);
4136*4882a593Smuzhiyun
4137*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
4138*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
4139*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
4140*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 77, 0x98);
4141*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT3883)) {
4142*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
4143*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
4144*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
4145*4882a593Smuzhiyun
4146*4882a593Smuzhiyun if (rt2x00dev->default_ant.rx_chain_num > 1)
4147*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x46);
4148*4882a593Smuzhiyun else
4149*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0);
4150*4882a593Smuzhiyun } else {
4151*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
4152*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
4153*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
4154*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT6352))
4155*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x38);
4156*4882a593Smuzhiyun else
4157*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0);
4158*4882a593Smuzhiyun }
4159*4882a593Smuzhiyun
4160*4882a593Smuzhiyun if (rf->channel <= 14) {
4161*4882a593Smuzhiyun if (!rt2x00_rt(rt2x00dev, RT5390) &&
4162*4882a593Smuzhiyun !rt2x00_rt(rt2x00dev, RT5392) &&
4163*4882a593Smuzhiyun !rt2x00_rt(rt2x00dev, RT6352)) {
4164*4882a593Smuzhiyun if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
4165*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x62);
4166*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x62);
4167*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 75, 0x46);
4168*4882a593Smuzhiyun } else {
4169*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593))
4170*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x62);
4171*4882a593Smuzhiyun else
4172*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x84);
4173*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 75, 0x50);
4174*4882a593Smuzhiyun }
4175*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593) ||
4176*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883))
4177*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, 0x8a);
4178*4882a593Smuzhiyun }
4179*4882a593Smuzhiyun
4180*4882a593Smuzhiyun } else {
4181*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3572))
4182*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x94);
4183*4882a593Smuzhiyun else if (rt2x00_rt(rt2x00dev, RT3593) ||
4184*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883))
4185*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x82);
4186*4882a593Smuzhiyun else if (!rt2x00_rt(rt2x00dev, RT6352))
4187*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0xf2);
4188*4882a593Smuzhiyun
4189*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593) ||
4190*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883))
4191*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, 0x9a);
4192*4882a593Smuzhiyun
4193*4882a593Smuzhiyun if (rt2x00_has_cap_external_lna_a(rt2x00dev))
4194*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 75, 0x46);
4195*4882a593Smuzhiyun else
4196*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 75, 0x50);
4197*4882a593Smuzhiyun }
4198*4882a593Smuzhiyun
4199*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_BAND_CFG);
4200*4882a593Smuzhiyun rt2x00_set_field32(®, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
4201*4882a593Smuzhiyun rt2x00_set_field32(®, TX_BAND_CFG_A, rf->channel > 14);
4202*4882a593Smuzhiyun rt2x00_set_field32(®, TX_BAND_CFG_BG, rf->channel <= 14);
4203*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
4204*4882a593Smuzhiyun
4205*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3572))
4206*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, 0);
4207*4882a593Smuzhiyun
4208*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT6352)) {
4209*4882a593Smuzhiyun tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
4210*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFRX_EN, 1);
4211*4882a593Smuzhiyun } else {
4212*4882a593Smuzhiyun tx_pin = 0;
4213*4882a593Smuzhiyun }
4214*4882a593Smuzhiyun
4215*4882a593Smuzhiyun switch (rt2x00dev->default_ant.tx_chain_num) {
4216*4882a593Smuzhiyun case 3:
4217*4882a593Smuzhiyun /* Turn on tertiary PAs */
4218*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
4219*4882a593Smuzhiyun rf->channel > 14);
4220*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
4221*4882a593Smuzhiyun rf->channel <= 14);
4222*4882a593Smuzhiyun fallthrough;
4223*4882a593Smuzhiyun case 2:
4224*4882a593Smuzhiyun /* Turn on secondary PAs */
4225*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
4226*4882a593Smuzhiyun rf->channel > 14);
4227*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
4228*4882a593Smuzhiyun rf->channel <= 14);
4229*4882a593Smuzhiyun fallthrough;
4230*4882a593Smuzhiyun case 1:
4231*4882a593Smuzhiyun /* Turn on primary PAs */
4232*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
4233*4882a593Smuzhiyun rf->channel > 14);
4234*4882a593Smuzhiyun if (rt2x00_has_cap_bt_coexist(rt2x00dev))
4235*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
4236*4882a593Smuzhiyun else
4237*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
4238*4882a593Smuzhiyun rf->channel <= 14);
4239*4882a593Smuzhiyun break;
4240*4882a593Smuzhiyun }
4241*4882a593Smuzhiyun
4242*4882a593Smuzhiyun switch (rt2x00dev->default_ant.rx_chain_num) {
4243*4882a593Smuzhiyun case 3:
4244*4882a593Smuzhiyun /* Turn on tertiary LNAs */
4245*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
4246*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
4247*4882a593Smuzhiyun fallthrough;
4248*4882a593Smuzhiyun case 2:
4249*4882a593Smuzhiyun /* Turn on secondary LNAs */
4250*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
4251*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
4252*4882a593Smuzhiyun fallthrough;
4253*4882a593Smuzhiyun case 1:
4254*4882a593Smuzhiyun /* Turn on primary LNAs */
4255*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
4256*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
4257*4882a593Smuzhiyun break;
4258*4882a593Smuzhiyun }
4259*4882a593Smuzhiyun
4260*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
4261*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
4262*4882a593Smuzhiyun
4263*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
4264*4882a593Smuzhiyun
4265*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3572)) {
4266*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
4267*4882a593Smuzhiyun
4268*4882a593Smuzhiyun /* AGC init */
4269*4882a593Smuzhiyun if (rf->channel <= 14)
4270*4882a593Smuzhiyun reg = 0x1c + (2 * rt2x00dev->lna_gain);
4271*4882a593Smuzhiyun else
4272*4882a593Smuzhiyun reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
4273*4882a593Smuzhiyun
4274*4882a593Smuzhiyun rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
4275*4882a593Smuzhiyun }
4276*4882a593Smuzhiyun
4277*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593)) {
4278*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
4279*4882a593Smuzhiyun
4280*4882a593Smuzhiyun /* Band selection */
4281*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev) ||
4282*4882a593Smuzhiyun rt2x00_is_pcie(rt2x00dev)) {
4283*4882a593Smuzhiyun /* GPIO #8 controls all paths */
4284*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_DIR8, 0);
4285*4882a593Smuzhiyun if (rf->channel <= 14)
4286*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_VAL8, 1);
4287*4882a593Smuzhiyun else
4288*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_VAL8, 0);
4289*4882a593Smuzhiyun }
4290*4882a593Smuzhiyun
4291*4882a593Smuzhiyun /* LNA PE control. */
4292*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev)) {
4293*4882a593Smuzhiyun /* GPIO #4 controls PE0 and PE1,
4294*4882a593Smuzhiyun * GPIO #7 controls PE2
4295*4882a593Smuzhiyun */
4296*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_DIR4, 0);
4297*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_DIR7, 0);
4298*4882a593Smuzhiyun
4299*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_VAL4, 1);
4300*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_VAL7, 1);
4301*4882a593Smuzhiyun } else if (rt2x00_is_pcie(rt2x00dev)) {
4302*4882a593Smuzhiyun /* GPIO #4 controls PE0, PE1 and PE2 */
4303*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_DIR4, 0);
4304*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_VAL4, 1);
4305*4882a593Smuzhiyun }
4306*4882a593Smuzhiyun
4307*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
4308*4882a593Smuzhiyun
4309*4882a593Smuzhiyun /* AGC init */
4310*4882a593Smuzhiyun if (rf->channel <= 14)
4311*4882a593Smuzhiyun reg = 0x1c + 2 * rt2x00dev->lna_gain;
4312*4882a593Smuzhiyun else
4313*4882a593Smuzhiyun reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
4314*4882a593Smuzhiyun
4315*4882a593Smuzhiyun rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
4316*4882a593Smuzhiyun
4317*4882a593Smuzhiyun usleep_range(1000, 1500);
4318*4882a593Smuzhiyun }
4319*4882a593Smuzhiyun
4320*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3883)) {
4321*4882a593Smuzhiyun if (!conf_is_ht40(conf))
4322*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x34);
4323*4882a593Smuzhiyun else
4324*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x04);
4325*4882a593Smuzhiyun
4326*4882a593Smuzhiyun /* AGC init */
4327*4882a593Smuzhiyun if (rf->channel <= 14)
4328*4882a593Smuzhiyun reg = 0x2e + rt2x00dev->lna_gain;
4329*4882a593Smuzhiyun else
4330*4882a593Smuzhiyun reg = 0x20 + ((rt2x00dev->lna_gain * 5) / 3);
4331*4882a593Smuzhiyun
4332*4882a593Smuzhiyun rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
4333*4882a593Smuzhiyun
4334*4882a593Smuzhiyun usleep_range(1000, 1500);
4335*4882a593Smuzhiyun }
4336*4882a593Smuzhiyun
4337*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT5592) || rt2x00_rt(rt2x00dev, RT6352)) {
4338*4882a593Smuzhiyun reg = 0x10;
4339*4882a593Smuzhiyun if (!conf_is_ht40(conf)) {
4340*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT6352) &&
4341*4882a593Smuzhiyun rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
4342*4882a593Smuzhiyun reg |= 0x5;
4343*4882a593Smuzhiyun } else {
4344*4882a593Smuzhiyun reg |= 0xa;
4345*4882a593Smuzhiyun }
4346*4882a593Smuzhiyun }
4347*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, 141);
4348*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, reg);
4349*4882a593Smuzhiyun
4350*4882a593Smuzhiyun /* AGC init.
4351*4882a593Smuzhiyun * Despite the vendor driver using different values here for
4352*4882a593Smuzhiyun * RT6352 chip, we use 0x1c for now. This may have to be changed
4353*4882a593Smuzhiyun * once TSSI got implemented.
4354*4882a593Smuzhiyun */
4355*4882a593Smuzhiyun reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2*rt2x00dev->lna_gain;
4356*4882a593Smuzhiyun rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
4357*4882a593Smuzhiyun
4358*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT5592))
4359*4882a593Smuzhiyun rt2800_iq_calibrate(rt2x00dev, rf->channel);
4360*4882a593Smuzhiyun }
4361*4882a593Smuzhiyun
4362*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 4);
4363*4882a593Smuzhiyun rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
4364*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 4, bbp);
4365*4882a593Smuzhiyun
4366*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 3);
4367*4882a593Smuzhiyun rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
4368*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 3, bbp);
4369*4882a593Smuzhiyun
4370*4882a593Smuzhiyun if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
4371*4882a593Smuzhiyun if (conf_is_ht40(conf)) {
4372*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x1a);
4373*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x0a);
4374*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x16);
4375*4882a593Smuzhiyun } else {
4376*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x16);
4377*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x08);
4378*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x11);
4379*4882a593Smuzhiyun }
4380*4882a593Smuzhiyun }
4381*4882a593Smuzhiyun
4382*4882a593Smuzhiyun usleep_range(1000, 1500);
4383*4882a593Smuzhiyun
4384*4882a593Smuzhiyun /*
4385*4882a593Smuzhiyun * Clear channel statistic counters
4386*4882a593Smuzhiyun */
4387*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, CH_IDLE_STA);
4388*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, CH_BUSY_STA);
4389*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC);
4390*4882a593Smuzhiyun
4391*4882a593Smuzhiyun /*
4392*4882a593Smuzhiyun * Clear update flag
4393*4882a593Smuzhiyun */
4394*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3352) ||
4395*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT5350)) {
4396*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 49);
4397*4882a593Smuzhiyun rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
4398*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 49, bbp);
4399*4882a593Smuzhiyun }
4400*4882a593Smuzhiyun }
4401*4882a593Smuzhiyun
rt2800_get_gain_calibration_delta(struct rt2x00_dev * rt2x00dev)4402*4882a593Smuzhiyun static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
4403*4882a593Smuzhiyun {
4404*4882a593Smuzhiyun u8 tssi_bounds[9];
4405*4882a593Smuzhiyun u8 current_tssi;
4406*4882a593Smuzhiyun u16 eeprom;
4407*4882a593Smuzhiyun u8 step;
4408*4882a593Smuzhiyun int i;
4409*4882a593Smuzhiyun
4410*4882a593Smuzhiyun /*
4411*4882a593Smuzhiyun * First check if temperature compensation is supported.
4412*4882a593Smuzhiyun */
4413*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
4414*4882a593Smuzhiyun if (!rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC))
4415*4882a593Smuzhiyun return 0;
4416*4882a593Smuzhiyun
4417*4882a593Smuzhiyun /*
4418*4882a593Smuzhiyun * Read TSSI boundaries for temperature compensation from
4419*4882a593Smuzhiyun * the EEPROM.
4420*4882a593Smuzhiyun *
4421*4882a593Smuzhiyun * Array idx 0 1 2 3 4 5 6 7 8
4422*4882a593Smuzhiyun * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
4423*4882a593Smuzhiyun * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
4424*4882a593Smuzhiyun */
4425*4882a593Smuzhiyun if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
4426*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1);
4427*4882a593Smuzhiyun tssi_bounds[0] = rt2x00_get_field16(eeprom,
4428*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG1_MINUS4);
4429*4882a593Smuzhiyun tssi_bounds[1] = rt2x00_get_field16(eeprom,
4430*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG1_MINUS3);
4431*4882a593Smuzhiyun
4432*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2);
4433*4882a593Smuzhiyun tssi_bounds[2] = rt2x00_get_field16(eeprom,
4434*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG2_MINUS2);
4435*4882a593Smuzhiyun tssi_bounds[3] = rt2x00_get_field16(eeprom,
4436*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG2_MINUS1);
4437*4882a593Smuzhiyun
4438*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3);
4439*4882a593Smuzhiyun tssi_bounds[4] = rt2x00_get_field16(eeprom,
4440*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG3_REF);
4441*4882a593Smuzhiyun tssi_bounds[5] = rt2x00_get_field16(eeprom,
4442*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG3_PLUS1);
4443*4882a593Smuzhiyun
4444*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4);
4445*4882a593Smuzhiyun tssi_bounds[6] = rt2x00_get_field16(eeprom,
4446*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG4_PLUS2);
4447*4882a593Smuzhiyun tssi_bounds[7] = rt2x00_get_field16(eeprom,
4448*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG4_PLUS3);
4449*4882a593Smuzhiyun
4450*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5);
4451*4882a593Smuzhiyun tssi_bounds[8] = rt2x00_get_field16(eeprom,
4452*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG5_PLUS4);
4453*4882a593Smuzhiyun
4454*4882a593Smuzhiyun step = rt2x00_get_field16(eeprom,
4455*4882a593Smuzhiyun EEPROM_TSSI_BOUND_BG5_AGC_STEP);
4456*4882a593Smuzhiyun } else {
4457*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1);
4458*4882a593Smuzhiyun tssi_bounds[0] = rt2x00_get_field16(eeprom,
4459*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A1_MINUS4);
4460*4882a593Smuzhiyun tssi_bounds[1] = rt2x00_get_field16(eeprom,
4461*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A1_MINUS3);
4462*4882a593Smuzhiyun
4463*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2);
4464*4882a593Smuzhiyun tssi_bounds[2] = rt2x00_get_field16(eeprom,
4465*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A2_MINUS2);
4466*4882a593Smuzhiyun tssi_bounds[3] = rt2x00_get_field16(eeprom,
4467*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A2_MINUS1);
4468*4882a593Smuzhiyun
4469*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3);
4470*4882a593Smuzhiyun tssi_bounds[4] = rt2x00_get_field16(eeprom,
4471*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A3_REF);
4472*4882a593Smuzhiyun tssi_bounds[5] = rt2x00_get_field16(eeprom,
4473*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A3_PLUS1);
4474*4882a593Smuzhiyun
4475*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4);
4476*4882a593Smuzhiyun tssi_bounds[6] = rt2x00_get_field16(eeprom,
4477*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A4_PLUS2);
4478*4882a593Smuzhiyun tssi_bounds[7] = rt2x00_get_field16(eeprom,
4479*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A4_PLUS3);
4480*4882a593Smuzhiyun
4481*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5);
4482*4882a593Smuzhiyun tssi_bounds[8] = rt2x00_get_field16(eeprom,
4483*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A5_PLUS4);
4484*4882a593Smuzhiyun
4485*4882a593Smuzhiyun step = rt2x00_get_field16(eeprom,
4486*4882a593Smuzhiyun EEPROM_TSSI_BOUND_A5_AGC_STEP);
4487*4882a593Smuzhiyun }
4488*4882a593Smuzhiyun
4489*4882a593Smuzhiyun /*
4490*4882a593Smuzhiyun * Check if temperature compensation is supported.
4491*4882a593Smuzhiyun */
4492*4882a593Smuzhiyun if (tssi_bounds[4] == 0xff || step == 0xff)
4493*4882a593Smuzhiyun return 0;
4494*4882a593Smuzhiyun
4495*4882a593Smuzhiyun /*
4496*4882a593Smuzhiyun * Read current TSSI (BBP 49).
4497*4882a593Smuzhiyun */
4498*4882a593Smuzhiyun current_tssi = rt2800_bbp_read(rt2x00dev, 49);
4499*4882a593Smuzhiyun
4500*4882a593Smuzhiyun /*
4501*4882a593Smuzhiyun * Compare TSSI value (BBP49) with the compensation boundaries
4502*4882a593Smuzhiyun * from the EEPROM and increase or decrease tx power.
4503*4882a593Smuzhiyun */
4504*4882a593Smuzhiyun for (i = 0; i <= 3; i++) {
4505*4882a593Smuzhiyun if (current_tssi > tssi_bounds[i])
4506*4882a593Smuzhiyun break;
4507*4882a593Smuzhiyun }
4508*4882a593Smuzhiyun
4509*4882a593Smuzhiyun if (i == 4) {
4510*4882a593Smuzhiyun for (i = 8; i >= 5; i--) {
4511*4882a593Smuzhiyun if (current_tssi < tssi_bounds[i])
4512*4882a593Smuzhiyun break;
4513*4882a593Smuzhiyun }
4514*4882a593Smuzhiyun }
4515*4882a593Smuzhiyun
4516*4882a593Smuzhiyun return (i - 4) * step;
4517*4882a593Smuzhiyun }
4518*4882a593Smuzhiyun
rt2800_get_txpower_bw_comp(struct rt2x00_dev * rt2x00dev,enum nl80211_band band)4519*4882a593Smuzhiyun static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
4520*4882a593Smuzhiyun enum nl80211_band band)
4521*4882a593Smuzhiyun {
4522*4882a593Smuzhiyun u16 eeprom;
4523*4882a593Smuzhiyun u8 comp_en;
4524*4882a593Smuzhiyun u8 comp_type;
4525*4882a593Smuzhiyun int comp_value = 0;
4526*4882a593Smuzhiyun
4527*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA);
4528*4882a593Smuzhiyun
4529*4882a593Smuzhiyun /*
4530*4882a593Smuzhiyun * HT40 compensation not required.
4531*4882a593Smuzhiyun */
4532*4882a593Smuzhiyun if (eeprom == 0xffff ||
4533*4882a593Smuzhiyun !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
4534*4882a593Smuzhiyun return 0;
4535*4882a593Smuzhiyun
4536*4882a593Smuzhiyun if (band == NL80211_BAND_2GHZ) {
4537*4882a593Smuzhiyun comp_en = rt2x00_get_field16(eeprom,
4538*4882a593Smuzhiyun EEPROM_TXPOWER_DELTA_ENABLE_2G);
4539*4882a593Smuzhiyun if (comp_en) {
4540*4882a593Smuzhiyun comp_type = rt2x00_get_field16(eeprom,
4541*4882a593Smuzhiyun EEPROM_TXPOWER_DELTA_TYPE_2G);
4542*4882a593Smuzhiyun comp_value = rt2x00_get_field16(eeprom,
4543*4882a593Smuzhiyun EEPROM_TXPOWER_DELTA_VALUE_2G);
4544*4882a593Smuzhiyun if (!comp_type)
4545*4882a593Smuzhiyun comp_value = -comp_value;
4546*4882a593Smuzhiyun }
4547*4882a593Smuzhiyun } else {
4548*4882a593Smuzhiyun comp_en = rt2x00_get_field16(eeprom,
4549*4882a593Smuzhiyun EEPROM_TXPOWER_DELTA_ENABLE_5G);
4550*4882a593Smuzhiyun if (comp_en) {
4551*4882a593Smuzhiyun comp_type = rt2x00_get_field16(eeprom,
4552*4882a593Smuzhiyun EEPROM_TXPOWER_DELTA_TYPE_5G);
4553*4882a593Smuzhiyun comp_value = rt2x00_get_field16(eeprom,
4554*4882a593Smuzhiyun EEPROM_TXPOWER_DELTA_VALUE_5G);
4555*4882a593Smuzhiyun if (!comp_type)
4556*4882a593Smuzhiyun comp_value = -comp_value;
4557*4882a593Smuzhiyun }
4558*4882a593Smuzhiyun }
4559*4882a593Smuzhiyun
4560*4882a593Smuzhiyun return comp_value;
4561*4882a593Smuzhiyun }
4562*4882a593Smuzhiyun
rt2800_get_txpower_reg_delta(struct rt2x00_dev * rt2x00dev,int power_level,int max_power)4563*4882a593Smuzhiyun static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
4564*4882a593Smuzhiyun int power_level, int max_power)
4565*4882a593Smuzhiyun {
4566*4882a593Smuzhiyun int delta;
4567*4882a593Smuzhiyun
4568*4882a593Smuzhiyun if (rt2x00_has_cap_power_limit(rt2x00dev))
4569*4882a593Smuzhiyun return 0;
4570*4882a593Smuzhiyun
4571*4882a593Smuzhiyun /*
4572*4882a593Smuzhiyun * XXX: We don't know the maximum transmit power of our hardware since
4573*4882a593Smuzhiyun * the EEPROM doesn't expose it. We only know that we are calibrated
4574*4882a593Smuzhiyun * to 100% tx power.
4575*4882a593Smuzhiyun *
4576*4882a593Smuzhiyun * Hence, we assume the regulatory limit that cfg80211 calulated for
4577*4882a593Smuzhiyun * the current channel is our maximum and if we are requested to lower
4578*4882a593Smuzhiyun * the value we just reduce our tx power accordingly.
4579*4882a593Smuzhiyun */
4580*4882a593Smuzhiyun delta = power_level - max_power;
4581*4882a593Smuzhiyun return min(delta, 0);
4582*4882a593Smuzhiyun }
4583*4882a593Smuzhiyun
rt2800_compensate_txpower(struct rt2x00_dev * rt2x00dev,int is_rate_b,enum nl80211_band band,int power_level,u8 txpower,int delta)4584*4882a593Smuzhiyun static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
4585*4882a593Smuzhiyun enum nl80211_band band, int power_level,
4586*4882a593Smuzhiyun u8 txpower, int delta)
4587*4882a593Smuzhiyun {
4588*4882a593Smuzhiyun u16 eeprom;
4589*4882a593Smuzhiyun u8 criterion;
4590*4882a593Smuzhiyun u8 eirp_txpower;
4591*4882a593Smuzhiyun u8 eirp_txpower_criterion;
4592*4882a593Smuzhiyun u8 reg_limit;
4593*4882a593Smuzhiyun
4594*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593))
4595*4882a593Smuzhiyun return min_t(u8, txpower, 0xc);
4596*4882a593Smuzhiyun
4597*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3883))
4598*4882a593Smuzhiyun return min_t(u8, txpower, 0xf);
4599*4882a593Smuzhiyun
4600*4882a593Smuzhiyun if (rt2x00_has_cap_power_limit(rt2x00dev)) {
4601*4882a593Smuzhiyun /*
4602*4882a593Smuzhiyun * Check if eirp txpower exceed txpower_limit.
4603*4882a593Smuzhiyun * We use OFDM 6M as criterion and its eirp txpower
4604*4882a593Smuzhiyun * is stored at EEPROM_EIRP_MAX_TX_POWER.
4605*4882a593Smuzhiyun * .11b data rate need add additional 4dbm
4606*4882a593Smuzhiyun * when calculating eirp txpower.
4607*4882a593Smuzhiyun */
4608*4882a593Smuzhiyun eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
4609*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE,
4610*4882a593Smuzhiyun 1);
4611*4882a593Smuzhiyun criterion = rt2x00_get_field16(eeprom,
4612*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE_RATE0);
4613*4882a593Smuzhiyun
4614*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER);
4615*4882a593Smuzhiyun
4616*4882a593Smuzhiyun if (band == NL80211_BAND_2GHZ)
4617*4882a593Smuzhiyun eirp_txpower_criterion = rt2x00_get_field16(eeprom,
4618*4882a593Smuzhiyun EEPROM_EIRP_MAX_TX_POWER_2GHZ);
4619*4882a593Smuzhiyun else
4620*4882a593Smuzhiyun eirp_txpower_criterion = rt2x00_get_field16(eeprom,
4621*4882a593Smuzhiyun EEPROM_EIRP_MAX_TX_POWER_5GHZ);
4622*4882a593Smuzhiyun
4623*4882a593Smuzhiyun eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
4624*4882a593Smuzhiyun (is_rate_b ? 4 : 0) + delta;
4625*4882a593Smuzhiyun
4626*4882a593Smuzhiyun reg_limit = (eirp_txpower > power_level) ?
4627*4882a593Smuzhiyun (eirp_txpower - power_level) : 0;
4628*4882a593Smuzhiyun } else
4629*4882a593Smuzhiyun reg_limit = 0;
4630*4882a593Smuzhiyun
4631*4882a593Smuzhiyun txpower = max(0, txpower + delta - reg_limit);
4632*4882a593Smuzhiyun return min_t(u8, txpower, 0xc);
4633*4882a593Smuzhiyun }
4634*4882a593Smuzhiyun
4635*4882a593Smuzhiyun
4636*4882a593Smuzhiyun enum {
4637*4882a593Smuzhiyun TX_PWR_CFG_0_IDX,
4638*4882a593Smuzhiyun TX_PWR_CFG_1_IDX,
4639*4882a593Smuzhiyun TX_PWR_CFG_2_IDX,
4640*4882a593Smuzhiyun TX_PWR_CFG_3_IDX,
4641*4882a593Smuzhiyun TX_PWR_CFG_4_IDX,
4642*4882a593Smuzhiyun TX_PWR_CFG_5_IDX,
4643*4882a593Smuzhiyun TX_PWR_CFG_6_IDX,
4644*4882a593Smuzhiyun TX_PWR_CFG_7_IDX,
4645*4882a593Smuzhiyun TX_PWR_CFG_8_IDX,
4646*4882a593Smuzhiyun TX_PWR_CFG_9_IDX,
4647*4882a593Smuzhiyun TX_PWR_CFG_0_EXT_IDX,
4648*4882a593Smuzhiyun TX_PWR_CFG_1_EXT_IDX,
4649*4882a593Smuzhiyun TX_PWR_CFG_2_EXT_IDX,
4650*4882a593Smuzhiyun TX_PWR_CFG_3_EXT_IDX,
4651*4882a593Smuzhiyun TX_PWR_CFG_4_EXT_IDX,
4652*4882a593Smuzhiyun TX_PWR_CFG_IDX_COUNT,
4653*4882a593Smuzhiyun };
4654*4882a593Smuzhiyun
rt2800_config_txpower_rt3593(struct rt2x00_dev * rt2x00dev,struct ieee80211_channel * chan,int power_level)4655*4882a593Smuzhiyun static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
4656*4882a593Smuzhiyun struct ieee80211_channel *chan,
4657*4882a593Smuzhiyun int power_level)
4658*4882a593Smuzhiyun {
4659*4882a593Smuzhiyun u8 txpower;
4660*4882a593Smuzhiyun u16 eeprom;
4661*4882a593Smuzhiyun u32 regs[TX_PWR_CFG_IDX_COUNT];
4662*4882a593Smuzhiyun unsigned int offset;
4663*4882a593Smuzhiyun enum nl80211_band band = chan->band;
4664*4882a593Smuzhiyun int delta;
4665*4882a593Smuzhiyun int i;
4666*4882a593Smuzhiyun
4667*4882a593Smuzhiyun memset(regs, '\0', sizeof(regs));
4668*4882a593Smuzhiyun
4669*4882a593Smuzhiyun /* TODO: adapt TX power reduction from the rt28xx code */
4670*4882a593Smuzhiyun
4671*4882a593Smuzhiyun /* calculate temperature compensation delta */
4672*4882a593Smuzhiyun delta = rt2800_get_gain_calibration_delta(rt2x00dev);
4673*4882a593Smuzhiyun
4674*4882a593Smuzhiyun if (band == NL80211_BAND_5GHZ)
4675*4882a593Smuzhiyun offset = 16;
4676*4882a593Smuzhiyun else
4677*4882a593Smuzhiyun offset = 0;
4678*4882a593Smuzhiyun
4679*4882a593Smuzhiyun if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
4680*4882a593Smuzhiyun offset += 8;
4681*4882a593Smuzhiyun
4682*4882a593Smuzhiyun /* read the next four txpower values */
4683*4882a593Smuzhiyun eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4684*4882a593Smuzhiyun offset);
4685*4882a593Smuzhiyun
4686*4882a593Smuzhiyun /* CCK 1MBS,2MBS */
4687*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
4688*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
4689*4882a593Smuzhiyun txpower, delta);
4690*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX],
4691*4882a593Smuzhiyun TX_PWR_CFG_0_CCK1_CH0, txpower);
4692*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX],
4693*4882a593Smuzhiyun TX_PWR_CFG_0_CCK1_CH1, txpower);
4694*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_0_EXT_IDX],
4695*4882a593Smuzhiyun TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
4696*4882a593Smuzhiyun
4697*4882a593Smuzhiyun /* CCK 5.5MBS,11MBS */
4698*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
4699*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
4700*4882a593Smuzhiyun txpower, delta);
4701*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX],
4702*4882a593Smuzhiyun TX_PWR_CFG_0_CCK5_CH0, txpower);
4703*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX],
4704*4882a593Smuzhiyun TX_PWR_CFG_0_CCK5_CH1, txpower);
4705*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_0_EXT_IDX],
4706*4882a593Smuzhiyun TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
4707*4882a593Smuzhiyun
4708*4882a593Smuzhiyun /* OFDM 6MBS,9MBS */
4709*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
4710*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4711*4882a593Smuzhiyun txpower, delta);
4712*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX],
4713*4882a593Smuzhiyun TX_PWR_CFG_0_OFDM6_CH0, txpower);
4714*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX],
4715*4882a593Smuzhiyun TX_PWR_CFG_0_OFDM6_CH1, txpower);
4716*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_0_EXT_IDX],
4717*4882a593Smuzhiyun TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
4718*4882a593Smuzhiyun
4719*4882a593Smuzhiyun /* OFDM 12MBS,18MBS */
4720*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
4721*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4722*4882a593Smuzhiyun txpower, delta);
4723*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX],
4724*4882a593Smuzhiyun TX_PWR_CFG_0_OFDM12_CH0, txpower);
4725*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_0_IDX],
4726*4882a593Smuzhiyun TX_PWR_CFG_0_OFDM12_CH1, txpower);
4727*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_0_EXT_IDX],
4728*4882a593Smuzhiyun TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
4729*4882a593Smuzhiyun
4730*4882a593Smuzhiyun /* read the next four txpower values */
4731*4882a593Smuzhiyun eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4732*4882a593Smuzhiyun offset + 1);
4733*4882a593Smuzhiyun
4734*4882a593Smuzhiyun /* OFDM 24MBS,36MBS */
4735*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
4736*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4737*4882a593Smuzhiyun txpower, delta);
4738*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX],
4739*4882a593Smuzhiyun TX_PWR_CFG_1_OFDM24_CH0, txpower);
4740*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX],
4741*4882a593Smuzhiyun TX_PWR_CFG_1_OFDM24_CH1, txpower);
4742*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_1_EXT_IDX],
4743*4882a593Smuzhiyun TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
4744*4882a593Smuzhiyun
4745*4882a593Smuzhiyun /* OFDM 48MBS */
4746*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
4747*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4748*4882a593Smuzhiyun txpower, delta);
4749*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX],
4750*4882a593Smuzhiyun TX_PWR_CFG_1_OFDM48_CH0, txpower);
4751*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX],
4752*4882a593Smuzhiyun TX_PWR_CFG_1_OFDM48_CH1, txpower);
4753*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_1_EXT_IDX],
4754*4882a593Smuzhiyun TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
4755*4882a593Smuzhiyun
4756*4882a593Smuzhiyun /* OFDM 54MBS */
4757*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
4758*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4759*4882a593Smuzhiyun txpower, delta);
4760*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_7_IDX],
4761*4882a593Smuzhiyun TX_PWR_CFG_7_OFDM54_CH0, txpower);
4762*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_7_IDX],
4763*4882a593Smuzhiyun TX_PWR_CFG_7_OFDM54_CH1, txpower);
4764*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_7_IDX],
4765*4882a593Smuzhiyun TX_PWR_CFG_7_OFDM54_CH2, txpower);
4766*4882a593Smuzhiyun
4767*4882a593Smuzhiyun /* read the next four txpower values */
4768*4882a593Smuzhiyun eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4769*4882a593Smuzhiyun offset + 2);
4770*4882a593Smuzhiyun
4771*4882a593Smuzhiyun /* MCS 0,1 */
4772*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
4773*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4774*4882a593Smuzhiyun txpower, delta);
4775*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX],
4776*4882a593Smuzhiyun TX_PWR_CFG_1_MCS0_CH0, txpower);
4777*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX],
4778*4882a593Smuzhiyun TX_PWR_CFG_1_MCS0_CH1, txpower);
4779*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_1_EXT_IDX],
4780*4882a593Smuzhiyun TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
4781*4882a593Smuzhiyun
4782*4882a593Smuzhiyun /* MCS 2,3 */
4783*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
4784*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4785*4882a593Smuzhiyun txpower, delta);
4786*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX],
4787*4882a593Smuzhiyun TX_PWR_CFG_1_MCS2_CH0, txpower);
4788*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_1_IDX],
4789*4882a593Smuzhiyun TX_PWR_CFG_1_MCS2_CH1, txpower);
4790*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_1_EXT_IDX],
4791*4882a593Smuzhiyun TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
4792*4882a593Smuzhiyun
4793*4882a593Smuzhiyun /* MCS 4,5 */
4794*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
4795*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4796*4882a593Smuzhiyun txpower, delta);
4797*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX],
4798*4882a593Smuzhiyun TX_PWR_CFG_2_MCS4_CH0, txpower);
4799*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX],
4800*4882a593Smuzhiyun TX_PWR_CFG_2_MCS4_CH1, txpower);
4801*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_2_EXT_IDX],
4802*4882a593Smuzhiyun TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
4803*4882a593Smuzhiyun
4804*4882a593Smuzhiyun /* MCS 6 */
4805*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
4806*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4807*4882a593Smuzhiyun txpower, delta);
4808*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX],
4809*4882a593Smuzhiyun TX_PWR_CFG_2_MCS6_CH0, txpower);
4810*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX],
4811*4882a593Smuzhiyun TX_PWR_CFG_2_MCS6_CH1, txpower);
4812*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_2_EXT_IDX],
4813*4882a593Smuzhiyun TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
4814*4882a593Smuzhiyun
4815*4882a593Smuzhiyun /* read the next four txpower values */
4816*4882a593Smuzhiyun eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4817*4882a593Smuzhiyun offset + 3);
4818*4882a593Smuzhiyun
4819*4882a593Smuzhiyun /* MCS 7 */
4820*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
4821*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4822*4882a593Smuzhiyun txpower, delta);
4823*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_7_IDX],
4824*4882a593Smuzhiyun TX_PWR_CFG_7_MCS7_CH0, txpower);
4825*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_7_IDX],
4826*4882a593Smuzhiyun TX_PWR_CFG_7_MCS7_CH1, txpower);
4827*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_7_IDX],
4828*4882a593Smuzhiyun TX_PWR_CFG_7_MCS7_CH2, txpower);
4829*4882a593Smuzhiyun
4830*4882a593Smuzhiyun /* MCS 8,9 */
4831*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
4832*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4833*4882a593Smuzhiyun txpower, delta);
4834*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX],
4835*4882a593Smuzhiyun TX_PWR_CFG_2_MCS8_CH0, txpower);
4836*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX],
4837*4882a593Smuzhiyun TX_PWR_CFG_2_MCS8_CH1, txpower);
4838*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_2_EXT_IDX],
4839*4882a593Smuzhiyun TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
4840*4882a593Smuzhiyun
4841*4882a593Smuzhiyun /* MCS 10,11 */
4842*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
4843*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4844*4882a593Smuzhiyun txpower, delta);
4845*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX],
4846*4882a593Smuzhiyun TX_PWR_CFG_2_MCS10_CH0, txpower);
4847*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_2_IDX],
4848*4882a593Smuzhiyun TX_PWR_CFG_2_MCS10_CH1, txpower);
4849*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_2_EXT_IDX],
4850*4882a593Smuzhiyun TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
4851*4882a593Smuzhiyun
4852*4882a593Smuzhiyun /* MCS 12,13 */
4853*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
4854*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4855*4882a593Smuzhiyun txpower, delta);
4856*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX],
4857*4882a593Smuzhiyun TX_PWR_CFG_3_MCS12_CH0, txpower);
4858*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX],
4859*4882a593Smuzhiyun TX_PWR_CFG_3_MCS12_CH1, txpower);
4860*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_3_EXT_IDX],
4861*4882a593Smuzhiyun TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
4862*4882a593Smuzhiyun
4863*4882a593Smuzhiyun /* read the next four txpower values */
4864*4882a593Smuzhiyun eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4865*4882a593Smuzhiyun offset + 4);
4866*4882a593Smuzhiyun
4867*4882a593Smuzhiyun /* MCS 14 */
4868*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
4869*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4870*4882a593Smuzhiyun txpower, delta);
4871*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX],
4872*4882a593Smuzhiyun TX_PWR_CFG_3_MCS14_CH0, txpower);
4873*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX],
4874*4882a593Smuzhiyun TX_PWR_CFG_3_MCS14_CH1, txpower);
4875*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_3_EXT_IDX],
4876*4882a593Smuzhiyun TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
4877*4882a593Smuzhiyun
4878*4882a593Smuzhiyun /* MCS 15 */
4879*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
4880*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4881*4882a593Smuzhiyun txpower, delta);
4882*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_8_IDX],
4883*4882a593Smuzhiyun TX_PWR_CFG_8_MCS15_CH0, txpower);
4884*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_8_IDX],
4885*4882a593Smuzhiyun TX_PWR_CFG_8_MCS15_CH1, txpower);
4886*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_8_IDX],
4887*4882a593Smuzhiyun TX_PWR_CFG_8_MCS15_CH2, txpower);
4888*4882a593Smuzhiyun
4889*4882a593Smuzhiyun /* MCS 16,17 */
4890*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
4891*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4892*4882a593Smuzhiyun txpower, delta);
4893*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_5_IDX],
4894*4882a593Smuzhiyun TX_PWR_CFG_5_MCS16_CH0, txpower);
4895*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_5_IDX],
4896*4882a593Smuzhiyun TX_PWR_CFG_5_MCS16_CH1, txpower);
4897*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_5_IDX],
4898*4882a593Smuzhiyun TX_PWR_CFG_5_MCS16_CH2, txpower);
4899*4882a593Smuzhiyun
4900*4882a593Smuzhiyun /* MCS 18,19 */
4901*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
4902*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4903*4882a593Smuzhiyun txpower, delta);
4904*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_5_IDX],
4905*4882a593Smuzhiyun TX_PWR_CFG_5_MCS18_CH0, txpower);
4906*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_5_IDX],
4907*4882a593Smuzhiyun TX_PWR_CFG_5_MCS18_CH1, txpower);
4908*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_5_IDX],
4909*4882a593Smuzhiyun TX_PWR_CFG_5_MCS18_CH2, txpower);
4910*4882a593Smuzhiyun
4911*4882a593Smuzhiyun /* read the next four txpower values */
4912*4882a593Smuzhiyun eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4913*4882a593Smuzhiyun offset + 5);
4914*4882a593Smuzhiyun
4915*4882a593Smuzhiyun /* MCS 20,21 */
4916*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
4917*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4918*4882a593Smuzhiyun txpower, delta);
4919*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_6_IDX],
4920*4882a593Smuzhiyun TX_PWR_CFG_6_MCS20_CH0, txpower);
4921*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_6_IDX],
4922*4882a593Smuzhiyun TX_PWR_CFG_6_MCS20_CH1, txpower);
4923*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_6_IDX],
4924*4882a593Smuzhiyun TX_PWR_CFG_6_MCS20_CH2, txpower);
4925*4882a593Smuzhiyun
4926*4882a593Smuzhiyun /* MCS 22 */
4927*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
4928*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4929*4882a593Smuzhiyun txpower, delta);
4930*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_6_IDX],
4931*4882a593Smuzhiyun TX_PWR_CFG_6_MCS22_CH0, txpower);
4932*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_6_IDX],
4933*4882a593Smuzhiyun TX_PWR_CFG_6_MCS22_CH1, txpower);
4934*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_6_IDX],
4935*4882a593Smuzhiyun TX_PWR_CFG_6_MCS22_CH2, txpower);
4936*4882a593Smuzhiyun
4937*4882a593Smuzhiyun /* MCS 23 */
4938*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
4939*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4940*4882a593Smuzhiyun txpower, delta);
4941*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_8_IDX],
4942*4882a593Smuzhiyun TX_PWR_CFG_8_MCS23_CH0, txpower);
4943*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_8_IDX],
4944*4882a593Smuzhiyun TX_PWR_CFG_8_MCS23_CH1, txpower);
4945*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_8_IDX],
4946*4882a593Smuzhiyun TX_PWR_CFG_8_MCS23_CH2, txpower);
4947*4882a593Smuzhiyun
4948*4882a593Smuzhiyun /* read the next four txpower values */
4949*4882a593Smuzhiyun eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4950*4882a593Smuzhiyun offset + 6);
4951*4882a593Smuzhiyun
4952*4882a593Smuzhiyun /* STBC, MCS 0,1 */
4953*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
4954*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4955*4882a593Smuzhiyun txpower, delta);
4956*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX],
4957*4882a593Smuzhiyun TX_PWR_CFG_3_STBC0_CH0, txpower);
4958*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX],
4959*4882a593Smuzhiyun TX_PWR_CFG_3_STBC0_CH1, txpower);
4960*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_3_EXT_IDX],
4961*4882a593Smuzhiyun TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
4962*4882a593Smuzhiyun
4963*4882a593Smuzhiyun /* STBC, MCS 2,3 */
4964*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
4965*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4966*4882a593Smuzhiyun txpower, delta);
4967*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX],
4968*4882a593Smuzhiyun TX_PWR_CFG_3_STBC2_CH0, txpower);
4969*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_3_IDX],
4970*4882a593Smuzhiyun TX_PWR_CFG_3_STBC2_CH1, txpower);
4971*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_3_EXT_IDX],
4972*4882a593Smuzhiyun TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
4973*4882a593Smuzhiyun
4974*4882a593Smuzhiyun /* STBC, MCS 4,5 */
4975*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
4976*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4977*4882a593Smuzhiyun txpower, delta);
4978*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
4979*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
4980*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
4981*4882a593Smuzhiyun txpower);
4982*4882a593Smuzhiyun
4983*4882a593Smuzhiyun /* STBC, MCS 6 */
4984*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
4985*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4986*4882a593Smuzhiyun txpower, delta);
4987*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
4988*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
4989*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
4990*4882a593Smuzhiyun txpower);
4991*4882a593Smuzhiyun
4992*4882a593Smuzhiyun /* read the next four txpower values */
4993*4882a593Smuzhiyun eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
4994*4882a593Smuzhiyun offset + 7);
4995*4882a593Smuzhiyun
4996*4882a593Smuzhiyun /* STBC, MCS 7 */
4997*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
4998*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
4999*4882a593Smuzhiyun txpower, delta);
5000*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_9_IDX],
5001*4882a593Smuzhiyun TX_PWR_CFG_9_STBC7_CH0, txpower);
5002*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_9_IDX],
5003*4882a593Smuzhiyun TX_PWR_CFG_9_STBC7_CH1, txpower);
5004*4882a593Smuzhiyun rt2x00_set_field32(®s[TX_PWR_CFG_9_IDX],
5005*4882a593Smuzhiyun TX_PWR_CFG_9_STBC7_CH2, txpower);
5006*4882a593Smuzhiyun
5007*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
5008*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
5009*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
5010*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
5011*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
5012*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
5013*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
5014*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
5015*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
5016*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
5017*4882a593Smuzhiyun
5018*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
5019*4882a593Smuzhiyun regs[TX_PWR_CFG_0_EXT_IDX]);
5020*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
5021*4882a593Smuzhiyun regs[TX_PWR_CFG_1_EXT_IDX]);
5022*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
5023*4882a593Smuzhiyun regs[TX_PWR_CFG_2_EXT_IDX]);
5024*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
5025*4882a593Smuzhiyun regs[TX_PWR_CFG_3_EXT_IDX]);
5026*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
5027*4882a593Smuzhiyun regs[TX_PWR_CFG_4_EXT_IDX]);
5028*4882a593Smuzhiyun
5029*4882a593Smuzhiyun for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
5030*4882a593Smuzhiyun rt2x00_dbg(rt2x00dev,
5031*4882a593Smuzhiyun "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
5032*4882a593Smuzhiyun (band == NL80211_BAND_5GHZ) ? '5' : '2',
5033*4882a593Smuzhiyun (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
5034*4882a593Smuzhiyun '4' : '2',
5035*4882a593Smuzhiyun (i > TX_PWR_CFG_9_IDX) ?
5036*4882a593Smuzhiyun (i - TX_PWR_CFG_9_IDX - 1) : i,
5037*4882a593Smuzhiyun (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
5038*4882a593Smuzhiyun (unsigned long) regs[i]);
5039*4882a593Smuzhiyun }
5040*4882a593Smuzhiyun
rt2800_config_txpower_rt6352(struct rt2x00_dev * rt2x00dev,struct ieee80211_channel * chan,int power_level)5041*4882a593Smuzhiyun static void rt2800_config_txpower_rt6352(struct rt2x00_dev *rt2x00dev,
5042*4882a593Smuzhiyun struct ieee80211_channel *chan,
5043*4882a593Smuzhiyun int power_level)
5044*4882a593Smuzhiyun {
5045*4882a593Smuzhiyun u32 reg, pwreg;
5046*4882a593Smuzhiyun u16 eeprom;
5047*4882a593Smuzhiyun u32 data, gdata;
5048*4882a593Smuzhiyun u8 t, i;
5049*4882a593Smuzhiyun enum nl80211_band band = chan->band;
5050*4882a593Smuzhiyun int delta;
5051*4882a593Smuzhiyun
5052*4882a593Smuzhiyun /* Warn user if bw_comp is set in EEPROM */
5053*4882a593Smuzhiyun delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
5054*4882a593Smuzhiyun
5055*4882a593Smuzhiyun if (delta)
5056*4882a593Smuzhiyun rt2x00_warn(rt2x00dev, "ignoring EEPROM HT40 power delta: %d\n",
5057*4882a593Smuzhiyun delta);
5058*4882a593Smuzhiyun
5059*4882a593Smuzhiyun /* populate TX_PWR_CFG_0 up to TX_PWR_CFG_4 from EEPROM for HT20, limit
5060*4882a593Smuzhiyun * value to 0x3f and replace 0x20 by 0x21 as this is what the vendor
5061*4882a593Smuzhiyun * driver does as well, though it looks kinda wrong.
5062*4882a593Smuzhiyun * Maybe some misunderstanding of what a signed 8-bit value is? Maybe
5063*4882a593Smuzhiyun * the hardware has a problem handling 0x20, and as the code initially
5064*4882a593Smuzhiyun * used a fixed offset between HT20 and HT40 rates they had to work-
5065*4882a593Smuzhiyun * around that issue and most likely just forgot about it later on.
5066*4882a593Smuzhiyun * Maybe we should use rt2800_get_txpower_bw_comp() here as well,
5067*4882a593Smuzhiyun * however, the corresponding EEPROM value is not respected by the
5068*4882a593Smuzhiyun * vendor driver, so maybe this is rather being taken care of the
5069*4882a593Smuzhiyun * TXALC and the driver doesn't need to handle it...?
5070*4882a593Smuzhiyun * Though this is all very awkward, just do as they did, as that's what
5071*4882a593Smuzhiyun * board vendors expected when they populated the EEPROM...
5072*4882a593Smuzhiyun */
5073*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
5074*4882a593Smuzhiyun eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
5075*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE,
5076*4882a593Smuzhiyun i * 2);
5077*4882a593Smuzhiyun
5078*4882a593Smuzhiyun data = eeprom;
5079*4882a593Smuzhiyun
5080*4882a593Smuzhiyun t = eeprom & 0x3f;
5081*4882a593Smuzhiyun if (t == 32)
5082*4882a593Smuzhiyun t++;
5083*4882a593Smuzhiyun
5084*4882a593Smuzhiyun gdata = t;
5085*4882a593Smuzhiyun
5086*4882a593Smuzhiyun t = (eeprom & 0x3f00) >> 8;
5087*4882a593Smuzhiyun if (t == 32)
5088*4882a593Smuzhiyun t++;
5089*4882a593Smuzhiyun
5090*4882a593Smuzhiyun gdata |= (t << 8);
5091*4882a593Smuzhiyun
5092*4882a593Smuzhiyun eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
5093*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE,
5094*4882a593Smuzhiyun (i * 2) + 1);
5095*4882a593Smuzhiyun
5096*4882a593Smuzhiyun t = eeprom & 0x3f;
5097*4882a593Smuzhiyun if (t == 32)
5098*4882a593Smuzhiyun t++;
5099*4882a593Smuzhiyun
5100*4882a593Smuzhiyun gdata |= (t << 16);
5101*4882a593Smuzhiyun
5102*4882a593Smuzhiyun t = (eeprom & 0x3f00) >> 8;
5103*4882a593Smuzhiyun if (t == 32)
5104*4882a593Smuzhiyun t++;
5105*4882a593Smuzhiyun
5106*4882a593Smuzhiyun gdata |= (t << 24);
5107*4882a593Smuzhiyun data |= (eeprom << 16);
5108*4882a593Smuzhiyun
5109*4882a593Smuzhiyun if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) {
5110*4882a593Smuzhiyun /* HT20 */
5111*4882a593Smuzhiyun if (data != 0xffffffff)
5112*4882a593Smuzhiyun rt2800_register_write(rt2x00dev,
5113*4882a593Smuzhiyun TX_PWR_CFG_0 + (i * 4),
5114*4882a593Smuzhiyun data);
5115*4882a593Smuzhiyun } else {
5116*4882a593Smuzhiyun /* HT40 */
5117*4882a593Smuzhiyun if (gdata != 0xffffffff)
5118*4882a593Smuzhiyun rt2800_register_write(rt2x00dev,
5119*4882a593Smuzhiyun TX_PWR_CFG_0 + (i * 4),
5120*4882a593Smuzhiyun gdata);
5121*4882a593Smuzhiyun }
5122*4882a593Smuzhiyun }
5123*4882a593Smuzhiyun
5124*4882a593Smuzhiyun /* Aparently Ralink ran out of space in the BYRATE calibration section
5125*4882a593Smuzhiyun * of the EERPOM which is copied to the corresponding TX_PWR_CFG_x
5126*4882a593Smuzhiyun * registers. As recent 2T chips use 8-bit instead of 4-bit values for
5127*4882a593Smuzhiyun * power-offsets more space would be needed. Ralink decided to keep the
5128*4882a593Smuzhiyun * EEPROM layout untouched and rather have some shared values covering
5129*4882a593Smuzhiyun * multiple bitrates.
5130*4882a593Smuzhiyun * Populate the registers not covered by the EEPROM in the same way the
5131*4882a593Smuzhiyun * vendor driver does.
5132*4882a593Smuzhiyun */
5133*4882a593Smuzhiyun
5134*4882a593Smuzhiyun /* For OFDM 54MBS use value from OFDM 48MBS */
5135*4882a593Smuzhiyun pwreg = 0;
5136*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_1);
5137*4882a593Smuzhiyun t = rt2x00_get_field32(reg, TX_PWR_CFG_1B_48MBS);
5138*4882a593Smuzhiyun rt2x00_set_field32(&pwreg, TX_PWR_CFG_7B_54MBS, t);
5139*4882a593Smuzhiyun
5140*4882a593Smuzhiyun /* For MCS 7 use value from MCS 6 */
5141*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_2);
5142*4882a593Smuzhiyun t = rt2x00_get_field32(reg, TX_PWR_CFG_2B_MCS6_MCS7);
5143*4882a593Smuzhiyun rt2x00_set_field32(&pwreg, TX_PWR_CFG_7B_MCS7, t);
5144*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, pwreg);
5145*4882a593Smuzhiyun
5146*4882a593Smuzhiyun /* For MCS 15 use value from MCS 14 */
5147*4882a593Smuzhiyun pwreg = 0;
5148*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_3);
5149*4882a593Smuzhiyun t = rt2x00_get_field32(reg, TX_PWR_CFG_3B_MCS14);
5150*4882a593Smuzhiyun rt2x00_set_field32(&pwreg, TX_PWR_CFG_8B_MCS15, t);
5151*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, pwreg);
5152*4882a593Smuzhiyun
5153*4882a593Smuzhiyun /* For STBC MCS 7 use value from STBC MCS 6 */
5154*4882a593Smuzhiyun pwreg = 0;
5155*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_4);
5156*4882a593Smuzhiyun t = rt2x00_get_field32(reg, TX_PWR_CFG_4B_STBC_MCS6);
5157*4882a593Smuzhiyun rt2x00_set_field32(&pwreg, TX_PWR_CFG_9B_STBC_MCS7, t);
5158*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, pwreg);
5159*4882a593Smuzhiyun
5160*4882a593Smuzhiyun rt2800_config_alc(rt2x00dev, chan, power_level);
5161*4882a593Smuzhiyun
5162*4882a593Smuzhiyun /* TODO: temperature compensation code! */
5163*4882a593Smuzhiyun }
5164*4882a593Smuzhiyun
5165*4882a593Smuzhiyun /*
5166*4882a593Smuzhiyun * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
5167*4882a593Smuzhiyun * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
5168*4882a593Smuzhiyun * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
5169*4882a593Smuzhiyun * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
5170*4882a593Smuzhiyun * Reference per rate transmit power values are located in the EEPROM at
5171*4882a593Smuzhiyun * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
5172*4882a593Smuzhiyun * current conditions (i.e. band, bandwidth, temperature, user settings).
5173*4882a593Smuzhiyun */
rt2800_config_txpower_rt28xx(struct rt2x00_dev * rt2x00dev,struct ieee80211_channel * chan,int power_level)5174*4882a593Smuzhiyun static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
5175*4882a593Smuzhiyun struct ieee80211_channel *chan,
5176*4882a593Smuzhiyun int power_level)
5177*4882a593Smuzhiyun {
5178*4882a593Smuzhiyun u8 txpower, r1;
5179*4882a593Smuzhiyun u16 eeprom;
5180*4882a593Smuzhiyun u32 reg, offset;
5181*4882a593Smuzhiyun int i, is_rate_b, delta, power_ctrl;
5182*4882a593Smuzhiyun enum nl80211_band band = chan->band;
5183*4882a593Smuzhiyun
5184*4882a593Smuzhiyun /*
5185*4882a593Smuzhiyun * Calculate HT40 compensation. For 40MHz we need to add or subtract
5186*4882a593Smuzhiyun * value read from EEPROM (different for 2GHz and for 5GHz).
5187*4882a593Smuzhiyun */
5188*4882a593Smuzhiyun delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
5189*4882a593Smuzhiyun
5190*4882a593Smuzhiyun /*
5191*4882a593Smuzhiyun * Calculate temperature compensation. Depends on measurement of current
5192*4882a593Smuzhiyun * TSSI (Transmitter Signal Strength Indication) we know TX power (due
5193*4882a593Smuzhiyun * to temperature or maybe other factors) is smaller or bigger than
5194*4882a593Smuzhiyun * expected. We adjust it, based on TSSI reference and boundaries values
5195*4882a593Smuzhiyun * provided in EEPROM.
5196*4882a593Smuzhiyun */
5197*4882a593Smuzhiyun switch (rt2x00dev->chip.rt) {
5198*4882a593Smuzhiyun case RT2860:
5199*4882a593Smuzhiyun case RT2872:
5200*4882a593Smuzhiyun case RT2883:
5201*4882a593Smuzhiyun case RT3070:
5202*4882a593Smuzhiyun case RT3071:
5203*4882a593Smuzhiyun case RT3090:
5204*4882a593Smuzhiyun case RT3572:
5205*4882a593Smuzhiyun delta += rt2800_get_gain_calibration_delta(rt2x00dev);
5206*4882a593Smuzhiyun break;
5207*4882a593Smuzhiyun default:
5208*4882a593Smuzhiyun /* TODO: temperature compensation code for other chips. */
5209*4882a593Smuzhiyun break;
5210*4882a593Smuzhiyun }
5211*4882a593Smuzhiyun
5212*4882a593Smuzhiyun /*
5213*4882a593Smuzhiyun * Decrease power according to user settings, on devices with unknown
5214*4882a593Smuzhiyun * maximum tx power. For other devices we take user power_level into
5215*4882a593Smuzhiyun * consideration on rt2800_compensate_txpower().
5216*4882a593Smuzhiyun */
5217*4882a593Smuzhiyun delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
5218*4882a593Smuzhiyun chan->max_power);
5219*4882a593Smuzhiyun
5220*4882a593Smuzhiyun /*
5221*4882a593Smuzhiyun * BBP_R1 controls TX power for all rates, it allow to set the following
5222*4882a593Smuzhiyun * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
5223*4882a593Smuzhiyun *
5224*4882a593Smuzhiyun * TODO: we do not use +6 dBm option to do not increase power beyond
5225*4882a593Smuzhiyun * regulatory limit, however this could be utilized for devices with
5226*4882a593Smuzhiyun * CAPABILITY_POWER_LIMIT.
5227*4882a593Smuzhiyun */
5228*4882a593Smuzhiyun if (delta <= -12) {
5229*4882a593Smuzhiyun power_ctrl = 2;
5230*4882a593Smuzhiyun delta += 12;
5231*4882a593Smuzhiyun } else if (delta <= -6) {
5232*4882a593Smuzhiyun power_ctrl = 1;
5233*4882a593Smuzhiyun delta += 6;
5234*4882a593Smuzhiyun } else {
5235*4882a593Smuzhiyun power_ctrl = 0;
5236*4882a593Smuzhiyun }
5237*4882a593Smuzhiyun r1 = rt2800_bbp_read(rt2x00dev, 1);
5238*4882a593Smuzhiyun rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
5239*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 1, r1);
5240*4882a593Smuzhiyun
5241*4882a593Smuzhiyun offset = TX_PWR_CFG_0;
5242*4882a593Smuzhiyun
5243*4882a593Smuzhiyun for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
5244*4882a593Smuzhiyun /* just to be safe */
5245*4882a593Smuzhiyun if (offset > TX_PWR_CFG_4)
5246*4882a593Smuzhiyun break;
5247*4882a593Smuzhiyun
5248*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, offset);
5249*4882a593Smuzhiyun
5250*4882a593Smuzhiyun /* read the next four txpower values */
5251*4882a593Smuzhiyun eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
5252*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE,
5253*4882a593Smuzhiyun i);
5254*4882a593Smuzhiyun
5255*4882a593Smuzhiyun is_rate_b = i ? 0 : 1;
5256*4882a593Smuzhiyun /*
5257*4882a593Smuzhiyun * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
5258*4882a593Smuzhiyun * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
5259*4882a593Smuzhiyun * TX_PWR_CFG_4: unknown
5260*4882a593Smuzhiyun */
5261*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom,
5262*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE_RATE0);
5263*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
5264*4882a593Smuzhiyun power_level, txpower, delta);
5265*4882a593Smuzhiyun rt2x00_set_field32(®, TX_PWR_CFG_RATE0, txpower);
5266*4882a593Smuzhiyun
5267*4882a593Smuzhiyun /*
5268*4882a593Smuzhiyun * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
5269*4882a593Smuzhiyun * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
5270*4882a593Smuzhiyun * TX_PWR_CFG_4: unknown
5271*4882a593Smuzhiyun */
5272*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom,
5273*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE_RATE1);
5274*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
5275*4882a593Smuzhiyun power_level, txpower, delta);
5276*4882a593Smuzhiyun rt2x00_set_field32(®, TX_PWR_CFG_RATE1, txpower);
5277*4882a593Smuzhiyun
5278*4882a593Smuzhiyun /*
5279*4882a593Smuzhiyun * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
5280*4882a593Smuzhiyun * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
5281*4882a593Smuzhiyun * TX_PWR_CFG_4: unknown
5282*4882a593Smuzhiyun */
5283*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom,
5284*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE_RATE2);
5285*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
5286*4882a593Smuzhiyun power_level, txpower, delta);
5287*4882a593Smuzhiyun rt2x00_set_field32(®, TX_PWR_CFG_RATE2, txpower);
5288*4882a593Smuzhiyun
5289*4882a593Smuzhiyun /*
5290*4882a593Smuzhiyun * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
5291*4882a593Smuzhiyun * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
5292*4882a593Smuzhiyun * TX_PWR_CFG_4: unknown
5293*4882a593Smuzhiyun */
5294*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom,
5295*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE_RATE3);
5296*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
5297*4882a593Smuzhiyun power_level, txpower, delta);
5298*4882a593Smuzhiyun rt2x00_set_field32(®, TX_PWR_CFG_RATE3, txpower);
5299*4882a593Smuzhiyun
5300*4882a593Smuzhiyun /* read the next four txpower values */
5301*4882a593Smuzhiyun eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
5302*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE,
5303*4882a593Smuzhiyun i + 1);
5304*4882a593Smuzhiyun
5305*4882a593Smuzhiyun is_rate_b = 0;
5306*4882a593Smuzhiyun /*
5307*4882a593Smuzhiyun * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
5308*4882a593Smuzhiyun * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
5309*4882a593Smuzhiyun * TX_PWR_CFG_4: unknown
5310*4882a593Smuzhiyun */
5311*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom,
5312*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE_RATE0);
5313*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
5314*4882a593Smuzhiyun power_level, txpower, delta);
5315*4882a593Smuzhiyun rt2x00_set_field32(®, TX_PWR_CFG_RATE4, txpower);
5316*4882a593Smuzhiyun
5317*4882a593Smuzhiyun /*
5318*4882a593Smuzhiyun * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
5319*4882a593Smuzhiyun * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
5320*4882a593Smuzhiyun * TX_PWR_CFG_4: unknown
5321*4882a593Smuzhiyun */
5322*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom,
5323*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE_RATE1);
5324*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
5325*4882a593Smuzhiyun power_level, txpower, delta);
5326*4882a593Smuzhiyun rt2x00_set_field32(®, TX_PWR_CFG_RATE5, txpower);
5327*4882a593Smuzhiyun
5328*4882a593Smuzhiyun /*
5329*4882a593Smuzhiyun * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
5330*4882a593Smuzhiyun * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
5331*4882a593Smuzhiyun * TX_PWR_CFG_4: unknown
5332*4882a593Smuzhiyun */
5333*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom,
5334*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE_RATE2);
5335*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
5336*4882a593Smuzhiyun power_level, txpower, delta);
5337*4882a593Smuzhiyun rt2x00_set_field32(®, TX_PWR_CFG_RATE6, txpower);
5338*4882a593Smuzhiyun
5339*4882a593Smuzhiyun /*
5340*4882a593Smuzhiyun * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
5341*4882a593Smuzhiyun * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
5342*4882a593Smuzhiyun * TX_PWR_CFG_4: unknown
5343*4882a593Smuzhiyun */
5344*4882a593Smuzhiyun txpower = rt2x00_get_field16(eeprom,
5345*4882a593Smuzhiyun EEPROM_TXPOWER_BYRATE_RATE3);
5346*4882a593Smuzhiyun txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
5347*4882a593Smuzhiyun power_level, txpower, delta);
5348*4882a593Smuzhiyun rt2x00_set_field32(®, TX_PWR_CFG_RATE7, txpower);
5349*4882a593Smuzhiyun
5350*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, offset, reg);
5351*4882a593Smuzhiyun
5352*4882a593Smuzhiyun /* next TX_PWR_CFG register */
5353*4882a593Smuzhiyun offset += 4;
5354*4882a593Smuzhiyun }
5355*4882a593Smuzhiyun }
5356*4882a593Smuzhiyun
rt2800_config_txpower(struct rt2x00_dev * rt2x00dev,struct ieee80211_channel * chan,int power_level)5357*4882a593Smuzhiyun static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
5358*4882a593Smuzhiyun struct ieee80211_channel *chan,
5359*4882a593Smuzhiyun int power_level)
5360*4882a593Smuzhiyun {
5361*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593) ||
5362*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883))
5363*4882a593Smuzhiyun rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
5364*4882a593Smuzhiyun else if (rt2x00_rt(rt2x00dev, RT6352))
5365*4882a593Smuzhiyun rt2800_config_txpower_rt6352(rt2x00dev, chan, power_level);
5366*4882a593Smuzhiyun else
5367*4882a593Smuzhiyun rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
5368*4882a593Smuzhiyun }
5369*4882a593Smuzhiyun
rt2800_gain_calibration(struct rt2x00_dev * rt2x00dev)5370*4882a593Smuzhiyun void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
5371*4882a593Smuzhiyun {
5372*4882a593Smuzhiyun rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
5373*4882a593Smuzhiyun rt2x00dev->tx_power);
5374*4882a593Smuzhiyun }
5375*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
5376*4882a593Smuzhiyun
rt2800_vco_calibration(struct rt2x00_dev * rt2x00dev)5377*4882a593Smuzhiyun void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
5378*4882a593Smuzhiyun {
5379*4882a593Smuzhiyun u32 tx_pin;
5380*4882a593Smuzhiyun u8 rfcsr;
5381*4882a593Smuzhiyun unsigned long min_sleep = 0;
5382*4882a593Smuzhiyun
5383*4882a593Smuzhiyun /*
5384*4882a593Smuzhiyun * A voltage-controlled oscillator(VCO) is an electronic oscillator
5385*4882a593Smuzhiyun * designed to be controlled in oscillation frequency by a voltage
5386*4882a593Smuzhiyun * input. Maybe the temperature will affect the frequency of
5387*4882a593Smuzhiyun * oscillation to be shifted. The VCO calibration will be called
5388*4882a593Smuzhiyun * periodically to adjust the frequency to be precision.
5389*4882a593Smuzhiyun */
5390*4882a593Smuzhiyun
5391*4882a593Smuzhiyun tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
5392*4882a593Smuzhiyun tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
5393*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
5394*4882a593Smuzhiyun
5395*4882a593Smuzhiyun switch (rt2x00dev->chip.rf) {
5396*4882a593Smuzhiyun case RF2020:
5397*4882a593Smuzhiyun case RF3020:
5398*4882a593Smuzhiyun case RF3021:
5399*4882a593Smuzhiyun case RF3022:
5400*4882a593Smuzhiyun case RF3320:
5401*4882a593Smuzhiyun case RF3052:
5402*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
5403*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
5404*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
5405*4882a593Smuzhiyun break;
5406*4882a593Smuzhiyun case RF3053:
5407*4882a593Smuzhiyun case RF3070:
5408*4882a593Smuzhiyun case RF3290:
5409*4882a593Smuzhiyun case RF3853:
5410*4882a593Smuzhiyun case RF5350:
5411*4882a593Smuzhiyun case RF5360:
5412*4882a593Smuzhiyun case RF5362:
5413*4882a593Smuzhiyun case RF5370:
5414*4882a593Smuzhiyun case RF5372:
5415*4882a593Smuzhiyun case RF5390:
5416*4882a593Smuzhiyun case RF5392:
5417*4882a593Smuzhiyun case RF5592:
5418*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
5419*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
5420*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
5421*4882a593Smuzhiyun min_sleep = 1000;
5422*4882a593Smuzhiyun break;
5423*4882a593Smuzhiyun case RF7620:
5424*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 5, 0x40);
5425*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 4, 0x0C);
5426*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 4);
5427*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR4_VCOCAL_EN, 1);
5428*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 4, rfcsr);
5429*4882a593Smuzhiyun min_sleep = 2000;
5430*4882a593Smuzhiyun break;
5431*4882a593Smuzhiyun default:
5432*4882a593Smuzhiyun WARN_ONCE(1, "Not supported RF chipset %x for VCO recalibration",
5433*4882a593Smuzhiyun rt2x00dev->chip.rf);
5434*4882a593Smuzhiyun return;
5435*4882a593Smuzhiyun }
5436*4882a593Smuzhiyun
5437*4882a593Smuzhiyun if (min_sleep > 0)
5438*4882a593Smuzhiyun usleep_range(min_sleep, min_sleep * 2);
5439*4882a593Smuzhiyun
5440*4882a593Smuzhiyun tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
5441*4882a593Smuzhiyun if (rt2x00dev->rf_channel <= 14) {
5442*4882a593Smuzhiyun switch (rt2x00dev->default_ant.tx_chain_num) {
5443*4882a593Smuzhiyun case 3:
5444*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
5445*4882a593Smuzhiyun fallthrough;
5446*4882a593Smuzhiyun case 2:
5447*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
5448*4882a593Smuzhiyun fallthrough;
5449*4882a593Smuzhiyun case 1:
5450*4882a593Smuzhiyun default:
5451*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
5452*4882a593Smuzhiyun break;
5453*4882a593Smuzhiyun }
5454*4882a593Smuzhiyun } else {
5455*4882a593Smuzhiyun switch (rt2x00dev->default_ant.tx_chain_num) {
5456*4882a593Smuzhiyun case 3:
5457*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
5458*4882a593Smuzhiyun fallthrough;
5459*4882a593Smuzhiyun case 2:
5460*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
5461*4882a593Smuzhiyun fallthrough;
5462*4882a593Smuzhiyun case 1:
5463*4882a593Smuzhiyun default:
5464*4882a593Smuzhiyun rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
5465*4882a593Smuzhiyun break;
5466*4882a593Smuzhiyun }
5467*4882a593Smuzhiyun }
5468*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
5469*4882a593Smuzhiyun
5470*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT6352)) {
5471*4882a593Smuzhiyun if (rt2x00dev->default_ant.rx_chain_num == 1) {
5472*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 91, 0x07);
5473*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 95, 0x1A);
5474*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, 128);
5475*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, 0xA0);
5476*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, 170);
5477*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, 0x12);
5478*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, 171);
5479*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, 0x10);
5480*4882a593Smuzhiyun } else {
5481*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 91, 0x06);
5482*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 95, 0x9A);
5483*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, 128);
5484*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, 0xE0);
5485*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, 170);
5486*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, 0x30);
5487*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, 171);
5488*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, 0x30);
5489*4882a593Smuzhiyun }
5490*4882a593Smuzhiyun
5491*4882a593Smuzhiyun if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
5492*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 75, 0x68);
5493*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 76, 0x4C);
5494*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 79, 0x1C);
5495*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 80, 0x0C);
5496*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0xB6);
5497*4882a593Smuzhiyun }
5498*4882a593Smuzhiyun
5499*4882a593Smuzhiyun /* On 11A, We should delay and wait RF/BBP to be stable
5500*4882a593Smuzhiyun * and the appropriate time should be 1000 micro seconds
5501*4882a593Smuzhiyun * 2005/06/05 - On 11G, we also need this delay time.
5502*4882a593Smuzhiyun * Otherwise it's difficult to pass the WHQL.
5503*4882a593Smuzhiyun */
5504*4882a593Smuzhiyun usleep_range(1000, 1500);
5505*4882a593Smuzhiyun }
5506*4882a593Smuzhiyun }
5507*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
5508*4882a593Smuzhiyun
rt2800_config_retry_limit(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_conf * libconf)5509*4882a593Smuzhiyun static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
5510*4882a593Smuzhiyun struct rt2x00lib_conf *libconf)
5511*4882a593Smuzhiyun {
5512*4882a593Smuzhiyun u32 reg;
5513*4882a593Smuzhiyun
5514*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_RTY_CFG);
5515*4882a593Smuzhiyun rt2x00_set_field32(®, TX_RTY_CFG_SHORT_RTY_LIMIT,
5516*4882a593Smuzhiyun libconf->conf->short_frame_max_tx_count);
5517*4882a593Smuzhiyun rt2x00_set_field32(®, TX_RTY_CFG_LONG_RTY_LIMIT,
5518*4882a593Smuzhiyun libconf->conf->long_frame_max_tx_count);
5519*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
5520*4882a593Smuzhiyun }
5521*4882a593Smuzhiyun
rt2800_config_ps(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_conf * libconf)5522*4882a593Smuzhiyun static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
5523*4882a593Smuzhiyun struct rt2x00lib_conf *libconf)
5524*4882a593Smuzhiyun {
5525*4882a593Smuzhiyun enum dev_state state =
5526*4882a593Smuzhiyun (libconf->conf->flags & IEEE80211_CONF_PS) ?
5527*4882a593Smuzhiyun STATE_SLEEP : STATE_AWAKE;
5528*4882a593Smuzhiyun u32 reg;
5529*4882a593Smuzhiyun
5530*4882a593Smuzhiyun if (state == STATE_SLEEP) {
5531*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
5532*4882a593Smuzhiyun
5533*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG);
5534*4882a593Smuzhiyun rt2x00_set_field32(®, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
5535*4882a593Smuzhiyun rt2x00_set_field32(®, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
5536*4882a593Smuzhiyun libconf->conf->listen_interval - 1);
5537*4882a593Smuzhiyun rt2x00_set_field32(®, AUTOWAKEUP_CFG_AUTOWAKE, 1);
5538*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
5539*4882a593Smuzhiyun
5540*4882a593Smuzhiyun rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
5541*4882a593Smuzhiyun } else {
5542*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG);
5543*4882a593Smuzhiyun rt2x00_set_field32(®, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
5544*4882a593Smuzhiyun rt2x00_set_field32(®, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
5545*4882a593Smuzhiyun rt2x00_set_field32(®, AUTOWAKEUP_CFG_AUTOWAKE, 0);
5546*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
5547*4882a593Smuzhiyun
5548*4882a593Smuzhiyun rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
5549*4882a593Smuzhiyun }
5550*4882a593Smuzhiyun }
5551*4882a593Smuzhiyun
rt2800_config(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_conf * libconf,const unsigned int flags)5552*4882a593Smuzhiyun void rt2800_config(struct rt2x00_dev *rt2x00dev,
5553*4882a593Smuzhiyun struct rt2x00lib_conf *libconf,
5554*4882a593Smuzhiyun const unsigned int flags)
5555*4882a593Smuzhiyun {
5556*4882a593Smuzhiyun /* Always recalculate LNA gain before changing configuration */
5557*4882a593Smuzhiyun rt2800_config_lna_gain(rt2x00dev, libconf);
5558*4882a593Smuzhiyun
5559*4882a593Smuzhiyun if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
5560*4882a593Smuzhiyun rt2800_config_channel(rt2x00dev, libconf->conf,
5561*4882a593Smuzhiyun &libconf->rf, &libconf->channel);
5562*4882a593Smuzhiyun rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
5563*4882a593Smuzhiyun libconf->conf->power_level);
5564*4882a593Smuzhiyun }
5565*4882a593Smuzhiyun if (flags & IEEE80211_CONF_CHANGE_POWER)
5566*4882a593Smuzhiyun rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
5567*4882a593Smuzhiyun libconf->conf->power_level);
5568*4882a593Smuzhiyun if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
5569*4882a593Smuzhiyun rt2800_config_retry_limit(rt2x00dev, libconf);
5570*4882a593Smuzhiyun if (flags & IEEE80211_CONF_CHANGE_PS)
5571*4882a593Smuzhiyun rt2800_config_ps(rt2x00dev, libconf);
5572*4882a593Smuzhiyun }
5573*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_config);
5574*4882a593Smuzhiyun
5575*4882a593Smuzhiyun /*
5576*4882a593Smuzhiyun * Link tuning
5577*4882a593Smuzhiyun */
rt2800_link_stats(struct rt2x00_dev * rt2x00dev,struct link_qual * qual)5578*4882a593Smuzhiyun void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
5579*4882a593Smuzhiyun {
5580*4882a593Smuzhiyun u32 reg;
5581*4882a593Smuzhiyun
5582*4882a593Smuzhiyun /*
5583*4882a593Smuzhiyun * Update FCS error count from register.
5584*4882a593Smuzhiyun */
5585*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, RX_STA_CNT0);
5586*4882a593Smuzhiyun qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
5587*4882a593Smuzhiyun }
5588*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_link_stats);
5589*4882a593Smuzhiyun
rt2800_get_default_vgc(struct rt2x00_dev * rt2x00dev)5590*4882a593Smuzhiyun static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
5591*4882a593Smuzhiyun {
5592*4882a593Smuzhiyun u8 vgc;
5593*4882a593Smuzhiyun
5594*4882a593Smuzhiyun if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
5595*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3070) ||
5596*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3071) ||
5597*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3090) ||
5598*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3290) ||
5599*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3390) ||
5600*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3572) ||
5601*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3593) ||
5602*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT5390) ||
5603*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT5392) ||
5604*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT5592) ||
5605*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT6352))
5606*4882a593Smuzhiyun vgc = 0x1c + (2 * rt2x00dev->lna_gain);
5607*4882a593Smuzhiyun else
5608*4882a593Smuzhiyun vgc = 0x2e + rt2x00dev->lna_gain;
5609*4882a593Smuzhiyun } else { /* 5GHZ band */
5610*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593) ||
5611*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883))
5612*4882a593Smuzhiyun vgc = 0x20 + (rt2x00dev->lna_gain * 5) / 3;
5613*4882a593Smuzhiyun else if (rt2x00_rt(rt2x00dev, RT5592))
5614*4882a593Smuzhiyun vgc = 0x24 + (2 * rt2x00dev->lna_gain);
5615*4882a593Smuzhiyun else {
5616*4882a593Smuzhiyun if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
5617*4882a593Smuzhiyun vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
5618*4882a593Smuzhiyun else
5619*4882a593Smuzhiyun vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
5620*4882a593Smuzhiyun }
5621*4882a593Smuzhiyun }
5622*4882a593Smuzhiyun
5623*4882a593Smuzhiyun return vgc;
5624*4882a593Smuzhiyun }
5625*4882a593Smuzhiyun
rt2800_set_vgc(struct rt2x00_dev * rt2x00dev,struct link_qual * qual,u8 vgc_level)5626*4882a593Smuzhiyun static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
5627*4882a593Smuzhiyun struct link_qual *qual, u8 vgc_level)
5628*4882a593Smuzhiyun {
5629*4882a593Smuzhiyun if (qual->vgc_level != vgc_level) {
5630*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3572) ||
5631*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3593) ||
5632*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883) ||
5633*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT6352)) {
5634*4882a593Smuzhiyun rt2800_bbp_write_with_rx_chain(rt2x00dev, 66,
5635*4882a593Smuzhiyun vgc_level);
5636*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT5592)) {
5637*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
5638*4882a593Smuzhiyun rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
5639*4882a593Smuzhiyun } else {
5640*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 66, vgc_level);
5641*4882a593Smuzhiyun }
5642*4882a593Smuzhiyun
5643*4882a593Smuzhiyun qual->vgc_level = vgc_level;
5644*4882a593Smuzhiyun qual->vgc_level_reg = vgc_level;
5645*4882a593Smuzhiyun }
5646*4882a593Smuzhiyun }
5647*4882a593Smuzhiyun
rt2800_reset_tuner(struct rt2x00_dev * rt2x00dev,struct link_qual * qual)5648*4882a593Smuzhiyun void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
5649*4882a593Smuzhiyun {
5650*4882a593Smuzhiyun rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
5651*4882a593Smuzhiyun }
5652*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
5653*4882a593Smuzhiyun
rt2800_link_tuner(struct rt2x00_dev * rt2x00dev,struct link_qual * qual,const u32 count)5654*4882a593Smuzhiyun void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
5655*4882a593Smuzhiyun const u32 count)
5656*4882a593Smuzhiyun {
5657*4882a593Smuzhiyun u8 vgc;
5658*4882a593Smuzhiyun
5659*4882a593Smuzhiyun if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
5660*4882a593Smuzhiyun return;
5661*4882a593Smuzhiyun
5662*4882a593Smuzhiyun /* When RSSI is better than a certain threshold, increase VGC
5663*4882a593Smuzhiyun * with a chip specific value in order to improve the balance
5664*4882a593Smuzhiyun * between sensibility and noise isolation.
5665*4882a593Smuzhiyun */
5666*4882a593Smuzhiyun
5667*4882a593Smuzhiyun vgc = rt2800_get_default_vgc(rt2x00dev);
5668*4882a593Smuzhiyun
5669*4882a593Smuzhiyun switch (rt2x00dev->chip.rt) {
5670*4882a593Smuzhiyun case RT3572:
5671*4882a593Smuzhiyun case RT3593:
5672*4882a593Smuzhiyun if (qual->rssi > -65) {
5673*4882a593Smuzhiyun if (rt2x00dev->curr_band == NL80211_BAND_2GHZ)
5674*4882a593Smuzhiyun vgc += 0x20;
5675*4882a593Smuzhiyun else
5676*4882a593Smuzhiyun vgc += 0x10;
5677*4882a593Smuzhiyun }
5678*4882a593Smuzhiyun break;
5679*4882a593Smuzhiyun
5680*4882a593Smuzhiyun case RT3883:
5681*4882a593Smuzhiyun if (qual->rssi > -65)
5682*4882a593Smuzhiyun vgc += 0x10;
5683*4882a593Smuzhiyun break;
5684*4882a593Smuzhiyun
5685*4882a593Smuzhiyun case RT5592:
5686*4882a593Smuzhiyun if (qual->rssi > -65)
5687*4882a593Smuzhiyun vgc += 0x20;
5688*4882a593Smuzhiyun break;
5689*4882a593Smuzhiyun
5690*4882a593Smuzhiyun default:
5691*4882a593Smuzhiyun if (qual->rssi > -80)
5692*4882a593Smuzhiyun vgc += 0x10;
5693*4882a593Smuzhiyun break;
5694*4882a593Smuzhiyun }
5695*4882a593Smuzhiyun
5696*4882a593Smuzhiyun rt2800_set_vgc(rt2x00dev, qual, vgc);
5697*4882a593Smuzhiyun }
5698*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_link_tuner);
5699*4882a593Smuzhiyun
5700*4882a593Smuzhiyun /*
5701*4882a593Smuzhiyun * Initialization functions.
5702*4882a593Smuzhiyun */
rt2800_init_registers(struct rt2x00_dev * rt2x00dev)5703*4882a593Smuzhiyun static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
5704*4882a593Smuzhiyun {
5705*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
5706*4882a593Smuzhiyun u32 reg;
5707*4882a593Smuzhiyun u16 eeprom;
5708*4882a593Smuzhiyun unsigned int i;
5709*4882a593Smuzhiyun int ret;
5710*4882a593Smuzhiyun
5711*4882a593Smuzhiyun rt2800_disable_wpdma(rt2x00dev);
5712*4882a593Smuzhiyun
5713*4882a593Smuzhiyun ret = rt2800_drv_init_registers(rt2x00dev);
5714*4882a593Smuzhiyun if (ret)
5715*4882a593Smuzhiyun return ret;
5716*4882a593Smuzhiyun
5717*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
5718*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
5719*4882a593Smuzhiyun
5720*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
5721*4882a593Smuzhiyun
5722*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
5723*4882a593Smuzhiyun rt2x00_set_field32(®, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
5724*4882a593Smuzhiyun rt2x00_set_field32(®, BCN_TIME_CFG_TSF_TICKING, 0);
5725*4882a593Smuzhiyun rt2x00_set_field32(®, BCN_TIME_CFG_TSF_SYNC, 0);
5726*4882a593Smuzhiyun rt2x00_set_field32(®, BCN_TIME_CFG_TBTT_ENABLE, 0);
5727*4882a593Smuzhiyun rt2x00_set_field32(®, BCN_TIME_CFG_BEACON_GEN, 0);
5728*4882a593Smuzhiyun rt2x00_set_field32(®, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
5729*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
5730*4882a593Smuzhiyun
5731*4882a593Smuzhiyun rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
5732*4882a593Smuzhiyun
5733*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG);
5734*4882a593Smuzhiyun rt2x00_set_field32(®, BKOFF_SLOT_CFG_SLOT_TIME, 9);
5735*4882a593Smuzhiyun rt2x00_set_field32(®, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
5736*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
5737*4882a593Smuzhiyun
5738*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3290)) {
5739*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
5740*4882a593Smuzhiyun if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
5741*4882a593Smuzhiyun rt2x00_set_field32(®, PCIE_APP0_CLK_REQ, 1);
5742*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
5743*4882a593Smuzhiyun }
5744*4882a593Smuzhiyun
5745*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, CMB_CTRL);
5746*4882a593Smuzhiyun if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
5747*4882a593Smuzhiyun rt2x00_set_field32(®, LDO0_EN, 1);
5748*4882a593Smuzhiyun rt2x00_set_field32(®, LDO_BGSEL, 3);
5749*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
5750*4882a593Smuzhiyun }
5751*4882a593Smuzhiyun
5752*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, OSC_CTRL);
5753*4882a593Smuzhiyun rt2x00_set_field32(®, OSC_ROSC_EN, 1);
5754*4882a593Smuzhiyun rt2x00_set_field32(®, OSC_CAL_REQ, 1);
5755*4882a593Smuzhiyun rt2x00_set_field32(®, OSC_REF_CYCLE, 0x27);
5756*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
5757*4882a593Smuzhiyun
5758*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, COEX_CFG0);
5759*4882a593Smuzhiyun rt2x00_set_field32(®, COEX_CFG_ANT, 0x5e);
5760*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
5761*4882a593Smuzhiyun
5762*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, COEX_CFG2);
5763*4882a593Smuzhiyun rt2x00_set_field32(®, BT_COEX_CFG1, 0x00);
5764*4882a593Smuzhiyun rt2x00_set_field32(®, BT_COEX_CFG0, 0x17);
5765*4882a593Smuzhiyun rt2x00_set_field32(®, WL_COEX_CFG1, 0x93);
5766*4882a593Smuzhiyun rt2x00_set_field32(®, WL_COEX_CFG0, 0x7f);
5767*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
5768*4882a593Smuzhiyun
5769*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, PLL_CTRL);
5770*4882a593Smuzhiyun rt2x00_set_field32(®, PLL_CONTROL, 1);
5771*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
5772*4882a593Smuzhiyun }
5773*4882a593Smuzhiyun
5774*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3071) ||
5775*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3090) ||
5776*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3290) ||
5777*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3390)) {
5778*4882a593Smuzhiyun
5779*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3290))
5780*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG0,
5781*4882a593Smuzhiyun 0x00000404);
5782*4882a593Smuzhiyun else
5783*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG0,
5784*4882a593Smuzhiyun 0x00000400);
5785*4882a593Smuzhiyun
5786*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
5787*4882a593Smuzhiyun if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
5788*4882a593Smuzhiyun rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
5789*4882a593Smuzhiyun rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
5790*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
5791*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
5792*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG2,
5793*4882a593Smuzhiyun 0x0000002c);
5794*4882a593Smuzhiyun else
5795*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG2,
5796*4882a593Smuzhiyun 0x0000000f);
5797*4882a593Smuzhiyun } else {
5798*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
5799*4882a593Smuzhiyun }
5800*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT3070)) {
5801*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
5802*4882a593Smuzhiyun
5803*4882a593Smuzhiyun if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
5804*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
5805*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
5806*4882a593Smuzhiyun } else {
5807*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
5808*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
5809*4882a593Smuzhiyun }
5810*4882a593Smuzhiyun } else if (rt2800_is_305x_soc(rt2x00dev)) {
5811*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
5812*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
5813*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
5814*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT3352)) {
5815*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
5816*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
5817*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
5818*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT3572)) {
5819*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
5820*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
5821*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT3593)) {
5822*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
5823*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
5824*4882a593Smuzhiyun if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
5825*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
5826*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom,
5827*4882a593Smuzhiyun EEPROM_NIC_CONF1_DAC_TEST))
5828*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG2,
5829*4882a593Smuzhiyun 0x0000001f);
5830*4882a593Smuzhiyun else
5831*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG2,
5832*4882a593Smuzhiyun 0x0000000f);
5833*4882a593Smuzhiyun } else {
5834*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG2,
5835*4882a593Smuzhiyun 0x00000000);
5836*4882a593Smuzhiyun }
5837*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT3883)) {
5838*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
5839*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
5840*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00040000);
5841*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_TXBF_CFG_0, 0x8000fc21);
5842*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_TXBF_CFG_3, 0x00009c40);
5843*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT5390) ||
5844*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT5392)) {
5845*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
5846*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
5847*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
5848*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT5592)) {
5849*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
5850*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
5851*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
5852*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT5350)) {
5853*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
5854*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT6352)) {
5855*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000401);
5856*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x000C0001);
5857*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
5858*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_ALC_VGA3, 0x00000000);
5859*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX0_BB_GAIN_ATTEN, 0x0);
5860*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX1_BB_GAIN_ATTEN, 0x0);
5861*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX0_RF_GAIN_ATTEN, 0x6C6C666C);
5862*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX1_RF_GAIN_ATTEN, 0x6C6C666C);
5863*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX0_RF_GAIN_CORRECT,
5864*4882a593Smuzhiyun 0x3630363A);
5865*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX1_RF_GAIN_CORRECT,
5866*4882a593Smuzhiyun 0x3630363A);
5867*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_1);
5868*4882a593Smuzhiyun rt2x00_set_field32(®, TX_ALC_CFG_1_ROS_BUSY_EN, 0);
5869*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_ALC_CFG_1, reg);
5870*4882a593Smuzhiyun } else {
5871*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
5872*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
5873*4882a593Smuzhiyun }
5874*4882a593Smuzhiyun
5875*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_LINK_CFG);
5876*4882a593Smuzhiyun rt2x00_set_field32(®, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
5877*4882a593Smuzhiyun rt2x00_set_field32(®, TX_LINK_CFG_MFB_ENABLE, 0);
5878*4882a593Smuzhiyun rt2x00_set_field32(®, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
5879*4882a593Smuzhiyun rt2x00_set_field32(®, TX_LINK_CFG_TX_MRQ_EN, 0);
5880*4882a593Smuzhiyun rt2x00_set_field32(®, TX_LINK_CFG_TX_RDG_EN, 0);
5881*4882a593Smuzhiyun rt2x00_set_field32(®, TX_LINK_CFG_TX_CF_ACK_EN, 1);
5882*4882a593Smuzhiyun rt2x00_set_field32(®, TX_LINK_CFG_REMOTE_MFB, 0);
5883*4882a593Smuzhiyun rt2x00_set_field32(®, TX_LINK_CFG_REMOTE_MFS, 0);
5884*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
5885*4882a593Smuzhiyun
5886*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG);
5887*4882a593Smuzhiyun rt2x00_set_field32(®, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
5888*4882a593Smuzhiyun rt2x00_set_field32(®, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
5889*4882a593Smuzhiyun rt2x00_set_field32(®, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
5890*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
5891*4882a593Smuzhiyun
5892*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MAX_LEN_CFG);
5893*4882a593Smuzhiyun rt2x00_set_field32(®, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
5894*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev)) {
5895*4882a593Smuzhiyun drv_data->max_psdu = 3;
5896*4882a593Smuzhiyun } else if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
5897*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT2883) ||
5898*4882a593Smuzhiyun rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E)) {
5899*4882a593Smuzhiyun drv_data->max_psdu = 2;
5900*4882a593Smuzhiyun } else {
5901*4882a593Smuzhiyun drv_data->max_psdu = 1;
5902*4882a593Smuzhiyun }
5903*4882a593Smuzhiyun rt2x00_set_field32(®, MAX_LEN_CFG_MAX_PSDU, drv_data->max_psdu);
5904*4882a593Smuzhiyun rt2x00_set_field32(®, MAX_LEN_CFG_MIN_PSDU, 10);
5905*4882a593Smuzhiyun rt2x00_set_field32(®, MAX_LEN_CFG_MIN_MPDU, 10);
5906*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
5907*4882a593Smuzhiyun
5908*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, LED_CFG);
5909*4882a593Smuzhiyun rt2x00_set_field32(®, LED_CFG_ON_PERIOD, 70);
5910*4882a593Smuzhiyun rt2x00_set_field32(®, LED_CFG_OFF_PERIOD, 30);
5911*4882a593Smuzhiyun rt2x00_set_field32(®, LED_CFG_SLOW_BLINK_PERIOD, 3);
5912*4882a593Smuzhiyun rt2x00_set_field32(®, LED_CFG_R_LED_MODE, 3);
5913*4882a593Smuzhiyun rt2x00_set_field32(®, LED_CFG_G_LED_MODE, 3);
5914*4882a593Smuzhiyun rt2x00_set_field32(®, LED_CFG_Y_LED_MODE, 3);
5915*4882a593Smuzhiyun rt2x00_set_field32(®, LED_CFG_LED_POLAR, 1);
5916*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, LED_CFG, reg);
5917*4882a593Smuzhiyun
5918*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
5919*4882a593Smuzhiyun
5920*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_RTY_CFG);
5921*4882a593Smuzhiyun rt2x00_set_field32(®, TX_RTY_CFG_SHORT_RTY_LIMIT, 2);
5922*4882a593Smuzhiyun rt2x00_set_field32(®, TX_RTY_CFG_LONG_RTY_LIMIT, 2);
5923*4882a593Smuzhiyun rt2x00_set_field32(®, TX_RTY_CFG_LONG_RTY_THRE, 2000);
5924*4882a593Smuzhiyun rt2x00_set_field32(®, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
5925*4882a593Smuzhiyun rt2x00_set_field32(®, TX_RTY_CFG_AGG_RTY_MODE, 0);
5926*4882a593Smuzhiyun rt2x00_set_field32(®, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
5927*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
5928*4882a593Smuzhiyun
5929*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, AUTO_RSP_CFG);
5930*4882a593Smuzhiyun rt2x00_set_field32(®, AUTO_RSP_CFG_AUTORESPONDER, 1);
5931*4882a593Smuzhiyun rt2x00_set_field32(®, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
5932*4882a593Smuzhiyun rt2x00_set_field32(®, AUTO_RSP_CFG_CTS_40_MMODE, 1);
5933*4882a593Smuzhiyun rt2x00_set_field32(®, AUTO_RSP_CFG_CTS_40_MREF, 0);
5934*4882a593Smuzhiyun rt2x00_set_field32(®, AUTO_RSP_CFG_AR_PREAMBLE, 0);
5935*4882a593Smuzhiyun rt2x00_set_field32(®, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
5936*4882a593Smuzhiyun rt2x00_set_field32(®, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
5937*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
5938*4882a593Smuzhiyun
5939*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, CCK_PROT_CFG);
5940*4882a593Smuzhiyun rt2x00_set_field32(®, CCK_PROT_CFG_PROTECT_RATE, 3);
5941*4882a593Smuzhiyun rt2x00_set_field32(®, CCK_PROT_CFG_PROTECT_CTRL, 0);
5942*4882a593Smuzhiyun rt2x00_set_field32(®, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
5943*4882a593Smuzhiyun rt2x00_set_field32(®, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
5944*4882a593Smuzhiyun rt2x00_set_field32(®, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
5945*4882a593Smuzhiyun rt2x00_set_field32(®, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
5946*4882a593Smuzhiyun rt2x00_set_field32(®, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
5947*4882a593Smuzhiyun rt2x00_set_field32(®, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
5948*4882a593Smuzhiyun rt2x00_set_field32(®, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
5949*4882a593Smuzhiyun rt2x00_set_field32(®, CCK_PROT_CFG_RTS_TH_EN, 1);
5950*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
5951*4882a593Smuzhiyun
5952*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG);
5953*4882a593Smuzhiyun rt2x00_set_field32(®, OFDM_PROT_CFG_PROTECT_RATE, 3);
5954*4882a593Smuzhiyun rt2x00_set_field32(®, OFDM_PROT_CFG_PROTECT_CTRL, 0);
5955*4882a593Smuzhiyun rt2x00_set_field32(®, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
5956*4882a593Smuzhiyun rt2x00_set_field32(®, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
5957*4882a593Smuzhiyun rt2x00_set_field32(®, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
5958*4882a593Smuzhiyun rt2x00_set_field32(®, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
5959*4882a593Smuzhiyun rt2x00_set_field32(®, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
5960*4882a593Smuzhiyun rt2x00_set_field32(®, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
5961*4882a593Smuzhiyun rt2x00_set_field32(®, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
5962*4882a593Smuzhiyun rt2x00_set_field32(®, OFDM_PROT_CFG_RTS_TH_EN, 1);
5963*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
5964*4882a593Smuzhiyun
5965*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG);
5966*4882a593Smuzhiyun rt2x00_set_field32(®, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
5967*4882a593Smuzhiyun rt2x00_set_field32(®, MM20_PROT_CFG_PROTECT_CTRL, 1);
5968*4882a593Smuzhiyun rt2x00_set_field32(®, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
5969*4882a593Smuzhiyun rt2x00_set_field32(®, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 0);
5970*4882a593Smuzhiyun rt2x00_set_field32(®, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
5971*4882a593Smuzhiyun rt2x00_set_field32(®, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
5972*4882a593Smuzhiyun rt2x00_set_field32(®, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
5973*4882a593Smuzhiyun rt2x00_set_field32(®, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
5974*4882a593Smuzhiyun rt2x00_set_field32(®, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
5975*4882a593Smuzhiyun rt2x00_set_field32(®, MM20_PROT_CFG_RTS_TH_EN, 0);
5976*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
5977*4882a593Smuzhiyun
5978*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG);
5979*4882a593Smuzhiyun rt2x00_set_field32(®, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
5980*4882a593Smuzhiyun rt2x00_set_field32(®, MM40_PROT_CFG_PROTECT_CTRL, 1);
5981*4882a593Smuzhiyun rt2x00_set_field32(®, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
5982*4882a593Smuzhiyun rt2x00_set_field32(®, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 0);
5983*4882a593Smuzhiyun rt2x00_set_field32(®, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
5984*4882a593Smuzhiyun rt2x00_set_field32(®, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
5985*4882a593Smuzhiyun rt2x00_set_field32(®, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
5986*4882a593Smuzhiyun rt2x00_set_field32(®, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
5987*4882a593Smuzhiyun rt2x00_set_field32(®, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
5988*4882a593Smuzhiyun rt2x00_set_field32(®, MM40_PROT_CFG_RTS_TH_EN, 0);
5989*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
5990*4882a593Smuzhiyun
5991*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG);
5992*4882a593Smuzhiyun rt2x00_set_field32(®, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
5993*4882a593Smuzhiyun rt2x00_set_field32(®, GF20_PROT_CFG_PROTECT_CTRL, 1);
5994*4882a593Smuzhiyun rt2x00_set_field32(®, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
5995*4882a593Smuzhiyun rt2x00_set_field32(®, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 0);
5996*4882a593Smuzhiyun rt2x00_set_field32(®, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
5997*4882a593Smuzhiyun rt2x00_set_field32(®, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
5998*4882a593Smuzhiyun rt2x00_set_field32(®, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
5999*4882a593Smuzhiyun rt2x00_set_field32(®, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
6000*4882a593Smuzhiyun rt2x00_set_field32(®, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
6001*4882a593Smuzhiyun rt2x00_set_field32(®, GF20_PROT_CFG_RTS_TH_EN, 0);
6002*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
6003*4882a593Smuzhiyun
6004*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG);
6005*4882a593Smuzhiyun rt2x00_set_field32(®, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
6006*4882a593Smuzhiyun rt2x00_set_field32(®, GF40_PROT_CFG_PROTECT_CTRL, 1);
6007*4882a593Smuzhiyun rt2x00_set_field32(®, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
6008*4882a593Smuzhiyun rt2x00_set_field32(®, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 0);
6009*4882a593Smuzhiyun rt2x00_set_field32(®, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
6010*4882a593Smuzhiyun rt2x00_set_field32(®, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
6011*4882a593Smuzhiyun rt2x00_set_field32(®, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
6012*4882a593Smuzhiyun rt2x00_set_field32(®, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
6013*4882a593Smuzhiyun rt2x00_set_field32(®, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
6014*4882a593Smuzhiyun rt2x00_set_field32(®, GF40_PROT_CFG_RTS_TH_EN, 0);
6015*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
6016*4882a593Smuzhiyun
6017*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev)) {
6018*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
6019*4882a593Smuzhiyun
6020*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
6021*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
6022*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
6023*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
6024*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
6025*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
6026*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
6027*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
6028*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
6029*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
6030*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
6031*4882a593Smuzhiyun }
6032*4882a593Smuzhiyun
6033*4882a593Smuzhiyun /*
6034*4882a593Smuzhiyun * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
6035*4882a593Smuzhiyun * although it is reserved.
6036*4882a593Smuzhiyun */
6037*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG);
6038*4882a593Smuzhiyun rt2x00_set_field32(®, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
6039*4882a593Smuzhiyun rt2x00_set_field32(®, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
6040*4882a593Smuzhiyun rt2x00_set_field32(®, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
6041*4882a593Smuzhiyun rt2x00_set_field32(®, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
6042*4882a593Smuzhiyun rt2x00_set_field32(®, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
6043*4882a593Smuzhiyun rt2x00_set_field32(®, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
6044*4882a593Smuzhiyun rt2x00_set_field32(®, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
6045*4882a593Smuzhiyun rt2x00_set_field32(®, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
6046*4882a593Smuzhiyun rt2x00_set_field32(®, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
6047*4882a593Smuzhiyun rt2x00_set_field32(®, TXOP_CTRL_CFG_EXT_CWMIN, 0);
6048*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
6049*4882a593Smuzhiyun
6050*4882a593Smuzhiyun reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
6051*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
6052*4882a593Smuzhiyun
6053*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3883)) {
6054*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_FBK_CFG_3S_0, 0x12111008);
6055*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_FBK_CFG_3S_1, 0x16151413);
6056*4882a593Smuzhiyun }
6057*4882a593Smuzhiyun
6058*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_RTS_CFG);
6059*4882a593Smuzhiyun rt2x00_set_field32(®, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 7);
6060*4882a593Smuzhiyun rt2x00_set_field32(®, TX_RTS_CFG_RTS_THRES,
6061*4882a593Smuzhiyun IEEE80211_MAX_RTS_THRESHOLD);
6062*4882a593Smuzhiyun rt2x00_set_field32(®, TX_RTS_CFG_RTS_FBK_EN, 1);
6063*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
6064*4882a593Smuzhiyun
6065*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
6066*4882a593Smuzhiyun
6067*4882a593Smuzhiyun /*
6068*4882a593Smuzhiyun * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
6069*4882a593Smuzhiyun * time should be set to 16. However, the original Ralink driver uses
6070*4882a593Smuzhiyun * 16 for both and indeed using a value of 10 for CCK SIFS results in
6071*4882a593Smuzhiyun * connection problems with 11g + CTS protection. Hence, use the same
6072*4882a593Smuzhiyun * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
6073*4882a593Smuzhiyun */
6074*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, XIFS_TIME_CFG);
6075*4882a593Smuzhiyun rt2x00_set_field32(®, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
6076*4882a593Smuzhiyun rt2x00_set_field32(®, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
6077*4882a593Smuzhiyun rt2x00_set_field32(®, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
6078*4882a593Smuzhiyun rt2x00_set_field32(®, XIFS_TIME_CFG_EIFS, 314);
6079*4882a593Smuzhiyun rt2x00_set_field32(®, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
6080*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
6081*4882a593Smuzhiyun
6082*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
6083*4882a593Smuzhiyun
6084*4882a593Smuzhiyun /*
6085*4882a593Smuzhiyun * ASIC will keep garbage value after boot, clear encryption keys.
6086*4882a593Smuzhiyun */
6087*4882a593Smuzhiyun for (i = 0; i < 4; i++)
6088*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, SHARED_KEY_MODE_ENTRY(i), 0);
6089*4882a593Smuzhiyun
6090*4882a593Smuzhiyun for (i = 0; i < 256; i++) {
6091*4882a593Smuzhiyun rt2800_config_wcid(rt2x00dev, NULL, i);
6092*4882a593Smuzhiyun rt2800_delete_wcid_attr(rt2x00dev, i);
6093*4882a593Smuzhiyun }
6094*4882a593Smuzhiyun
6095*4882a593Smuzhiyun /*
6096*4882a593Smuzhiyun * Clear encryption initialization vectors on start, but keep them
6097*4882a593Smuzhiyun * for watchdog reset. Otherwise we will have wrong IVs and not be
6098*4882a593Smuzhiyun * able to keep connections after reset.
6099*4882a593Smuzhiyun */
6100*4882a593Smuzhiyun if (!test_bit(DEVICE_STATE_RESET, &rt2x00dev->flags))
6101*4882a593Smuzhiyun for (i = 0; i < 256; i++)
6102*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
6103*4882a593Smuzhiyun
6104*4882a593Smuzhiyun /*
6105*4882a593Smuzhiyun * Clear all beacons
6106*4882a593Smuzhiyun */
6107*4882a593Smuzhiyun for (i = 0; i < 8; i++)
6108*4882a593Smuzhiyun rt2800_clear_beacon_register(rt2x00dev, i);
6109*4882a593Smuzhiyun
6110*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev)) {
6111*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, US_CYC_CNT);
6112*4882a593Smuzhiyun rt2x00_set_field32(®, US_CYC_CNT_CLOCK_CYCLE, 30);
6113*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
6114*4882a593Smuzhiyun } else if (rt2x00_is_pcie(rt2x00dev)) {
6115*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, US_CYC_CNT);
6116*4882a593Smuzhiyun rt2x00_set_field32(®, US_CYC_CNT_CLOCK_CYCLE, 125);
6117*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
6118*4882a593Smuzhiyun } else if (rt2x00_is_soc(rt2x00dev)) {
6119*4882a593Smuzhiyun struct clk *clk = clk_get_sys("bus", NULL);
6120*4882a593Smuzhiyun int rate;
6121*4882a593Smuzhiyun
6122*4882a593Smuzhiyun if (IS_ERR(clk)) {
6123*4882a593Smuzhiyun clk = clk_get_sys("cpu", NULL);
6124*4882a593Smuzhiyun
6125*4882a593Smuzhiyun if (IS_ERR(clk)) {
6126*4882a593Smuzhiyun rate = 125;
6127*4882a593Smuzhiyun } else {
6128*4882a593Smuzhiyun rate = clk_get_rate(clk) / 3000000;
6129*4882a593Smuzhiyun clk_put(clk);
6130*4882a593Smuzhiyun }
6131*4882a593Smuzhiyun } else {
6132*4882a593Smuzhiyun rate = clk_get_rate(clk) / 1000000;
6133*4882a593Smuzhiyun clk_put(clk);
6134*4882a593Smuzhiyun }
6135*4882a593Smuzhiyun
6136*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, US_CYC_CNT);
6137*4882a593Smuzhiyun rt2x00_set_field32(®, US_CYC_CNT_CLOCK_CYCLE, rate);
6138*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
6139*4882a593Smuzhiyun }
6140*4882a593Smuzhiyun
6141*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, HT_FBK_CFG0);
6142*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS0FBK, 0);
6143*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS1FBK, 0);
6144*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS2FBK, 1);
6145*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS3FBK, 2);
6146*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS4FBK, 3);
6147*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS5FBK, 4);
6148*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS6FBK, 5);
6149*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG0_HTMCS7FBK, 6);
6150*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
6151*4882a593Smuzhiyun
6152*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, HT_FBK_CFG1);
6153*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS8FBK, 8);
6154*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS9FBK, 8);
6155*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS10FBK, 9);
6156*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS11FBK, 10);
6157*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS12FBK, 11);
6158*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS13FBK, 12);
6159*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS14FBK, 13);
6160*4882a593Smuzhiyun rt2x00_set_field32(®, HT_FBK_CFG1_HTMCS15FBK, 14);
6161*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
6162*4882a593Smuzhiyun
6163*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, LG_FBK_CFG0);
6164*4882a593Smuzhiyun rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS0FBK, 8);
6165*4882a593Smuzhiyun rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS1FBK, 8);
6166*4882a593Smuzhiyun rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS2FBK, 9);
6167*4882a593Smuzhiyun rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS3FBK, 10);
6168*4882a593Smuzhiyun rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS4FBK, 11);
6169*4882a593Smuzhiyun rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS5FBK, 12);
6170*4882a593Smuzhiyun rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS6FBK, 13);
6171*4882a593Smuzhiyun rt2x00_set_field32(®, LG_FBK_CFG0_OFDMMCS7FBK, 14);
6172*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
6173*4882a593Smuzhiyun
6174*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, LG_FBK_CFG1);
6175*4882a593Smuzhiyun rt2x00_set_field32(®, LG_FBK_CFG0_CCKMCS0FBK, 0);
6176*4882a593Smuzhiyun rt2x00_set_field32(®, LG_FBK_CFG0_CCKMCS1FBK, 0);
6177*4882a593Smuzhiyun rt2x00_set_field32(®, LG_FBK_CFG0_CCKMCS2FBK, 1);
6178*4882a593Smuzhiyun rt2x00_set_field32(®, LG_FBK_CFG0_CCKMCS3FBK, 2);
6179*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
6180*4882a593Smuzhiyun
6181*4882a593Smuzhiyun /*
6182*4882a593Smuzhiyun * Do not force the BA window size, we use the TXWI to set it
6183*4882a593Smuzhiyun */
6184*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE);
6185*4882a593Smuzhiyun rt2x00_set_field32(®, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
6186*4882a593Smuzhiyun rt2x00_set_field32(®, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
6187*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
6188*4882a593Smuzhiyun
6189*4882a593Smuzhiyun /*
6190*4882a593Smuzhiyun * We must clear the error counters.
6191*4882a593Smuzhiyun * These registers are cleared on read,
6192*4882a593Smuzhiyun * so we may pass a useless variable to store the value.
6193*4882a593Smuzhiyun */
6194*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, RX_STA_CNT0);
6195*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, RX_STA_CNT1);
6196*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, RX_STA_CNT2);
6197*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_STA_CNT0);
6198*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_STA_CNT1);
6199*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_STA_CNT2);
6200*4882a593Smuzhiyun
6201*4882a593Smuzhiyun /*
6202*4882a593Smuzhiyun * Setup leadtime for pre tbtt interrupt to 6ms
6203*4882a593Smuzhiyun */
6204*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, INT_TIMER_CFG);
6205*4882a593Smuzhiyun rt2x00_set_field32(®, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
6206*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
6207*4882a593Smuzhiyun
6208*4882a593Smuzhiyun /*
6209*4882a593Smuzhiyun * Set up channel statistics timer
6210*4882a593Smuzhiyun */
6211*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, CH_TIME_CFG);
6212*4882a593Smuzhiyun rt2x00_set_field32(®, CH_TIME_CFG_EIFS_BUSY, 1);
6213*4882a593Smuzhiyun rt2x00_set_field32(®, CH_TIME_CFG_NAV_BUSY, 1);
6214*4882a593Smuzhiyun rt2x00_set_field32(®, CH_TIME_CFG_RX_BUSY, 1);
6215*4882a593Smuzhiyun rt2x00_set_field32(®, CH_TIME_CFG_TX_BUSY, 1);
6216*4882a593Smuzhiyun rt2x00_set_field32(®, CH_TIME_CFG_TMR_EN, 1);
6217*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
6218*4882a593Smuzhiyun
6219*4882a593Smuzhiyun return 0;
6220*4882a593Smuzhiyun }
6221*4882a593Smuzhiyun
rt2800_wait_bbp_rf_ready(struct rt2x00_dev * rt2x00dev)6222*4882a593Smuzhiyun static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
6223*4882a593Smuzhiyun {
6224*4882a593Smuzhiyun unsigned int i;
6225*4882a593Smuzhiyun u32 reg;
6226*4882a593Smuzhiyun
6227*4882a593Smuzhiyun for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
6228*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
6229*4882a593Smuzhiyun if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
6230*4882a593Smuzhiyun return 0;
6231*4882a593Smuzhiyun
6232*4882a593Smuzhiyun udelay(REGISTER_BUSY_DELAY);
6233*4882a593Smuzhiyun }
6234*4882a593Smuzhiyun
6235*4882a593Smuzhiyun rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
6236*4882a593Smuzhiyun return -EACCES;
6237*4882a593Smuzhiyun }
6238*4882a593Smuzhiyun
rt2800_wait_bbp_ready(struct rt2x00_dev * rt2x00dev)6239*4882a593Smuzhiyun static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
6240*4882a593Smuzhiyun {
6241*4882a593Smuzhiyun unsigned int i;
6242*4882a593Smuzhiyun u8 value;
6243*4882a593Smuzhiyun
6244*4882a593Smuzhiyun /*
6245*4882a593Smuzhiyun * BBP was enabled after firmware was loaded,
6246*4882a593Smuzhiyun * but we need to reactivate it now.
6247*4882a593Smuzhiyun */
6248*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
6249*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
6250*4882a593Smuzhiyun msleep(1);
6251*4882a593Smuzhiyun
6252*4882a593Smuzhiyun for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
6253*4882a593Smuzhiyun value = rt2800_bbp_read(rt2x00dev, 0);
6254*4882a593Smuzhiyun if ((value != 0xff) && (value != 0x00))
6255*4882a593Smuzhiyun return 0;
6256*4882a593Smuzhiyun udelay(REGISTER_BUSY_DELAY);
6257*4882a593Smuzhiyun }
6258*4882a593Smuzhiyun
6259*4882a593Smuzhiyun rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
6260*4882a593Smuzhiyun return -EACCES;
6261*4882a593Smuzhiyun }
6262*4882a593Smuzhiyun
rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev * rt2x00dev)6263*4882a593Smuzhiyun static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
6264*4882a593Smuzhiyun {
6265*4882a593Smuzhiyun u8 value;
6266*4882a593Smuzhiyun
6267*4882a593Smuzhiyun value = rt2800_bbp_read(rt2x00dev, 4);
6268*4882a593Smuzhiyun rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
6269*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 4, value);
6270*4882a593Smuzhiyun }
6271*4882a593Smuzhiyun
rt2800_init_freq_calibration(struct rt2x00_dev * rt2x00dev)6272*4882a593Smuzhiyun static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
6273*4882a593Smuzhiyun {
6274*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 1);
6275*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 57);
6276*4882a593Smuzhiyun }
6277*4882a593Smuzhiyun
rt2800_init_bbp_5592_glrt(struct rt2x00_dev * rt2x00dev)6278*4882a593Smuzhiyun static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
6279*4882a593Smuzhiyun {
6280*4882a593Smuzhiyun static const u8 glrt_table[] = {
6281*4882a593Smuzhiyun 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
6282*4882a593Smuzhiyun 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
6283*4882a593Smuzhiyun 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
6284*4882a593Smuzhiyun 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
6285*4882a593Smuzhiyun 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
6286*4882a593Smuzhiyun 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
6287*4882a593Smuzhiyun 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
6288*4882a593Smuzhiyun 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
6289*4882a593Smuzhiyun 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
6290*4882a593Smuzhiyun };
6291*4882a593Smuzhiyun int i;
6292*4882a593Smuzhiyun
6293*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
6294*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, 128 + i);
6295*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
6296*4882a593Smuzhiyun }
6297*4882a593Smuzhiyun };
6298*4882a593Smuzhiyun
rt2800_init_bbp_early(struct rt2x00_dev * rt2x00dev)6299*4882a593Smuzhiyun static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
6300*4882a593Smuzhiyun {
6301*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 65, 0x2C);
6302*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 66, 0x38);
6303*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 68, 0x0B);
6304*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x12);
6305*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x0a);
6306*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x10);
6307*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 81, 0x37);
6308*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x62);
6309*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, 0x6A);
6310*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x99);
6311*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x00);
6312*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 91, 0x04);
6313*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 92, 0x00);
6314*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0x00);
6315*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x05);
6316*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x35);
6317*4882a593Smuzhiyun }
6318*4882a593Smuzhiyun
rt2800_disable_unused_dac_adc(struct rt2x00_dev * rt2x00dev)6319*4882a593Smuzhiyun static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
6320*4882a593Smuzhiyun {
6321*4882a593Smuzhiyun u16 eeprom;
6322*4882a593Smuzhiyun u8 value;
6323*4882a593Smuzhiyun
6324*4882a593Smuzhiyun value = rt2800_bbp_read(rt2x00dev, 138);
6325*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
6326*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
6327*4882a593Smuzhiyun value |= 0x20;
6328*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
6329*4882a593Smuzhiyun value &= ~0x02;
6330*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 138, value);
6331*4882a593Smuzhiyun }
6332*4882a593Smuzhiyun
rt2800_init_bbp_305x_soc(struct rt2x00_dev * rt2x00dev)6333*4882a593Smuzhiyun static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
6334*4882a593Smuzhiyun {
6335*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 31, 0x08);
6336*4882a593Smuzhiyun
6337*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 65, 0x2c);
6338*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 66, 0x38);
6339*4882a593Smuzhiyun
6340*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x12);
6341*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x10);
6342*4882a593Smuzhiyun
6343*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x0a);
6344*4882a593Smuzhiyun
6345*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 78, 0x0e);
6346*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 80, 0x08);
6347*4882a593Smuzhiyun
6348*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x62);
6349*4882a593Smuzhiyun
6350*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, 0x6a);
6351*4882a593Smuzhiyun
6352*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x99);
6353*4882a593Smuzhiyun
6354*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x00);
6355*4882a593Smuzhiyun
6356*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 91, 0x04);
6357*4882a593Smuzhiyun
6358*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 92, 0x00);
6359*4882a593Smuzhiyun
6360*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6361*4882a593Smuzhiyun
6362*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x01);
6363*4882a593Smuzhiyun
6364*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x35);
6365*4882a593Smuzhiyun }
6366*4882a593Smuzhiyun
rt2800_init_bbp_28xx(struct rt2x00_dev * rt2x00dev)6367*4882a593Smuzhiyun static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
6368*4882a593Smuzhiyun {
6369*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 65, 0x2c);
6370*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 66, 0x38);
6371*4882a593Smuzhiyun
6372*4882a593Smuzhiyun if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
6373*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x16);
6374*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x12);
6375*4882a593Smuzhiyun } else {
6376*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x12);
6377*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x10);
6378*4882a593Smuzhiyun }
6379*4882a593Smuzhiyun
6380*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x0a);
6381*4882a593Smuzhiyun
6382*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 81, 0x37);
6383*4882a593Smuzhiyun
6384*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x62);
6385*4882a593Smuzhiyun
6386*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, 0x6a);
6387*4882a593Smuzhiyun
6388*4882a593Smuzhiyun if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
6389*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x19);
6390*4882a593Smuzhiyun else
6391*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x99);
6392*4882a593Smuzhiyun
6393*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x00);
6394*4882a593Smuzhiyun
6395*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 91, 0x04);
6396*4882a593Smuzhiyun
6397*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 92, 0x00);
6398*4882a593Smuzhiyun
6399*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0x00);
6400*4882a593Smuzhiyun
6401*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x05);
6402*4882a593Smuzhiyun
6403*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x35);
6404*4882a593Smuzhiyun }
6405*4882a593Smuzhiyun
rt2800_init_bbp_30xx(struct rt2x00_dev * rt2x00dev)6406*4882a593Smuzhiyun static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
6407*4882a593Smuzhiyun {
6408*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 65, 0x2c);
6409*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 66, 0x38);
6410*4882a593Smuzhiyun
6411*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x12);
6412*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x10);
6413*4882a593Smuzhiyun
6414*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x0a);
6415*4882a593Smuzhiyun
6416*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 79, 0x13);
6417*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 80, 0x05);
6418*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 81, 0x33);
6419*4882a593Smuzhiyun
6420*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x62);
6421*4882a593Smuzhiyun
6422*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, 0x6a);
6423*4882a593Smuzhiyun
6424*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x99);
6425*4882a593Smuzhiyun
6426*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x00);
6427*4882a593Smuzhiyun
6428*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 91, 0x04);
6429*4882a593Smuzhiyun
6430*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 92, 0x00);
6431*4882a593Smuzhiyun
6432*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
6433*4882a593Smuzhiyun rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
6434*4882a593Smuzhiyun rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
6435*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6436*4882a593Smuzhiyun else
6437*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0x00);
6438*4882a593Smuzhiyun
6439*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x05);
6440*4882a593Smuzhiyun
6441*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x35);
6442*4882a593Smuzhiyun
6443*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3071) ||
6444*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3090))
6445*4882a593Smuzhiyun rt2800_disable_unused_dac_adc(rt2x00dev);
6446*4882a593Smuzhiyun }
6447*4882a593Smuzhiyun
rt2800_init_bbp_3290(struct rt2x00_dev * rt2x00dev)6448*4882a593Smuzhiyun static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
6449*4882a593Smuzhiyun {
6450*4882a593Smuzhiyun u8 value;
6451*4882a593Smuzhiyun
6452*4882a593Smuzhiyun rt2800_bbp4_mac_if_ctrl(rt2x00dev);
6453*4882a593Smuzhiyun
6454*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 31, 0x08);
6455*4882a593Smuzhiyun
6456*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 65, 0x2c);
6457*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 66, 0x38);
6458*4882a593Smuzhiyun
6459*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 68, 0x0b);
6460*4882a593Smuzhiyun
6461*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x12);
6462*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x13);
6463*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 75, 0x46);
6464*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 76, 0x28);
6465*4882a593Smuzhiyun
6466*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 77, 0x58);
6467*4882a593Smuzhiyun
6468*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x0a);
6469*4882a593Smuzhiyun
6470*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 74, 0x0b);
6471*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 79, 0x18);
6472*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 80, 0x09);
6473*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 81, 0x33);
6474*4882a593Smuzhiyun
6475*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x62);
6476*4882a593Smuzhiyun
6477*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, 0x7a);
6478*4882a593Smuzhiyun
6479*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x9a);
6480*4882a593Smuzhiyun
6481*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x38);
6482*4882a593Smuzhiyun
6483*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 91, 0x04);
6484*4882a593Smuzhiyun
6485*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 92, 0x02);
6486*4882a593Smuzhiyun
6487*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6488*4882a593Smuzhiyun
6489*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 104, 0x92);
6490*4882a593Smuzhiyun
6491*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x1c);
6492*4882a593Smuzhiyun
6493*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x03);
6494*4882a593Smuzhiyun
6495*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 128, 0x12);
6496*4882a593Smuzhiyun
6497*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 67, 0x24);
6498*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 0x04);
6499*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 0x99);
6500*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 150, 0x30);
6501*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 151, 0x2e);
6502*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 152, 0x20);
6503*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 153, 0x34);
6504*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 154, 0x40);
6505*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 155, 0x3b);
6506*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 253, 0x04);
6507*4882a593Smuzhiyun
6508*4882a593Smuzhiyun value = rt2800_bbp_read(rt2x00dev, 47);
6509*4882a593Smuzhiyun rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
6510*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 47, value);
6511*4882a593Smuzhiyun
6512*4882a593Smuzhiyun /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
6513*4882a593Smuzhiyun value = rt2800_bbp_read(rt2x00dev, 3);
6514*4882a593Smuzhiyun rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
6515*4882a593Smuzhiyun rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
6516*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 3, value);
6517*4882a593Smuzhiyun }
6518*4882a593Smuzhiyun
rt2800_init_bbp_3352(struct rt2x00_dev * rt2x00dev)6519*4882a593Smuzhiyun static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
6520*4882a593Smuzhiyun {
6521*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 3, 0x00);
6522*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 4, 0x50);
6523*4882a593Smuzhiyun
6524*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 31, 0x08);
6525*4882a593Smuzhiyun
6526*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 47, 0x48);
6527*4882a593Smuzhiyun
6528*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 65, 0x2c);
6529*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 66, 0x38);
6530*4882a593Smuzhiyun
6531*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 68, 0x0b);
6532*4882a593Smuzhiyun
6533*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x12);
6534*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x13);
6535*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 75, 0x46);
6536*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 76, 0x28);
6537*4882a593Smuzhiyun
6538*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 77, 0x59);
6539*4882a593Smuzhiyun
6540*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x0a);
6541*4882a593Smuzhiyun
6542*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 78, 0x0e);
6543*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 80, 0x08);
6544*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 81, 0x37);
6545*4882a593Smuzhiyun
6546*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x62);
6547*4882a593Smuzhiyun
6548*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT5350)) {
6549*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, 0x7a);
6550*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x9a);
6551*4882a593Smuzhiyun } else {
6552*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, 0x6a);
6553*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x99);
6554*4882a593Smuzhiyun }
6555*4882a593Smuzhiyun
6556*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x38);
6557*4882a593Smuzhiyun
6558*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 88, 0x90);
6559*4882a593Smuzhiyun
6560*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 91, 0x04);
6561*4882a593Smuzhiyun
6562*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 92, 0x02);
6563*4882a593Smuzhiyun
6564*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6565*4882a593Smuzhiyun
6566*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 104, 0x92);
6567*4882a593Smuzhiyun
6568*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT5350)) {
6569*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x3c);
6570*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x03);
6571*4882a593Smuzhiyun } else {
6572*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x34);
6573*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x05);
6574*4882a593Smuzhiyun }
6575*4882a593Smuzhiyun
6576*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 120, 0x50);
6577*4882a593Smuzhiyun
6578*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 137, 0x0f);
6579*4882a593Smuzhiyun
6580*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 163, 0xbd);
6581*4882a593Smuzhiyun /* Set ITxBF timeout to 0x9c40=1000msec */
6582*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 179, 0x02);
6583*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 180, 0x00);
6584*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 182, 0x40);
6585*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 180, 0x01);
6586*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 182, 0x9c);
6587*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 179, 0x00);
6588*4882a593Smuzhiyun /* Reprogram the inband interface to put right values in RXWI */
6589*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 0x04);
6590*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 0x3b);
6591*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 0x06);
6592*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 0xa0);
6593*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 0x07);
6594*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 0xa1);
6595*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 0x08);
6596*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 0xa2);
6597*4882a593Smuzhiyun
6598*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 148, 0xc8);
6599*4882a593Smuzhiyun
6600*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT5350)) {
6601*4882a593Smuzhiyun /* Antenna Software OFDM */
6602*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 150, 0x40);
6603*4882a593Smuzhiyun /* Antenna Software CCK */
6604*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 151, 0x30);
6605*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 152, 0xa3);
6606*4882a593Smuzhiyun /* Clear previously selected antenna */
6607*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 154, 0);
6608*4882a593Smuzhiyun }
6609*4882a593Smuzhiyun }
6610*4882a593Smuzhiyun
rt2800_init_bbp_3390(struct rt2x00_dev * rt2x00dev)6611*4882a593Smuzhiyun static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
6612*4882a593Smuzhiyun {
6613*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 65, 0x2c);
6614*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 66, 0x38);
6615*4882a593Smuzhiyun
6616*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x12);
6617*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x10);
6618*4882a593Smuzhiyun
6619*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x0a);
6620*4882a593Smuzhiyun
6621*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 79, 0x13);
6622*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 80, 0x05);
6623*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 81, 0x33);
6624*4882a593Smuzhiyun
6625*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x62);
6626*4882a593Smuzhiyun
6627*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, 0x6a);
6628*4882a593Smuzhiyun
6629*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x99);
6630*4882a593Smuzhiyun
6631*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x00);
6632*4882a593Smuzhiyun
6633*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 91, 0x04);
6634*4882a593Smuzhiyun
6635*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 92, 0x00);
6636*4882a593Smuzhiyun
6637*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
6638*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6639*4882a593Smuzhiyun else
6640*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0x00);
6641*4882a593Smuzhiyun
6642*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x05);
6643*4882a593Smuzhiyun
6644*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x35);
6645*4882a593Smuzhiyun
6646*4882a593Smuzhiyun rt2800_disable_unused_dac_adc(rt2x00dev);
6647*4882a593Smuzhiyun }
6648*4882a593Smuzhiyun
rt2800_init_bbp_3572(struct rt2x00_dev * rt2x00dev)6649*4882a593Smuzhiyun static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
6650*4882a593Smuzhiyun {
6651*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 31, 0x08);
6652*4882a593Smuzhiyun
6653*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 65, 0x2c);
6654*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 66, 0x38);
6655*4882a593Smuzhiyun
6656*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x12);
6657*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x10);
6658*4882a593Smuzhiyun
6659*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x0a);
6660*4882a593Smuzhiyun
6661*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 79, 0x13);
6662*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 80, 0x05);
6663*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 81, 0x33);
6664*4882a593Smuzhiyun
6665*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x62);
6666*4882a593Smuzhiyun
6667*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, 0x6a);
6668*4882a593Smuzhiyun
6669*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x99);
6670*4882a593Smuzhiyun
6671*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x00);
6672*4882a593Smuzhiyun
6673*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 91, 0x04);
6674*4882a593Smuzhiyun
6675*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 92, 0x00);
6676*4882a593Smuzhiyun
6677*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6678*4882a593Smuzhiyun
6679*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x05);
6680*4882a593Smuzhiyun
6681*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x35);
6682*4882a593Smuzhiyun
6683*4882a593Smuzhiyun rt2800_disable_unused_dac_adc(rt2x00dev);
6684*4882a593Smuzhiyun }
6685*4882a593Smuzhiyun
rt2800_init_bbp_3593(struct rt2x00_dev * rt2x00dev)6686*4882a593Smuzhiyun static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
6687*4882a593Smuzhiyun {
6688*4882a593Smuzhiyun rt2800_init_bbp_early(rt2x00dev);
6689*4882a593Smuzhiyun
6690*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 79, 0x13);
6691*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 80, 0x05);
6692*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 81, 0x33);
6693*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 137, 0x0f);
6694*4882a593Smuzhiyun
6695*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x19);
6696*4882a593Smuzhiyun
6697*4882a593Smuzhiyun /* Enable DC filter */
6698*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
6699*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6700*4882a593Smuzhiyun }
6701*4882a593Smuzhiyun
rt2800_init_bbp_3883(struct rt2x00_dev * rt2x00dev)6702*4882a593Smuzhiyun static void rt2800_init_bbp_3883(struct rt2x00_dev *rt2x00dev)
6703*4882a593Smuzhiyun {
6704*4882a593Smuzhiyun rt2800_init_bbp_early(rt2x00dev);
6705*4882a593Smuzhiyun
6706*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 4, 0x50);
6707*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 47, 0x48);
6708*4882a593Smuzhiyun
6709*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x46);
6710*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 88, 0x90);
6711*4882a593Smuzhiyun
6712*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 92, 0x02);
6713*4882a593Smuzhiyun
6714*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6715*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 104, 0x92);
6716*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x34);
6717*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x12);
6718*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 120, 0x50);
6719*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 137, 0x0f);
6720*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 163, 0x9d);
6721*4882a593Smuzhiyun
6722*4882a593Smuzhiyun /* Set ITxBF timeout to 0x9C40=1000msec */
6723*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 179, 0x02);
6724*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 180, 0x00);
6725*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 182, 0x40);
6726*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 180, 0x01);
6727*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 182, 0x9c);
6728*4882a593Smuzhiyun
6729*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 179, 0x00);
6730*4882a593Smuzhiyun
6731*4882a593Smuzhiyun /* Reprogram the inband interface to put right values in RXWI */
6732*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 0x04);
6733*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 0x3b);
6734*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 0x06);
6735*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 0xa0);
6736*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 0x07);
6737*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 0xa1);
6738*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 0x08);
6739*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 0xa2);
6740*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 148, 0xc8);
6741*4882a593Smuzhiyun }
6742*4882a593Smuzhiyun
rt2800_init_bbp_53xx(struct rt2x00_dev * rt2x00dev)6743*4882a593Smuzhiyun static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
6744*4882a593Smuzhiyun {
6745*4882a593Smuzhiyun int ant, div_mode;
6746*4882a593Smuzhiyun u16 eeprom;
6747*4882a593Smuzhiyun u8 value;
6748*4882a593Smuzhiyun
6749*4882a593Smuzhiyun rt2800_bbp4_mac_if_ctrl(rt2x00dev);
6750*4882a593Smuzhiyun
6751*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 31, 0x08);
6752*4882a593Smuzhiyun
6753*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 65, 0x2c);
6754*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 66, 0x38);
6755*4882a593Smuzhiyun
6756*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 68, 0x0b);
6757*4882a593Smuzhiyun
6758*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x12);
6759*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x13);
6760*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 75, 0x46);
6761*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 76, 0x28);
6762*4882a593Smuzhiyun
6763*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 77, 0x59);
6764*4882a593Smuzhiyun
6765*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x0a);
6766*4882a593Smuzhiyun
6767*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 79, 0x13);
6768*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 80, 0x05);
6769*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 81, 0x33);
6770*4882a593Smuzhiyun
6771*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x62);
6772*4882a593Smuzhiyun
6773*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, 0x7a);
6774*4882a593Smuzhiyun
6775*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x9a);
6776*4882a593Smuzhiyun
6777*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x38);
6778*4882a593Smuzhiyun
6779*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT5392))
6780*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 88, 0x90);
6781*4882a593Smuzhiyun
6782*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 91, 0x04);
6783*4882a593Smuzhiyun
6784*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 92, 0x02);
6785*4882a593Smuzhiyun
6786*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT5392)) {
6787*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 95, 0x9a);
6788*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 98, 0x12);
6789*4882a593Smuzhiyun }
6790*4882a593Smuzhiyun
6791*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6792*4882a593Smuzhiyun
6793*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 104, 0x92);
6794*4882a593Smuzhiyun
6795*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x3c);
6796*4882a593Smuzhiyun
6797*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT5390))
6798*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x03);
6799*4882a593Smuzhiyun else if (rt2x00_rt(rt2x00dev, RT5392))
6800*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x12);
6801*4882a593Smuzhiyun else
6802*4882a593Smuzhiyun WARN_ON(1);
6803*4882a593Smuzhiyun
6804*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 128, 0x12);
6805*4882a593Smuzhiyun
6806*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT5392)) {
6807*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 134, 0xd0);
6808*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 135, 0xf6);
6809*4882a593Smuzhiyun }
6810*4882a593Smuzhiyun
6811*4882a593Smuzhiyun rt2800_disable_unused_dac_adc(rt2x00dev);
6812*4882a593Smuzhiyun
6813*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
6814*4882a593Smuzhiyun div_mode = rt2x00_get_field16(eeprom,
6815*4882a593Smuzhiyun EEPROM_NIC_CONF1_ANT_DIVERSITY);
6816*4882a593Smuzhiyun ant = (div_mode == 3) ? 1 : 0;
6817*4882a593Smuzhiyun
6818*4882a593Smuzhiyun /* check if this is a Bluetooth combo card */
6819*4882a593Smuzhiyun if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
6820*4882a593Smuzhiyun u32 reg;
6821*4882a593Smuzhiyun
6822*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
6823*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_DIR3, 0);
6824*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_DIR6, 0);
6825*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_VAL3, 0);
6826*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_VAL6, 0);
6827*4882a593Smuzhiyun if (ant == 0)
6828*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_VAL3, 1);
6829*4882a593Smuzhiyun else if (ant == 1)
6830*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_VAL6, 1);
6831*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
6832*4882a593Smuzhiyun }
6833*4882a593Smuzhiyun
6834*4882a593Smuzhiyun /* These chips have hardware RX antenna diversity */
6835*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R) ||
6836*4882a593Smuzhiyun rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5370G)) {
6837*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
6838*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
6839*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
6840*4882a593Smuzhiyun }
6841*4882a593Smuzhiyun
6842*4882a593Smuzhiyun value = rt2800_bbp_read(rt2x00dev, 152);
6843*4882a593Smuzhiyun if (ant == 0)
6844*4882a593Smuzhiyun rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
6845*4882a593Smuzhiyun else
6846*4882a593Smuzhiyun rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
6847*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 152, value);
6848*4882a593Smuzhiyun
6849*4882a593Smuzhiyun rt2800_init_freq_calibration(rt2x00dev);
6850*4882a593Smuzhiyun }
6851*4882a593Smuzhiyun
rt2800_init_bbp_5592(struct rt2x00_dev * rt2x00dev)6852*4882a593Smuzhiyun static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
6853*4882a593Smuzhiyun {
6854*4882a593Smuzhiyun int ant, div_mode;
6855*4882a593Smuzhiyun u16 eeprom;
6856*4882a593Smuzhiyun u8 value;
6857*4882a593Smuzhiyun
6858*4882a593Smuzhiyun rt2800_init_bbp_early(rt2x00dev);
6859*4882a593Smuzhiyun
6860*4882a593Smuzhiyun value = rt2800_bbp_read(rt2x00dev, 105);
6861*4882a593Smuzhiyun rt2x00_set_field8(&value, BBP105_MLD,
6862*4882a593Smuzhiyun rt2x00dev->default_ant.rx_chain_num == 2);
6863*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, value);
6864*4882a593Smuzhiyun
6865*4882a593Smuzhiyun rt2800_bbp4_mac_if_ctrl(rt2x00dev);
6866*4882a593Smuzhiyun
6867*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 20, 0x06);
6868*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 31, 0x08);
6869*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 65, 0x2C);
6870*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 68, 0xDD);
6871*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x1A);
6872*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x05);
6873*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x13);
6874*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 74, 0x0F);
6875*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 75, 0x4F);
6876*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 76, 0x28);
6877*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 77, 0x59);
6878*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x9A);
6879*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x38);
6880*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 88, 0x90);
6881*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 91, 0x04);
6882*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 92, 0x02);
6883*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 95, 0x9a);
6884*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 98, 0x12);
6885*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0xC0);
6886*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 104, 0x92);
6887*4882a593Smuzhiyun /* FIXME BBP105 owerwrite */
6888*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x3C);
6889*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x35);
6890*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 128, 0x12);
6891*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 134, 0xD0);
6892*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 135, 0xF6);
6893*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 137, 0x0F);
6894*4882a593Smuzhiyun
6895*4882a593Smuzhiyun /* Initialize GLRT (Generalized Likehood Radio Test) */
6896*4882a593Smuzhiyun rt2800_init_bbp_5592_glrt(rt2x00dev);
6897*4882a593Smuzhiyun
6898*4882a593Smuzhiyun rt2800_bbp4_mac_if_ctrl(rt2x00dev);
6899*4882a593Smuzhiyun
6900*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
6901*4882a593Smuzhiyun div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
6902*4882a593Smuzhiyun ant = (div_mode == 3) ? 1 : 0;
6903*4882a593Smuzhiyun value = rt2800_bbp_read(rt2x00dev, 152);
6904*4882a593Smuzhiyun if (ant == 0) {
6905*4882a593Smuzhiyun /* Main antenna */
6906*4882a593Smuzhiyun rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
6907*4882a593Smuzhiyun } else {
6908*4882a593Smuzhiyun /* Auxiliary antenna */
6909*4882a593Smuzhiyun rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
6910*4882a593Smuzhiyun }
6911*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 152, value);
6912*4882a593Smuzhiyun
6913*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
6914*4882a593Smuzhiyun value = rt2800_bbp_read(rt2x00dev, 254);
6915*4882a593Smuzhiyun rt2x00_set_field8(&value, BBP254_BIT7, 1);
6916*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 254, value);
6917*4882a593Smuzhiyun }
6918*4882a593Smuzhiyun
6919*4882a593Smuzhiyun rt2800_init_freq_calibration(rt2x00dev);
6920*4882a593Smuzhiyun
6921*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x19);
6922*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
6923*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0xc0);
6924*4882a593Smuzhiyun }
6925*4882a593Smuzhiyun
rt2800_bbp_glrt_write(struct rt2x00_dev * rt2x00dev,const u8 reg,const u8 value)6926*4882a593Smuzhiyun static void rt2800_bbp_glrt_write(struct rt2x00_dev *rt2x00dev,
6927*4882a593Smuzhiyun const u8 reg, const u8 value)
6928*4882a593Smuzhiyun {
6929*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 195, reg);
6930*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 196, value);
6931*4882a593Smuzhiyun }
6932*4882a593Smuzhiyun
rt2800_bbp_dcoc_write(struct rt2x00_dev * rt2x00dev,const u8 reg,const u8 value)6933*4882a593Smuzhiyun static void rt2800_bbp_dcoc_write(struct rt2x00_dev *rt2x00dev,
6934*4882a593Smuzhiyun const u8 reg, const u8 value)
6935*4882a593Smuzhiyun {
6936*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 158, reg);
6937*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 159, value);
6938*4882a593Smuzhiyun }
6939*4882a593Smuzhiyun
rt2800_bbp_dcoc_read(struct rt2x00_dev * rt2x00dev,const u8 reg)6940*4882a593Smuzhiyun static u8 rt2800_bbp_dcoc_read(struct rt2x00_dev *rt2x00dev, const u8 reg)
6941*4882a593Smuzhiyun {
6942*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 158, reg);
6943*4882a593Smuzhiyun return rt2800_bbp_read(rt2x00dev, 159);
6944*4882a593Smuzhiyun }
6945*4882a593Smuzhiyun
rt2800_init_bbp_6352(struct rt2x00_dev * rt2x00dev)6946*4882a593Smuzhiyun static void rt2800_init_bbp_6352(struct rt2x00_dev *rt2x00dev)
6947*4882a593Smuzhiyun {
6948*4882a593Smuzhiyun u8 bbp;
6949*4882a593Smuzhiyun
6950*4882a593Smuzhiyun /* Apply Maximum Likelihood Detection (MLD) for 2 stream case */
6951*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 105);
6952*4882a593Smuzhiyun rt2x00_set_field8(&bbp, BBP105_MLD,
6953*4882a593Smuzhiyun rt2x00dev->default_ant.rx_chain_num == 2);
6954*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, bbp);
6955*4882a593Smuzhiyun
6956*4882a593Smuzhiyun /* Avoid data loss and CRC errors */
6957*4882a593Smuzhiyun rt2800_bbp4_mac_if_ctrl(rt2x00dev);
6958*4882a593Smuzhiyun
6959*4882a593Smuzhiyun /* Fix I/Q swap issue */
6960*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 1);
6961*4882a593Smuzhiyun bbp |= 0x04;
6962*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 1, bbp);
6963*4882a593Smuzhiyun
6964*4882a593Smuzhiyun /* BBP for G band */
6965*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 3, 0x08);
6966*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 4, 0x00); /* rt2800_bbp4_mac_if_ctrl? */
6967*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 6, 0x08);
6968*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 14, 0x09);
6969*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 15, 0xFF);
6970*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 16, 0x01);
6971*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 20, 0x06);
6972*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 21, 0x00);
6973*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 22, 0x00);
6974*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 27, 0x00);
6975*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 28, 0x00);
6976*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 30, 0x00);
6977*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 31, 0x48);
6978*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 47, 0x40);
6979*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 62, 0x00);
6980*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 63, 0x00);
6981*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 64, 0x00);
6982*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 65, 0x2C);
6983*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 66, 0x1C);
6984*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 67, 0x20);
6985*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 68, 0xDD);
6986*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 69, 0x10);
6987*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 70, 0x05);
6988*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 73, 0x18);
6989*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 74, 0x0F);
6990*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 75, 0x60);
6991*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 76, 0x44);
6992*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 77, 0x59);
6993*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 78, 0x1E);
6994*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 79, 0x1C);
6995*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 80, 0x0C);
6996*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 81, 0x3A);
6997*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0xB6);
6998*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 83, 0x9A);
6999*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 84, 0x9A);
7000*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 86, 0x38);
7001*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 88, 0x90);
7002*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 91, 0x04);
7003*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 92, 0x02);
7004*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 95, 0x9A);
7005*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 96, 0x00);
7006*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0xC0);
7007*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 104, 0x92);
7008*4882a593Smuzhiyun /* FIXME BBP105 owerwrite */
7009*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x3C);
7010*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x12);
7011*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 109, 0x00);
7012*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 134, 0x10);
7013*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 135, 0xA6);
7014*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 137, 0x04);
7015*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 0x30);
7016*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 0xF7);
7017*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 160, 0xEC);
7018*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 161, 0xC4);
7019*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 162, 0x77);
7020*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 163, 0xF9);
7021*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 164, 0x00);
7022*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 165, 0x00);
7023*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 186, 0x00);
7024*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 187, 0x00);
7025*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 188, 0x00);
7026*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 186, 0x00);
7027*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 187, 0x01);
7028*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 188, 0x00);
7029*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 189, 0x00);
7030*4882a593Smuzhiyun
7031*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 91, 0x06);
7032*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 92, 0x04);
7033*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 93, 0x54);
7034*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 99, 0x50);
7035*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 148, 0x84);
7036*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 167, 0x80);
7037*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 178, 0xFF);
7038*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x13);
7039*4882a593Smuzhiyun
7040*4882a593Smuzhiyun /* BBP for G band GLRT function (BBP_128 ~ BBP_221) */
7041*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 0, 0x00);
7042*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 1, 0x14);
7043*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 2, 0x20);
7044*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 3, 0x0A);
7045*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 10, 0x16);
7046*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 11, 0x06);
7047*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 12, 0x02);
7048*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 13, 0x07);
7049*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 14, 0x05);
7050*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 15, 0x09);
7051*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 16, 0x20);
7052*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 17, 0x08);
7053*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 18, 0x4A);
7054*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 19, 0x00);
7055*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 20, 0x00);
7056*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 128, 0xE0);
7057*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 129, 0x1F);
7058*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 130, 0x4F);
7059*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 131, 0x32);
7060*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 132, 0x08);
7061*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 133, 0x28);
7062*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 134, 0x19);
7063*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 135, 0x0A);
7064*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 138, 0x16);
7065*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 139, 0x10);
7066*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 140, 0x10);
7067*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 141, 0x1A);
7068*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 142, 0x36);
7069*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 143, 0x2C);
7070*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 144, 0x26);
7071*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 145, 0x24);
7072*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 146, 0x42);
7073*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 147, 0x40);
7074*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 148, 0x30);
7075*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 149, 0x29);
7076*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 150, 0x4C);
7077*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 151, 0x46);
7078*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 152, 0x3D);
7079*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 153, 0x40);
7080*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 154, 0x3E);
7081*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 155, 0x38);
7082*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 156, 0x3D);
7083*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 157, 0x2F);
7084*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 158, 0x3C);
7085*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 159, 0x34);
7086*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 160, 0x2C);
7087*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 161, 0x2F);
7088*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 162, 0x3C);
7089*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 163, 0x35);
7090*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 164, 0x2E);
7091*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 165, 0x2F);
7092*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 166, 0x49);
7093*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 167, 0x41);
7094*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 168, 0x36);
7095*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 169, 0x39);
7096*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 170, 0x30);
7097*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 171, 0x30);
7098*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 172, 0x0E);
7099*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 173, 0x0D);
7100*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 174, 0x28);
7101*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 175, 0x21);
7102*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 176, 0x1C);
7103*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 177, 0x16);
7104*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 178, 0x50);
7105*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 179, 0x4A);
7106*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 180, 0x43);
7107*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 181, 0x50);
7108*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 182, 0x10);
7109*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 183, 0x10);
7110*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 184, 0x10);
7111*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 185, 0x10);
7112*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 200, 0x7D);
7113*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 201, 0x14);
7114*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 202, 0x32);
7115*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 203, 0x2C);
7116*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 204, 0x36);
7117*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 205, 0x4C);
7118*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 206, 0x43);
7119*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 207, 0x2C);
7120*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 208, 0x2E);
7121*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 209, 0x36);
7122*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 210, 0x30);
7123*4882a593Smuzhiyun rt2800_bbp_glrt_write(rt2x00dev, 211, 0x6E);
7124*4882a593Smuzhiyun
7125*4882a593Smuzhiyun /* BBP for G band DCOC function */
7126*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 140, 0x0C);
7127*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 141, 0x00);
7128*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 142, 0x10);
7129*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 143, 0x10);
7130*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 144, 0x10);
7131*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 145, 0x10);
7132*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 146, 0x08);
7133*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 147, 0x40);
7134*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 148, 0x04);
7135*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 149, 0x04);
7136*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 150, 0x08);
7137*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 151, 0x08);
7138*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 152, 0x03);
7139*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 153, 0x03);
7140*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 154, 0x03);
7141*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 155, 0x02);
7142*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 156, 0x40);
7143*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 157, 0x40);
7144*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 158, 0x64);
7145*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 159, 0x64);
7146*4882a593Smuzhiyun
7147*4882a593Smuzhiyun rt2800_bbp4_mac_if_ctrl(rt2x00dev);
7148*4882a593Smuzhiyun }
7149*4882a593Smuzhiyun
rt2800_init_bbp(struct rt2x00_dev * rt2x00dev)7150*4882a593Smuzhiyun static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
7151*4882a593Smuzhiyun {
7152*4882a593Smuzhiyun unsigned int i;
7153*4882a593Smuzhiyun u16 eeprom;
7154*4882a593Smuzhiyun u8 reg_id;
7155*4882a593Smuzhiyun u8 value;
7156*4882a593Smuzhiyun
7157*4882a593Smuzhiyun if (rt2800_is_305x_soc(rt2x00dev))
7158*4882a593Smuzhiyun rt2800_init_bbp_305x_soc(rt2x00dev);
7159*4882a593Smuzhiyun
7160*4882a593Smuzhiyun switch (rt2x00dev->chip.rt) {
7161*4882a593Smuzhiyun case RT2860:
7162*4882a593Smuzhiyun case RT2872:
7163*4882a593Smuzhiyun case RT2883:
7164*4882a593Smuzhiyun rt2800_init_bbp_28xx(rt2x00dev);
7165*4882a593Smuzhiyun break;
7166*4882a593Smuzhiyun case RT3070:
7167*4882a593Smuzhiyun case RT3071:
7168*4882a593Smuzhiyun case RT3090:
7169*4882a593Smuzhiyun rt2800_init_bbp_30xx(rt2x00dev);
7170*4882a593Smuzhiyun break;
7171*4882a593Smuzhiyun case RT3290:
7172*4882a593Smuzhiyun rt2800_init_bbp_3290(rt2x00dev);
7173*4882a593Smuzhiyun break;
7174*4882a593Smuzhiyun case RT3352:
7175*4882a593Smuzhiyun case RT5350:
7176*4882a593Smuzhiyun rt2800_init_bbp_3352(rt2x00dev);
7177*4882a593Smuzhiyun break;
7178*4882a593Smuzhiyun case RT3390:
7179*4882a593Smuzhiyun rt2800_init_bbp_3390(rt2x00dev);
7180*4882a593Smuzhiyun break;
7181*4882a593Smuzhiyun case RT3572:
7182*4882a593Smuzhiyun rt2800_init_bbp_3572(rt2x00dev);
7183*4882a593Smuzhiyun break;
7184*4882a593Smuzhiyun case RT3593:
7185*4882a593Smuzhiyun rt2800_init_bbp_3593(rt2x00dev);
7186*4882a593Smuzhiyun return;
7187*4882a593Smuzhiyun case RT3883:
7188*4882a593Smuzhiyun rt2800_init_bbp_3883(rt2x00dev);
7189*4882a593Smuzhiyun return;
7190*4882a593Smuzhiyun case RT5390:
7191*4882a593Smuzhiyun case RT5392:
7192*4882a593Smuzhiyun rt2800_init_bbp_53xx(rt2x00dev);
7193*4882a593Smuzhiyun break;
7194*4882a593Smuzhiyun case RT5592:
7195*4882a593Smuzhiyun rt2800_init_bbp_5592(rt2x00dev);
7196*4882a593Smuzhiyun return;
7197*4882a593Smuzhiyun case RT6352:
7198*4882a593Smuzhiyun rt2800_init_bbp_6352(rt2x00dev);
7199*4882a593Smuzhiyun break;
7200*4882a593Smuzhiyun }
7201*4882a593Smuzhiyun
7202*4882a593Smuzhiyun for (i = 0; i < EEPROM_BBP_SIZE; i++) {
7203*4882a593Smuzhiyun eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
7204*4882a593Smuzhiyun EEPROM_BBP_START, i);
7205*4882a593Smuzhiyun
7206*4882a593Smuzhiyun if (eeprom != 0xffff && eeprom != 0x0000) {
7207*4882a593Smuzhiyun reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
7208*4882a593Smuzhiyun value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
7209*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, reg_id, value);
7210*4882a593Smuzhiyun }
7211*4882a593Smuzhiyun }
7212*4882a593Smuzhiyun }
7213*4882a593Smuzhiyun
rt2800_led_open_drain_enable(struct rt2x00_dev * rt2x00dev)7214*4882a593Smuzhiyun static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
7215*4882a593Smuzhiyun {
7216*4882a593Smuzhiyun u32 reg;
7217*4882a593Smuzhiyun
7218*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, OPT_14_CSR);
7219*4882a593Smuzhiyun rt2x00_set_field32(®, OPT_14_CSR_BIT0, 1);
7220*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
7221*4882a593Smuzhiyun }
7222*4882a593Smuzhiyun
rt2800_init_rx_filter(struct rt2x00_dev * rt2x00dev,bool bw40,u8 filter_target)7223*4882a593Smuzhiyun static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
7224*4882a593Smuzhiyun u8 filter_target)
7225*4882a593Smuzhiyun {
7226*4882a593Smuzhiyun unsigned int i;
7227*4882a593Smuzhiyun u8 bbp;
7228*4882a593Smuzhiyun u8 rfcsr;
7229*4882a593Smuzhiyun u8 passband;
7230*4882a593Smuzhiyun u8 stopband;
7231*4882a593Smuzhiyun u8 overtuned = 0;
7232*4882a593Smuzhiyun u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
7233*4882a593Smuzhiyun
7234*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
7235*4882a593Smuzhiyun
7236*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 4);
7237*4882a593Smuzhiyun rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
7238*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 4, bbp);
7239*4882a593Smuzhiyun
7240*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 31);
7241*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
7242*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
7243*4882a593Smuzhiyun
7244*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 22);
7245*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
7246*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
7247*4882a593Smuzhiyun
7248*4882a593Smuzhiyun /*
7249*4882a593Smuzhiyun * Set power & frequency of passband test tone
7250*4882a593Smuzhiyun */
7251*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 24, 0);
7252*4882a593Smuzhiyun
7253*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
7254*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 25, 0x90);
7255*4882a593Smuzhiyun msleep(1);
7256*4882a593Smuzhiyun
7257*4882a593Smuzhiyun passband = rt2800_bbp_read(rt2x00dev, 55);
7258*4882a593Smuzhiyun if (passband)
7259*4882a593Smuzhiyun break;
7260*4882a593Smuzhiyun }
7261*4882a593Smuzhiyun
7262*4882a593Smuzhiyun /*
7263*4882a593Smuzhiyun * Set power & frequency of stopband test tone
7264*4882a593Smuzhiyun */
7265*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 24, 0x06);
7266*4882a593Smuzhiyun
7267*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
7268*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 25, 0x90);
7269*4882a593Smuzhiyun msleep(1);
7270*4882a593Smuzhiyun
7271*4882a593Smuzhiyun stopband = rt2800_bbp_read(rt2x00dev, 55);
7272*4882a593Smuzhiyun
7273*4882a593Smuzhiyun if ((passband - stopband) <= filter_target) {
7274*4882a593Smuzhiyun rfcsr24++;
7275*4882a593Smuzhiyun overtuned += ((passband - stopband) == filter_target);
7276*4882a593Smuzhiyun } else
7277*4882a593Smuzhiyun break;
7278*4882a593Smuzhiyun
7279*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
7280*4882a593Smuzhiyun }
7281*4882a593Smuzhiyun
7282*4882a593Smuzhiyun rfcsr24 -= !!overtuned;
7283*4882a593Smuzhiyun
7284*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
7285*4882a593Smuzhiyun return rfcsr24;
7286*4882a593Smuzhiyun }
7287*4882a593Smuzhiyun
rt2800_rf_init_calibration(struct rt2x00_dev * rt2x00dev,const unsigned int rf_reg)7288*4882a593Smuzhiyun static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
7289*4882a593Smuzhiyun const unsigned int rf_reg)
7290*4882a593Smuzhiyun {
7291*4882a593Smuzhiyun u8 rfcsr;
7292*4882a593Smuzhiyun
7293*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, rf_reg);
7294*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
7295*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
7296*4882a593Smuzhiyun msleep(1);
7297*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
7298*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
7299*4882a593Smuzhiyun }
7300*4882a593Smuzhiyun
rt2800_rx_filter_calibration(struct rt2x00_dev * rt2x00dev)7301*4882a593Smuzhiyun static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
7302*4882a593Smuzhiyun {
7303*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
7304*4882a593Smuzhiyun u8 filter_tgt_bw20;
7305*4882a593Smuzhiyun u8 filter_tgt_bw40;
7306*4882a593Smuzhiyun u8 rfcsr, bbp;
7307*4882a593Smuzhiyun
7308*4882a593Smuzhiyun /*
7309*4882a593Smuzhiyun * TODO: sync filter_tgt values with vendor driver
7310*4882a593Smuzhiyun */
7311*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3070)) {
7312*4882a593Smuzhiyun filter_tgt_bw20 = 0x16;
7313*4882a593Smuzhiyun filter_tgt_bw40 = 0x19;
7314*4882a593Smuzhiyun } else {
7315*4882a593Smuzhiyun filter_tgt_bw20 = 0x13;
7316*4882a593Smuzhiyun filter_tgt_bw40 = 0x15;
7317*4882a593Smuzhiyun }
7318*4882a593Smuzhiyun
7319*4882a593Smuzhiyun drv_data->calibration_bw20 =
7320*4882a593Smuzhiyun rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
7321*4882a593Smuzhiyun drv_data->calibration_bw40 =
7322*4882a593Smuzhiyun rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
7323*4882a593Smuzhiyun
7324*4882a593Smuzhiyun /*
7325*4882a593Smuzhiyun * Save BBP 25 & 26 values for later use in channel switching (for 3052)
7326*4882a593Smuzhiyun */
7327*4882a593Smuzhiyun drv_data->bbp25 = rt2800_bbp_read(rt2x00dev, 25);
7328*4882a593Smuzhiyun drv_data->bbp26 = rt2800_bbp_read(rt2x00dev, 26);
7329*4882a593Smuzhiyun
7330*4882a593Smuzhiyun /*
7331*4882a593Smuzhiyun * Set back to initial state
7332*4882a593Smuzhiyun */
7333*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 24, 0);
7334*4882a593Smuzhiyun
7335*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 22);
7336*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
7337*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
7338*4882a593Smuzhiyun
7339*4882a593Smuzhiyun /*
7340*4882a593Smuzhiyun * Set BBP back to BW20
7341*4882a593Smuzhiyun */
7342*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 4);
7343*4882a593Smuzhiyun rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
7344*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 4, bbp);
7345*4882a593Smuzhiyun }
7346*4882a593Smuzhiyun
rt2800_normal_mode_setup_3xxx(struct rt2x00_dev * rt2x00dev)7347*4882a593Smuzhiyun static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
7348*4882a593Smuzhiyun {
7349*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
7350*4882a593Smuzhiyun u8 min_gain, rfcsr, bbp;
7351*4882a593Smuzhiyun u16 eeprom;
7352*4882a593Smuzhiyun
7353*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 17);
7354*4882a593Smuzhiyun
7355*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
7356*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3070) ||
7357*4882a593Smuzhiyun rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
7358*4882a593Smuzhiyun rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
7359*4882a593Smuzhiyun rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
7360*4882a593Smuzhiyun if (!rt2x00_has_cap_external_lna_bg(rt2x00dev))
7361*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
7362*4882a593Smuzhiyun }
7363*4882a593Smuzhiyun
7364*4882a593Smuzhiyun min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
7365*4882a593Smuzhiyun if (drv_data->txmixer_gain_24g >= min_gain) {
7366*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
7367*4882a593Smuzhiyun drv_data->txmixer_gain_24g);
7368*4882a593Smuzhiyun }
7369*4882a593Smuzhiyun
7370*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
7371*4882a593Smuzhiyun
7372*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3090)) {
7373*4882a593Smuzhiyun /* Turn off unused DAC1 and ADC1 to reduce power consumption */
7374*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 138);
7375*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
7376*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
7377*4882a593Smuzhiyun rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
7378*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
7379*4882a593Smuzhiyun rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
7380*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 138, bbp);
7381*4882a593Smuzhiyun }
7382*4882a593Smuzhiyun
7383*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3070)) {
7384*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 27);
7385*4882a593Smuzhiyun if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
7386*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
7387*4882a593Smuzhiyun else
7388*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
7389*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
7390*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
7391*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
7392*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
7393*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT3071) ||
7394*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3090) ||
7395*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3390)) {
7396*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
7397*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
7398*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
7399*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
7400*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
7401*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
7402*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
7403*4882a593Smuzhiyun
7404*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 15);
7405*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
7406*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
7407*4882a593Smuzhiyun
7408*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 20);
7409*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
7410*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
7411*4882a593Smuzhiyun
7412*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 21);
7413*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
7414*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
7415*4882a593Smuzhiyun }
7416*4882a593Smuzhiyun }
7417*4882a593Smuzhiyun
rt2800_normal_mode_setup_3593(struct rt2x00_dev * rt2x00dev)7418*4882a593Smuzhiyun static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
7419*4882a593Smuzhiyun {
7420*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
7421*4882a593Smuzhiyun u8 rfcsr;
7422*4882a593Smuzhiyun u8 tx_gain;
7423*4882a593Smuzhiyun
7424*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
7425*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
7426*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
7427*4882a593Smuzhiyun
7428*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 51);
7429*4882a593Smuzhiyun tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
7430*4882a593Smuzhiyun RFCSR17_TXMIXER_GAIN);
7431*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
7432*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
7433*4882a593Smuzhiyun
7434*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 38);
7435*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
7436*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
7437*4882a593Smuzhiyun
7438*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 39);
7439*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
7440*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
7441*4882a593Smuzhiyun
7442*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
7443*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
7444*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
7445*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
7446*4882a593Smuzhiyun
7447*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
7448*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
7449*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
7450*4882a593Smuzhiyun
7451*4882a593Smuzhiyun /* TODO: enable stream mode */
7452*4882a593Smuzhiyun }
7453*4882a593Smuzhiyun
rt2800_normal_mode_setup_5xxx(struct rt2x00_dev * rt2x00dev)7454*4882a593Smuzhiyun static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
7455*4882a593Smuzhiyun {
7456*4882a593Smuzhiyun u8 reg;
7457*4882a593Smuzhiyun u16 eeprom;
7458*4882a593Smuzhiyun
7459*4882a593Smuzhiyun /* Turn off unused DAC1 and ADC1 to reduce power consumption */
7460*4882a593Smuzhiyun reg = rt2800_bbp_read(rt2x00dev, 138);
7461*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
7462*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
7463*4882a593Smuzhiyun rt2x00_set_field8(®, BBP138_RX_ADC1, 0);
7464*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
7465*4882a593Smuzhiyun rt2x00_set_field8(®, BBP138_TX_DAC1, 1);
7466*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 138, reg);
7467*4882a593Smuzhiyun
7468*4882a593Smuzhiyun reg = rt2800_rfcsr_read(rt2x00dev, 38);
7469*4882a593Smuzhiyun rt2x00_set_field8(®, RFCSR38_RX_LO1_EN, 0);
7470*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 38, reg);
7471*4882a593Smuzhiyun
7472*4882a593Smuzhiyun reg = rt2800_rfcsr_read(rt2x00dev, 39);
7473*4882a593Smuzhiyun rt2x00_set_field8(®, RFCSR39_RX_LO2_EN, 0);
7474*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, reg);
7475*4882a593Smuzhiyun
7476*4882a593Smuzhiyun rt2800_bbp4_mac_if_ctrl(rt2x00dev);
7477*4882a593Smuzhiyun
7478*4882a593Smuzhiyun reg = rt2800_rfcsr_read(rt2x00dev, 30);
7479*4882a593Smuzhiyun rt2x00_set_field8(®, RFCSR30_RX_VCM, 2);
7480*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, reg);
7481*4882a593Smuzhiyun }
7482*4882a593Smuzhiyun
rt2800_init_rfcsr_305x_soc(struct rt2x00_dev * rt2x00dev)7483*4882a593Smuzhiyun static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
7484*4882a593Smuzhiyun {
7485*4882a593Smuzhiyun rt2800_rf_init_calibration(rt2x00dev, 30);
7486*4882a593Smuzhiyun
7487*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
7488*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
7489*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
7490*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
7491*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
7492*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
7493*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
7494*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
7495*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
7496*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
7497*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
7498*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
7499*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
7500*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
7501*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
7502*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
7503*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
7504*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
7505*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
7506*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
7507*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
7508*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
7509*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
7510*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
7511*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
7512*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
7513*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
7514*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
7515*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
7516*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
7517*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
7518*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
7519*4882a593Smuzhiyun }
7520*4882a593Smuzhiyun
rt2800_init_rfcsr_30xx(struct rt2x00_dev * rt2x00dev)7521*4882a593Smuzhiyun static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
7522*4882a593Smuzhiyun {
7523*4882a593Smuzhiyun u8 rfcsr;
7524*4882a593Smuzhiyun u16 eeprom;
7525*4882a593Smuzhiyun u32 reg;
7526*4882a593Smuzhiyun
7527*4882a593Smuzhiyun /* XXX vendor driver do this only for 3070 */
7528*4882a593Smuzhiyun rt2800_rf_init_calibration(rt2x00dev, 30);
7529*4882a593Smuzhiyun
7530*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
7531*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
7532*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
7533*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
7534*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
7535*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
7536*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
7537*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
7538*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
7539*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
7540*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
7541*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
7542*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
7543*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
7544*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
7545*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
7546*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
7547*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x03);
7548*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
7549*4882a593Smuzhiyun
7550*4882a593Smuzhiyun if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
7551*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
7552*4882a593Smuzhiyun rt2x00_set_field32(®, LDO_CFG0_BGSEL, 1);
7553*4882a593Smuzhiyun rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, 3);
7554*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
7555*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT3071) ||
7556*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3090)) {
7557*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
7558*4882a593Smuzhiyun
7559*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
7560*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
7561*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
7562*4882a593Smuzhiyun
7563*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
7564*4882a593Smuzhiyun rt2x00_set_field32(®, LDO_CFG0_BGSEL, 1);
7565*4882a593Smuzhiyun if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
7566*4882a593Smuzhiyun rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
7567*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
7568*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
7569*4882a593Smuzhiyun rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, 3);
7570*4882a593Smuzhiyun else
7571*4882a593Smuzhiyun rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, 0);
7572*4882a593Smuzhiyun }
7573*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
7574*4882a593Smuzhiyun
7575*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
7576*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_SWITCH_5, 0);
7577*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
7578*4882a593Smuzhiyun }
7579*4882a593Smuzhiyun
7580*4882a593Smuzhiyun rt2800_rx_filter_calibration(rt2x00dev);
7581*4882a593Smuzhiyun
7582*4882a593Smuzhiyun if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
7583*4882a593Smuzhiyun rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
7584*4882a593Smuzhiyun rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
7585*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
7586*4882a593Smuzhiyun
7587*4882a593Smuzhiyun rt2800_led_open_drain_enable(rt2x00dev);
7588*4882a593Smuzhiyun rt2800_normal_mode_setup_3xxx(rt2x00dev);
7589*4882a593Smuzhiyun }
7590*4882a593Smuzhiyun
rt2800_init_rfcsr_3290(struct rt2x00_dev * rt2x00dev)7591*4882a593Smuzhiyun static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
7592*4882a593Smuzhiyun {
7593*4882a593Smuzhiyun u8 rfcsr;
7594*4882a593Smuzhiyun
7595*4882a593Smuzhiyun rt2800_rf_init_calibration(rt2x00dev, 2);
7596*4882a593Smuzhiyun
7597*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
7598*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
7599*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
7600*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
7601*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
7602*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
7603*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
7604*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
7605*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
7606*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
7607*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
7608*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
7609*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
7610*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
7611*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
7612*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
7613*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
7614*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
7615*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
7616*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
7617*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
7618*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
7619*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
7620*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
7621*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
7622*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
7623*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
7624*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
7625*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
7626*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
7627*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
7628*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
7629*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
7630*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
7631*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
7632*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
7633*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
7634*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
7635*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
7636*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
7637*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
7638*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
7639*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
7640*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
7641*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
7642*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
7643*4882a593Smuzhiyun
7644*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 29);
7645*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
7646*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
7647*4882a593Smuzhiyun
7648*4882a593Smuzhiyun rt2800_led_open_drain_enable(rt2x00dev);
7649*4882a593Smuzhiyun rt2800_normal_mode_setup_3xxx(rt2x00dev);
7650*4882a593Smuzhiyun }
7651*4882a593Smuzhiyun
rt2800_init_rfcsr_3352(struct rt2x00_dev * rt2x00dev)7652*4882a593Smuzhiyun static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
7653*4882a593Smuzhiyun {
7654*4882a593Smuzhiyun int tx0_ext_pa = test_bit(CAPABILITY_EXTERNAL_PA_TX0,
7655*4882a593Smuzhiyun &rt2x00dev->cap_flags);
7656*4882a593Smuzhiyun int tx1_ext_pa = test_bit(CAPABILITY_EXTERNAL_PA_TX1,
7657*4882a593Smuzhiyun &rt2x00dev->cap_flags);
7658*4882a593Smuzhiyun u8 rfcsr;
7659*4882a593Smuzhiyun
7660*4882a593Smuzhiyun rt2800_rf_init_calibration(rt2x00dev, 30);
7661*4882a593Smuzhiyun
7662*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
7663*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
7664*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
7665*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
7666*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
7667*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
7668*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
7669*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
7670*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
7671*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
7672*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
7673*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
7674*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
7675*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
7676*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
7677*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
7678*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
7679*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
7680*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
7681*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
7682*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
7683*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
7684*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
7685*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
7686*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
7687*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
7688*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
7689*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
7690*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
7691*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
7692*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
7693*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
7694*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
7695*4882a593Smuzhiyun rfcsr = 0x01;
7696*4882a593Smuzhiyun if (tx0_ext_pa)
7697*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR34_TX0_EXT_PA, 1);
7698*4882a593Smuzhiyun if (tx1_ext_pa)
7699*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR34_TX1_EXT_PA, 1);
7700*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
7701*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
7702*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
7703*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
7704*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
7705*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
7706*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
7707*4882a593Smuzhiyun rfcsr = 0x52;
7708*4882a593Smuzhiyun if (!tx0_ext_pa) {
7709*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR41_BIT1, 1);
7710*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR41_BIT4, 1);
7711*4882a593Smuzhiyun }
7712*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 41, rfcsr);
7713*4882a593Smuzhiyun rfcsr = 0x52;
7714*4882a593Smuzhiyun if (!tx1_ext_pa) {
7715*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR42_BIT1, 1);
7716*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR42_BIT4, 1);
7717*4882a593Smuzhiyun }
7718*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 42, rfcsr);
7719*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
7720*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
7721*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
7722*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
7723*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
7724*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
7725*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
7726*4882a593Smuzhiyun rfcsr = 0x2d;
7727*4882a593Smuzhiyun if (tx0_ext_pa)
7728*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR50_TX0_EXT_PA, 1);
7729*4882a593Smuzhiyun if (tx1_ext_pa)
7730*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR50_TX1_EXT_PA, 1);
7731*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
7732*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 51, (tx0_ext_pa ? 0x52 : 0x7f));
7733*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, (tx0_ext_pa ? 0xc0 : 0x00));
7734*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 53, (tx0_ext_pa ? 0xd2 : 0x52));
7735*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 54, (tx0_ext_pa ? 0xc0 : 0x1b));
7736*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, (tx1_ext_pa ? 0x52 : 0x7f));
7737*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 56, (tx1_ext_pa ? 0xc0 : 0x00));
7738*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 57, (tx0_ext_pa ? 0x49 : 0x52));
7739*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 58, (tx1_ext_pa ? 0xc0 : 0x1b));
7740*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
7741*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
7742*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
7743*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
7744*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
7745*4882a593Smuzhiyun
7746*4882a593Smuzhiyun rt2800_rx_filter_calibration(rt2x00dev);
7747*4882a593Smuzhiyun rt2800_led_open_drain_enable(rt2x00dev);
7748*4882a593Smuzhiyun rt2800_normal_mode_setup_3xxx(rt2x00dev);
7749*4882a593Smuzhiyun }
7750*4882a593Smuzhiyun
rt2800_init_rfcsr_3390(struct rt2x00_dev * rt2x00dev)7751*4882a593Smuzhiyun static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
7752*4882a593Smuzhiyun {
7753*4882a593Smuzhiyun u32 reg;
7754*4882a593Smuzhiyun
7755*4882a593Smuzhiyun rt2800_rf_init_calibration(rt2x00dev, 30);
7756*4882a593Smuzhiyun
7757*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
7758*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
7759*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
7760*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
7761*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
7762*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
7763*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
7764*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
7765*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
7766*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
7767*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
7768*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
7769*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
7770*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
7771*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
7772*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
7773*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
7774*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
7775*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
7776*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
7777*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
7778*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
7779*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
7780*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
7781*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
7782*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
7783*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
7784*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
7785*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
7786*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
7787*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
7788*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
7789*4882a593Smuzhiyun
7790*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
7791*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_SWITCH_5, 0);
7792*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
7793*4882a593Smuzhiyun
7794*4882a593Smuzhiyun rt2800_rx_filter_calibration(rt2x00dev);
7795*4882a593Smuzhiyun
7796*4882a593Smuzhiyun if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
7797*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
7798*4882a593Smuzhiyun
7799*4882a593Smuzhiyun rt2800_led_open_drain_enable(rt2x00dev);
7800*4882a593Smuzhiyun rt2800_normal_mode_setup_3xxx(rt2x00dev);
7801*4882a593Smuzhiyun }
7802*4882a593Smuzhiyun
rt2800_init_rfcsr_3572(struct rt2x00_dev * rt2x00dev)7803*4882a593Smuzhiyun static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
7804*4882a593Smuzhiyun {
7805*4882a593Smuzhiyun u8 rfcsr;
7806*4882a593Smuzhiyun u32 reg;
7807*4882a593Smuzhiyun
7808*4882a593Smuzhiyun rt2800_rf_init_calibration(rt2x00dev, 30);
7809*4882a593Smuzhiyun
7810*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
7811*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
7812*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
7813*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
7814*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
7815*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
7816*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
7817*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
7818*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
7819*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
7820*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
7821*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
7822*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
7823*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
7824*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
7825*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
7826*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
7827*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
7828*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
7829*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
7830*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
7831*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
7832*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
7833*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
7834*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
7835*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
7836*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
7837*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
7838*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
7839*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
7840*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
7841*4882a593Smuzhiyun
7842*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
7843*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
7844*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
7845*4882a593Smuzhiyun
7846*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
7847*4882a593Smuzhiyun rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, 3);
7848*4882a593Smuzhiyun rt2x00_set_field32(®, LDO_CFG0_BGSEL, 1);
7849*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
7850*4882a593Smuzhiyun msleep(1);
7851*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
7852*4882a593Smuzhiyun rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, 0);
7853*4882a593Smuzhiyun rt2x00_set_field32(®, LDO_CFG0_BGSEL, 1);
7854*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
7855*4882a593Smuzhiyun
7856*4882a593Smuzhiyun rt2800_rx_filter_calibration(rt2x00dev);
7857*4882a593Smuzhiyun rt2800_led_open_drain_enable(rt2x00dev);
7858*4882a593Smuzhiyun rt2800_normal_mode_setup_3xxx(rt2x00dev);
7859*4882a593Smuzhiyun }
7860*4882a593Smuzhiyun
rt3593_post_bbp_init(struct rt2x00_dev * rt2x00dev)7861*4882a593Smuzhiyun static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
7862*4882a593Smuzhiyun {
7863*4882a593Smuzhiyun u8 bbp;
7864*4882a593Smuzhiyun bool txbf_enabled = false; /* FIXME */
7865*4882a593Smuzhiyun
7866*4882a593Smuzhiyun bbp = rt2800_bbp_read(rt2x00dev, 105);
7867*4882a593Smuzhiyun if (rt2x00dev->default_ant.rx_chain_num == 1)
7868*4882a593Smuzhiyun rt2x00_set_field8(&bbp, BBP105_MLD, 0);
7869*4882a593Smuzhiyun else
7870*4882a593Smuzhiyun rt2x00_set_field8(&bbp, BBP105_MLD, 1);
7871*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, bbp);
7872*4882a593Smuzhiyun
7873*4882a593Smuzhiyun rt2800_bbp4_mac_if_ctrl(rt2x00dev);
7874*4882a593Smuzhiyun
7875*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 92, 0x02);
7876*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 82, 0x82);
7877*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 106, 0x05);
7878*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 104, 0x92);
7879*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 88, 0x90);
7880*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 148, 0xc8);
7881*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 47, 0x48);
7882*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 120, 0x50);
7883*4882a593Smuzhiyun
7884*4882a593Smuzhiyun if (txbf_enabled)
7885*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 163, 0xbd);
7886*4882a593Smuzhiyun else
7887*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 163, 0x9d);
7888*4882a593Smuzhiyun
7889*4882a593Smuzhiyun /* SNR mapping */
7890*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 6);
7891*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 160);
7892*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 7);
7893*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 161);
7894*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 8);
7895*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 162);
7896*4882a593Smuzhiyun
7897*4882a593Smuzhiyun /* ADC/DAC control */
7898*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 31, 0x08);
7899*4882a593Smuzhiyun
7900*4882a593Smuzhiyun /* RX AGC energy lower bound in log2 */
7901*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 68, 0x0b);
7902*4882a593Smuzhiyun
7903*4882a593Smuzhiyun /* FIXME: BBP 105 owerwrite? */
7904*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x04);
7905*4882a593Smuzhiyun
7906*4882a593Smuzhiyun }
7907*4882a593Smuzhiyun
rt2800_init_rfcsr_3593(struct rt2x00_dev * rt2x00dev)7908*4882a593Smuzhiyun static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
7909*4882a593Smuzhiyun {
7910*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
7911*4882a593Smuzhiyun u32 reg;
7912*4882a593Smuzhiyun u8 rfcsr;
7913*4882a593Smuzhiyun
7914*4882a593Smuzhiyun /* Disable GPIO #4 and #7 function for LAN PE control */
7915*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
7916*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_SWITCH_4, 0);
7917*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_SWITCH_7, 0);
7918*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
7919*4882a593Smuzhiyun
7920*4882a593Smuzhiyun /* Initialize default register values */
7921*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
7922*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
7923*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
7924*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
7925*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
7926*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
7927*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
7928*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
7929*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
7930*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
7931*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
7932*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
7933*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
7934*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
7935*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
7936*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
7937*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
7938*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
7939*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
7940*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
7941*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
7942*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
7943*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
7944*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
7945*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
7946*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
7947*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
7948*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
7949*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
7950*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
7951*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
7952*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
7953*4882a593Smuzhiyun
7954*4882a593Smuzhiyun /* Initiate calibration */
7955*4882a593Smuzhiyun /* TODO: use rt2800_rf_init_calibration ? */
7956*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 2);
7957*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
7958*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
7959*4882a593Smuzhiyun
7960*4882a593Smuzhiyun rt2800_freq_cal_mode1(rt2x00dev);
7961*4882a593Smuzhiyun
7962*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 18);
7963*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
7964*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
7965*4882a593Smuzhiyun
7966*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
7967*4882a593Smuzhiyun rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, 3);
7968*4882a593Smuzhiyun rt2x00_set_field32(®, LDO_CFG0_BGSEL, 1);
7969*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
7970*4882a593Smuzhiyun usleep_range(1000, 1500);
7971*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
7972*4882a593Smuzhiyun rt2x00_set_field32(®, LDO_CFG0_LDO_CORE_VLEVEL, 0);
7973*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
7974*4882a593Smuzhiyun
7975*4882a593Smuzhiyun /* Set initial values for RX filter calibration */
7976*4882a593Smuzhiyun drv_data->calibration_bw20 = 0x1f;
7977*4882a593Smuzhiyun drv_data->calibration_bw40 = 0x2f;
7978*4882a593Smuzhiyun
7979*4882a593Smuzhiyun /* Save BBP 25 & 26 values for later use in channel switching */
7980*4882a593Smuzhiyun drv_data->bbp25 = rt2800_bbp_read(rt2x00dev, 25);
7981*4882a593Smuzhiyun drv_data->bbp26 = rt2800_bbp_read(rt2x00dev, 26);
7982*4882a593Smuzhiyun
7983*4882a593Smuzhiyun rt2800_led_open_drain_enable(rt2x00dev);
7984*4882a593Smuzhiyun rt2800_normal_mode_setup_3593(rt2x00dev);
7985*4882a593Smuzhiyun
7986*4882a593Smuzhiyun rt3593_post_bbp_init(rt2x00dev);
7987*4882a593Smuzhiyun
7988*4882a593Smuzhiyun /* TODO: enable stream mode support */
7989*4882a593Smuzhiyun }
7990*4882a593Smuzhiyun
rt2800_init_rfcsr_5350(struct rt2x00_dev * rt2x00dev)7991*4882a593Smuzhiyun static void rt2800_init_rfcsr_5350(struct rt2x00_dev *rt2x00dev)
7992*4882a593Smuzhiyun {
7993*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
7994*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
7995*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
7996*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
7997*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 4, 0x49);
7998*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
7999*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
8000*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
8001*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
8002*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
8003*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
8004*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
8005*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
8006*4882a593Smuzhiyun if (rt2800_clk_is_20mhz(rt2x00dev))
8007*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x1f);
8008*4882a593Smuzhiyun else
8009*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
8010*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
8011*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
8012*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, 0xc0);
8013*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
8014*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
8015*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
8016*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
8017*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
8018*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
8019*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
8020*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
8021*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
8022*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
8023*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
8024*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0xd0);
8025*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
8026*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
8027*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
8028*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
8029*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
8030*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
8031*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
8032*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
8033*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
8034*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
8035*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
8036*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
8037*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
8038*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
8039*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0x0c);
8040*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 45, 0xa6);
8041*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
8042*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
8043*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
8044*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 49, 0x80);
8045*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 50, 0x00);
8046*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 51, 0x00);
8047*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
8048*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
8049*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
8050*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
8051*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 56, 0x82);
8052*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
8053*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
8054*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59, 0x0b);
8055*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
8056*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
8057*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
8058*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
8059*4882a593Smuzhiyun }
8060*4882a593Smuzhiyun
rt2800_init_rfcsr_3883(struct rt2x00_dev * rt2x00dev)8061*4882a593Smuzhiyun static void rt2800_init_rfcsr_3883(struct rt2x00_dev *rt2x00dev)
8062*4882a593Smuzhiyun {
8063*4882a593Smuzhiyun u8 rfcsr;
8064*4882a593Smuzhiyun
8065*4882a593Smuzhiyun /* TODO: get the actual ECO value from the SoC */
8066*4882a593Smuzhiyun const unsigned int eco = 5;
8067*4882a593Smuzhiyun
8068*4882a593Smuzhiyun rt2800_rf_init_calibration(rt2x00dev, 2);
8069*4882a593Smuzhiyun
8070*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 0, 0xe0);
8071*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
8072*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
8073*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, 0x20);
8074*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
8075*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
8076*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
8077*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
8078*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, 0x5b);
8079*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, 0x08);
8080*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
8081*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x48);
8082*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x1a);
8083*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
8084*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
8085*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
8086*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
8087*4882a593Smuzhiyun
8088*4882a593Smuzhiyun /* RFCSR 17 will be initialized later based on the
8089*4882a593Smuzhiyun * frequency offset stored in the EEPROM
8090*4882a593Smuzhiyun */
8091*4882a593Smuzhiyun
8092*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
8093*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
8094*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
8095*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
8096*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
8097*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, 0xc0);
8098*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
8099*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x00);
8100*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
8101*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
8102*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
8103*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
8104*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
8105*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
8106*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
8107*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
8108*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 34, 0x20);
8109*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 35, 0x00);
8110*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
8111*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 37, 0x00);
8112*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
8113*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
8114*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 40, 0x00);
8115*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 41, 0x00);
8116*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 42, 0x00);
8117*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 43, 0x00);
8118*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
8119*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
8120*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
8121*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
8122*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
8123*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
8124*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
8125*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 51, 0x51);
8126*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
8127*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 53, 0x76);
8128*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 54, 0x76);
8129*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, 0x76);
8130*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
8131*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 57, 0x3e);
8132*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 58, 0x00);
8133*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
8134*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
8135*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
8136*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
8137*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
8138*4882a593Smuzhiyun
8139*4882a593Smuzhiyun /* TODO: rx filter calibration? */
8140*4882a593Smuzhiyun
8141*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 137, 0x0f);
8142*4882a593Smuzhiyun
8143*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 163, 0x9d);
8144*4882a593Smuzhiyun
8145*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 105, 0x05);
8146*4882a593Smuzhiyun
8147*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 179, 0x02);
8148*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 180, 0x00);
8149*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 182, 0x40);
8150*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 180, 0x01);
8151*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 182, 0x9c);
8152*4882a593Smuzhiyun
8153*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 179, 0x00);
8154*4882a593Smuzhiyun
8155*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 0x04);
8156*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 0x3b);
8157*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 0x06);
8158*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 0xa0);
8159*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 0x07);
8160*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 0xa1);
8161*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 142, 0x08);
8162*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 143, 0xa2);
8163*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 148, 0xc8);
8164*4882a593Smuzhiyun
8165*4882a593Smuzhiyun if (eco == 5) {
8166*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 32, 0xd8);
8167*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 33, 0x32);
8168*4882a593Smuzhiyun }
8169*4882a593Smuzhiyun
8170*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 2);
8171*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_BP, 0);
8172*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
8173*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
8174*4882a593Smuzhiyun msleep(1);
8175*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 0);
8176*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
8177*4882a593Smuzhiyun
8178*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
8179*4882a593Smuzhiyun rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
8180*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
8181*4882a593Smuzhiyun
8182*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
8183*4882a593Smuzhiyun rfcsr |= 0xc0;
8184*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
8185*4882a593Smuzhiyun
8186*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 22);
8187*4882a593Smuzhiyun rfcsr |= 0x20;
8188*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
8189*4882a593Smuzhiyun
8190*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 46);
8191*4882a593Smuzhiyun rfcsr |= 0x20;
8192*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 46, rfcsr);
8193*4882a593Smuzhiyun
8194*4882a593Smuzhiyun rfcsr = rt2800_rfcsr_read(rt2x00dev, 20);
8195*4882a593Smuzhiyun rfcsr &= ~0xee;
8196*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
8197*4882a593Smuzhiyun }
8198*4882a593Smuzhiyun
rt2800_init_rfcsr_5390(struct rt2x00_dev * rt2x00dev)8199*4882a593Smuzhiyun static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
8200*4882a593Smuzhiyun {
8201*4882a593Smuzhiyun rt2800_rf_init_calibration(rt2x00dev, 2);
8202*4882a593Smuzhiyun
8203*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
8204*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
8205*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
8206*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
8207*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
8208*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
8209*4882a593Smuzhiyun else
8210*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
8211*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
8212*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
8213*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
8214*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
8215*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
8216*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
8217*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
8218*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
8219*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
8220*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
8221*4882a593Smuzhiyun
8222*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
8223*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
8224*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
8225*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
8226*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
8227*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev) &&
8228*4882a593Smuzhiyun rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
8229*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
8230*4882a593Smuzhiyun else
8231*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
8232*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
8233*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
8234*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
8235*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
8236*4882a593Smuzhiyun
8237*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
8238*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
8239*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
8240*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
8241*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
8242*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
8243*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
8244*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
8245*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
8246*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
8247*4882a593Smuzhiyun
8248*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
8249*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
8250*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
8251*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
8252*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
8253*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
8254*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
8255*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
8256*4882a593Smuzhiyun else
8257*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
8258*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
8259*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
8260*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
8261*4882a593Smuzhiyun
8262*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
8263*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
8264*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
8265*4882a593Smuzhiyun else
8266*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
8267*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
8268*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
8269*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
8270*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 56, 0x42);
8271*4882a593Smuzhiyun else
8272*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
8273*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
8274*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
8275*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59, 0x8f);
8276*4882a593Smuzhiyun
8277*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
8278*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
8279*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev))
8280*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
8281*4882a593Smuzhiyun else
8282*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 61, 0xd5);
8283*4882a593Smuzhiyun } else {
8284*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev))
8285*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
8286*4882a593Smuzhiyun else
8287*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 61, 0xb5);
8288*4882a593Smuzhiyun }
8289*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
8290*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
8291*4882a593Smuzhiyun
8292*4882a593Smuzhiyun rt2800_normal_mode_setup_5xxx(rt2x00dev);
8293*4882a593Smuzhiyun
8294*4882a593Smuzhiyun rt2800_led_open_drain_enable(rt2x00dev);
8295*4882a593Smuzhiyun }
8296*4882a593Smuzhiyun
rt2800_init_rfcsr_5392(struct rt2x00_dev * rt2x00dev)8297*4882a593Smuzhiyun static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
8298*4882a593Smuzhiyun {
8299*4882a593Smuzhiyun rt2800_rf_init_calibration(rt2x00dev, 2);
8300*4882a593Smuzhiyun
8301*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
8302*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
8303*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
8304*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
8305*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
8306*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
8307*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
8308*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
8309*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
8310*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
8311*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
8312*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
8313*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
8314*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
8315*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
8316*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
8317*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
8318*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
8319*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
8320*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
8321*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
8322*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
8323*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
8324*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
8325*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
8326*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
8327*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
8328*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
8329*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
8330*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
8331*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
8332*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
8333*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
8334*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
8335*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
8336*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
8337*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
8338*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
8339*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
8340*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
8341*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
8342*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
8343*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
8344*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
8345*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
8346*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
8347*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
8348*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
8349*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
8350*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
8351*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
8352*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
8353*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
8354*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
8355*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
8356*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
8357*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
8358*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
8359*4882a593Smuzhiyun
8360*4882a593Smuzhiyun rt2800_normal_mode_setup_5xxx(rt2x00dev);
8361*4882a593Smuzhiyun
8362*4882a593Smuzhiyun rt2800_led_open_drain_enable(rt2x00dev);
8363*4882a593Smuzhiyun }
8364*4882a593Smuzhiyun
rt2800_init_rfcsr_5592(struct rt2x00_dev * rt2x00dev)8365*4882a593Smuzhiyun static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
8366*4882a593Smuzhiyun {
8367*4882a593Smuzhiyun rt2800_rf_init_calibration(rt2x00dev, 30);
8368*4882a593Smuzhiyun
8369*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
8370*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
8371*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
8372*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
8373*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
8374*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
8375*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
8376*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
8377*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
8378*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
8379*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
8380*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
8381*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
8382*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
8383*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
8384*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
8385*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
8386*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
8387*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
8388*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
8389*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
8390*4882a593Smuzhiyun
8391*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
8392*4882a593Smuzhiyun msleep(1);
8393*4882a593Smuzhiyun
8394*4882a593Smuzhiyun rt2800_freq_cal_mode1(rt2x00dev);
8395*4882a593Smuzhiyun
8396*4882a593Smuzhiyun /* Enable DC filter */
8397*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
8398*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 103, 0xc0);
8399*4882a593Smuzhiyun
8400*4882a593Smuzhiyun rt2800_normal_mode_setup_5xxx(rt2x00dev);
8401*4882a593Smuzhiyun
8402*4882a593Smuzhiyun if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
8403*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
8404*4882a593Smuzhiyun
8405*4882a593Smuzhiyun rt2800_led_open_drain_enable(rt2x00dev);
8406*4882a593Smuzhiyun }
8407*4882a593Smuzhiyun
rt2800_bbp_core_soft_reset(struct rt2x00_dev * rt2x00dev,bool set_bw,bool is_ht40)8408*4882a593Smuzhiyun static void rt2800_bbp_core_soft_reset(struct rt2x00_dev *rt2x00dev,
8409*4882a593Smuzhiyun bool set_bw, bool is_ht40)
8410*4882a593Smuzhiyun {
8411*4882a593Smuzhiyun u8 bbp_val;
8412*4882a593Smuzhiyun
8413*4882a593Smuzhiyun bbp_val = rt2800_bbp_read(rt2x00dev, 21);
8414*4882a593Smuzhiyun bbp_val |= 0x1;
8415*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 21, bbp_val);
8416*4882a593Smuzhiyun usleep_range(100, 200);
8417*4882a593Smuzhiyun
8418*4882a593Smuzhiyun if (set_bw) {
8419*4882a593Smuzhiyun bbp_val = rt2800_bbp_read(rt2x00dev, 4);
8420*4882a593Smuzhiyun rt2x00_set_field8(&bbp_val, BBP4_BANDWIDTH, 2 * is_ht40);
8421*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 4, bbp_val);
8422*4882a593Smuzhiyun usleep_range(100, 200);
8423*4882a593Smuzhiyun }
8424*4882a593Smuzhiyun
8425*4882a593Smuzhiyun bbp_val = rt2800_bbp_read(rt2x00dev, 21);
8426*4882a593Smuzhiyun bbp_val &= (~0x1);
8427*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 21, bbp_val);
8428*4882a593Smuzhiyun usleep_range(100, 200);
8429*4882a593Smuzhiyun }
8430*4882a593Smuzhiyun
rt2800_rf_lp_config(struct rt2x00_dev * rt2x00dev,bool btxcal)8431*4882a593Smuzhiyun static int rt2800_rf_lp_config(struct rt2x00_dev *rt2x00dev, bool btxcal)
8432*4882a593Smuzhiyun {
8433*4882a593Smuzhiyun u8 rf_val;
8434*4882a593Smuzhiyun
8435*4882a593Smuzhiyun if (btxcal)
8436*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
8437*4882a593Smuzhiyun else
8438*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x02);
8439*4882a593Smuzhiyun
8440*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x06);
8441*4882a593Smuzhiyun
8442*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17);
8443*4882a593Smuzhiyun rf_val |= 0x80;
8444*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, rf_val);
8445*4882a593Smuzhiyun
8446*4882a593Smuzhiyun if (btxcal) {
8447*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xC1);
8448*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0x20);
8449*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x02);
8450*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
8451*4882a593Smuzhiyun rf_val &= (~0x3F);
8452*4882a593Smuzhiyun rf_val |= 0x3F;
8453*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, rf_val);
8454*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
8455*4882a593Smuzhiyun rf_val &= (~0x3F);
8456*4882a593Smuzhiyun rf_val |= 0x3F;
8457*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, rf_val);
8458*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 5, 0x31);
8459*4882a593Smuzhiyun } else {
8460*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xF1);
8461*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0x18);
8462*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x02);
8463*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
8464*4882a593Smuzhiyun rf_val &= (~0x3F);
8465*4882a593Smuzhiyun rf_val |= 0x34;
8466*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, rf_val);
8467*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
8468*4882a593Smuzhiyun rf_val &= (~0x3F);
8469*4882a593Smuzhiyun rf_val |= 0x34;
8470*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, rf_val);
8471*4882a593Smuzhiyun }
8472*4882a593Smuzhiyun
8473*4882a593Smuzhiyun return 0;
8474*4882a593Smuzhiyun }
8475*4882a593Smuzhiyun
rt2800_lp_tx_filter_bw_cal(struct rt2x00_dev * rt2x00dev)8476*4882a593Smuzhiyun static char rt2800_lp_tx_filter_bw_cal(struct rt2x00_dev *rt2x00dev)
8477*4882a593Smuzhiyun {
8478*4882a593Smuzhiyun unsigned int cnt;
8479*4882a593Smuzhiyun u8 bbp_val;
8480*4882a593Smuzhiyun char cal_val;
8481*4882a593Smuzhiyun
8482*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 0, 0x82);
8483*4882a593Smuzhiyun
8484*4882a593Smuzhiyun cnt = 0;
8485*4882a593Smuzhiyun do {
8486*4882a593Smuzhiyun usleep_range(500, 2000);
8487*4882a593Smuzhiyun bbp_val = rt2800_bbp_read(rt2x00dev, 159);
8488*4882a593Smuzhiyun if (bbp_val == 0x02 || cnt == 20)
8489*4882a593Smuzhiyun break;
8490*4882a593Smuzhiyun
8491*4882a593Smuzhiyun cnt++;
8492*4882a593Smuzhiyun } while (cnt < 20);
8493*4882a593Smuzhiyun
8494*4882a593Smuzhiyun bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 0x39);
8495*4882a593Smuzhiyun cal_val = bbp_val & 0x7F;
8496*4882a593Smuzhiyun if (cal_val >= 0x40)
8497*4882a593Smuzhiyun cal_val -= 128;
8498*4882a593Smuzhiyun
8499*4882a593Smuzhiyun return cal_val;
8500*4882a593Smuzhiyun }
8501*4882a593Smuzhiyun
rt2800_bw_filter_calibration(struct rt2x00_dev * rt2x00dev,bool btxcal)8502*4882a593Smuzhiyun static void rt2800_bw_filter_calibration(struct rt2x00_dev *rt2x00dev,
8503*4882a593Smuzhiyun bool btxcal)
8504*4882a593Smuzhiyun {
8505*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
8506*4882a593Smuzhiyun u8 tx_agc_fc = 0, rx_agc_fc = 0, cmm_agc_fc;
8507*4882a593Smuzhiyun u8 filter_target;
8508*4882a593Smuzhiyun u8 tx_filter_target_20m = 0x09, tx_filter_target_40m = 0x02;
8509*4882a593Smuzhiyun u8 rx_filter_target_20m = 0x27, rx_filter_target_40m = 0x31;
8510*4882a593Smuzhiyun int loop = 0, is_ht40, cnt;
8511*4882a593Smuzhiyun u8 bbp_val, rf_val;
8512*4882a593Smuzhiyun char cal_r32_init, cal_r32_val, cal_diff;
8513*4882a593Smuzhiyun u8 saverfb5r00, saverfb5r01, saverfb5r03, saverfb5r04, saverfb5r05;
8514*4882a593Smuzhiyun u8 saverfb5r06, saverfb5r07;
8515*4882a593Smuzhiyun u8 saverfb5r08, saverfb5r17, saverfb5r18, saverfb5r19, saverfb5r20;
8516*4882a593Smuzhiyun u8 saverfb5r37, saverfb5r38, saverfb5r39, saverfb5r40, saverfb5r41;
8517*4882a593Smuzhiyun u8 saverfb5r42, saverfb5r43, saverfb5r44, saverfb5r45, saverfb5r46;
8518*4882a593Smuzhiyun u8 saverfb5r58, saverfb5r59;
8519*4882a593Smuzhiyun u8 savebbp159r0, savebbp159r2, savebbpr23;
8520*4882a593Smuzhiyun u32 MAC_RF_CONTROL0, MAC_RF_BYPASS0;
8521*4882a593Smuzhiyun
8522*4882a593Smuzhiyun /* Save MAC registers */
8523*4882a593Smuzhiyun MAC_RF_CONTROL0 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
8524*4882a593Smuzhiyun MAC_RF_BYPASS0 = rt2800_register_read(rt2x00dev, RF_BYPASS0);
8525*4882a593Smuzhiyun
8526*4882a593Smuzhiyun /* save BBP registers */
8527*4882a593Smuzhiyun savebbpr23 = rt2800_bbp_read(rt2x00dev, 23);
8528*4882a593Smuzhiyun
8529*4882a593Smuzhiyun savebbp159r0 = rt2800_bbp_dcoc_read(rt2x00dev, 0);
8530*4882a593Smuzhiyun savebbp159r2 = rt2800_bbp_dcoc_read(rt2x00dev, 2);
8531*4882a593Smuzhiyun
8532*4882a593Smuzhiyun /* Save RF registers */
8533*4882a593Smuzhiyun saverfb5r00 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0);
8534*4882a593Smuzhiyun saverfb5r01 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1);
8535*4882a593Smuzhiyun saverfb5r03 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
8536*4882a593Smuzhiyun saverfb5r04 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
8537*4882a593Smuzhiyun saverfb5r05 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 5);
8538*4882a593Smuzhiyun saverfb5r06 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
8539*4882a593Smuzhiyun saverfb5r07 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
8540*4882a593Smuzhiyun saverfb5r08 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 8);
8541*4882a593Smuzhiyun saverfb5r17 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17);
8542*4882a593Smuzhiyun saverfb5r18 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 18);
8543*4882a593Smuzhiyun saverfb5r19 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 19);
8544*4882a593Smuzhiyun saverfb5r20 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 20);
8545*4882a593Smuzhiyun
8546*4882a593Smuzhiyun saverfb5r37 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 37);
8547*4882a593Smuzhiyun saverfb5r38 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 38);
8548*4882a593Smuzhiyun saverfb5r39 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 39);
8549*4882a593Smuzhiyun saverfb5r40 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 40);
8550*4882a593Smuzhiyun saverfb5r41 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 41);
8551*4882a593Smuzhiyun saverfb5r42 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 42);
8552*4882a593Smuzhiyun saverfb5r43 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 43);
8553*4882a593Smuzhiyun saverfb5r44 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 44);
8554*4882a593Smuzhiyun saverfb5r45 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 45);
8555*4882a593Smuzhiyun saverfb5r46 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 46);
8556*4882a593Smuzhiyun
8557*4882a593Smuzhiyun saverfb5r58 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
8558*4882a593Smuzhiyun saverfb5r59 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
8559*4882a593Smuzhiyun
8560*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0);
8561*4882a593Smuzhiyun rf_val |= 0x3;
8562*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, rf_val);
8563*4882a593Smuzhiyun
8564*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1);
8565*4882a593Smuzhiyun rf_val |= 0x1;
8566*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 1, rf_val);
8567*4882a593Smuzhiyun
8568*4882a593Smuzhiyun cnt = 0;
8569*4882a593Smuzhiyun do {
8570*4882a593Smuzhiyun usleep_range(500, 2000);
8571*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1);
8572*4882a593Smuzhiyun if (((rf_val & 0x1) == 0x00) || (cnt == 40))
8573*4882a593Smuzhiyun break;
8574*4882a593Smuzhiyun cnt++;
8575*4882a593Smuzhiyun } while (cnt < 40);
8576*4882a593Smuzhiyun
8577*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0);
8578*4882a593Smuzhiyun rf_val &= (~0x3);
8579*4882a593Smuzhiyun rf_val |= 0x1;
8580*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, rf_val);
8581*4882a593Smuzhiyun
8582*4882a593Smuzhiyun /* I-3 */
8583*4882a593Smuzhiyun bbp_val = rt2800_bbp_read(rt2x00dev, 23);
8584*4882a593Smuzhiyun bbp_val &= (~0x1F);
8585*4882a593Smuzhiyun bbp_val |= 0x10;
8586*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 23, bbp_val);
8587*4882a593Smuzhiyun
8588*4882a593Smuzhiyun do {
8589*4882a593Smuzhiyun /* I-4,5,6,7,8,9 */
8590*4882a593Smuzhiyun if (loop == 0) {
8591*4882a593Smuzhiyun is_ht40 = false;
8592*4882a593Smuzhiyun
8593*4882a593Smuzhiyun if (btxcal)
8594*4882a593Smuzhiyun filter_target = tx_filter_target_20m;
8595*4882a593Smuzhiyun else
8596*4882a593Smuzhiyun filter_target = rx_filter_target_20m;
8597*4882a593Smuzhiyun } else {
8598*4882a593Smuzhiyun is_ht40 = true;
8599*4882a593Smuzhiyun
8600*4882a593Smuzhiyun if (btxcal)
8601*4882a593Smuzhiyun filter_target = tx_filter_target_40m;
8602*4882a593Smuzhiyun else
8603*4882a593Smuzhiyun filter_target = rx_filter_target_40m;
8604*4882a593Smuzhiyun }
8605*4882a593Smuzhiyun
8606*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 8);
8607*4882a593Smuzhiyun rf_val &= (~0x04);
8608*4882a593Smuzhiyun if (loop == 1)
8609*4882a593Smuzhiyun rf_val |= 0x4;
8610*4882a593Smuzhiyun
8611*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 8, rf_val);
8612*4882a593Smuzhiyun
8613*4882a593Smuzhiyun rt2800_bbp_core_soft_reset(rt2x00dev, true, is_ht40);
8614*4882a593Smuzhiyun
8615*4882a593Smuzhiyun rt2800_rf_lp_config(rt2x00dev, btxcal);
8616*4882a593Smuzhiyun if (btxcal) {
8617*4882a593Smuzhiyun tx_agc_fc = 0;
8618*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
8619*4882a593Smuzhiyun rf_val &= (~0x7F);
8620*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rf_val);
8621*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
8622*4882a593Smuzhiyun rf_val &= (~0x7F);
8623*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rf_val);
8624*4882a593Smuzhiyun } else {
8625*4882a593Smuzhiyun rx_agc_fc = 0;
8626*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
8627*4882a593Smuzhiyun rf_val &= (~0x7F);
8628*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rf_val);
8629*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
8630*4882a593Smuzhiyun rf_val &= (~0x7F);
8631*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rf_val);
8632*4882a593Smuzhiyun }
8633*4882a593Smuzhiyun
8634*4882a593Smuzhiyun usleep_range(1000, 2000);
8635*4882a593Smuzhiyun
8636*4882a593Smuzhiyun bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 2);
8637*4882a593Smuzhiyun bbp_val &= (~0x6);
8638*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 2, bbp_val);
8639*4882a593Smuzhiyun
8640*4882a593Smuzhiyun rt2800_bbp_core_soft_reset(rt2x00dev, false, is_ht40);
8641*4882a593Smuzhiyun
8642*4882a593Smuzhiyun cal_r32_init = rt2800_lp_tx_filter_bw_cal(rt2x00dev);
8643*4882a593Smuzhiyun
8644*4882a593Smuzhiyun bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 2);
8645*4882a593Smuzhiyun bbp_val |= 0x6;
8646*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 2, bbp_val);
8647*4882a593Smuzhiyun do_cal:
8648*4882a593Smuzhiyun if (btxcal) {
8649*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
8650*4882a593Smuzhiyun rf_val &= (~0x7F);
8651*4882a593Smuzhiyun rf_val |= tx_agc_fc;
8652*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rf_val);
8653*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
8654*4882a593Smuzhiyun rf_val &= (~0x7F);
8655*4882a593Smuzhiyun rf_val |= tx_agc_fc;
8656*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rf_val);
8657*4882a593Smuzhiyun } else {
8658*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
8659*4882a593Smuzhiyun rf_val &= (~0x7F);
8660*4882a593Smuzhiyun rf_val |= rx_agc_fc;
8661*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rf_val);
8662*4882a593Smuzhiyun rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
8663*4882a593Smuzhiyun rf_val &= (~0x7F);
8664*4882a593Smuzhiyun rf_val |= rx_agc_fc;
8665*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rf_val);
8666*4882a593Smuzhiyun }
8667*4882a593Smuzhiyun
8668*4882a593Smuzhiyun usleep_range(500, 1000);
8669*4882a593Smuzhiyun
8670*4882a593Smuzhiyun rt2800_bbp_core_soft_reset(rt2x00dev, false, is_ht40);
8671*4882a593Smuzhiyun
8672*4882a593Smuzhiyun cal_r32_val = rt2800_lp_tx_filter_bw_cal(rt2x00dev);
8673*4882a593Smuzhiyun
8674*4882a593Smuzhiyun cal_diff = cal_r32_init - cal_r32_val;
8675*4882a593Smuzhiyun
8676*4882a593Smuzhiyun if (btxcal)
8677*4882a593Smuzhiyun cmm_agc_fc = tx_agc_fc;
8678*4882a593Smuzhiyun else
8679*4882a593Smuzhiyun cmm_agc_fc = rx_agc_fc;
8680*4882a593Smuzhiyun
8681*4882a593Smuzhiyun if (((cal_diff > filter_target) && (cmm_agc_fc == 0)) ||
8682*4882a593Smuzhiyun ((cal_diff < filter_target) && (cmm_agc_fc == 0x3f))) {
8683*4882a593Smuzhiyun if (btxcal)
8684*4882a593Smuzhiyun tx_agc_fc = 0;
8685*4882a593Smuzhiyun else
8686*4882a593Smuzhiyun rx_agc_fc = 0;
8687*4882a593Smuzhiyun } else if ((cal_diff <= filter_target) && (cmm_agc_fc < 0x3f)) {
8688*4882a593Smuzhiyun if (btxcal)
8689*4882a593Smuzhiyun tx_agc_fc++;
8690*4882a593Smuzhiyun else
8691*4882a593Smuzhiyun rx_agc_fc++;
8692*4882a593Smuzhiyun goto do_cal;
8693*4882a593Smuzhiyun }
8694*4882a593Smuzhiyun
8695*4882a593Smuzhiyun if (btxcal) {
8696*4882a593Smuzhiyun if (loop == 0)
8697*4882a593Smuzhiyun drv_data->tx_calibration_bw20 = tx_agc_fc;
8698*4882a593Smuzhiyun else
8699*4882a593Smuzhiyun drv_data->tx_calibration_bw40 = tx_agc_fc;
8700*4882a593Smuzhiyun } else {
8701*4882a593Smuzhiyun if (loop == 0)
8702*4882a593Smuzhiyun drv_data->rx_calibration_bw20 = rx_agc_fc;
8703*4882a593Smuzhiyun else
8704*4882a593Smuzhiyun drv_data->rx_calibration_bw40 = rx_agc_fc;
8705*4882a593Smuzhiyun }
8706*4882a593Smuzhiyun
8707*4882a593Smuzhiyun loop++;
8708*4882a593Smuzhiyun } while (loop <= 1);
8709*4882a593Smuzhiyun
8710*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, saverfb5r00);
8711*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 1, saverfb5r01);
8712*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, saverfb5r03);
8713*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, saverfb5r04);
8714*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 5, saverfb5r05);
8715*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, saverfb5r06);
8716*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, saverfb5r07);
8717*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 8, saverfb5r08);
8718*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, saverfb5r17);
8719*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, saverfb5r18);
8720*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, saverfb5r19);
8721*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, saverfb5r20);
8722*4882a593Smuzhiyun
8723*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 37, saverfb5r37);
8724*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 38, saverfb5r38);
8725*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 39, saverfb5r39);
8726*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 40, saverfb5r40);
8727*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 41, saverfb5r41);
8728*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 42, saverfb5r42);
8729*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 43, saverfb5r43);
8730*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 44, saverfb5r44);
8731*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 45, saverfb5r45);
8732*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 46, saverfb5r46);
8733*4882a593Smuzhiyun
8734*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, saverfb5r58);
8735*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, saverfb5r59);
8736*4882a593Smuzhiyun
8737*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 23, savebbpr23);
8738*4882a593Smuzhiyun
8739*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 0, savebbp159r0);
8740*4882a593Smuzhiyun rt2800_bbp_dcoc_write(rt2x00dev, 2, savebbp159r2);
8741*4882a593Smuzhiyun
8742*4882a593Smuzhiyun bbp_val = rt2800_bbp_read(rt2x00dev, 4);
8743*4882a593Smuzhiyun rt2x00_set_field8(&bbp_val, BBP4_BANDWIDTH,
8744*4882a593Smuzhiyun 2 * test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags));
8745*4882a593Smuzhiyun rt2800_bbp_write(rt2x00dev, 4, bbp_val);
8746*4882a593Smuzhiyun
8747*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, RF_CONTROL0, MAC_RF_CONTROL0);
8748*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, RF_BYPASS0, MAC_RF_BYPASS0);
8749*4882a593Smuzhiyun }
8750*4882a593Smuzhiyun
rt2800_init_rfcsr_6352(struct rt2x00_dev * rt2x00dev)8751*4882a593Smuzhiyun static void rt2800_init_rfcsr_6352(struct rt2x00_dev *rt2x00dev)
8752*4882a593Smuzhiyun {
8753*4882a593Smuzhiyun /* Initialize RF central register to default value */
8754*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 0, 0x02);
8755*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
8756*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 2, 0x33);
8757*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 3, 0xFF);
8758*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 4, 0x0C);
8759*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 5, 0x40);
8760*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 6, 0x00);
8761*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
8762*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
8763*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 9, 0x00);
8764*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 10, 0x00);
8765*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
8766*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 12, rt2x00dev->freq_offset);
8767*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
8768*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 14, 0x40);
8769*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 15, 0x22);
8770*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, 0x4C);
8771*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 17, 0x00);
8772*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, 0x00);
8773*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
8774*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0xA0);
8775*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, 0x12);
8776*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x07);
8777*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, 0x13);
8778*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0xFE);
8779*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x24);
8780*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 26, 0x7A);
8781*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
8782*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
8783*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0x05);
8784*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
8785*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
8786*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 32, 0x00);
8787*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
8788*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 34, 0x00);
8789*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 35, 0x00);
8790*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
8791*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 37, 0x00);
8792*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 38, 0x00);
8793*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0x00);
8794*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 40, 0x00);
8795*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 41, 0xD0);
8796*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 42, 0x5B);
8797*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 43, 0x00);
8798*4882a593Smuzhiyun
8799*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
8800*4882a593Smuzhiyun if (rt2800_clk_is_20mhz(rt2x00dev))
8801*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x03);
8802*4882a593Smuzhiyun else
8803*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
8804*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 14, 0x7C);
8805*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 16, 0x80);
8806*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 17, 0x99);
8807*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 18, 0x99);
8808*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 19, 0x09);
8809*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 20, 0x50);
8810*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 21, 0xB0);
8811*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
8812*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 23, 0x06);
8813*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
8814*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 25, 0x00);
8815*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 26, 0x5D);
8816*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
8817*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 28, 0x61);
8818*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0xB5);
8819*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 43, 0x02);
8820*4882a593Smuzhiyun
8821*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 28, 0x62);
8822*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 29, 0xAD);
8823*4882a593Smuzhiyun rt2800_rfcsr_write(rt2x00dev, 39, 0x80);
8824*4882a593Smuzhiyun
8825*4882a593Smuzhiyun /* Initialize RF channel register to default value */
8826*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 0, 0x03);
8827*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 1, 0x00);
8828*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 2, 0x00);
8829*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 3, 0x00);
8830*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 4, 0x00);
8831*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 5, 0x08);
8832*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 6, 0x00);
8833*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 7, 0x51);
8834*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 8, 0x53);
8835*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x16);
8836*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x61);
8837*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x53);
8838*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 12, 0x22);
8839*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 13, 0x3D);
8840*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x06);
8841*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 15, 0x13);
8842*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 16, 0x22);
8843*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 17, 0x27);
8844*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 18, 0x02);
8845*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA7);
8846*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 20, 0x01);
8847*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 21, 0x52);
8848*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 22, 0x80);
8849*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 23, 0xB3);
8850*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 24, 0x00);
8851*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 25, 0x00);
8852*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 26, 0x00);
8853*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 27, 0x00);
8854*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x5C);
8855*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 29, 0x6B);
8856*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 30, 0x6B);
8857*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 31, 0x31);
8858*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 32, 0x5D);
8859*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 33, 0x00);
8860*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 34, 0xE6);
8861*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 35, 0x55);
8862*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 36, 0x00);
8863*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 37, 0xBB);
8864*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 38, 0xB3);
8865*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 39, 0xB3);
8866*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 40, 0x03);
8867*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 41, 0x00);
8868*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 42, 0x00);
8869*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xB3);
8870*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xD3);
8871*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xD5);
8872*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 46, 0x07);
8873*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x68);
8874*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xEF);
8875*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 49, 0x1C);
8876*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 54, 0x07);
8877*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0xA8);
8878*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0x85);
8879*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 57, 0x10);
8880*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x07);
8881*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6A);
8882*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0x85);
8883*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 61, 0x10);
8884*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 62, 0x1C);
8885*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 63, 0x00);
8886*4882a593Smuzhiyun
8887*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 6, 45, 0xC5);
8888*4882a593Smuzhiyun
8889*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x47);
8890*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x71);
8891*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x33);
8892*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x0E);
8893*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 17, 0x23);
8894*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA4);
8895*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 20, 0x02);
8896*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 21, 0x12);
8897*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x1C);
8898*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 29, 0xEB);
8899*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 32, 0x7D);
8900*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 34, 0xD6);
8901*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 36, 0x08);
8902*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 38, 0xB4);
8903*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xD3);
8904*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xB3);
8905*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xD5);
8906*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 46, 0x27);
8907*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 4, 47, 0x67);
8908*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 6, 47, 0x69);
8909*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xFF);
8910*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 4, 54, 0x27);
8911*4882a593Smuzhiyun rt2800_rfcsr_write_bank(rt2x00dev, 6, 54, 0x20);
8912*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x66);
8913*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0xFF);
8914*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 57, 0x1C);
8915*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x20);
8916*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6B);
8917*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0xF7);
8918*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 61, 0x09);
8919*4882a593Smuzhiyun
8920*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x51);
8921*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x06);
8922*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA7);
8923*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x2C);
8924*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x64);
8925*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 8, 0x51);
8926*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x36);
8927*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x53);
8928*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x16);
8929*4882a593Smuzhiyun
8930*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x6C);
8931*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xFC);
8932*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 49, 0x1F);
8933*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 54, 0x27);
8934*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x66);
8935*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6B);
8936*4882a593Smuzhiyun
8937*4882a593Smuzhiyun /* Initialize RF channel register for DRQFN */
8938*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xD3);
8939*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xE3);
8940*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xE5);
8941*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x28);
8942*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x68);
8943*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0xF7);
8944*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x02);
8945*4882a593Smuzhiyun rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0xC7);
8946*4882a593Smuzhiyun
8947*4882a593Smuzhiyun /* Initialize RF DC calibration register to default value */
8948*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 0, 0x47);
8949*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 1, 0x00);
8950*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 2, 0x00);
8951*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x00);
8952*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x00);
8953*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x00);
8954*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x10);
8955*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x10);
8956*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x04);
8957*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 9, 0x00);
8958*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 10, 0x07);
8959*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 11, 0x01);
8960*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 12, 0x07);
8961*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 13, 0x07);
8962*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 14, 0x07);
8963*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 15, 0x20);
8964*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 16, 0x22);
8965*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 17, 0x00);
8966*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 18, 0x00);
8967*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 19, 0x00);
8968*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 20, 0x00);
8969*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 21, 0xF1);
8970*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 22, 0x11);
8971*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 23, 0x02);
8972*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 24, 0x41);
8973*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 25, 0x20);
8974*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 26, 0x00);
8975*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 27, 0xD7);
8976*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 28, 0xA2);
8977*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 29, 0x20);
8978*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 30, 0x49);
8979*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 31, 0x20);
8980*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 32, 0x04);
8981*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 33, 0xF1);
8982*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 34, 0xA1);
8983*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 35, 0x01);
8984*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 41, 0x00);
8985*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 42, 0x00);
8986*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 43, 0x00);
8987*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 44, 0x00);
8988*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 45, 0x00);
8989*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 46, 0x00);
8990*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 47, 0x3E);
8991*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 48, 0x3D);
8992*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 49, 0x3E);
8993*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 50, 0x3D);
8994*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 51, 0x3E);
8995*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 52, 0x3D);
8996*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 53, 0x00);
8997*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 54, 0x00);
8998*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 55, 0x00);
8999*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 56, 0x00);
9000*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 57, 0x00);
9001*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x10);
9002*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x10);
9003*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 60, 0x0A);
9004*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 61, 0x00);
9005*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 62, 0x00);
9006*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 63, 0x00);
9007*4882a593Smuzhiyun
9008*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x08);
9009*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x04);
9010*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x20);
9011*4882a593Smuzhiyun
9012*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x00);
9013*4882a593Smuzhiyun rt2800_rfcsr_write_dccal(rt2x00dev, 17, 0x7C);
9014*4882a593Smuzhiyun
9015*4882a593Smuzhiyun rt2800_bw_filter_calibration(rt2x00dev, true);
9016*4882a593Smuzhiyun rt2800_bw_filter_calibration(rt2x00dev, false);
9017*4882a593Smuzhiyun }
9018*4882a593Smuzhiyun
rt2800_init_rfcsr(struct rt2x00_dev * rt2x00dev)9019*4882a593Smuzhiyun static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
9020*4882a593Smuzhiyun {
9021*4882a593Smuzhiyun if (rt2800_is_305x_soc(rt2x00dev)) {
9022*4882a593Smuzhiyun rt2800_init_rfcsr_305x_soc(rt2x00dev);
9023*4882a593Smuzhiyun return;
9024*4882a593Smuzhiyun }
9025*4882a593Smuzhiyun
9026*4882a593Smuzhiyun switch (rt2x00dev->chip.rt) {
9027*4882a593Smuzhiyun case RT3070:
9028*4882a593Smuzhiyun case RT3071:
9029*4882a593Smuzhiyun case RT3090:
9030*4882a593Smuzhiyun rt2800_init_rfcsr_30xx(rt2x00dev);
9031*4882a593Smuzhiyun break;
9032*4882a593Smuzhiyun case RT3290:
9033*4882a593Smuzhiyun rt2800_init_rfcsr_3290(rt2x00dev);
9034*4882a593Smuzhiyun break;
9035*4882a593Smuzhiyun case RT3352:
9036*4882a593Smuzhiyun rt2800_init_rfcsr_3352(rt2x00dev);
9037*4882a593Smuzhiyun break;
9038*4882a593Smuzhiyun case RT3390:
9039*4882a593Smuzhiyun rt2800_init_rfcsr_3390(rt2x00dev);
9040*4882a593Smuzhiyun break;
9041*4882a593Smuzhiyun case RT3883:
9042*4882a593Smuzhiyun rt2800_init_rfcsr_3883(rt2x00dev);
9043*4882a593Smuzhiyun break;
9044*4882a593Smuzhiyun case RT3572:
9045*4882a593Smuzhiyun rt2800_init_rfcsr_3572(rt2x00dev);
9046*4882a593Smuzhiyun break;
9047*4882a593Smuzhiyun case RT3593:
9048*4882a593Smuzhiyun rt2800_init_rfcsr_3593(rt2x00dev);
9049*4882a593Smuzhiyun break;
9050*4882a593Smuzhiyun case RT5350:
9051*4882a593Smuzhiyun rt2800_init_rfcsr_5350(rt2x00dev);
9052*4882a593Smuzhiyun break;
9053*4882a593Smuzhiyun case RT5390:
9054*4882a593Smuzhiyun rt2800_init_rfcsr_5390(rt2x00dev);
9055*4882a593Smuzhiyun break;
9056*4882a593Smuzhiyun case RT5392:
9057*4882a593Smuzhiyun rt2800_init_rfcsr_5392(rt2x00dev);
9058*4882a593Smuzhiyun break;
9059*4882a593Smuzhiyun case RT5592:
9060*4882a593Smuzhiyun rt2800_init_rfcsr_5592(rt2x00dev);
9061*4882a593Smuzhiyun break;
9062*4882a593Smuzhiyun case RT6352:
9063*4882a593Smuzhiyun rt2800_init_rfcsr_6352(rt2x00dev);
9064*4882a593Smuzhiyun break;
9065*4882a593Smuzhiyun }
9066*4882a593Smuzhiyun }
9067*4882a593Smuzhiyun
rt2800_enable_radio(struct rt2x00_dev * rt2x00dev)9068*4882a593Smuzhiyun int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
9069*4882a593Smuzhiyun {
9070*4882a593Smuzhiyun u32 reg;
9071*4882a593Smuzhiyun u16 word;
9072*4882a593Smuzhiyun
9073*4882a593Smuzhiyun /*
9074*4882a593Smuzhiyun * Initialize MAC registers.
9075*4882a593Smuzhiyun */
9076*4882a593Smuzhiyun if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
9077*4882a593Smuzhiyun rt2800_init_registers(rt2x00dev)))
9078*4882a593Smuzhiyun return -EIO;
9079*4882a593Smuzhiyun
9080*4882a593Smuzhiyun /*
9081*4882a593Smuzhiyun * Wait BBP/RF to wake up.
9082*4882a593Smuzhiyun */
9083*4882a593Smuzhiyun if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev)))
9084*4882a593Smuzhiyun return -EIO;
9085*4882a593Smuzhiyun
9086*4882a593Smuzhiyun /*
9087*4882a593Smuzhiyun * Send signal during boot time to initialize firmware.
9088*4882a593Smuzhiyun */
9089*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
9090*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
9091*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev))
9092*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
9093*4882a593Smuzhiyun rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
9094*4882a593Smuzhiyun msleep(1);
9095*4882a593Smuzhiyun
9096*4882a593Smuzhiyun /*
9097*4882a593Smuzhiyun * Make sure BBP is up and running.
9098*4882a593Smuzhiyun */
9099*4882a593Smuzhiyun if (unlikely(rt2800_wait_bbp_ready(rt2x00dev)))
9100*4882a593Smuzhiyun return -EIO;
9101*4882a593Smuzhiyun
9102*4882a593Smuzhiyun /*
9103*4882a593Smuzhiyun * Initialize BBP/RF registers.
9104*4882a593Smuzhiyun */
9105*4882a593Smuzhiyun rt2800_init_bbp(rt2x00dev);
9106*4882a593Smuzhiyun rt2800_init_rfcsr(rt2x00dev);
9107*4882a593Smuzhiyun
9108*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev) &&
9109*4882a593Smuzhiyun (rt2x00_rt(rt2x00dev, RT3070) ||
9110*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3071) ||
9111*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3572))) {
9112*4882a593Smuzhiyun udelay(200);
9113*4882a593Smuzhiyun rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
9114*4882a593Smuzhiyun udelay(10);
9115*4882a593Smuzhiyun }
9116*4882a593Smuzhiyun
9117*4882a593Smuzhiyun /*
9118*4882a593Smuzhiyun * Enable RX.
9119*4882a593Smuzhiyun */
9120*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
9121*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_SYS_CTRL_ENABLE_TX, 1);
9122*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_SYS_CTRL_ENABLE_RX, 0);
9123*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
9124*4882a593Smuzhiyun
9125*4882a593Smuzhiyun udelay(50);
9126*4882a593Smuzhiyun
9127*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
9128*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
9129*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
9130*4882a593Smuzhiyun rt2x00_set_field32(®, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
9131*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
9132*4882a593Smuzhiyun
9133*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
9134*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_SYS_CTRL_ENABLE_TX, 1);
9135*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_SYS_CTRL_ENABLE_RX, 1);
9136*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
9137*4882a593Smuzhiyun
9138*4882a593Smuzhiyun /*
9139*4882a593Smuzhiyun * Initialize LED control
9140*4882a593Smuzhiyun */
9141*4882a593Smuzhiyun word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF);
9142*4882a593Smuzhiyun rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
9143*4882a593Smuzhiyun word & 0xff, (word >> 8) & 0xff);
9144*4882a593Smuzhiyun
9145*4882a593Smuzhiyun word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF);
9146*4882a593Smuzhiyun rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
9147*4882a593Smuzhiyun word & 0xff, (word >> 8) & 0xff);
9148*4882a593Smuzhiyun
9149*4882a593Smuzhiyun word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY);
9150*4882a593Smuzhiyun rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
9151*4882a593Smuzhiyun word & 0xff, (word >> 8) & 0xff);
9152*4882a593Smuzhiyun
9153*4882a593Smuzhiyun return 0;
9154*4882a593Smuzhiyun }
9155*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_enable_radio);
9156*4882a593Smuzhiyun
rt2800_disable_radio(struct rt2x00_dev * rt2x00dev)9157*4882a593Smuzhiyun void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
9158*4882a593Smuzhiyun {
9159*4882a593Smuzhiyun u32 reg;
9160*4882a593Smuzhiyun
9161*4882a593Smuzhiyun rt2800_disable_wpdma(rt2x00dev);
9162*4882a593Smuzhiyun
9163*4882a593Smuzhiyun /* Wait for DMA, ignore error */
9164*4882a593Smuzhiyun rt2800_wait_wpdma_ready(rt2x00dev);
9165*4882a593Smuzhiyun
9166*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
9167*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_SYS_CTRL_ENABLE_TX, 0);
9168*4882a593Smuzhiyun rt2x00_set_field32(®, MAC_SYS_CTRL_ENABLE_RX, 0);
9169*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
9170*4882a593Smuzhiyun }
9171*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_disable_radio);
9172*4882a593Smuzhiyun
rt2800_efuse_detect(struct rt2x00_dev * rt2x00dev)9173*4882a593Smuzhiyun int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
9174*4882a593Smuzhiyun {
9175*4882a593Smuzhiyun u32 reg;
9176*4882a593Smuzhiyun u16 efuse_ctrl_reg;
9177*4882a593Smuzhiyun
9178*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3290))
9179*4882a593Smuzhiyun efuse_ctrl_reg = EFUSE_CTRL_3290;
9180*4882a593Smuzhiyun else
9181*4882a593Smuzhiyun efuse_ctrl_reg = EFUSE_CTRL;
9182*4882a593Smuzhiyun
9183*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, efuse_ctrl_reg);
9184*4882a593Smuzhiyun return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
9185*4882a593Smuzhiyun }
9186*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
9187*4882a593Smuzhiyun
rt2800_efuse_read(struct rt2x00_dev * rt2x00dev,unsigned int i)9188*4882a593Smuzhiyun static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
9189*4882a593Smuzhiyun {
9190*4882a593Smuzhiyun u32 reg;
9191*4882a593Smuzhiyun u16 efuse_ctrl_reg;
9192*4882a593Smuzhiyun u16 efuse_data0_reg;
9193*4882a593Smuzhiyun u16 efuse_data1_reg;
9194*4882a593Smuzhiyun u16 efuse_data2_reg;
9195*4882a593Smuzhiyun u16 efuse_data3_reg;
9196*4882a593Smuzhiyun
9197*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3290)) {
9198*4882a593Smuzhiyun efuse_ctrl_reg = EFUSE_CTRL_3290;
9199*4882a593Smuzhiyun efuse_data0_reg = EFUSE_DATA0_3290;
9200*4882a593Smuzhiyun efuse_data1_reg = EFUSE_DATA1_3290;
9201*4882a593Smuzhiyun efuse_data2_reg = EFUSE_DATA2_3290;
9202*4882a593Smuzhiyun efuse_data3_reg = EFUSE_DATA3_3290;
9203*4882a593Smuzhiyun } else {
9204*4882a593Smuzhiyun efuse_ctrl_reg = EFUSE_CTRL;
9205*4882a593Smuzhiyun efuse_data0_reg = EFUSE_DATA0;
9206*4882a593Smuzhiyun efuse_data1_reg = EFUSE_DATA1;
9207*4882a593Smuzhiyun efuse_data2_reg = EFUSE_DATA2;
9208*4882a593Smuzhiyun efuse_data3_reg = EFUSE_DATA3;
9209*4882a593Smuzhiyun }
9210*4882a593Smuzhiyun mutex_lock(&rt2x00dev->csr_mutex);
9211*4882a593Smuzhiyun
9212*4882a593Smuzhiyun reg = rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg);
9213*4882a593Smuzhiyun rt2x00_set_field32(®, EFUSE_CTRL_ADDRESS_IN, i);
9214*4882a593Smuzhiyun rt2x00_set_field32(®, EFUSE_CTRL_MODE, 0);
9215*4882a593Smuzhiyun rt2x00_set_field32(®, EFUSE_CTRL_KICK, 1);
9216*4882a593Smuzhiyun rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
9217*4882a593Smuzhiyun
9218*4882a593Smuzhiyun /* Wait until the EEPROM has been loaded */
9219*4882a593Smuzhiyun rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, ®);
9220*4882a593Smuzhiyun /* Apparently the data is read from end to start */
9221*4882a593Smuzhiyun reg = rt2800_register_read_lock(rt2x00dev, efuse_data3_reg);
9222*4882a593Smuzhiyun /* The returned value is in CPU order, but eeprom is le */
9223*4882a593Smuzhiyun *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
9224*4882a593Smuzhiyun reg = rt2800_register_read_lock(rt2x00dev, efuse_data2_reg);
9225*4882a593Smuzhiyun *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
9226*4882a593Smuzhiyun reg = rt2800_register_read_lock(rt2x00dev, efuse_data1_reg);
9227*4882a593Smuzhiyun *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
9228*4882a593Smuzhiyun reg = rt2800_register_read_lock(rt2x00dev, efuse_data0_reg);
9229*4882a593Smuzhiyun *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
9230*4882a593Smuzhiyun
9231*4882a593Smuzhiyun mutex_unlock(&rt2x00dev->csr_mutex);
9232*4882a593Smuzhiyun }
9233*4882a593Smuzhiyun
rt2800_read_eeprom_efuse(struct rt2x00_dev * rt2x00dev)9234*4882a593Smuzhiyun int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
9235*4882a593Smuzhiyun {
9236*4882a593Smuzhiyun unsigned int i;
9237*4882a593Smuzhiyun
9238*4882a593Smuzhiyun for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
9239*4882a593Smuzhiyun rt2800_efuse_read(rt2x00dev, i);
9240*4882a593Smuzhiyun
9241*4882a593Smuzhiyun return 0;
9242*4882a593Smuzhiyun }
9243*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
9244*4882a593Smuzhiyun
rt2800_get_txmixer_gain_24g(struct rt2x00_dev * rt2x00dev)9245*4882a593Smuzhiyun static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev)
9246*4882a593Smuzhiyun {
9247*4882a593Smuzhiyun u16 word;
9248*4882a593Smuzhiyun
9249*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593) ||
9250*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883))
9251*4882a593Smuzhiyun return 0;
9252*4882a593Smuzhiyun
9253*4882a593Smuzhiyun word = rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG);
9254*4882a593Smuzhiyun if ((word & 0x00ff) != 0x00ff)
9255*4882a593Smuzhiyun return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
9256*4882a593Smuzhiyun
9257*4882a593Smuzhiyun return 0;
9258*4882a593Smuzhiyun }
9259*4882a593Smuzhiyun
rt2800_get_txmixer_gain_5g(struct rt2x00_dev * rt2x00dev)9260*4882a593Smuzhiyun static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev)
9261*4882a593Smuzhiyun {
9262*4882a593Smuzhiyun u16 word;
9263*4882a593Smuzhiyun
9264*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593) ||
9265*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883))
9266*4882a593Smuzhiyun return 0;
9267*4882a593Smuzhiyun
9268*4882a593Smuzhiyun word = rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A);
9269*4882a593Smuzhiyun if ((word & 0x00ff) != 0x00ff)
9270*4882a593Smuzhiyun return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
9271*4882a593Smuzhiyun
9272*4882a593Smuzhiyun return 0;
9273*4882a593Smuzhiyun }
9274*4882a593Smuzhiyun
rt2800_validate_eeprom(struct rt2x00_dev * rt2x00dev)9275*4882a593Smuzhiyun static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
9276*4882a593Smuzhiyun {
9277*4882a593Smuzhiyun struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
9278*4882a593Smuzhiyun u16 word;
9279*4882a593Smuzhiyun u8 *mac;
9280*4882a593Smuzhiyun u8 default_lna_gain;
9281*4882a593Smuzhiyun int retval;
9282*4882a593Smuzhiyun
9283*4882a593Smuzhiyun /*
9284*4882a593Smuzhiyun * Read the EEPROM.
9285*4882a593Smuzhiyun */
9286*4882a593Smuzhiyun retval = rt2800_read_eeprom(rt2x00dev);
9287*4882a593Smuzhiyun if (retval)
9288*4882a593Smuzhiyun return retval;
9289*4882a593Smuzhiyun
9290*4882a593Smuzhiyun /*
9291*4882a593Smuzhiyun * Start validation of the data that has been read.
9292*4882a593Smuzhiyun */
9293*4882a593Smuzhiyun mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
9294*4882a593Smuzhiyun rt2x00lib_set_mac_address(rt2x00dev, mac);
9295*4882a593Smuzhiyun
9296*4882a593Smuzhiyun word = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
9297*4882a593Smuzhiyun if (word == 0xffff) {
9298*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
9299*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
9300*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
9301*4882a593Smuzhiyun rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
9302*4882a593Smuzhiyun rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
9303*4882a593Smuzhiyun } else if (rt2x00_rt(rt2x00dev, RT2860) ||
9304*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT2872)) {
9305*4882a593Smuzhiyun /*
9306*4882a593Smuzhiyun * There is a max of 2 RX streams for RT28x0 series
9307*4882a593Smuzhiyun */
9308*4882a593Smuzhiyun if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
9309*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
9310*4882a593Smuzhiyun rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
9311*4882a593Smuzhiyun }
9312*4882a593Smuzhiyun
9313*4882a593Smuzhiyun word = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
9314*4882a593Smuzhiyun if (word == 0xffff) {
9315*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
9316*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
9317*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
9318*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
9319*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
9320*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
9321*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
9322*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
9323*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
9324*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
9325*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
9326*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
9327*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
9328*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
9329*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
9330*4882a593Smuzhiyun rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
9331*4882a593Smuzhiyun rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
9332*4882a593Smuzhiyun }
9333*4882a593Smuzhiyun
9334*4882a593Smuzhiyun word = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ);
9335*4882a593Smuzhiyun if ((word & 0x00ff) == 0x00ff) {
9336*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
9337*4882a593Smuzhiyun rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
9338*4882a593Smuzhiyun rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
9339*4882a593Smuzhiyun }
9340*4882a593Smuzhiyun if ((word & 0xff00) == 0xff00) {
9341*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
9342*4882a593Smuzhiyun LED_MODE_TXRX_ACTIVITY);
9343*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
9344*4882a593Smuzhiyun rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
9345*4882a593Smuzhiyun rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
9346*4882a593Smuzhiyun rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
9347*4882a593Smuzhiyun rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
9348*4882a593Smuzhiyun rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
9349*4882a593Smuzhiyun }
9350*4882a593Smuzhiyun
9351*4882a593Smuzhiyun /*
9352*4882a593Smuzhiyun * During the LNA validation we are going to use
9353*4882a593Smuzhiyun * lna0 as correct value. Note that EEPROM_LNA
9354*4882a593Smuzhiyun * is never validated.
9355*4882a593Smuzhiyun */
9356*4882a593Smuzhiyun word = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA);
9357*4882a593Smuzhiyun default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
9358*4882a593Smuzhiyun
9359*4882a593Smuzhiyun word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG);
9360*4882a593Smuzhiyun if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
9361*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
9362*4882a593Smuzhiyun if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
9363*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
9364*4882a593Smuzhiyun rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
9365*4882a593Smuzhiyun
9366*4882a593Smuzhiyun drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev);
9367*4882a593Smuzhiyun
9368*4882a593Smuzhiyun word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2);
9369*4882a593Smuzhiyun if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
9370*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
9371*4882a593Smuzhiyun if (!rt2x00_rt(rt2x00dev, RT3593) &&
9372*4882a593Smuzhiyun !rt2x00_rt(rt2x00dev, RT3883)) {
9373*4882a593Smuzhiyun if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
9374*4882a593Smuzhiyun rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
9375*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
9376*4882a593Smuzhiyun default_lna_gain);
9377*4882a593Smuzhiyun }
9378*4882a593Smuzhiyun rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
9379*4882a593Smuzhiyun
9380*4882a593Smuzhiyun drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev);
9381*4882a593Smuzhiyun
9382*4882a593Smuzhiyun word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A);
9383*4882a593Smuzhiyun if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
9384*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
9385*4882a593Smuzhiyun if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
9386*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
9387*4882a593Smuzhiyun rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
9388*4882a593Smuzhiyun
9389*4882a593Smuzhiyun word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2);
9390*4882a593Smuzhiyun if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
9391*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
9392*4882a593Smuzhiyun if (!rt2x00_rt(rt2x00dev, RT3593) &&
9393*4882a593Smuzhiyun !rt2x00_rt(rt2x00dev, RT3883)) {
9394*4882a593Smuzhiyun if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
9395*4882a593Smuzhiyun rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
9396*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
9397*4882a593Smuzhiyun default_lna_gain);
9398*4882a593Smuzhiyun }
9399*4882a593Smuzhiyun rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
9400*4882a593Smuzhiyun
9401*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3593) ||
9402*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3883)) {
9403*4882a593Smuzhiyun word = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2);
9404*4882a593Smuzhiyun if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 ||
9405*4882a593Smuzhiyun rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff)
9406*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
9407*4882a593Smuzhiyun default_lna_gain);
9408*4882a593Smuzhiyun if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 ||
9409*4882a593Smuzhiyun rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff)
9410*4882a593Smuzhiyun rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
9411*4882a593Smuzhiyun default_lna_gain);
9412*4882a593Smuzhiyun rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word);
9413*4882a593Smuzhiyun }
9414*4882a593Smuzhiyun
9415*4882a593Smuzhiyun return 0;
9416*4882a593Smuzhiyun }
9417*4882a593Smuzhiyun
rt2800_init_eeprom(struct rt2x00_dev * rt2x00dev)9418*4882a593Smuzhiyun static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
9419*4882a593Smuzhiyun {
9420*4882a593Smuzhiyun u16 value;
9421*4882a593Smuzhiyun u16 eeprom;
9422*4882a593Smuzhiyun u16 rf;
9423*4882a593Smuzhiyun
9424*4882a593Smuzhiyun /*
9425*4882a593Smuzhiyun * Read EEPROM word for configuration.
9426*4882a593Smuzhiyun */
9427*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
9428*4882a593Smuzhiyun
9429*4882a593Smuzhiyun /*
9430*4882a593Smuzhiyun * Identify RF chipset by EEPROM value
9431*4882a593Smuzhiyun * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
9432*4882a593Smuzhiyun * RT53xx: defined in "EEPROM_CHIP_ID" field
9433*4882a593Smuzhiyun */
9434*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3290) ||
9435*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT5390) ||
9436*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT5392) ||
9437*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT6352))
9438*4882a593Smuzhiyun rf = rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID);
9439*4882a593Smuzhiyun else if (rt2x00_rt(rt2x00dev, RT3352))
9440*4882a593Smuzhiyun rf = RF3322;
9441*4882a593Smuzhiyun else if (rt2x00_rt(rt2x00dev, RT3883))
9442*4882a593Smuzhiyun rf = RF3853;
9443*4882a593Smuzhiyun else if (rt2x00_rt(rt2x00dev, RT5350))
9444*4882a593Smuzhiyun rf = RF5350;
9445*4882a593Smuzhiyun else
9446*4882a593Smuzhiyun rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
9447*4882a593Smuzhiyun
9448*4882a593Smuzhiyun switch (rf) {
9449*4882a593Smuzhiyun case RF2820:
9450*4882a593Smuzhiyun case RF2850:
9451*4882a593Smuzhiyun case RF2720:
9452*4882a593Smuzhiyun case RF2750:
9453*4882a593Smuzhiyun case RF3020:
9454*4882a593Smuzhiyun case RF2020:
9455*4882a593Smuzhiyun case RF3021:
9456*4882a593Smuzhiyun case RF3022:
9457*4882a593Smuzhiyun case RF3052:
9458*4882a593Smuzhiyun case RF3053:
9459*4882a593Smuzhiyun case RF3070:
9460*4882a593Smuzhiyun case RF3290:
9461*4882a593Smuzhiyun case RF3320:
9462*4882a593Smuzhiyun case RF3322:
9463*4882a593Smuzhiyun case RF3853:
9464*4882a593Smuzhiyun case RF5350:
9465*4882a593Smuzhiyun case RF5360:
9466*4882a593Smuzhiyun case RF5362:
9467*4882a593Smuzhiyun case RF5370:
9468*4882a593Smuzhiyun case RF5372:
9469*4882a593Smuzhiyun case RF5390:
9470*4882a593Smuzhiyun case RF5392:
9471*4882a593Smuzhiyun case RF5592:
9472*4882a593Smuzhiyun case RF7620:
9473*4882a593Smuzhiyun break;
9474*4882a593Smuzhiyun default:
9475*4882a593Smuzhiyun rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
9476*4882a593Smuzhiyun rf);
9477*4882a593Smuzhiyun return -ENODEV;
9478*4882a593Smuzhiyun }
9479*4882a593Smuzhiyun
9480*4882a593Smuzhiyun rt2x00_set_rf(rt2x00dev, rf);
9481*4882a593Smuzhiyun
9482*4882a593Smuzhiyun /*
9483*4882a593Smuzhiyun * Identify default antenna configuration.
9484*4882a593Smuzhiyun */
9485*4882a593Smuzhiyun rt2x00dev->default_ant.tx_chain_num =
9486*4882a593Smuzhiyun rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
9487*4882a593Smuzhiyun rt2x00dev->default_ant.rx_chain_num =
9488*4882a593Smuzhiyun rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
9489*4882a593Smuzhiyun
9490*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
9491*4882a593Smuzhiyun
9492*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3070) ||
9493*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3090) ||
9494*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3352) ||
9495*4882a593Smuzhiyun rt2x00_rt(rt2x00dev, RT3390)) {
9496*4882a593Smuzhiyun value = rt2x00_get_field16(eeprom,
9497*4882a593Smuzhiyun EEPROM_NIC_CONF1_ANT_DIVERSITY);
9498*4882a593Smuzhiyun switch (value) {
9499*4882a593Smuzhiyun case 0:
9500*4882a593Smuzhiyun case 1:
9501*4882a593Smuzhiyun case 2:
9502*4882a593Smuzhiyun rt2x00dev->default_ant.tx = ANTENNA_A;
9503*4882a593Smuzhiyun rt2x00dev->default_ant.rx = ANTENNA_A;
9504*4882a593Smuzhiyun break;
9505*4882a593Smuzhiyun case 3:
9506*4882a593Smuzhiyun rt2x00dev->default_ant.tx = ANTENNA_A;
9507*4882a593Smuzhiyun rt2x00dev->default_ant.rx = ANTENNA_B;
9508*4882a593Smuzhiyun break;
9509*4882a593Smuzhiyun }
9510*4882a593Smuzhiyun } else {
9511*4882a593Smuzhiyun rt2x00dev->default_ant.tx = ANTENNA_A;
9512*4882a593Smuzhiyun rt2x00dev->default_ant.rx = ANTENNA_A;
9513*4882a593Smuzhiyun }
9514*4882a593Smuzhiyun
9515*4882a593Smuzhiyun /* These chips have hardware RX antenna diversity */
9516*4882a593Smuzhiyun if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R) ||
9517*4882a593Smuzhiyun rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5370G)) {
9518*4882a593Smuzhiyun rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
9519*4882a593Smuzhiyun rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
9520*4882a593Smuzhiyun }
9521*4882a593Smuzhiyun
9522*4882a593Smuzhiyun /*
9523*4882a593Smuzhiyun * Determine external LNA informations.
9524*4882a593Smuzhiyun */
9525*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
9526*4882a593Smuzhiyun __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
9527*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
9528*4882a593Smuzhiyun __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
9529*4882a593Smuzhiyun
9530*4882a593Smuzhiyun /*
9531*4882a593Smuzhiyun * Detect if this device has an hardware controlled radio.
9532*4882a593Smuzhiyun */
9533*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
9534*4882a593Smuzhiyun __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
9535*4882a593Smuzhiyun
9536*4882a593Smuzhiyun /*
9537*4882a593Smuzhiyun * Detect if this device has Bluetooth co-existence.
9538*4882a593Smuzhiyun */
9539*4882a593Smuzhiyun if (!rt2x00_rt(rt2x00dev, RT3352) &&
9540*4882a593Smuzhiyun rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
9541*4882a593Smuzhiyun __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
9542*4882a593Smuzhiyun
9543*4882a593Smuzhiyun /*
9544*4882a593Smuzhiyun * Read frequency offset and RF programming sequence.
9545*4882a593Smuzhiyun */
9546*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ);
9547*4882a593Smuzhiyun rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
9548*4882a593Smuzhiyun
9549*4882a593Smuzhiyun /*
9550*4882a593Smuzhiyun * Store led settings, for correct led behaviour.
9551*4882a593Smuzhiyun */
9552*4882a593Smuzhiyun #ifdef CONFIG_RT2X00_LIB_LEDS
9553*4882a593Smuzhiyun rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
9554*4882a593Smuzhiyun rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
9555*4882a593Smuzhiyun rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
9556*4882a593Smuzhiyun
9557*4882a593Smuzhiyun rt2x00dev->led_mcu_reg = eeprom;
9558*4882a593Smuzhiyun #endif /* CONFIG_RT2X00_LIB_LEDS */
9559*4882a593Smuzhiyun
9560*4882a593Smuzhiyun /*
9561*4882a593Smuzhiyun * Check if support EIRP tx power limit feature.
9562*4882a593Smuzhiyun */
9563*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER);
9564*4882a593Smuzhiyun
9565*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
9566*4882a593Smuzhiyun EIRP_MAX_TX_POWER_LIMIT)
9567*4882a593Smuzhiyun __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
9568*4882a593Smuzhiyun
9569*4882a593Smuzhiyun /*
9570*4882a593Smuzhiyun * Detect if device uses internal or external PA
9571*4882a593Smuzhiyun */
9572*4882a593Smuzhiyun eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
9573*4882a593Smuzhiyun
9574*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3352)) {
9575*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom,
9576*4882a593Smuzhiyun EEPROM_NIC_CONF1_EXTERNAL_TX0_PA_3352))
9577*4882a593Smuzhiyun __set_bit(CAPABILITY_EXTERNAL_PA_TX0,
9578*4882a593Smuzhiyun &rt2x00dev->cap_flags);
9579*4882a593Smuzhiyun if (rt2x00_get_field16(eeprom,
9580*4882a593Smuzhiyun EEPROM_NIC_CONF1_EXTERNAL_TX1_PA_3352))
9581*4882a593Smuzhiyun __set_bit(CAPABILITY_EXTERNAL_PA_TX1,
9582*4882a593Smuzhiyun &rt2x00dev->cap_flags);
9583*4882a593Smuzhiyun }
9584*4882a593Smuzhiyun
9585*4882a593Smuzhiyun return 0;
9586*4882a593Smuzhiyun }
9587*4882a593Smuzhiyun
9588*4882a593Smuzhiyun /*
9589*4882a593Smuzhiyun * RF value list for rt28xx
9590*4882a593Smuzhiyun * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
9591*4882a593Smuzhiyun */
9592*4882a593Smuzhiyun static const struct rf_channel rf_vals[] = {
9593*4882a593Smuzhiyun { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
9594*4882a593Smuzhiyun { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
9595*4882a593Smuzhiyun { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
9596*4882a593Smuzhiyun { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
9597*4882a593Smuzhiyun { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
9598*4882a593Smuzhiyun { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
9599*4882a593Smuzhiyun { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
9600*4882a593Smuzhiyun { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
9601*4882a593Smuzhiyun { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
9602*4882a593Smuzhiyun { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
9603*4882a593Smuzhiyun { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
9604*4882a593Smuzhiyun { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
9605*4882a593Smuzhiyun { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
9606*4882a593Smuzhiyun { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
9607*4882a593Smuzhiyun
9608*4882a593Smuzhiyun /* 802.11 UNI / HyperLan 2 */
9609*4882a593Smuzhiyun { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
9610*4882a593Smuzhiyun { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
9611*4882a593Smuzhiyun { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
9612*4882a593Smuzhiyun { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
9613*4882a593Smuzhiyun { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
9614*4882a593Smuzhiyun { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
9615*4882a593Smuzhiyun { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
9616*4882a593Smuzhiyun { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
9617*4882a593Smuzhiyun { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
9618*4882a593Smuzhiyun { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
9619*4882a593Smuzhiyun { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
9620*4882a593Smuzhiyun { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
9621*4882a593Smuzhiyun
9622*4882a593Smuzhiyun /* 802.11 HyperLan 2 */
9623*4882a593Smuzhiyun { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
9624*4882a593Smuzhiyun { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
9625*4882a593Smuzhiyun { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
9626*4882a593Smuzhiyun { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
9627*4882a593Smuzhiyun { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
9628*4882a593Smuzhiyun { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
9629*4882a593Smuzhiyun { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
9630*4882a593Smuzhiyun { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
9631*4882a593Smuzhiyun { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
9632*4882a593Smuzhiyun { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
9633*4882a593Smuzhiyun { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
9634*4882a593Smuzhiyun { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
9635*4882a593Smuzhiyun { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
9636*4882a593Smuzhiyun { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
9637*4882a593Smuzhiyun { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
9638*4882a593Smuzhiyun { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
9639*4882a593Smuzhiyun
9640*4882a593Smuzhiyun /* 802.11 UNII */
9641*4882a593Smuzhiyun { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
9642*4882a593Smuzhiyun { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
9643*4882a593Smuzhiyun { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
9644*4882a593Smuzhiyun { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
9645*4882a593Smuzhiyun { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
9646*4882a593Smuzhiyun { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
9647*4882a593Smuzhiyun { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
9648*4882a593Smuzhiyun { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
9649*4882a593Smuzhiyun { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
9650*4882a593Smuzhiyun { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
9651*4882a593Smuzhiyun { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
9652*4882a593Smuzhiyun
9653*4882a593Smuzhiyun /* 802.11 Japan */
9654*4882a593Smuzhiyun { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
9655*4882a593Smuzhiyun { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
9656*4882a593Smuzhiyun { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
9657*4882a593Smuzhiyun { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
9658*4882a593Smuzhiyun { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
9659*4882a593Smuzhiyun { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
9660*4882a593Smuzhiyun { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
9661*4882a593Smuzhiyun };
9662*4882a593Smuzhiyun
9663*4882a593Smuzhiyun /*
9664*4882a593Smuzhiyun * RF value list for rt3xxx
9665*4882a593Smuzhiyun * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052 & RF3053)
9666*4882a593Smuzhiyun */
9667*4882a593Smuzhiyun static const struct rf_channel rf_vals_3x[] = {
9668*4882a593Smuzhiyun {1, 241, 2, 2 },
9669*4882a593Smuzhiyun {2, 241, 2, 7 },
9670*4882a593Smuzhiyun {3, 242, 2, 2 },
9671*4882a593Smuzhiyun {4, 242, 2, 7 },
9672*4882a593Smuzhiyun {5, 243, 2, 2 },
9673*4882a593Smuzhiyun {6, 243, 2, 7 },
9674*4882a593Smuzhiyun {7, 244, 2, 2 },
9675*4882a593Smuzhiyun {8, 244, 2, 7 },
9676*4882a593Smuzhiyun {9, 245, 2, 2 },
9677*4882a593Smuzhiyun {10, 245, 2, 7 },
9678*4882a593Smuzhiyun {11, 246, 2, 2 },
9679*4882a593Smuzhiyun {12, 246, 2, 7 },
9680*4882a593Smuzhiyun {13, 247, 2, 2 },
9681*4882a593Smuzhiyun {14, 248, 2, 4 },
9682*4882a593Smuzhiyun
9683*4882a593Smuzhiyun /* 802.11 UNI / HyperLan 2 */
9684*4882a593Smuzhiyun {36, 0x56, 0, 4},
9685*4882a593Smuzhiyun {38, 0x56, 0, 6},
9686*4882a593Smuzhiyun {40, 0x56, 0, 8},
9687*4882a593Smuzhiyun {44, 0x57, 0, 0},
9688*4882a593Smuzhiyun {46, 0x57, 0, 2},
9689*4882a593Smuzhiyun {48, 0x57, 0, 4},
9690*4882a593Smuzhiyun {52, 0x57, 0, 8},
9691*4882a593Smuzhiyun {54, 0x57, 0, 10},
9692*4882a593Smuzhiyun {56, 0x58, 0, 0},
9693*4882a593Smuzhiyun {60, 0x58, 0, 4},
9694*4882a593Smuzhiyun {62, 0x58, 0, 6},
9695*4882a593Smuzhiyun {64, 0x58, 0, 8},
9696*4882a593Smuzhiyun
9697*4882a593Smuzhiyun /* 802.11 HyperLan 2 */
9698*4882a593Smuzhiyun {100, 0x5b, 0, 8},
9699*4882a593Smuzhiyun {102, 0x5b, 0, 10},
9700*4882a593Smuzhiyun {104, 0x5c, 0, 0},
9701*4882a593Smuzhiyun {108, 0x5c, 0, 4},
9702*4882a593Smuzhiyun {110, 0x5c, 0, 6},
9703*4882a593Smuzhiyun {112, 0x5c, 0, 8},
9704*4882a593Smuzhiyun {116, 0x5d, 0, 0},
9705*4882a593Smuzhiyun {118, 0x5d, 0, 2},
9706*4882a593Smuzhiyun {120, 0x5d, 0, 4},
9707*4882a593Smuzhiyun {124, 0x5d, 0, 8},
9708*4882a593Smuzhiyun {126, 0x5d, 0, 10},
9709*4882a593Smuzhiyun {128, 0x5e, 0, 0},
9710*4882a593Smuzhiyun {132, 0x5e, 0, 4},
9711*4882a593Smuzhiyun {134, 0x5e, 0, 6},
9712*4882a593Smuzhiyun {136, 0x5e, 0, 8},
9713*4882a593Smuzhiyun {140, 0x5f, 0, 0},
9714*4882a593Smuzhiyun
9715*4882a593Smuzhiyun /* 802.11 UNII */
9716*4882a593Smuzhiyun {149, 0x5f, 0, 9},
9717*4882a593Smuzhiyun {151, 0x5f, 0, 11},
9718*4882a593Smuzhiyun {153, 0x60, 0, 1},
9719*4882a593Smuzhiyun {157, 0x60, 0, 5},
9720*4882a593Smuzhiyun {159, 0x60, 0, 7},
9721*4882a593Smuzhiyun {161, 0x60, 0, 9},
9722*4882a593Smuzhiyun {165, 0x61, 0, 1},
9723*4882a593Smuzhiyun {167, 0x61, 0, 3},
9724*4882a593Smuzhiyun {169, 0x61, 0, 5},
9725*4882a593Smuzhiyun {171, 0x61, 0, 7},
9726*4882a593Smuzhiyun {173, 0x61, 0, 9},
9727*4882a593Smuzhiyun };
9728*4882a593Smuzhiyun
9729*4882a593Smuzhiyun /*
9730*4882a593Smuzhiyun * RF value list for rt3xxx with Xtal20MHz
9731*4882a593Smuzhiyun * Supports: 2.4 GHz (all) (RF3322)
9732*4882a593Smuzhiyun */
9733*4882a593Smuzhiyun static const struct rf_channel rf_vals_3x_xtal20[] = {
9734*4882a593Smuzhiyun {1, 0xE2, 2, 0x14},
9735*4882a593Smuzhiyun {2, 0xE3, 2, 0x14},
9736*4882a593Smuzhiyun {3, 0xE4, 2, 0x14},
9737*4882a593Smuzhiyun {4, 0xE5, 2, 0x14},
9738*4882a593Smuzhiyun {5, 0xE6, 2, 0x14},
9739*4882a593Smuzhiyun {6, 0xE7, 2, 0x14},
9740*4882a593Smuzhiyun {7, 0xE8, 2, 0x14},
9741*4882a593Smuzhiyun {8, 0xE9, 2, 0x14},
9742*4882a593Smuzhiyun {9, 0xEA, 2, 0x14},
9743*4882a593Smuzhiyun {10, 0xEB, 2, 0x14},
9744*4882a593Smuzhiyun {11, 0xEC, 2, 0x14},
9745*4882a593Smuzhiyun {12, 0xED, 2, 0x14},
9746*4882a593Smuzhiyun {13, 0xEE, 2, 0x14},
9747*4882a593Smuzhiyun {14, 0xF0, 2, 0x18},
9748*4882a593Smuzhiyun };
9749*4882a593Smuzhiyun
9750*4882a593Smuzhiyun static const struct rf_channel rf_vals_3853[] = {
9751*4882a593Smuzhiyun {1, 241, 6, 2},
9752*4882a593Smuzhiyun {2, 241, 6, 7},
9753*4882a593Smuzhiyun {3, 242, 6, 2},
9754*4882a593Smuzhiyun {4, 242, 6, 7},
9755*4882a593Smuzhiyun {5, 243, 6, 2},
9756*4882a593Smuzhiyun {6, 243, 6, 7},
9757*4882a593Smuzhiyun {7, 244, 6, 2},
9758*4882a593Smuzhiyun {8, 244, 6, 7},
9759*4882a593Smuzhiyun {9, 245, 6, 2},
9760*4882a593Smuzhiyun {10, 245, 6, 7},
9761*4882a593Smuzhiyun {11, 246, 6, 2},
9762*4882a593Smuzhiyun {12, 246, 6, 7},
9763*4882a593Smuzhiyun {13, 247, 6, 2},
9764*4882a593Smuzhiyun {14, 248, 6, 4},
9765*4882a593Smuzhiyun
9766*4882a593Smuzhiyun {36, 0x56, 8, 4},
9767*4882a593Smuzhiyun {38, 0x56, 8, 6},
9768*4882a593Smuzhiyun {40, 0x56, 8, 8},
9769*4882a593Smuzhiyun {44, 0x57, 8, 0},
9770*4882a593Smuzhiyun {46, 0x57, 8, 2},
9771*4882a593Smuzhiyun {48, 0x57, 8, 4},
9772*4882a593Smuzhiyun {52, 0x57, 8, 8},
9773*4882a593Smuzhiyun {54, 0x57, 8, 10},
9774*4882a593Smuzhiyun {56, 0x58, 8, 0},
9775*4882a593Smuzhiyun {60, 0x58, 8, 4},
9776*4882a593Smuzhiyun {62, 0x58, 8, 6},
9777*4882a593Smuzhiyun {64, 0x58, 8, 8},
9778*4882a593Smuzhiyun
9779*4882a593Smuzhiyun {100, 0x5b, 8, 8},
9780*4882a593Smuzhiyun {102, 0x5b, 8, 10},
9781*4882a593Smuzhiyun {104, 0x5c, 8, 0},
9782*4882a593Smuzhiyun {108, 0x5c, 8, 4},
9783*4882a593Smuzhiyun {110, 0x5c, 8, 6},
9784*4882a593Smuzhiyun {112, 0x5c, 8, 8},
9785*4882a593Smuzhiyun {114, 0x5c, 8, 10},
9786*4882a593Smuzhiyun {116, 0x5d, 8, 0},
9787*4882a593Smuzhiyun {118, 0x5d, 8, 2},
9788*4882a593Smuzhiyun {120, 0x5d, 8, 4},
9789*4882a593Smuzhiyun {124, 0x5d, 8, 8},
9790*4882a593Smuzhiyun {126, 0x5d, 8, 10},
9791*4882a593Smuzhiyun {128, 0x5e, 8, 0},
9792*4882a593Smuzhiyun {132, 0x5e, 8, 4},
9793*4882a593Smuzhiyun {134, 0x5e, 8, 6},
9794*4882a593Smuzhiyun {136, 0x5e, 8, 8},
9795*4882a593Smuzhiyun {140, 0x5f, 8, 0},
9796*4882a593Smuzhiyun
9797*4882a593Smuzhiyun {149, 0x5f, 8, 9},
9798*4882a593Smuzhiyun {151, 0x5f, 8, 11},
9799*4882a593Smuzhiyun {153, 0x60, 8, 1},
9800*4882a593Smuzhiyun {157, 0x60, 8, 5},
9801*4882a593Smuzhiyun {159, 0x60, 8, 7},
9802*4882a593Smuzhiyun {161, 0x60, 8, 9},
9803*4882a593Smuzhiyun {165, 0x61, 8, 1},
9804*4882a593Smuzhiyun {167, 0x61, 8, 3},
9805*4882a593Smuzhiyun {169, 0x61, 8, 5},
9806*4882a593Smuzhiyun {171, 0x61, 8, 7},
9807*4882a593Smuzhiyun {173, 0x61, 8, 9},
9808*4882a593Smuzhiyun };
9809*4882a593Smuzhiyun
9810*4882a593Smuzhiyun static const struct rf_channel rf_vals_5592_xtal20[] = {
9811*4882a593Smuzhiyun /* Channel, N, K, mod, R */
9812*4882a593Smuzhiyun {1, 482, 4, 10, 3},
9813*4882a593Smuzhiyun {2, 483, 4, 10, 3},
9814*4882a593Smuzhiyun {3, 484, 4, 10, 3},
9815*4882a593Smuzhiyun {4, 485, 4, 10, 3},
9816*4882a593Smuzhiyun {5, 486, 4, 10, 3},
9817*4882a593Smuzhiyun {6, 487, 4, 10, 3},
9818*4882a593Smuzhiyun {7, 488, 4, 10, 3},
9819*4882a593Smuzhiyun {8, 489, 4, 10, 3},
9820*4882a593Smuzhiyun {9, 490, 4, 10, 3},
9821*4882a593Smuzhiyun {10, 491, 4, 10, 3},
9822*4882a593Smuzhiyun {11, 492, 4, 10, 3},
9823*4882a593Smuzhiyun {12, 493, 4, 10, 3},
9824*4882a593Smuzhiyun {13, 494, 4, 10, 3},
9825*4882a593Smuzhiyun {14, 496, 8, 10, 3},
9826*4882a593Smuzhiyun {36, 172, 8, 12, 1},
9827*4882a593Smuzhiyun {38, 173, 0, 12, 1},
9828*4882a593Smuzhiyun {40, 173, 4, 12, 1},
9829*4882a593Smuzhiyun {42, 173, 8, 12, 1},
9830*4882a593Smuzhiyun {44, 174, 0, 12, 1},
9831*4882a593Smuzhiyun {46, 174, 4, 12, 1},
9832*4882a593Smuzhiyun {48, 174, 8, 12, 1},
9833*4882a593Smuzhiyun {50, 175, 0, 12, 1},
9834*4882a593Smuzhiyun {52, 175, 4, 12, 1},
9835*4882a593Smuzhiyun {54, 175, 8, 12, 1},
9836*4882a593Smuzhiyun {56, 176, 0, 12, 1},
9837*4882a593Smuzhiyun {58, 176, 4, 12, 1},
9838*4882a593Smuzhiyun {60, 176, 8, 12, 1},
9839*4882a593Smuzhiyun {62, 177, 0, 12, 1},
9840*4882a593Smuzhiyun {64, 177, 4, 12, 1},
9841*4882a593Smuzhiyun {100, 183, 4, 12, 1},
9842*4882a593Smuzhiyun {102, 183, 8, 12, 1},
9843*4882a593Smuzhiyun {104, 184, 0, 12, 1},
9844*4882a593Smuzhiyun {106, 184, 4, 12, 1},
9845*4882a593Smuzhiyun {108, 184, 8, 12, 1},
9846*4882a593Smuzhiyun {110, 185, 0, 12, 1},
9847*4882a593Smuzhiyun {112, 185, 4, 12, 1},
9848*4882a593Smuzhiyun {114, 185, 8, 12, 1},
9849*4882a593Smuzhiyun {116, 186, 0, 12, 1},
9850*4882a593Smuzhiyun {118, 186, 4, 12, 1},
9851*4882a593Smuzhiyun {120, 186, 8, 12, 1},
9852*4882a593Smuzhiyun {122, 187, 0, 12, 1},
9853*4882a593Smuzhiyun {124, 187, 4, 12, 1},
9854*4882a593Smuzhiyun {126, 187, 8, 12, 1},
9855*4882a593Smuzhiyun {128, 188, 0, 12, 1},
9856*4882a593Smuzhiyun {130, 188, 4, 12, 1},
9857*4882a593Smuzhiyun {132, 188, 8, 12, 1},
9858*4882a593Smuzhiyun {134, 189, 0, 12, 1},
9859*4882a593Smuzhiyun {136, 189, 4, 12, 1},
9860*4882a593Smuzhiyun {138, 189, 8, 12, 1},
9861*4882a593Smuzhiyun {140, 190, 0, 12, 1},
9862*4882a593Smuzhiyun {149, 191, 6, 12, 1},
9863*4882a593Smuzhiyun {151, 191, 10, 12, 1},
9864*4882a593Smuzhiyun {153, 192, 2, 12, 1},
9865*4882a593Smuzhiyun {155, 192, 6, 12, 1},
9866*4882a593Smuzhiyun {157, 192, 10, 12, 1},
9867*4882a593Smuzhiyun {159, 193, 2, 12, 1},
9868*4882a593Smuzhiyun {161, 193, 6, 12, 1},
9869*4882a593Smuzhiyun {165, 194, 2, 12, 1},
9870*4882a593Smuzhiyun {184, 164, 0, 12, 1},
9871*4882a593Smuzhiyun {188, 164, 4, 12, 1},
9872*4882a593Smuzhiyun {192, 165, 8, 12, 1},
9873*4882a593Smuzhiyun {196, 166, 0, 12, 1},
9874*4882a593Smuzhiyun };
9875*4882a593Smuzhiyun
9876*4882a593Smuzhiyun static const struct rf_channel rf_vals_5592_xtal40[] = {
9877*4882a593Smuzhiyun /* Channel, N, K, mod, R */
9878*4882a593Smuzhiyun {1, 241, 2, 10, 3},
9879*4882a593Smuzhiyun {2, 241, 7, 10, 3},
9880*4882a593Smuzhiyun {3, 242, 2, 10, 3},
9881*4882a593Smuzhiyun {4, 242, 7, 10, 3},
9882*4882a593Smuzhiyun {5, 243, 2, 10, 3},
9883*4882a593Smuzhiyun {6, 243, 7, 10, 3},
9884*4882a593Smuzhiyun {7, 244, 2, 10, 3},
9885*4882a593Smuzhiyun {8, 244, 7, 10, 3},
9886*4882a593Smuzhiyun {9, 245, 2, 10, 3},
9887*4882a593Smuzhiyun {10, 245, 7, 10, 3},
9888*4882a593Smuzhiyun {11, 246, 2, 10, 3},
9889*4882a593Smuzhiyun {12, 246, 7, 10, 3},
9890*4882a593Smuzhiyun {13, 247, 2, 10, 3},
9891*4882a593Smuzhiyun {14, 248, 4, 10, 3},
9892*4882a593Smuzhiyun {36, 86, 4, 12, 1},
9893*4882a593Smuzhiyun {38, 86, 6, 12, 1},
9894*4882a593Smuzhiyun {40, 86, 8, 12, 1},
9895*4882a593Smuzhiyun {42, 86, 10, 12, 1},
9896*4882a593Smuzhiyun {44, 87, 0, 12, 1},
9897*4882a593Smuzhiyun {46, 87, 2, 12, 1},
9898*4882a593Smuzhiyun {48, 87, 4, 12, 1},
9899*4882a593Smuzhiyun {50, 87, 6, 12, 1},
9900*4882a593Smuzhiyun {52, 87, 8, 12, 1},
9901*4882a593Smuzhiyun {54, 87, 10, 12, 1},
9902*4882a593Smuzhiyun {56, 88, 0, 12, 1},
9903*4882a593Smuzhiyun {58, 88, 2, 12, 1},
9904*4882a593Smuzhiyun {60, 88, 4, 12, 1},
9905*4882a593Smuzhiyun {62, 88, 6, 12, 1},
9906*4882a593Smuzhiyun {64, 88, 8, 12, 1},
9907*4882a593Smuzhiyun {100, 91, 8, 12, 1},
9908*4882a593Smuzhiyun {102, 91, 10, 12, 1},
9909*4882a593Smuzhiyun {104, 92, 0, 12, 1},
9910*4882a593Smuzhiyun {106, 92, 2, 12, 1},
9911*4882a593Smuzhiyun {108, 92, 4, 12, 1},
9912*4882a593Smuzhiyun {110, 92, 6, 12, 1},
9913*4882a593Smuzhiyun {112, 92, 8, 12, 1},
9914*4882a593Smuzhiyun {114, 92, 10, 12, 1},
9915*4882a593Smuzhiyun {116, 93, 0, 12, 1},
9916*4882a593Smuzhiyun {118, 93, 2, 12, 1},
9917*4882a593Smuzhiyun {120, 93, 4, 12, 1},
9918*4882a593Smuzhiyun {122, 93, 6, 12, 1},
9919*4882a593Smuzhiyun {124, 93, 8, 12, 1},
9920*4882a593Smuzhiyun {126, 93, 10, 12, 1},
9921*4882a593Smuzhiyun {128, 94, 0, 12, 1},
9922*4882a593Smuzhiyun {130, 94, 2, 12, 1},
9923*4882a593Smuzhiyun {132, 94, 4, 12, 1},
9924*4882a593Smuzhiyun {134, 94, 6, 12, 1},
9925*4882a593Smuzhiyun {136, 94, 8, 12, 1},
9926*4882a593Smuzhiyun {138, 94, 10, 12, 1},
9927*4882a593Smuzhiyun {140, 95, 0, 12, 1},
9928*4882a593Smuzhiyun {149, 95, 9, 12, 1},
9929*4882a593Smuzhiyun {151, 95, 11, 12, 1},
9930*4882a593Smuzhiyun {153, 96, 1, 12, 1},
9931*4882a593Smuzhiyun {155, 96, 3, 12, 1},
9932*4882a593Smuzhiyun {157, 96, 5, 12, 1},
9933*4882a593Smuzhiyun {159, 96, 7, 12, 1},
9934*4882a593Smuzhiyun {161, 96, 9, 12, 1},
9935*4882a593Smuzhiyun {165, 97, 1, 12, 1},
9936*4882a593Smuzhiyun {184, 82, 0, 12, 1},
9937*4882a593Smuzhiyun {188, 82, 4, 12, 1},
9938*4882a593Smuzhiyun {192, 82, 8, 12, 1},
9939*4882a593Smuzhiyun {196, 83, 0, 12, 1},
9940*4882a593Smuzhiyun };
9941*4882a593Smuzhiyun
9942*4882a593Smuzhiyun static const struct rf_channel rf_vals_7620[] = {
9943*4882a593Smuzhiyun {1, 0x50, 0x99, 0x99, 1},
9944*4882a593Smuzhiyun {2, 0x50, 0x44, 0x44, 2},
9945*4882a593Smuzhiyun {3, 0x50, 0xEE, 0xEE, 2},
9946*4882a593Smuzhiyun {4, 0x50, 0x99, 0x99, 3},
9947*4882a593Smuzhiyun {5, 0x51, 0x44, 0x44, 0},
9948*4882a593Smuzhiyun {6, 0x51, 0xEE, 0xEE, 0},
9949*4882a593Smuzhiyun {7, 0x51, 0x99, 0x99, 1},
9950*4882a593Smuzhiyun {8, 0x51, 0x44, 0x44, 2},
9951*4882a593Smuzhiyun {9, 0x51, 0xEE, 0xEE, 2},
9952*4882a593Smuzhiyun {10, 0x51, 0x99, 0x99, 3},
9953*4882a593Smuzhiyun {11, 0x52, 0x44, 0x44, 0},
9954*4882a593Smuzhiyun {12, 0x52, 0xEE, 0xEE, 0},
9955*4882a593Smuzhiyun {13, 0x52, 0x99, 0x99, 1},
9956*4882a593Smuzhiyun {14, 0x52, 0x33, 0x33, 3},
9957*4882a593Smuzhiyun };
9958*4882a593Smuzhiyun
rt2800_probe_hw_mode(struct rt2x00_dev * rt2x00dev)9959*4882a593Smuzhiyun static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
9960*4882a593Smuzhiyun {
9961*4882a593Smuzhiyun struct hw_mode_spec *spec = &rt2x00dev->spec;
9962*4882a593Smuzhiyun struct channel_info *info;
9963*4882a593Smuzhiyun char *default_power1;
9964*4882a593Smuzhiyun char *default_power2;
9965*4882a593Smuzhiyun char *default_power3;
9966*4882a593Smuzhiyun unsigned int i, tx_chains, rx_chains;
9967*4882a593Smuzhiyun u32 reg;
9968*4882a593Smuzhiyun
9969*4882a593Smuzhiyun /*
9970*4882a593Smuzhiyun * Disable powersaving as default.
9971*4882a593Smuzhiyun */
9972*4882a593Smuzhiyun rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
9973*4882a593Smuzhiyun
9974*4882a593Smuzhiyun /*
9975*4882a593Smuzhiyun * Change default retry settings to values corresponding more closely
9976*4882a593Smuzhiyun * to rate[0].count setting of minstrel rate control algorithm.
9977*4882a593Smuzhiyun */
9978*4882a593Smuzhiyun rt2x00dev->hw->wiphy->retry_short = 2;
9979*4882a593Smuzhiyun rt2x00dev->hw->wiphy->retry_long = 2;
9980*4882a593Smuzhiyun
9981*4882a593Smuzhiyun /*
9982*4882a593Smuzhiyun * Initialize all hw fields.
9983*4882a593Smuzhiyun */
9984*4882a593Smuzhiyun ieee80211_hw_set(rt2x00dev->hw, REPORTS_TX_ACK_STATUS);
9985*4882a593Smuzhiyun ieee80211_hw_set(rt2x00dev->hw, AMPDU_AGGREGATION);
9986*4882a593Smuzhiyun ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK);
9987*4882a593Smuzhiyun ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM);
9988*4882a593Smuzhiyun ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS);
9989*4882a593Smuzhiyun
9990*4882a593Smuzhiyun /*
9991*4882a593Smuzhiyun * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
9992*4882a593Smuzhiyun * unless we are capable of sending the buffered frames out after the
9993*4882a593Smuzhiyun * DTIM transmission using rt2x00lib_beacondone. This will send out
9994*4882a593Smuzhiyun * multicast and broadcast traffic immediately instead of buffering it
9995*4882a593Smuzhiyun * infinitly and thus dropping it after some time.
9996*4882a593Smuzhiyun */
9997*4882a593Smuzhiyun if (!rt2x00_is_usb(rt2x00dev))
9998*4882a593Smuzhiyun ieee80211_hw_set(rt2x00dev->hw, HOST_BROADCAST_PS_BUFFERING);
9999*4882a593Smuzhiyun
10000*4882a593Smuzhiyun ieee80211_hw_set(rt2x00dev->hw, MFP_CAPABLE);
10001*4882a593Smuzhiyun
10002*4882a593Smuzhiyun SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
10003*4882a593Smuzhiyun SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
10004*4882a593Smuzhiyun rt2800_eeprom_addr(rt2x00dev,
10005*4882a593Smuzhiyun EEPROM_MAC_ADDR_0));
10006*4882a593Smuzhiyun
10007*4882a593Smuzhiyun /*
10008*4882a593Smuzhiyun * As rt2800 has a global fallback table we cannot specify
10009*4882a593Smuzhiyun * more then one tx rate per frame but since the hw will
10010*4882a593Smuzhiyun * try several rates (based on the fallback table) we should
10011*4882a593Smuzhiyun * initialize max_report_rates to the maximum number of rates
10012*4882a593Smuzhiyun * we are going to try. Otherwise mac80211 will truncate our
10013*4882a593Smuzhiyun * reported tx rates and the rc algortihm will end up with
10014*4882a593Smuzhiyun * incorrect data.
10015*4882a593Smuzhiyun */
10016*4882a593Smuzhiyun rt2x00dev->hw->max_rates = 1;
10017*4882a593Smuzhiyun rt2x00dev->hw->max_report_rates = 7;
10018*4882a593Smuzhiyun rt2x00dev->hw->max_rate_tries = 1;
10019*4882a593Smuzhiyun
10020*4882a593Smuzhiyun /*
10021*4882a593Smuzhiyun * Initialize hw_mode information.
10022*4882a593Smuzhiyun */
10023*4882a593Smuzhiyun spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
10024*4882a593Smuzhiyun
10025*4882a593Smuzhiyun switch (rt2x00dev->chip.rf) {
10026*4882a593Smuzhiyun case RF2720:
10027*4882a593Smuzhiyun case RF2820:
10028*4882a593Smuzhiyun spec->num_channels = 14;
10029*4882a593Smuzhiyun spec->channels = rf_vals;
10030*4882a593Smuzhiyun break;
10031*4882a593Smuzhiyun
10032*4882a593Smuzhiyun case RF2750:
10033*4882a593Smuzhiyun case RF2850:
10034*4882a593Smuzhiyun spec->num_channels = ARRAY_SIZE(rf_vals);
10035*4882a593Smuzhiyun spec->channels = rf_vals;
10036*4882a593Smuzhiyun break;
10037*4882a593Smuzhiyun
10038*4882a593Smuzhiyun case RF2020:
10039*4882a593Smuzhiyun case RF3020:
10040*4882a593Smuzhiyun case RF3021:
10041*4882a593Smuzhiyun case RF3022:
10042*4882a593Smuzhiyun case RF3070:
10043*4882a593Smuzhiyun case RF3290:
10044*4882a593Smuzhiyun case RF3320:
10045*4882a593Smuzhiyun case RF3322:
10046*4882a593Smuzhiyun case RF5350:
10047*4882a593Smuzhiyun case RF5360:
10048*4882a593Smuzhiyun case RF5362:
10049*4882a593Smuzhiyun case RF5370:
10050*4882a593Smuzhiyun case RF5372:
10051*4882a593Smuzhiyun case RF5390:
10052*4882a593Smuzhiyun case RF5392:
10053*4882a593Smuzhiyun spec->num_channels = 14;
10054*4882a593Smuzhiyun if (rt2800_clk_is_20mhz(rt2x00dev))
10055*4882a593Smuzhiyun spec->channels = rf_vals_3x_xtal20;
10056*4882a593Smuzhiyun else
10057*4882a593Smuzhiyun spec->channels = rf_vals_3x;
10058*4882a593Smuzhiyun break;
10059*4882a593Smuzhiyun
10060*4882a593Smuzhiyun case RF7620:
10061*4882a593Smuzhiyun spec->num_channels = ARRAY_SIZE(rf_vals_7620);
10062*4882a593Smuzhiyun spec->channels = rf_vals_7620;
10063*4882a593Smuzhiyun break;
10064*4882a593Smuzhiyun
10065*4882a593Smuzhiyun case RF3052:
10066*4882a593Smuzhiyun case RF3053:
10067*4882a593Smuzhiyun spec->num_channels = ARRAY_SIZE(rf_vals_3x);
10068*4882a593Smuzhiyun spec->channels = rf_vals_3x;
10069*4882a593Smuzhiyun break;
10070*4882a593Smuzhiyun
10071*4882a593Smuzhiyun case RF3853:
10072*4882a593Smuzhiyun spec->num_channels = ARRAY_SIZE(rf_vals_3853);
10073*4882a593Smuzhiyun spec->channels = rf_vals_3853;
10074*4882a593Smuzhiyun break;
10075*4882a593Smuzhiyun
10076*4882a593Smuzhiyun case RF5592:
10077*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX);
10078*4882a593Smuzhiyun if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
10079*4882a593Smuzhiyun spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
10080*4882a593Smuzhiyun spec->channels = rf_vals_5592_xtal40;
10081*4882a593Smuzhiyun } else {
10082*4882a593Smuzhiyun spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
10083*4882a593Smuzhiyun spec->channels = rf_vals_5592_xtal20;
10084*4882a593Smuzhiyun }
10085*4882a593Smuzhiyun break;
10086*4882a593Smuzhiyun }
10087*4882a593Smuzhiyun
10088*4882a593Smuzhiyun if (WARN_ON_ONCE(!spec->channels))
10089*4882a593Smuzhiyun return -ENODEV;
10090*4882a593Smuzhiyun
10091*4882a593Smuzhiyun spec->supported_bands = SUPPORT_BAND_2GHZ;
10092*4882a593Smuzhiyun if (spec->num_channels > 14)
10093*4882a593Smuzhiyun spec->supported_bands |= SUPPORT_BAND_5GHZ;
10094*4882a593Smuzhiyun
10095*4882a593Smuzhiyun /*
10096*4882a593Smuzhiyun * Initialize HT information.
10097*4882a593Smuzhiyun */
10098*4882a593Smuzhiyun if (!rt2x00_rf(rt2x00dev, RF2020))
10099*4882a593Smuzhiyun spec->ht.ht_supported = true;
10100*4882a593Smuzhiyun else
10101*4882a593Smuzhiyun spec->ht.ht_supported = false;
10102*4882a593Smuzhiyun
10103*4882a593Smuzhiyun spec->ht.cap =
10104*4882a593Smuzhiyun IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
10105*4882a593Smuzhiyun IEEE80211_HT_CAP_GRN_FLD |
10106*4882a593Smuzhiyun IEEE80211_HT_CAP_SGI_20 |
10107*4882a593Smuzhiyun IEEE80211_HT_CAP_SGI_40;
10108*4882a593Smuzhiyun
10109*4882a593Smuzhiyun tx_chains = rt2x00dev->default_ant.tx_chain_num;
10110*4882a593Smuzhiyun rx_chains = rt2x00dev->default_ant.rx_chain_num;
10111*4882a593Smuzhiyun
10112*4882a593Smuzhiyun if (tx_chains >= 2)
10113*4882a593Smuzhiyun spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
10114*4882a593Smuzhiyun
10115*4882a593Smuzhiyun spec->ht.cap |= rx_chains << IEEE80211_HT_CAP_RX_STBC_SHIFT;
10116*4882a593Smuzhiyun
10117*4882a593Smuzhiyun spec->ht.ampdu_factor = (rx_chains > 1) ? 3 : 2;
10118*4882a593Smuzhiyun spec->ht.ampdu_density = 4;
10119*4882a593Smuzhiyun spec->ht.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
10120*4882a593Smuzhiyun if (tx_chains != rx_chains) {
10121*4882a593Smuzhiyun spec->ht.mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
10122*4882a593Smuzhiyun spec->ht.mcs.tx_params |=
10123*4882a593Smuzhiyun (tx_chains - 1) << IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
10124*4882a593Smuzhiyun }
10125*4882a593Smuzhiyun
10126*4882a593Smuzhiyun switch (rx_chains) {
10127*4882a593Smuzhiyun case 3:
10128*4882a593Smuzhiyun spec->ht.mcs.rx_mask[2] = 0xff;
10129*4882a593Smuzhiyun fallthrough;
10130*4882a593Smuzhiyun case 2:
10131*4882a593Smuzhiyun spec->ht.mcs.rx_mask[1] = 0xff;
10132*4882a593Smuzhiyun fallthrough;
10133*4882a593Smuzhiyun case 1:
10134*4882a593Smuzhiyun spec->ht.mcs.rx_mask[0] = 0xff;
10135*4882a593Smuzhiyun spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
10136*4882a593Smuzhiyun break;
10137*4882a593Smuzhiyun }
10138*4882a593Smuzhiyun
10139*4882a593Smuzhiyun /*
10140*4882a593Smuzhiyun * Create channel information array
10141*4882a593Smuzhiyun */
10142*4882a593Smuzhiyun info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
10143*4882a593Smuzhiyun if (!info)
10144*4882a593Smuzhiyun return -ENOMEM;
10145*4882a593Smuzhiyun
10146*4882a593Smuzhiyun spec->channels_info = info;
10147*4882a593Smuzhiyun
10148*4882a593Smuzhiyun default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
10149*4882a593Smuzhiyun default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
10150*4882a593Smuzhiyun
10151*4882a593Smuzhiyun if (rt2x00dev->default_ant.tx_chain_num > 2)
10152*4882a593Smuzhiyun default_power3 = rt2800_eeprom_addr(rt2x00dev,
10153*4882a593Smuzhiyun EEPROM_EXT_TXPOWER_BG3);
10154*4882a593Smuzhiyun else
10155*4882a593Smuzhiyun default_power3 = NULL;
10156*4882a593Smuzhiyun
10157*4882a593Smuzhiyun for (i = 0; i < 14; i++) {
10158*4882a593Smuzhiyun info[i].default_power1 = default_power1[i];
10159*4882a593Smuzhiyun info[i].default_power2 = default_power2[i];
10160*4882a593Smuzhiyun if (default_power3)
10161*4882a593Smuzhiyun info[i].default_power3 = default_power3[i];
10162*4882a593Smuzhiyun }
10163*4882a593Smuzhiyun
10164*4882a593Smuzhiyun if (spec->num_channels > 14) {
10165*4882a593Smuzhiyun default_power1 = rt2800_eeprom_addr(rt2x00dev,
10166*4882a593Smuzhiyun EEPROM_TXPOWER_A1);
10167*4882a593Smuzhiyun default_power2 = rt2800_eeprom_addr(rt2x00dev,
10168*4882a593Smuzhiyun EEPROM_TXPOWER_A2);
10169*4882a593Smuzhiyun
10170*4882a593Smuzhiyun if (rt2x00dev->default_ant.tx_chain_num > 2)
10171*4882a593Smuzhiyun default_power3 =
10172*4882a593Smuzhiyun rt2800_eeprom_addr(rt2x00dev,
10173*4882a593Smuzhiyun EEPROM_EXT_TXPOWER_A3);
10174*4882a593Smuzhiyun else
10175*4882a593Smuzhiyun default_power3 = NULL;
10176*4882a593Smuzhiyun
10177*4882a593Smuzhiyun for (i = 14; i < spec->num_channels; i++) {
10178*4882a593Smuzhiyun info[i].default_power1 = default_power1[i - 14];
10179*4882a593Smuzhiyun info[i].default_power2 = default_power2[i - 14];
10180*4882a593Smuzhiyun if (default_power3)
10181*4882a593Smuzhiyun info[i].default_power3 = default_power3[i - 14];
10182*4882a593Smuzhiyun }
10183*4882a593Smuzhiyun }
10184*4882a593Smuzhiyun
10185*4882a593Smuzhiyun switch (rt2x00dev->chip.rf) {
10186*4882a593Smuzhiyun case RF2020:
10187*4882a593Smuzhiyun case RF3020:
10188*4882a593Smuzhiyun case RF3021:
10189*4882a593Smuzhiyun case RF3022:
10190*4882a593Smuzhiyun case RF3320:
10191*4882a593Smuzhiyun case RF3052:
10192*4882a593Smuzhiyun case RF3053:
10193*4882a593Smuzhiyun case RF3070:
10194*4882a593Smuzhiyun case RF3290:
10195*4882a593Smuzhiyun case RF3853:
10196*4882a593Smuzhiyun case RF5350:
10197*4882a593Smuzhiyun case RF5360:
10198*4882a593Smuzhiyun case RF5362:
10199*4882a593Smuzhiyun case RF5370:
10200*4882a593Smuzhiyun case RF5372:
10201*4882a593Smuzhiyun case RF5390:
10202*4882a593Smuzhiyun case RF5392:
10203*4882a593Smuzhiyun case RF5592:
10204*4882a593Smuzhiyun case RF7620:
10205*4882a593Smuzhiyun __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
10206*4882a593Smuzhiyun break;
10207*4882a593Smuzhiyun }
10208*4882a593Smuzhiyun
10209*4882a593Smuzhiyun return 0;
10210*4882a593Smuzhiyun }
10211*4882a593Smuzhiyun
rt2800_probe_rt(struct rt2x00_dev * rt2x00dev)10212*4882a593Smuzhiyun static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
10213*4882a593Smuzhiyun {
10214*4882a593Smuzhiyun u32 reg;
10215*4882a593Smuzhiyun u32 rt;
10216*4882a593Smuzhiyun u32 rev;
10217*4882a593Smuzhiyun
10218*4882a593Smuzhiyun if (rt2x00_rt(rt2x00dev, RT3290))
10219*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MAC_CSR0_3290);
10220*4882a593Smuzhiyun else
10221*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MAC_CSR0);
10222*4882a593Smuzhiyun
10223*4882a593Smuzhiyun rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
10224*4882a593Smuzhiyun rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
10225*4882a593Smuzhiyun
10226*4882a593Smuzhiyun switch (rt) {
10227*4882a593Smuzhiyun case RT2860:
10228*4882a593Smuzhiyun case RT2872:
10229*4882a593Smuzhiyun case RT2883:
10230*4882a593Smuzhiyun case RT3070:
10231*4882a593Smuzhiyun case RT3071:
10232*4882a593Smuzhiyun case RT3090:
10233*4882a593Smuzhiyun case RT3290:
10234*4882a593Smuzhiyun case RT3352:
10235*4882a593Smuzhiyun case RT3390:
10236*4882a593Smuzhiyun case RT3572:
10237*4882a593Smuzhiyun case RT3593:
10238*4882a593Smuzhiyun case RT3883:
10239*4882a593Smuzhiyun case RT5350:
10240*4882a593Smuzhiyun case RT5390:
10241*4882a593Smuzhiyun case RT5392:
10242*4882a593Smuzhiyun case RT5592:
10243*4882a593Smuzhiyun break;
10244*4882a593Smuzhiyun default:
10245*4882a593Smuzhiyun rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
10246*4882a593Smuzhiyun rt, rev);
10247*4882a593Smuzhiyun return -ENODEV;
10248*4882a593Smuzhiyun }
10249*4882a593Smuzhiyun
10250*4882a593Smuzhiyun if (rt == RT5390 && rt2x00_is_soc(rt2x00dev))
10251*4882a593Smuzhiyun rt = RT6352;
10252*4882a593Smuzhiyun
10253*4882a593Smuzhiyun rt2x00_set_rt(rt2x00dev, rt, rev);
10254*4882a593Smuzhiyun
10255*4882a593Smuzhiyun return 0;
10256*4882a593Smuzhiyun }
10257*4882a593Smuzhiyun
rt2800_probe_hw(struct rt2x00_dev * rt2x00dev)10258*4882a593Smuzhiyun int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
10259*4882a593Smuzhiyun {
10260*4882a593Smuzhiyun int retval;
10261*4882a593Smuzhiyun u32 reg;
10262*4882a593Smuzhiyun
10263*4882a593Smuzhiyun retval = rt2800_probe_rt(rt2x00dev);
10264*4882a593Smuzhiyun if (retval)
10265*4882a593Smuzhiyun return retval;
10266*4882a593Smuzhiyun
10267*4882a593Smuzhiyun /*
10268*4882a593Smuzhiyun * Allocate eeprom data.
10269*4882a593Smuzhiyun */
10270*4882a593Smuzhiyun retval = rt2800_validate_eeprom(rt2x00dev);
10271*4882a593Smuzhiyun if (retval)
10272*4882a593Smuzhiyun return retval;
10273*4882a593Smuzhiyun
10274*4882a593Smuzhiyun retval = rt2800_init_eeprom(rt2x00dev);
10275*4882a593Smuzhiyun if (retval)
10276*4882a593Smuzhiyun return retval;
10277*4882a593Smuzhiyun
10278*4882a593Smuzhiyun /*
10279*4882a593Smuzhiyun * Enable rfkill polling by setting GPIO direction of the
10280*4882a593Smuzhiyun * rfkill switch GPIO pin correctly.
10281*4882a593Smuzhiyun */
10282*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
10283*4882a593Smuzhiyun rt2x00_set_field32(®, GPIO_CTRL_DIR2, 1);
10284*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
10285*4882a593Smuzhiyun
10286*4882a593Smuzhiyun /*
10287*4882a593Smuzhiyun * Initialize hw specifications.
10288*4882a593Smuzhiyun */
10289*4882a593Smuzhiyun retval = rt2800_probe_hw_mode(rt2x00dev);
10290*4882a593Smuzhiyun if (retval)
10291*4882a593Smuzhiyun return retval;
10292*4882a593Smuzhiyun
10293*4882a593Smuzhiyun /*
10294*4882a593Smuzhiyun * Set device capabilities.
10295*4882a593Smuzhiyun */
10296*4882a593Smuzhiyun __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
10297*4882a593Smuzhiyun __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
10298*4882a593Smuzhiyun if (!rt2x00_is_usb(rt2x00dev))
10299*4882a593Smuzhiyun __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
10300*4882a593Smuzhiyun
10301*4882a593Smuzhiyun /*
10302*4882a593Smuzhiyun * Set device requirements.
10303*4882a593Smuzhiyun */
10304*4882a593Smuzhiyun if (!rt2x00_is_soc(rt2x00dev))
10305*4882a593Smuzhiyun __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
10306*4882a593Smuzhiyun __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
10307*4882a593Smuzhiyun __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
10308*4882a593Smuzhiyun if (!rt2800_hwcrypt_disabled(rt2x00dev))
10309*4882a593Smuzhiyun __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
10310*4882a593Smuzhiyun __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
10311*4882a593Smuzhiyun __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
10312*4882a593Smuzhiyun if (rt2x00_is_usb(rt2x00dev))
10313*4882a593Smuzhiyun __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
10314*4882a593Smuzhiyun else {
10315*4882a593Smuzhiyun __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
10316*4882a593Smuzhiyun __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
10317*4882a593Smuzhiyun }
10318*4882a593Smuzhiyun
10319*4882a593Smuzhiyun if (modparam_watchdog) {
10320*4882a593Smuzhiyun __set_bit(CAPABILITY_RESTART_HW, &rt2x00dev->cap_flags);
10321*4882a593Smuzhiyun rt2x00dev->link.watchdog_interval = msecs_to_jiffies(100);
10322*4882a593Smuzhiyun } else {
10323*4882a593Smuzhiyun rt2x00dev->link.watchdog_disabled = true;
10324*4882a593Smuzhiyun }
10325*4882a593Smuzhiyun
10326*4882a593Smuzhiyun /*
10327*4882a593Smuzhiyun * Set the rssi offset.
10328*4882a593Smuzhiyun */
10329*4882a593Smuzhiyun rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
10330*4882a593Smuzhiyun
10331*4882a593Smuzhiyun return 0;
10332*4882a593Smuzhiyun }
10333*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_probe_hw);
10334*4882a593Smuzhiyun
10335*4882a593Smuzhiyun /*
10336*4882a593Smuzhiyun * IEEE80211 stack callback functions.
10337*4882a593Smuzhiyun */
rt2800_get_key_seq(struct ieee80211_hw * hw,struct ieee80211_key_conf * key,struct ieee80211_key_seq * seq)10338*4882a593Smuzhiyun void rt2800_get_key_seq(struct ieee80211_hw *hw,
10339*4882a593Smuzhiyun struct ieee80211_key_conf *key,
10340*4882a593Smuzhiyun struct ieee80211_key_seq *seq)
10341*4882a593Smuzhiyun {
10342*4882a593Smuzhiyun struct rt2x00_dev *rt2x00dev = hw->priv;
10343*4882a593Smuzhiyun struct mac_iveiv_entry iveiv_entry;
10344*4882a593Smuzhiyun u32 offset;
10345*4882a593Smuzhiyun
10346*4882a593Smuzhiyun if (key->cipher != WLAN_CIPHER_SUITE_TKIP)
10347*4882a593Smuzhiyun return;
10348*4882a593Smuzhiyun
10349*4882a593Smuzhiyun offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
10350*4882a593Smuzhiyun rt2800_register_multiread(rt2x00dev, offset,
10351*4882a593Smuzhiyun &iveiv_entry, sizeof(iveiv_entry));
10352*4882a593Smuzhiyun
10353*4882a593Smuzhiyun memcpy(&seq->tkip.iv16, &iveiv_entry.iv[0], 2);
10354*4882a593Smuzhiyun memcpy(&seq->tkip.iv32, &iveiv_entry.iv[4], 4);
10355*4882a593Smuzhiyun }
10356*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_get_key_seq);
10357*4882a593Smuzhiyun
rt2800_set_rts_threshold(struct ieee80211_hw * hw,u32 value)10358*4882a593Smuzhiyun int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
10359*4882a593Smuzhiyun {
10360*4882a593Smuzhiyun struct rt2x00_dev *rt2x00dev = hw->priv;
10361*4882a593Smuzhiyun u32 reg;
10362*4882a593Smuzhiyun bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
10363*4882a593Smuzhiyun
10364*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TX_RTS_CFG);
10365*4882a593Smuzhiyun rt2x00_set_field32(®, TX_RTS_CFG_RTS_THRES, value);
10366*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
10367*4882a593Smuzhiyun
10368*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, CCK_PROT_CFG);
10369*4882a593Smuzhiyun rt2x00_set_field32(®, CCK_PROT_CFG_RTS_TH_EN, enabled);
10370*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
10371*4882a593Smuzhiyun
10372*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG);
10373*4882a593Smuzhiyun rt2x00_set_field32(®, OFDM_PROT_CFG_RTS_TH_EN, enabled);
10374*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
10375*4882a593Smuzhiyun
10376*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG);
10377*4882a593Smuzhiyun rt2x00_set_field32(®, MM20_PROT_CFG_RTS_TH_EN, enabled);
10378*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
10379*4882a593Smuzhiyun
10380*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG);
10381*4882a593Smuzhiyun rt2x00_set_field32(®, MM40_PROT_CFG_RTS_TH_EN, enabled);
10382*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
10383*4882a593Smuzhiyun
10384*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG);
10385*4882a593Smuzhiyun rt2x00_set_field32(®, GF20_PROT_CFG_RTS_TH_EN, enabled);
10386*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
10387*4882a593Smuzhiyun
10388*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG);
10389*4882a593Smuzhiyun rt2x00_set_field32(®, GF40_PROT_CFG_RTS_TH_EN, enabled);
10390*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
10391*4882a593Smuzhiyun
10392*4882a593Smuzhiyun return 0;
10393*4882a593Smuzhiyun }
10394*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
10395*4882a593Smuzhiyun
rt2800_conf_tx(struct ieee80211_hw * hw,struct ieee80211_vif * vif,u16 queue_idx,const struct ieee80211_tx_queue_params * params)10396*4882a593Smuzhiyun int rt2800_conf_tx(struct ieee80211_hw *hw,
10397*4882a593Smuzhiyun struct ieee80211_vif *vif, u16 queue_idx,
10398*4882a593Smuzhiyun const struct ieee80211_tx_queue_params *params)
10399*4882a593Smuzhiyun {
10400*4882a593Smuzhiyun struct rt2x00_dev *rt2x00dev = hw->priv;
10401*4882a593Smuzhiyun struct data_queue *queue;
10402*4882a593Smuzhiyun struct rt2x00_field32 field;
10403*4882a593Smuzhiyun int retval;
10404*4882a593Smuzhiyun u32 reg;
10405*4882a593Smuzhiyun u32 offset;
10406*4882a593Smuzhiyun
10407*4882a593Smuzhiyun /*
10408*4882a593Smuzhiyun * First pass the configuration through rt2x00lib, that will
10409*4882a593Smuzhiyun * update the queue settings and validate the input. After that
10410*4882a593Smuzhiyun * we are free to update the registers based on the value
10411*4882a593Smuzhiyun * in the queue parameter.
10412*4882a593Smuzhiyun */
10413*4882a593Smuzhiyun retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
10414*4882a593Smuzhiyun if (retval)
10415*4882a593Smuzhiyun return retval;
10416*4882a593Smuzhiyun
10417*4882a593Smuzhiyun /*
10418*4882a593Smuzhiyun * We only need to perform additional register initialization
10419*4882a593Smuzhiyun * for WMM queues/
10420*4882a593Smuzhiyun */
10421*4882a593Smuzhiyun if (queue_idx >= 4)
10422*4882a593Smuzhiyun return 0;
10423*4882a593Smuzhiyun
10424*4882a593Smuzhiyun queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
10425*4882a593Smuzhiyun
10426*4882a593Smuzhiyun /* Update WMM TXOP register */
10427*4882a593Smuzhiyun offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
10428*4882a593Smuzhiyun field.bit_offset = (queue_idx & 1) * 16;
10429*4882a593Smuzhiyun field.bit_mask = 0xffff << field.bit_offset;
10430*4882a593Smuzhiyun
10431*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, offset);
10432*4882a593Smuzhiyun rt2x00_set_field32(®, field, queue->txop);
10433*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, offset, reg);
10434*4882a593Smuzhiyun
10435*4882a593Smuzhiyun /* Update WMM registers */
10436*4882a593Smuzhiyun field.bit_offset = queue_idx * 4;
10437*4882a593Smuzhiyun field.bit_mask = 0xf << field.bit_offset;
10438*4882a593Smuzhiyun
10439*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG);
10440*4882a593Smuzhiyun rt2x00_set_field32(®, field, queue->aifs);
10441*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
10442*4882a593Smuzhiyun
10443*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG);
10444*4882a593Smuzhiyun rt2x00_set_field32(®, field, queue->cw_min);
10445*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
10446*4882a593Smuzhiyun
10447*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG);
10448*4882a593Smuzhiyun rt2x00_set_field32(®, field, queue->cw_max);
10449*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
10450*4882a593Smuzhiyun
10451*4882a593Smuzhiyun /* Update EDCA registers */
10452*4882a593Smuzhiyun offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
10453*4882a593Smuzhiyun
10454*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, offset);
10455*4882a593Smuzhiyun rt2x00_set_field32(®, EDCA_AC0_CFG_TX_OP, queue->txop);
10456*4882a593Smuzhiyun rt2x00_set_field32(®, EDCA_AC0_CFG_AIFSN, queue->aifs);
10457*4882a593Smuzhiyun rt2x00_set_field32(®, EDCA_AC0_CFG_CWMIN, queue->cw_min);
10458*4882a593Smuzhiyun rt2x00_set_field32(®, EDCA_AC0_CFG_CWMAX, queue->cw_max);
10459*4882a593Smuzhiyun rt2800_register_write(rt2x00dev, offset, reg);
10460*4882a593Smuzhiyun
10461*4882a593Smuzhiyun return 0;
10462*4882a593Smuzhiyun }
10463*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_conf_tx);
10464*4882a593Smuzhiyun
rt2800_get_tsf(struct ieee80211_hw * hw,struct ieee80211_vif * vif)10465*4882a593Smuzhiyun u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
10466*4882a593Smuzhiyun {
10467*4882a593Smuzhiyun struct rt2x00_dev *rt2x00dev = hw->priv;
10468*4882a593Smuzhiyun u64 tsf;
10469*4882a593Smuzhiyun u32 reg;
10470*4882a593Smuzhiyun
10471*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TSF_TIMER_DW1);
10472*4882a593Smuzhiyun tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
10473*4882a593Smuzhiyun reg = rt2800_register_read(rt2x00dev, TSF_TIMER_DW0);
10474*4882a593Smuzhiyun tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
10475*4882a593Smuzhiyun
10476*4882a593Smuzhiyun return tsf;
10477*4882a593Smuzhiyun }
10478*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_get_tsf);
10479*4882a593Smuzhiyun
rt2800_ampdu_action(struct ieee80211_hw * hw,struct ieee80211_vif * vif,struct ieee80211_ampdu_params * params)10480*4882a593Smuzhiyun int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
10481*4882a593Smuzhiyun struct ieee80211_ampdu_params *params)
10482*4882a593Smuzhiyun {
10483*4882a593Smuzhiyun struct ieee80211_sta *sta = params->sta;
10484*4882a593Smuzhiyun enum ieee80211_ampdu_mlme_action action = params->action;
10485*4882a593Smuzhiyun u16 tid = params->tid;
10486*4882a593Smuzhiyun struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
10487*4882a593Smuzhiyun int ret = 0;
10488*4882a593Smuzhiyun
10489*4882a593Smuzhiyun /*
10490*4882a593Smuzhiyun * Don't allow aggregation for stations the hardware isn't aware
10491*4882a593Smuzhiyun * of because tx status reports for frames to an unknown station
10492*4882a593Smuzhiyun * always contain wcid=WCID_END+1 and thus we can't distinguish
10493*4882a593Smuzhiyun * between multiple stations which leads to unwanted situations
10494*4882a593Smuzhiyun * when the hw reorders frames due to aggregation.
10495*4882a593Smuzhiyun */
10496*4882a593Smuzhiyun if (sta_priv->wcid > WCID_END)
10497*4882a593Smuzhiyun return -ENOSPC;
10498*4882a593Smuzhiyun
10499*4882a593Smuzhiyun switch (action) {
10500*4882a593Smuzhiyun case IEEE80211_AMPDU_RX_START:
10501*4882a593Smuzhiyun case IEEE80211_AMPDU_RX_STOP:
10502*4882a593Smuzhiyun /*
10503*4882a593Smuzhiyun * The hw itself takes care of setting up BlockAck mechanisms.
10504*4882a593Smuzhiyun * So, we only have to allow mac80211 to nagotiate a BlockAck
10505*4882a593Smuzhiyun * agreement. Once that is done, the hw will BlockAck incoming
10506*4882a593Smuzhiyun * AMPDUs without further setup.
10507*4882a593Smuzhiyun */
10508*4882a593Smuzhiyun break;
10509*4882a593Smuzhiyun case IEEE80211_AMPDU_TX_START:
10510*4882a593Smuzhiyun ret = IEEE80211_AMPDU_TX_START_IMMEDIATE;
10511*4882a593Smuzhiyun break;
10512*4882a593Smuzhiyun case IEEE80211_AMPDU_TX_STOP_CONT:
10513*4882a593Smuzhiyun case IEEE80211_AMPDU_TX_STOP_FLUSH:
10514*4882a593Smuzhiyun case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
10515*4882a593Smuzhiyun ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
10516*4882a593Smuzhiyun break;
10517*4882a593Smuzhiyun case IEEE80211_AMPDU_TX_OPERATIONAL:
10518*4882a593Smuzhiyun break;
10519*4882a593Smuzhiyun default:
10520*4882a593Smuzhiyun rt2x00_warn((struct rt2x00_dev *)hw->priv,
10521*4882a593Smuzhiyun "Unknown AMPDU action\n");
10522*4882a593Smuzhiyun }
10523*4882a593Smuzhiyun
10524*4882a593Smuzhiyun return ret;
10525*4882a593Smuzhiyun }
10526*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
10527*4882a593Smuzhiyun
rt2800_get_survey(struct ieee80211_hw * hw,int idx,struct survey_info * survey)10528*4882a593Smuzhiyun int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
10529*4882a593Smuzhiyun struct survey_info *survey)
10530*4882a593Smuzhiyun {
10531*4882a593Smuzhiyun struct rt2x00_dev *rt2x00dev = hw->priv;
10532*4882a593Smuzhiyun struct ieee80211_conf *conf = &hw->conf;
10533*4882a593Smuzhiyun u32 idle, busy, busy_ext;
10534*4882a593Smuzhiyun
10535*4882a593Smuzhiyun if (idx != 0)
10536*4882a593Smuzhiyun return -ENOENT;
10537*4882a593Smuzhiyun
10538*4882a593Smuzhiyun survey->channel = conf->chandef.chan;
10539*4882a593Smuzhiyun
10540*4882a593Smuzhiyun idle = rt2800_register_read(rt2x00dev, CH_IDLE_STA);
10541*4882a593Smuzhiyun busy = rt2800_register_read(rt2x00dev, CH_BUSY_STA);
10542*4882a593Smuzhiyun busy_ext = rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC);
10543*4882a593Smuzhiyun
10544*4882a593Smuzhiyun if (idle || busy) {
10545*4882a593Smuzhiyun survey->filled = SURVEY_INFO_TIME |
10546*4882a593Smuzhiyun SURVEY_INFO_TIME_BUSY |
10547*4882a593Smuzhiyun SURVEY_INFO_TIME_EXT_BUSY;
10548*4882a593Smuzhiyun
10549*4882a593Smuzhiyun survey->time = (idle + busy) / 1000;
10550*4882a593Smuzhiyun survey->time_busy = busy / 1000;
10551*4882a593Smuzhiyun survey->time_ext_busy = busy_ext / 1000;
10552*4882a593Smuzhiyun }
10553*4882a593Smuzhiyun
10554*4882a593Smuzhiyun if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
10555*4882a593Smuzhiyun survey->filled |= SURVEY_INFO_IN_USE;
10556*4882a593Smuzhiyun
10557*4882a593Smuzhiyun return 0;
10558*4882a593Smuzhiyun
10559*4882a593Smuzhiyun }
10560*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(rt2800_get_survey);
10561*4882a593Smuzhiyun
10562*4882a593Smuzhiyun MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
10563*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
10564*4882a593Smuzhiyun MODULE_DESCRIPTION("Ralink RT2800 library");
10565*4882a593Smuzhiyun MODULE_LICENSE("GPL");
10566