1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com> 4*4882a593Smuzhiyun <http://rt2x00.serialmonkey.com> 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun /* 9*4882a593Smuzhiyun Module: rt2500usb 10*4882a593Smuzhiyun Abstract: Data structures and registers for the rt2500usb module. 11*4882a593Smuzhiyun Supported chipsets: RT2570. 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef RT2500USB_H 15*4882a593Smuzhiyun #define RT2500USB_H 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* 18*4882a593Smuzhiyun * RF chip defines. 19*4882a593Smuzhiyun */ 20*4882a593Smuzhiyun #define RF2522 0x0000 21*4882a593Smuzhiyun #define RF2523 0x0001 22*4882a593Smuzhiyun #define RF2524 0x0002 23*4882a593Smuzhiyun #define RF2525 0x0003 24*4882a593Smuzhiyun #define RF2525E 0x0005 25*4882a593Smuzhiyun #define RF5222 0x0010 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* 28*4882a593Smuzhiyun * RT2570 version 29*4882a593Smuzhiyun */ 30*4882a593Smuzhiyun #define RT2570_VERSION_B 2 31*4882a593Smuzhiyun #define RT2570_VERSION_C 3 32*4882a593Smuzhiyun #define RT2570_VERSION_D 4 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* 35*4882a593Smuzhiyun * Signal information. 36*4882a593Smuzhiyun * Default offset is required for RSSI <-> dBm conversion. 37*4882a593Smuzhiyun */ 38*4882a593Smuzhiyun #define DEFAULT_RSSI_OFFSET 120 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* 41*4882a593Smuzhiyun * Register layout information. 42*4882a593Smuzhiyun */ 43*4882a593Smuzhiyun #define CSR_REG_BASE 0x0400 44*4882a593Smuzhiyun #define CSR_REG_SIZE 0x0100 45*4882a593Smuzhiyun #define EEPROM_BASE 0x0000 46*4882a593Smuzhiyun #define EEPROM_SIZE 0x006e 47*4882a593Smuzhiyun #define BBP_BASE 0x0000 48*4882a593Smuzhiyun #define BBP_SIZE 0x0060 49*4882a593Smuzhiyun #define RF_BASE 0x0004 50*4882a593Smuzhiyun #define RF_SIZE 0x0010 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* 53*4882a593Smuzhiyun * Number of TX queues. 54*4882a593Smuzhiyun */ 55*4882a593Smuzhiyun #define NUM_TX_QUEUES 2 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun /* 58*4882a593Smuzhiyun * Control/Status Registers(CSR). 59*4882a593Smuzhiyun * Some values are set in TU, whereas 1 TU == 1024 us. 60*4882a593Smuzhiyun */ 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* 63*4882a593Smuzhiyun * MAC_CSR0: ASIC revision number. 64*4882a593Smuzhiyun */ 65*4882a593Smuzhiyun #define MAC_CSR0 0x0400 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* 68*4882a593Smuzhiyun * MAC_CSR1: System control. 69*4882a593Smuzhiyun * SOFT_RESET: Software reset, 1: reset, 0: normal. 70*4882a593Smuzhiyun * BBP_RESET: Hardware reset, 1: reset, 0, release. 71*4882a593Smuzhiyun * HOST_READY: Host ready after initialization. 72*4882a593Smuzhiyun */ 73*4882a593Smuzhiyun #define MAC_CSR1 0x0402 74*4882a593Smuzhiyun #define MAC_CSR1_SOFT_RESET FIELD16(0x00000001) 75*4882a593Smuzhiyun #define MAC_CSR1_BBP_RESET FIELD16(0x00000002) 76*4882a593Smuzhiyun #define MAC_CSR1_HOST_READY FIELD16(0x00000004) 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun /* 79*4882a593Smuzhiyun * MAC_CSR2: STA MAC register 0. 80*4882a593Smuzhiyun */ 81*4882a593Smuzhiyun #define MAC_CSR2 0x0404 82*4882a593Smuzhiyun #define MAC_CSR2_BYTE0 FIELD16(0x00ff) 83*4882a593Smuzhiyun #define MAC_CSR2_BYTE1 FIELD16(0xff00) 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* 86*4882a593Smuzhiyun * MAC_CSR3: STA MAC register 1. 87*4882a593Smuzhiyun */ 88*4882a593Smuzhiyun #define MAC_CSR3 0x0406 89*4882a593Smuzhiyun #define MAC_CSR3_BYTE2 FIELD16(0x00ff) 90*4882a593Smuzhiyun #define MAC_CSR3_BYTE3 FIELD16(0xff00) 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun /* 93*4882a593Smuzhiyun * MAC_CSR4: STA MAC register 2. 94*4882a593Smuzhiyun */ 95*4882a593Smuzhiyun #define MAC_CSR4 0X0408 96*4882a593Smuzhiyun #define MAC_CSR4_BYTE4 FIELD16(0x00ff) 97*4882a593Smuzhiyun #define MAC_CSR4_BYTE5 FIELD16(0xff00) 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun /* 100*4882a593Smuzhiyun * MAC_CSR5: BSSID register 0. 101*4882a593Smuzhiyun */ 102*4882a593Smuzhiyun #define MAC_CSR5 0x040a 103*4882a593Smuzhiyun #define MAC_CSR5_BYTE0 FIELD16(0x00ff) 104*4882a593Smuzhiyun #define MAC_CSR5_BYTE1 FIELD16(0xff00) 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* 107*4882a593Smuzhiyun * MAC_CSR6: BSSID register 1. 108*4882a593Smuzhiyun */ 109*4882a593Smuzhiyun #define MAC_CSR6 0x040c 110*4882a593Smuzhiyun #define MAC_CSR6_BYTE2 FIELD16(0x00ff) 111*4882a593Smuzhiyun #define MAC_CSR6_BYTE3 FIELD16(0xff00) 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /* 114*4882a593Smuzhiyun * MAC_CSR7: BSSID register 2. 115*4882a593Smuzhiyun */ 116*4882a593Smuzhiyun #define MAC_CSR7 0x040e 117*4882a593Smuzhiyun #define MAC_CSR7_BYTE4 FIELD16(0x00ff) 118*4882a593Smuzhiyun #define MAC_CSR7_BYTE5 FIELD16(0xff00) 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* 121*4882a593Smuzhiyun * MAC_CSR8: Max frame length. 122*4882a593Smuzhiyun */ 123*4882a593Smuzhiyun #define MAC_CSR8 0x0410 124*4882a593Smuzhiyun #define MAC_CSR8_MAX_FRAME_UNIT FIELD16(0x0fff) 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /* 127*4882a593Smuzhiyun * Misc MAC_CSR registers. 128*4882a593Smuzhiyun * MAC_CSR9: Timer control. 129*4882a593Smuzhiyun * MAC_CSR10: Slot time. 130*4882a593Smuzhiyun * MAC_CSR11: SIFS. 131*4882a593Smuzhiyun * MAC_CSR12: EIFS. 132*4882a593Smuzhiyun * MAC_CSR13: Power mode0. 133*4882a593Smuzhiyun * MAC_CSR14: Power mode1. 134*4882a593Smuzhiyun * MAC_CSR15: Power saving transition0 135*4882a593Smuzhiyun * MAC_CSR16: Power saving transition1 136*4882a593Smuzhiyun */ 137*4882a593Smuzhiyun #define MAC_CSR9 0x0412 138*4882a593Smuzhiyun #define MAC_CSR10 0x0414 139*4882a593Smuzhiyun #define MAC_CSR11 0x0416 140*4882a593Smuzhiyun #define MAC_CSR12 0x0418 141*4882a593Smuzhiyun #define MAC_CSR13 0x041a 142*4882a593Smuzhiyun #define MAC_CSR14 0x041c 143*4882a593Smuzhiyun #define MAC_CSR15 0x041e 144*4882a593Smuzhiyun #define MAC_CSR16 0x0420 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun /* 147*4882a593Smuzhiyun * MAC_CSR17: Manual power control / status register. 148*4882a593Smuzhiyun * Allowed state: 0 deep_sleep, 1: sleep, 2: standby, 3: awake. 149*4882a593Smuzhiyun * SET_STATE: Set state. Write 1 to trigger, self cleared. 150*4882a593Smuzhiyun * BBP_DESIRE_STATE: BBP desired state. 151*4882a593Smuzhiyun * RF_DESIRE_STATE: RF desired state. 152*4882a593Smuzhiyun * BBP_CURRENT_STATE: BBP current state. 153*4882a593Smuzhiyun * RF_CURRENT_STATE: RF current state. 154*4882a593Smuzhiyun * PUT_TO_SLEEP: Put to sleep. Write 1 to trigger, self cleared. 155*4882a593Smuzhiyun */ 156*4882a593Smuzhiyun #define MAC_CSR17 0x0422 157*4882a593Smuzhiyun #define MAC_CSR17_SET_STATE FIELD16(0x0001) 158*4882a593Smuzhiyun #define MAC_CSR17_BBP_DESIRE_STATE FIELD16(0x0006) 159*4882a593Smuzhiyun #define MAC_CSR17_RF_DESIRE_STATE FIELD16(0x0018) 160*4882a593Smuzhiyun #define MAC_CSR17_BBP_CURR_STATE FIELD16(0x0060) 161*4882a593Smuzhiyun #define MAC_CSR17_RF_CURR_STATE FIELD16(0x0180) 162*4882a593Smuzhiyun #define MAC_CSR17_PUT_TO_SLEEP FIELD16(0x0200) 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun /* 165*4882a593Smuzhiyun * MAC_CSR18: Wakeup timer register. 166*4882a593Smuzhiyun * DELAY_AFTER_BEACON: Delay after Tbcn expired in units of 1/16 TU. 167*4882a593Smuzhiyun * BEACONS_BEFORE_WAKEUP: Number of beacon before wakeup. 168*4882a593Smuzhiyun * AUTO_WAKE: Enable auto wakeup / sleep mechanism. 169*4882a593Smuzhiyun */ 170*4882a593Smuzhiyun #define MAC_CSR18 0x0424 171*4882a593Smuzhiyun #define MAC_CSR18_DELAY_AFTER_BEACON FIELD16(0x00ff) 172*4882a593Smuzhiyun #define MAC_CSR18_BEACONS_BEFORE_WAKEUP FIELD16(0x7f00) 173*4882a593Smuzhiyun #define MAC_CSR18_AUTO_WAKE FIELD16(0x8000) 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* 176*4882a593Smuzhiyun * MAC_CSR19: GPIO control register. 177*4882a593Smuzhiyun * MAC_CSR19_VALx: GPIO value 178*4882a593Smuzhiyun * MAC_CSR19_DIRx: GPIO direction: 0 = input; 1 = output 179*4882a593Smuzhiyun */ 180*4882a593Smuzhiyun #define MAC_CSR19 0x0426 181*4882a593Smuzhiyun #define MAC_CSR19_VAL0 FIELD16(0x0001) 182*4882a593Smuzhiyun #define MAC_CSR19_VAL1 FIELD16(0x0002) 183*4882a593Smuzhiyun #define MAC_CSR19_VAL2 FIELD16(0x0004) 184*4882a593Smuzhiyun #define MAC_CSR19_VAL3 FIELD16(0x0008) 185*4882a593Smuzhiyun #define MAC_CSR19_VAL4 FIELD16(0x0010) 186*4882a593Smuzhiyun #define MAC_CSR19_VAL5 FIELD16(0x0020) 187*4882a593Smuzhiyun #define MAC_CSR19_VAL6 FIELD16(0x0040) 188*4882a593Smuzhiyun #define MAC_CSR19_VAL7 FIELD16(0x0080) 189*4882a593Smuzhiyun #define MAC_CSR19_DIR0 FIELD16(0x0100) 190*4882a593Smuzhiyun #define MAC_CSR19_DIR1 FIELD16(0x0200) 191*4882a593Smuzhiyun #define MAC_CSR19_DIR2 FIELD16(0x0400) 192*4882a593Smuzhiyun #define MAC_CSR19_DIR3 FIELD16(0x0800) 193*4882a593Smuzhiyun #define MAC_CSR19_DIR4 FIELD16(0x1000) 194*4882a593Smuzhiyun #define MAC_CSR19_DIR5 FIELD16(0x2000) 195*4882a593Smuzhiyun #define MAC_CSR19_DIR6 FIELD16(0x4000) 196*4882a593Smuzhiyun #define MAC_CSR19_DIR7 FIELD16(0x8000) 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* 199*4882a593Smuzhiyun * MAC_CSR20: LED control register. 200*4882a593Smuzhiyun * ACTIVITY: 0: idle, 1: active. 201*4882a593Smuzhiyun * LINK: 0: linkoff, 1: linkup. 202*4882a593Smuzhiyun * ACTIVITY_POLARITY: 0: active low, 1: active high. 203*4882a593Smuzhiyun */ 204*4882a593Smuzhiyun #define MAC_CSR20 0x0428 205*4882a593Smuzhiyun #define MAC_CSR20_ACTIVITY FIELD16(0x0001) 206*4882a593Smuzhiyun #define MAC_CSR20_LINK FIELD16(0x0002) 207*4882a593Smuzhiyun #define MAC_CSR20_ACTIVITY_POLARITY FIELD16(0x0004) 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun /* 210*4882a593Smuzhiyun * MAC_CSR21: LED control register. 211*4882a593Smuzhiyun * ON_PERIOD: On period, default 70ms. 212*4882a593Smuzhiyun * OFF_PERIOD: Off period, default 30ms. 213*4882a593Smuzhiyun */ 214*4882a593Smuzhiyun #define MAC_CSR21 0x042a 215*4882a593Smuzhiyun #define MAC_CSR21_ON_PERIOD FIELD16(0x00ff) 216*4882a593Smuzhiyun #define MAC_CSR21_OFF_PERIOD FIELD16(0xff00) 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* 219*4882a593Smuzhiyun * MAC_CSR22: Collision window control register. 220*4882a593Smuzhiyun */ 221*4882a593Smuzhiyun #define MAC_CSR22 0x042c 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* 224*4882a593Smuzhiyun * Transmit related CSRs. 225*4882a593Smuzhiyun * Some values are set in TU, whereas 1 TU == 1024 us. 226*4882a593Smuzhiyun */ 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* 229*4882a593Smuzhiyun * TXRX_CSR0: Security control register. 230*4882a593Smuzhiyun */ 231*4882a593Smuzhiyun #define TXRX_CSR0 0x0440 232*4882a593Smuzhiyun #define TXRX_CSR0_ALGORITHM FIELD16(0x0007) 233*4882a593Smuzhiyun #define TXRX_CSR0_IV_OFFSET FIELD16(0x01f8) 234*4882a593Smuzhiyun #define TXRX_CSR0_KEY_ID FIELD16(0x1e00) 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* 237*4882a593Smuzhiyun * TXRX_CSR1: TX configuration. 238*4882a593Smuzhiyun * ACK_TIMEOUT: ACK Timeout in unit of 1-us. 239*4882a593Smuzhiyun * TSF_OFFSET: TSF offset in MAC header. 240*4882a593Smuzhiyun * AUTO_SEQUENCE: Let ASIC control frame sequence number. 241*4882a593Smuzhiyun */ 242*4882a593Smuzhiyun #define TXRX_CSR1 0x0442 243*4882a593Smuzhiyun #define TXRX_CSR1_ACK_TIMEOUT FIELD16(0x00ff) 244*4882a593Smuzhiyun #define TXRX_CSR1_TSF_OFFSET FIELD16(0x7f00) 245*4882a593Smuzhiyun #define TXRX_CSR1_AUTO_SEQUENCE FIELD16(0x8000) 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun /* 248*4882a593Smuzhiyun * TXRX_CSR2: RX control. 249*4882a593Smuzhiyun * DISABLE_RX: Disable rx engine. 250*4882a593Smuzhiyun * DROP_CRC: Drop crc error. 251*4882a593Smuzhiyun * DROP_PHYSICAL: Drop physical error. 252*4882a593Smuzhiyun * DROP_CONTROL: Drop control frame. 253*4882a593Smuzhiyun * DROP_NOT_TO_ME: Drop not to me unicast frame. 254*4882a593Smuzhiyun * DROP_TODS: Drop frame tods bit is true. 255*4882a593Smuzhiyun * DROP_VERSION_ERROR: Drop version error frame. 256*4882a593Smuzhiyun * DROP_MCAST: Drop multicast frames. 257*4882a593Smuzhiyun * DROP_BCAST: Drop broadcast frames. 258*4882a593Smuzhiyun */ 259*4882a593Smuzhiyun #define TXRX_CSR2 0x0444 260*4882a593Smuzhiyun #define TXRX_CSR2_DISABLE_RX FIELD16(0x0001) 261*4882a593Smuzhiyun #define TXRX_CSR2_DROP_CRC FIELD16(0x0002) 262*4882a593Smuzhiyun #define TXRX_CSR2_DROP_PHYSICAL FIELD16(0x0004) 263*4882a593Smuzhiyun #define TXRX_CSR2_DROP_CONTROL FIELD16(0x0008) 264*4882a593Smuzhiyun #define TXRX_CSR2_DROP_NOT_TO_ME FIELD16(0x0010) 265*4882a593Smuzhiyun #define TXRX_CSR2_DROP_TODS FIELD16(0x0020) 266*4882a593Smuzhiyun #define TXRX_CSR2_DROP_VERSION_ERROR FIELD16(0x0040) 267*4882a593Smuzhiyun #define TXRX_CSR2_DROP_MULTICAST FIELD16(0x0200) 268*4882a593Smuzhiyun #define TXRX_CSR2_DROP_BROADCAST FIELD16(0x0400) 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* 271*4882a593Smuzhiyun * RX BBP ID registers 272*4882a593Smuzhiyun * TXRX_CSR3: CCK RX BBP ID. 273*4882a593Smuzhiyun * TXRX_CSR4: OFDM RX BBP ID. 274*4882a593Smuzhiyun */ 275*4882a593Smuzhiyun #define TXRX_CSR3 0x0446 276*4882a593Smuzhiyun #define TXRX_CSR4 0x0448 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun /* 279*4882a593Smuzhiyun * TXRX_CSR5: CCK TX BBP ID0. 280*4882a593Smuzhiyun */ 281*4882a593Smuzhiyun #define TXRX_CSR5 0x044a 282*4882a593Smuzhiyun #define TXRX_CSR5_BBP_ID0 FIELD16(0x007f) 283*4882a593Smuzhiyun #define TXRX_CSR5_BBP_ID0_VALID FIELD16(0x0080) 284*4882a593Smuzhiyun #define TXRX_CSR5_BBP_ID1 FIELD16(0x7f00) 285*4882a593Smuzhiyun #define TXRX_CSR5_BBP_ID1_VALID FIELD16(0x8000) 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun /* 288*4882a593Smuzhiyun * TXRX_CSR6: CCK TX BBP ID1. 289*4882a593Smuzhiyun */ 290*4882a593Smuzhiyun #define TXRX_CSR6 0x044c 291*4882a593Smuzhiyun #define TXRX_CSR6_BBP_ID0 FIELD16(0x007f) 292*4882a593Smuzhiyun #define TXRX_CSR6_BBP_ID0_VALID FIELD16(0x0080) 293*4882a593Smuzhiyun #define TXRX_CSR6_BBP_ID1 FIELD16(0x7f00) 294*4882a593Smuzhiyun #define TXRX_CSR6_BBP_ID1_VALID FIELD16(0x8000) 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun /* 297*4882a593Smuzhiyun * TXRX_CSR7: OFDM TX BBP ID0. 298*4882a593Smuzhiyun */ 299*4882a593Smuzhiyun #define TXRX_CSR7 0x044e 300*4882a593Smuzhiyun #define TXRX_CSR7_BBP_ID0 FIELD16(0x007f) 301*4882a593Smuzhiyun #define TXRX_CSR7_BBP_ID0_VALID FIELD16(0x0080) 302*4882a593Smuzhiyun #define TXRX_CSR7_BBP_ID1 FIELD16(0x7f00) 303*4882a593Smuzhiyun #define TXRX_CSR7_BBP_ID1_VALID FIELD16(0x8000) 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun /* 306*4882a593Smuzhiyun * TXRX_CSR8: OFDM TX BBP ID1. 307*4882a593Smuzhiyun */ 308*4882a593Smuzhiyun #define TXRX_CSR8 0x0450 309*4882a593Smuzhiyun #define TXRX_CSR8_BBP_ID0 FIELD16(0x007f) 310*4882a593Smuzhiyun #define TXRX_CSR8_BBP_ID0_VALID FIELD16(0x0080) 311*4882a593Smuzhiyun #define TXRX_CSR8_BBP_ID1 FIELD16(0x7f00) 312*4882a593Smuzhiyun #define TXRX_CSR8_BBP_ID1_VALID FIELD16(0x8000) 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun /* 315*4882a593Smuzhiyun * TXRX_CSR9: TX ACK time-out. 316*4882a593Smuzhiyun */ 317*4882a593Smuzhiyun #define TXRX_CSR9 0x0452 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun /* 320*4882a593Smuzhiyun * TXRX_CSR10: Auto responder control. 321*4882a593Smuzhiyun */ 322*4882a593Smuzhiyun #define TXRX_CSR10 0x0454 323*4882a593Smuzhiyun #define TXRX_CSR10_AUTORESPOND_PREAMBLE FIELD16(0x0004) 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun /* 326*4882a593Smuzhiyun * TXRX_CSR11: Auto responder basic rate. 327*4882a593Smuzhiyun */ 328*4882a593Smuzhiyun #define TXRX_CSR11 0x0456 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun /* 331*4882a593Smuzhiyun * ACK/CTS time registers. 332*4882a593Smuzhiyun */ 333*4882a593Smuzhiyun #define TXRX_CSR12 0x0458 334*4882a593Smuzhiyun #define TXRX_CSR13 0x045a 335*4882a593Smuzhiyun #define TXRX_CSR14 0x045c 336*4882a593Smuzhiyun #define TXRX_CSR15 0x045e 337*4882a593Smuzhiyun #define TXRX_CSR16 0x0460 338*4882a593Smuzhiyun #define TXRX_CSR17 0x0462 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun /* 341*4882a593Smuzhiyun * TXRX_CSR18: Synchronization control register. 342*4882a593Smuzhiyun */ 343*4882a593Smuzhiyun #define TXRX_CSR18 0x0464 344*4882a593Smuzhiyun #define TXRX_CSR18_OFFSET FIELD16(0x000f) 345*4882a593Smuzhiyun #define TXRX_CSR18_INTERVAL FIELD16(0xfff0) 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun /* 348*4882a593Smuzhiyun * TXRX_CSR19: Synchronization control register. 349*4882a593Smuzhiyun * TSF_COUNT: Enable TSF auto counting. 350*4882a593Smuzhiyun * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode. 351*4882a593Smuzhiyun * TBCN: Enable Tbcn with reload value. 352*4882a593Smuzhiyun * BEACON_GEN: Enable beacon generator. 353*4882a593Smuzhiyun */ 354*4882a593Smuzhiyun #define TXRX_CSR19 0x0466 355*4882a593Smuzhiyun #define TXRX_CSR19_TSF_COUNT FIELD16(0x0001) 356*4882a593Smuzhiyun #define TXRX_CSR19_TSF_SYNC FIELD16(0x0006) 357*4882a593Smuzhiyun #define TXRX_CSR19_TBCN FIELD16(0x0008) 358*4882a593Smuzhiyun #define TXRX_CSR19_BEACON_GEN FIELD16(0x0010) 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun /* 361*4882a593Smuzhiyun * TXRX_CSR20: Tx BEACON offset time control register. 362*4882a593Smuzhiyun * OFFSET: In units of usec. 363*4882a593Smuzhiyun * BCN_EXPECT_WINDOW: Default: 2^CWmin 364*4882a593Smuzhiyun */ 365*4882a593Smuzhiyun #define TXRX_CSR20 0x0468 366*4882a593Smuzhiyun #define TXRX_CSR20_OFFSET FIELD16(0x1fff) 367*4882a593Smuzhiyun #define TXRX_CSR20_BCN_EXPECT_WINDOW FIELD16(0xe000) 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun /* 370*4882a593Smuzhiyun * TXRX_CSR21 371*4882a593Smuzhiyun */ 372*4882a593Smuzhiyun #define TXRX_CSR21 0x046a 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun /* 375*4882a593Smuzhiyun * Encryption related CSRs. 376*4882a593Smuzhiyun * 377*4882a593Smuzhiyun */ 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun /* 380*4882a593Smuzhiyun * SEC_CSR0: Shared key 0, word 0 381*4882a593Smuzhiyun * SEC_CSR1: Shared key 0, word 1 382*4882a593Smuzhiyun * SEC_CSR2: Shared key 0, word 2 383*4882a593Smuzhiyun * SEC_CSR3: Shared key 0, word 3 384*4882a593Smuzhiyun * SEC_CSR4: Shared key 0, word 4 385*4882a593Smuzhiyun * SEC_CSR5: Shared key 0, word 5 386*4882a593Smuzhiyun * SEC_CSR6: Shared key 0, word 6 387*4882a593Smuzhiyun * SEC_CSR7: Shared key 0, word 7 388*4882a593Smuzhiyun */ 389*4882a593Smuzhiyun #define SEC_CSR0 0x0480 390*4882a593Smuzhiyun #define SEC_CSR1 0x0482 391*4882a593Smuzhiyun #define SEC_CSR2 0x0484 392*4882a593Smuzhiyun #define SEC_CSR3 0x0486 393*4882a593Smuzhiyun #define SEC_CSR4 0x0488 394*4882a593Smuzhiyun #define SEC_CSR5 0x048a 395*4882a593Smuzhiyun #define SEC_CSR6 0x048c 396*4882a593Smuzhiyun #define SEC_CSR7 0x048e 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun /* 399*4882a593Smuzhiyun * SEC_CSR8: Shared key 1, word 0 400*4882a593Smuzhiyun * SEC_CSR9: Shared key 1, word 1 401*4882a593Smuzhiyun * SEC_CSR10: Shared key 1, word 2 402*4882a593Smuzhiyun * SEC_CSR11: Shared key 1, word 3 403*4882a593Smuzhiyun * SEC_CSR12: Shared key 1, word 4 404*4882a593Smuzhiyun * SEC_CSR13: Shared key 1, word 5 405*4882a593Smuzhiyun * SEC_CSR14: Shared key 1, word 6 406*4882a593Smuzhiyun * SEC_CSR15: Shared key 1, word 7 407*4882a593Smuzhiyun */ 408*4882a593Smuzhiyun #define SEC_CSR8 0x0490 409*4882a593Smuzhiyun #define SEC_CSR9 0x0492 410*4882a593Smuzhiyun #define SEC_CSR10 0x0494 411*4882a593Smuzhiyun #define SEC_CSR11 0x0496 412*4882a593Smuzhiyun #define SEC_CSR12 0x0498 413*4882a593Smuzhiyun #define SEC_CSR13 0x049a 414*4882a593Smuzhiyun #define SEC_CSR14 0x049c 415*4882a593Smuzhiyun #define SEC_CSR15 0x049e 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun /* 418*4882a593Smuzhiyun * SEC_CSR16: Shared key 2, word 0 419*4882a593Smuzhiyun * SEC_CSR17: Shared key 2, word 1 420*4882a593Smuzhiyun * SEC_CSR18: Shared key 2, word 2 421*4882a593Smuzhiyun * SEC_CSR19: Shared key 2, word 3 422*4882a593Smuzhiyun * SEC_CSR20: Shared key 2, word 4 423*4882a593Smuzhiyun * SEC_CSR21: Shared key 2, word 5 424*4882a593Smuzhiyun * SEC_CSR22: Shared key 2, word 6 425*4882a593Smuzhiyun * SEC_CSR23: Shared key 2, word 7 426*4882a593Smuzhiyun */ 427*4882a593Smuzhiyun #define SEC_CSR16 0x04a0 428*4882a593Smuzhiyun #define SEC_CSR17 0x04a2 429*4882a593Smuzhiyun #define SEC_CSR18 0X04A4 430*4882a593Smuzhiyun #define SEC_CSR19 0x04a6 431*4882a593Smuzhiyun #define SEC_CSR20 0x04a8 432*4882a593Smuzhiyun #define SEC_CSR21 0x04aa 433*4882a593Smuzhiyun #define SEC_CSR22 0x04ac 434*4882a593Smuzhiyun #define SEC_CSR23 0x04ae 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun /* 437*4882a593Smuzhiyun * SEC_CSR24: Shared key 3, word 0 438*4882a593Smuzhiyun * SEC_CSR25: Shared key 3, word 1 439*4882a593Smuzhiyun * SEC_CSR26: Shared key 3, word 2 440*4882a593Smuzhiyun * SEC_CSR27: Shared key 3, word 3 441*4882a593Smuzhiyun * SEC_CSR28: Shared key 3, word 4 442*4882a593Smuzhiyun * SEC_CSR29: Shared key 3, word 5 443*4882a593Smuzhiyun * SEC_CSR30: Shared key 3, word 6 444*4882a593Smuzhiyun * SEC_CSR31: Shared key 3, word 7 445*4882a593Smuzhiyun */ 446*4882a593Smuzhiyun #define SEC_CSR24 0x04b0 447*4882a593Smuzhiyun #define SEC_CSR25 0x04b2 448*4882a593Smuzhiyun #define SEC_CSR26 0x04b4 449*4882a593Smuzhiyun #define SEC_CSR27 0x04b6 450*4882a593Smuzhiyun #define SEC_CSR28 0x04b8 451*4882a593Smuzhiyun #define SEC_CSR29 0x04ba 452*4882a593Smuzhiyun #define SEC_CSR30 0x04bc 453*4882a593Smuzhiyun #define SEC_CSR31 0x04be 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun #define KEY_ENTRY(__idx) \ 456*4882a593Smuzhiyun ( SEC_CSR0 + ((__idx) * 16) ) 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun /* 459*4882a593Smuzhiyun * PHY control registers. 460*4882a593Smuzhiyun */ 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun /* 463*4882a593Smuzhiyun * PHY_CSR0: RF switching timing control. 464*4882a593Smuzhiyun */ 465*4882a593Smuzhiyun #define PHY_CSR0 0x04c0 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun /* 468*4882a593Smuzhiyun * PHY_CSR1: TX PA configuration. 469*4882a593Smuzhiyun */ 470*4882a593Smuzhiyun #define PHY_CSR1 0x04c2 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun /* 473*4882a593Smuzhiyun * MAC configuration registers. 474*4882a593Smuzhiyun */ 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun /* 477*4882a593Smuzhiyun * PHY_CSR2: TX MAC configuration. 478*4882a593Smuzhiyun * NOTE: Both register fields are complete dummy, 479*4882a593Smuzhiyun * documentation and legacy drivers are unclear un 480*4882a593Smuzhiyun * what this register means or what fields exists. 481*4882a593Smuzhiyun */ 482*4882a593Smuzhiyun #define PHY_CSR2 0x04c4 483*4882a593Smuzhiyun #define PHY_CSR2_LNA FIELD16(0x0002) 484*4882a593Smuzhiyun #define PHY_CSR2_LNA_MODE FIELD16(0x3000) 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun /* 487*4882a593Smuzhiyun * PHY_CSR3: RX MAC configuration. 488*4882a593Smuzhiyun */ 489*4882a593Smuzhiyun #define PHY_CSR3 0x04c6 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun /* 492*4882a593Smuzhiyun * PHY_CSR4: Interface configuration. 493*4882a593Smuzhiyun */ 494*4882a593Smuzhiyun #define PHY_CSR4 0x04c8 495*4882a593Smuzhiyun #define PHY_CSR4_LOW_RF_LE FIELD16(0x0001) 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun /* 498*4882a593Smuzhiyun * BBP pre-TX registers. 499*4882a593Smuzhiyun * PHY_CSR5: BBP pre-TX CCK. 500*4882a593Smuzhiyun */ 501*4882a593Smuzhiyun #define PHY_CSR5 0x04ca 502*4882a593Smuzhiyun #define PHY_CSR5_CCK FIELD16(0x0003) 503*4882a593Smuzhiyun #define PHY_CSR5_CCK_FLIP FIELD16(0x0004) 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun /* 506*4882a593Smuzhiyun * BBP pre-TX registers. 507*4882a593Smuzhiyun * PHY_CSR6: BBP pre-TX OFDM. 508*4882a593Smuzhiyun */ 509*4882a593Smuzhiyun #define PHY_CSR6 0x04cc 510*4882a593Smuzhiyun #define PHY_CSR6_OFDM FIELD16(0x0003) 511*4882a593Smuzhiyun #define PHY_CSR6_OFDM_FLIP FIELD16(0x0004) 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun /* 514*4882a593Smuzhiyun * PHY_CSR7: BBP access register 0. 515*4882a593Smuzhiyun * BBP_DATA: BBP data. 516*4882a593Smuzhiyun * BBP_REG_ID: BBP register ID. 517*4882a593Smuzhiyun * BBP_READ_CONTROL: 0: write, 1: read. 518*4882a593Smuzhiyun */ 519*4882a593Smuzhiyun #define PHY_CSR7 0x04ce 520*4882a593Smuzhiyun #define PHY_CSR7_DATA FIELD16(0x00ff) 521*4882a593Smuzhiyun #define PHY_CSR7_REG_ID FIELD16(0x7f00) 522*4882a593Smuzhiyun #define PHY_CSR7_READ_CONTROL FIELD16(0x8000) 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun /* 525*4882a593Smuzhiyun * PHY_CSR8: BBP access register 1. 526*4882a593Smuzhiyun * BBP_BUSY: ASIC is busy execute BBP programming. 527*4882a593Smuzhiyun */ 528*4882a593Smuzhiyun #define PHY_CSR8 0x04d0 529*4882a593Smuzhiyun #define PHY_CSR8_BUSY FIELD16(0x0001) 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun /* 532*4882a593Smuzhiyun * PHY_CSR9: RF access register. 533*4882a593Smuzhiyun * RF_VALUE: Register value + id to program into rf/if. 534*4882a593Smuzhiyun */ 535*4882a593Smuzhiyun #define PHY_CSR9 0x04d2 536*4882a593Smuzhiyun #define PHY_CSR9_RF_VALUE FIELD16(0xffff) 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun /* 539*4882a593Smuzhiyun * PHY_CSR10: RF access register. 540*4882a593Smuzhiyun * RF_VALUE: Register value + id to program into rf/if. 541*4882a593Smuzhiyun * RF_NUMBER_OF_BITS: Number of bits used in value (i:20, rfmd:22). 542*4882a593Smuzhiyun * RF_IF_SELECT: Chip to program: 0: rf, 1: if. 543*4882a593Smuzhiyun * RF_PLL_LD: Rf pll_ld status. 544*4882a593Smuzhiyun * RF_BUSY: 1: asic is busy execute rf programming. 545*4882a593Smuzhiyun */ 546*4882a593Smuzhiyun #define PHY_CSR10 0x04d4 547*4882a593Smuzhiyun #define PHY_CSR10_RF_VALUE FIELD16(0x00ff) 548*4882a593Smuzhiyun #define PHY_CSR10_RF_NUMBER_OF_BITS FIELD16(0x1f00) 549*4882a593Smuzhiyun #define PHY_CSR10_RF_IF_SELECT FIELD16(0x2000) 550*4882a593Smuzhiyun #define PHY_CSR10_RF_PLL_LD FIELD16(0x4000) 551*4882a593Smuzhiyun #define PHY_CSR10_RF_BUSY FIELD16(0x8000) 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun /* 554*4882a593Smuzhiyun * STA_CSR0: FCS error count. 555*4882a593Smuzhiyun * FCS_ERROR: FCS error count, cleared when read. 556*4882a593Smuzhiyun */ 557*4882a593Smuzhiyun #define STA_CSR0 0x04e0 558*4882a593Smuzhiyun #define STA_CSR0_FCS_ERROR FIELD16(0xffff) 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun /* 561*4882a593Smuzhiyun * STA_CSR1: PLCP error count. 562*4882a593Smuzhiyun */ 563*4882a593Smuzhiyun #define STA_CSR1 0x04e2 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun /* 566*4882a593Smuzhiyun * STA_CSR2: LONG error count. 567*4882a593Smuzhiyun */ 568*4882a593Smuzhiyun #define STA_CSR2 0x04e4 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun /* 571*4882a593Smuzhiyun * STA_CSR3: CCA false alarm. 572*4882a593Smuzhiyun * FALSE_CCA_ERROR: False CCA error count, cleared when read. 573*4882a593Smuzhiyun */ 574*4882a593Smuzhiyun #define STA_CSR3 0x04e6 575*4882a593Smuzhiyun #define STA_CSR3_FALSE_CCA_ERROR FIELD16(0xffff) 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun /* 578*4882a593Smuzhiyun * STA_CSR4: RX FIFO overflow. 579*4882a593Smuzhiyun */ 580*4882a593Smuzhiyun #define STA_CSR4 0x04e8 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun /* 583*4882a593Smuzhiyun * STA_CSR5: Beacon sent counter. 584*4882a593Smuzhiyun */ 585*4882a593Smuzhiyun #define STA_CSR5 0x04ea 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun /* 588*4882a593Smuzhiyun * Statistics registers 589*4882a593Smuzhiyun */ 590*4882a593Smuzhiyun #define STA_CSR6 0x04ec 591*4882a593Smuzhiyun #define STA_CSR7 0x04ee 592*4882a593Smuzhiyun #define STA_CSR8 0x04f0 593*4882a593Smuzhiyun #define STA_CSR9 0x04f2 594*4882a593Smuzhiyun #define STA_CSR10 0x04f4 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun /* 597*4882a593Smuzhiyun * BBP registers. 598*4882a593Smuzhiyun * The wordsize of the BBP is 8 bits. 599*4882a593Smuzhiyun */ 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun /* 602*4882a593Smuzhiyun * R2: TX antenna control 603*4882a593Smuzhiyun */ 604*4882a593Smuzhiyun #define BBP_R2_TX_ANTENNA FIELD8(0x03) 605*4882a593Smuzhiyun #define BBP_R2_TX_IQ_FLIP FIELD8(0x04) 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun /* 608*4882a593Smuzhiyun * R14: RX antenna control 609*4882a593Smuzhiyun */ 610*4882a593Smuzhiyun #define BBP_R14_RX_ANTENNA FIELD8(0x03) 611*4882a593Smuzhiyun #define BBP_R14_RX_IQ_FLIP FIELD8(0x04) 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun /* 614*4882a593Smuzhiyun * RF registers. 615*4882a593Smuzhiyun */ 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun /* 618*4882a593Smuzhiyun * RF 1 619*4882a593Smuzhiyun */ 620*4882a593Smuzhiyun #define RF1_TUNER FIELD32(0x00020000) 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun /* 623*4882a593Smuzhiyun * RF 3 624*4882a593Smuzhiyun */ 625*4882a593Smuzhiyun #define RF3_TUNER FIELD32(0x00000100) 626*4882a593Smuzhiyun #define RF3_TXPOWER FIELD32(0x00003e00) 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun /* 629*4882a593Smuzhiyun * EEPROM contents. 630*4882a593Smuzhiyun */ 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun /* 633*4882a593Smuzhiyun * HW MAC address. 634*4882a593Smuzhiyun */ 635*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_0 0x0002 636*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff) 637*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00) 638*4882a593Smuzhiyun #define EEPROM_MAC_ADDR1 0x0003 639*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff) 640*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00) 641*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_2 0x0004 642*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff) 643*4882a593Smuzhiyun #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00) 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun /* 646*4882a593Smuzhiyun * EEPROM antenna. 647*4882a593Smuzhiyun * ANTENNA_NUM: Number of antenna's. 648*4882a593Smuzhiyun * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B. 649*4882a593Smuzhiyun * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B. 650*4882a593Smuzhiyun * LED_MODE: 0: default, 1: TX/RX activity, 2: Single (ignore link), 3: rsvd. 651*4882a593Smuzhiyun * DYN_TXAGC: Dynamic TX AGC control. 652*4882a593Smuzhiyun * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0. 653*4882a593Smuzhiyun * RF_TYPE: Rf_type of this adapter. 654*4882a593Smuzhiyun */ 655*4882a593Smuzhiyun #define EEPROM_ANTENNA 0x000b 656*4882a593Smuzhiyun #define EEPROM_ANTENNA_NUM FIELD16(0x0003) 657*4882a593Smuzhiyun #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c) 658*4882a593Smuzhiyun #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030) 659*4882a593Smuzhiyun #define EEPROM_ANTENNA_LED_MODE FIELD16(0x01c0) 660*4882a593Smuzhiyun #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200) 661*4882a593Smuzhiyun #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400) 662*4882a593Smuzhiyun #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800) 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun /* 665*4882a593Smuzhiyun * EEPROM NIC config. 666*4882a593Smuzhiyun * CARDBUS_ACCEL: 0: enable, 1: disable. 667*4882a593Smuzhiyun * DYN_BBP_TUNE: 0: enable, 1: disable. 668*4882a593Smuzhiyun * CCK_TX_POWER: CCK TX power compensation. 669*4882a593Smuzhiyun */ 670*4882a593Smuzhiyun #define EEPROM_NIC 0x000c 671*4882a593Smuzhiyun #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0001) 672*4882a593Smuzhiyun #define EEPROM_NIC_DYN_BBP_TUNE FIELD16(0x0002) 673*4882a593Smuzhiyun #define EEPROM_NIC_CCK_TX_POWER FIELD16(0x000c) 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun /* 676*4882a593Smuzhiyun * EEPROM geography. 677*4882a593Smuzhiyun * GEO: Default geography setting for device. 678*4882a593Smuzhiyun */ 679*4882a593Smuzhiyun #define EEPROM_GEOGRAPHY 0x000d 680*4882a593Smuzhiyun #define EEPROM_GEOGRAPHY_GEO FIELD16(0x0f00) 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun /* 683*4882a593Smuzhiyun * EEPROM BBP. 684*4882a593Smuzhiyun */ 685*4882a593Smuzhiyun #define EEPROM_BBP_START 0x000e 686*4882a593Smuzhiyun #define EEPROM_BBP_SIZE 16 687*4882a593Smuzhiyun #define EEPROM_BBP_VALUE FIELD16(0x00ff) 688*4882a593Smuzhiyun #define EEPROM_BBP_REG_ID FIELD16(0xff00) 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun /* 691*4882a593Smuzhiyun * EEPROM TXPOWER 692*4882a593Smuzhiyun */ 693*4882a593Smuzhiyun #define EEPROM_TXPOWER_START 0x001e 694*4882a593Smuzhiyun #define EEPROM_TXPOWER_SIZE 7 695*4882a593Smuzhiyun #define EEPROM_TXPOWER_1 FIELD16(0x00ff) 696*4882a593Smuzhiyun #define EEPROM_TXPOWER_2 FIELD16(0xff00) 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun /* 699*4882a593Smuzhiyun * EEPROM Tuning threshold 700*4882a593Smuzhiyun */ 701*4882a593Smuzhiyun #define EEPROM_BBPTUNE 0x0030 702*4882a593Smuzhiyun #define EEPROM_BBPTUNE_THRESHOLD FIELD16(0x00ff) 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun /* 705*4882a593Smuzhiyun * EEPROM BBP R24 Tuning. 706*4882a593Smuzhiyun */ 707*4882a593Smuzhiyun #define EEPROM_BBPTUNE_R24 0x0031 708*4882a593Smuzhiyun #define EEPROM_BBPTUNE_R24_LOW FIELD16(0x00ff) 709*4882a593Smuzhiyun #define EEPROM_BBPTUNE_R24_HIGH FIELD16(0xff00) 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun /* 712*4882a593Smuzhiyun * EEPROM BBP R25 Tuning. 713*4882a593Smuzhiyun */ 714*4882a593Smuzhiyun #define EEPROM_BBPTUNE_R25 0x0032 715*4882a593Smuzhiyun #define EEPROM_BBPTUNE_R25_LOW FIELD16(0x00ff) 716*4882a593Smuzhiyun #define EEPROM_BBPTUNE_R25_HIGH FIELD16(0xff00) 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun /* 719*4882a593Smuzhiyun * EEPROM BBP R24 Tuning. 720*4882a593Smuzhiyun */ 721*4882a593Smuzhiyun #define EEPROM_BBPTUNE_R61 0x0033 722*4882a593Smuzhiyun #define EEPROM_BBPTUNE_R61_LOW FIELD16(0x00ff) 723*4882a593Smuzhiyun #define EEPROM_BBPTUNE_R61_HIGH FIELD16(0xff00) 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun /* 726*4882a593Smuzhiyun * EEPROM BBP VGC Tuning. 727*4882a593Smuzhiyun */ 728*4882a593Smuzhiyun #define EEPROM_BBPTUNE_VGC 0x0034 729*4882a593Smuzhiyun #define EEPROM_BBPTUNE_VGCUPPER FIELD16(0x00ff) 730*4882a593Smuzhiyun #define EEPROM_BBPTUNE_VGCLOWER FIELD16(0xff00) 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun /* 733*4882a593Smuzhiyun * EEPROM BBP R17 Tuning. 734*4882a593Smuzhiyun */ 735*4882a593Smuzhiyun #define EEPROM_BBPTUNE_R17 0x0035 736*4882a593Smuzhiyun #define EEPROM_BBPTUNE_R17_LOW FIELD16(0x00ff) 737*4882a593Smuzhiyun #define EEPROM_BBPTUNE_R17_HIGH FIELD16(0xff00) 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun /* 740*4882a593Smuzhiyun * RSSI <-> dBm offset calibration 741*4882a593Smuzhiyun */ 742*4882a593Smuzhiyun #define EEPROM_CALIBRATE_OFFSET 0x0036 743*4882a593Smuzhiyun #define EEPROM_CALIBRATE_OFFSET_RSSI FIELD16(0x00ff) 744*4882a593Smuzhiyun 745*4882a593Smuzhiyun /* 746*4882a593Smuzhiyun * DMA descriptor defines. 747*4882a593Smuzhiyun */ 748*4882a593Smuzhiyun #define TXD_DESC_SIZE ( 5 * sizeof(__le32) ) 749*4882a593Smuzhiyun #define RXD_DESC_SIZE ( 4 * sizeof(__le32) ) 750*4882a593Smuzhiyun 751*4882a593Smuzhiyun /* 752*4882a593Smuzhiyun * TX descriptor format for TX, PRIO, ATIM and Beacon Ring. 753*4882a593Smuzhiyun */ 754*4882a593Smuzhiyun 755*4882a593Smuzhiyun /* 756*4882a593Smuzhiyun * Word0 757*4882a593Smuzhiyun */ 758*4882a593Smuzhiyun #define TXD_W0_PACKET_ID FIELD32(0x0000000f) 759*4882a593Smuzhiyun #define TXD_W0_RETRY_LIMIT FIELD32(0x000000f0) 760*4882a593Smuzhiyun #define TXD_W0_MORE_FRAG FIELD32(0x00000100) 761*4882a593Smuzhiyun #define TXD_W0_ACK FIELD32(0x00000200) 762*4882a593Smuzhiyun #define TXD_W0_TIMESTAMP FIELD32(0x00000400) 763*4882a593Smuzhiyun #define TXD_W0_OFDM FIELD32(0x00000800) 764*4882a593Smuzhiyun #define TXD_W0_NEW_SEQ FIELD32(0x00001000) 765*4882a593Smuzhiyun #define TXD_W0_IFS FIELD32(0x00006000) 766*4882a593Smuzhiyun #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000) 767*4882a593Smuzhiyun #define TXD_W0_CIPHER FIELD32(0x20000000) 768*4882a593Smuzhiyun #define TXD_W0_KEY_ID FIELD32(0xc0000000) 769*4882a593Smuzhiyun 770*4882a593Smuzhiyun /* 771*4882a593Smuzhiyun * Word1 772*4882a593Smuzhiyun */ 773*4882a593Smuzhiyun #define TXD_W1_IV_OFFSET FIELD32(0x0000003f) 774*4882a593Smuzhiyun #define TXD_W1_AIFS FIELD32(0x000000c0) 775*4882a593Smuzhiyun #define TXD_W1_CWMIN FIELD32(0x00000f00) 776*4882a593Smuzhiyun #define TXD_W1_CWMAX FIELD32(0x0000f000) 777*4882a593Smuzhiyun 778*4882a593Smuzhiyun /* 779*4882a593Smuzhiyun * Word2: PLCP information 780*4882a593Smuzhiyun */ 781*4882a593Smuzhiyun #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff) 782*4882a593Smuzhiyun #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00) 783*4882a593Smuzhiyun #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000) 784*4882a593Smuzhiyun #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000) 785*4882a593Smuzhiyun 786*4882a593Smuzhiyun /* 787*4882a593Smuzhiyun * Word3 788*4882a593Smuzhiyun */ 789*4882a593Smuzhiyun #define TXD_W3_IV FIELD32(0xffffffff) 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun /* 792*4882a593Smuzhiyun * Word4 793*4882a593Smuzhiyun */ 794*4882a593Smuzhiyun #define TXD_W4_EIV FIELD32(0xffffffff) 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun /* 797*4882a593Smuzhiyun * RX descriptor format for RX Ring. 798*4882a593Smuzhiyun */ 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun /* 801*4882a593Smuzhiyun * Word0 802*4882a593Smuzhiyun */ 803*4882a593Smuzhiyun #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000002) 804*4882a593Smuzhiyun #define RXD_W0_MULTICAST FIELD32(0x00000004) 805*4882a593Smuzhiyun #define RXD_W0_BROADCAST FIELD32(0x00000008) 806*4882a593Smuzhiyun #define RXD_W0_MY_BSS FIELD32(0x00000010) 807*4882a593Smuzhiyun #define RXD_W0_CRC_ERROR FIELD32(0x00000020) 808*4882a593Smuzhiyun #define RXD_W0_OFDM FIELD32(0x00000040) 809*4882a593Smuzhiyun #define RXD_W0_PHYSICAL_ERROR FIELD32(0x00000080) 810*4882a593Smuzhiyun #define RXD_W0_CIPHER FIELD32(0x00000100) 811*4882a593Smuzhiyun #define RXD_W0_CIPHER_ERROR FIELD32(0x00000200) 812*4882a593Smuzhiyun #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000) 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun /* 815*4882a593Smuzhiyun * Word1 816*4882a593Smuzhiyun */ 817*4882a593Smuzhiyun #define RXD_W1_RSSI FIELD32(0x000000ff) 818*4882a593Smuzhiyun #define RXD_W1_SIGNAL FIELD32(0x0000ff00) 819*4882a593Smuzhiyun 820*4882a593Smuzhiyun /* 821*4882a593Smuzhiyun * Word2 822*4882a593Smuzhiyun */ 823*4882a593Smuzhiyun #define RXD_W2_IV FIELD32(0xffffffff) 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun /* 826*4882a593Smuzhiyun * Word3 827*4882a593Smuzhiyun */ 828*4882a593Smuzhiyun #define RXD_W3_EIV FIELD32(0xffffffff) 829*4882a593Smuzhiyun 830*4882a593Smuzhiyun /* 831*4882a593Smuzhiyun * Macros for converting txpower from EEPROM to mac80211 value 832*4882a593Smuzhiyun * and from mac80211 value to register value. 833*4882a593Smuzhiyun */ 834*4882a593Smuzhiyun #define MIN_TXPOWER 0 835*4882a593Smuzhiyun #define MAX_TXPOWER 31 836*4882a593Smuzhiyun #define DEFAULT_TXPOWER 24 837*4882a593Smuzhiyun 838*4882a593Smuzhiyun #define TXPOWER_FROM_DEV(__txpower) \ 839*4882a593Smuzhiyun (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower) 840*4882a593Smuzhiyun 841*4882a593Smuzhiyun #define TXPOWER_TO_DEV(__txpower) \ 842*4882a593Smuzhiyun clamp_t(char, __txpower, MIN_TXPOWER, MAX_TXPOWER) 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun #endif /* RT2500USB_H */ 845