xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/ralink/rt2x00/rt2400pci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun 	Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
4*4882a593Smuzhiyun 	<http://rt2x00.serialmonkey.com>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun 	Module: rt2400pci
10*4882a593Smuzhiyun 	Abstract: rt2400pci device specific routines.
11*4882a593Smuzhiyun 	Supported chipsets: RT2460.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/etherdevice.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/eeprom_93cx6.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "rt2x00.h"
23*4882a593Smuzhiyun #include "rt2x00mmio.h"
24*4882a593Smuzhiyun #include "rt2x00pci.h"
25*4882a593Smuzhiyun #include "rt2400pci.h"
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun  * Register access.
29*4882a593Smuzhiyun  * All access to the CSR registers will go through the methods
30*4882a593Smuzhiyun  * rt2x00mmio_register_read and rt2x00mmio_register_write.
31*4882a593Smuzhiyun  * BBP and RF register require indirect register access,
32*4882a593Smuzhiyun  * and use the CSR registers BBPCSR and RFCSR to achieve this.
33*4882a593Smuzhiyun  * These indirect registers work with busy bits,
34*4882a593Smuzhiyun  * and we will try maximal REGISTER_BUSY_COUNT times to access
35*4882a593Smuzhiyun  * the register while taking a REGISTER_BUSY_DELAY us delay
36*4882a593Smuzhiyun  * between each attempt. When the busy bit is still set at that time,
37*4882a593Smuzhiyun  * the access attempt is considered to have failed,
38*4882a593Smuzhiyun  * and we will print an error.
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun #define WAIT_FOR_BBP(__dev, __reg) \
41*4882a593Smuzhiyun 	rt2x00mmio_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
42*4882a593Smuzhiyun #define WAIT_FOR_RF(__dev, __reg) \
43*4882a593Smuzhiyun 	rt2x00mmio_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
44*4882a593Smuzhiyun 
rt2400pci_bbp_write(struct rt2x00_dev * rt2x00dev,const unsigned int word,const u8 value)45*4882a593Smuzhiyun static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
46*4882a593Smuzhiyun 				const unsigned int word, const u8 value)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	u32 reg;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	mutex_lock(&rt2x00dev->csr_mutex);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	/*
53*4882a593Smuzhiyun 	 * Wait until the BBP becomes available, afterwards we
54*4882a593Smuzhiyun 	 * can safely write the new data into the register.
55*4882a593Smuzhiyun 	 */
56*4882a593Smuzhiyun 	if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
57*4882a593Smuzhiyun 		reg = 0;
58*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
59*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
60*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
61*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg);
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	mutex_unlock(&rt2x00dev->csr_mutex);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
rt2400pci_bbp_read(struct rt2x00_dev * rt2x00dev,const unsigned int word)69*4882a593Smuzhiyun static u8 rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
70*4882a593Smuzhiyun 			     const unsigned int word)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	u32 reg;
73*4882a593Smuzhiyun 	u8 value;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	mutex_lock(&rt2x00dev->csr_mutex);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/*
78*4882a593Smuzhiyun 	 * Wait until the BBP becomes available, afterwards we
79*4882a593Smuzhiyun 	 * can safely write the read request into the register.
80*4882a593Smuzhiyun 	 * After the data has been written, we wait until hardware
81*4882a593Smuzhiyun 	 * returns the correct value, if at any time the register
82*4882a593Smuzhiyun 	 * doesn't become available in time, reg will be 0xffffffff
83*4882a593Smuzhiyun 	 * which means we return 0xff to the caller.
84*4882a593Smuzhiyun 	 */
85*4882a593Smuzhiyun 	if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
86*4882a593Smuzhiyun 		reg = 0;
87*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
88*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
89*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 		WAIT_FOR_BBP(rt2x00dev, &reg);
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	value = rt2x00_get_field32(reg, BBPCSR_VALUE);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	mutex_unlock(&rt2x00dev->csr_mutex);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return value;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
rt2400pci_rf_write(struct rt2x00_dev * rt2x00dev,const unsigned int word,const u32 value)103*4882a593Smuzhiyun static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
104*4882a593Smuzhiyun 			       const unsigned int word, const u32 value)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	u32 reg;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	mutex_lock(&rt2x00dev->csr_mutex);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/*
111*4882a593Smuzhiyun 	 * Wait until the RF becomes available, afterwards we
112*4882a593Smuzhiyun 	 * can safely write the new data into the register.
113*4882a593Smuzhiyun 	 */
114*4882a593Smuzhiyun 	if (WAIT_FOR_RF(rt2x00dev, &reg)) {
115*4882a593Smuzhiyun 		reg = 0;
116*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, RFCSR_VALUE, value);
117*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
118*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
119*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, RFCSR, reg);
122*4882a593Smuzhiyun 		rt2x00_rf_write(rt2x00dev, word, value);
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	mutex_unlock(&rt2x00dev->csr_mutex);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
rt2400pci_eepromregister_read(struct eeprom_93cx6 * eeprom)128*4882a593Smuzhiyun static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = eeprom->data;
131*4882a593Smuzhiyun 	u32 reg;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR21);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
136*4882a593Smuzhiyun 	eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
137*4882a593Smuzhiyun 	eeprom->reg_data_clock =
138*4882a593Smuzhiyun 	    !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
139*4882a593Smuzhiyun 	eeprom->reg_chip_select =
140*4882a593Smuzhiyun 	    !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
rt2400pci_eepromregister_write(struct eeprom_93cx6 * eeprom)143*4882a593Smuzhiyun static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = eeprom->data;
146*4882a593Smuzhiyun 	u32 reg = 0;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
149*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
150*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
151*4882a593Smuzhiyun 			   !!eeprom->reg_data_clock);
152*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
153*4882a593Smuzhiyun 			   !!eeprom->reg_chip_select);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CSR21, reg);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #ifdef CONFIG_RT2X00_LIB_DEBUGFS
159*4882a593Smuzhiyun static const struct rt2x00debug rt2400pci_rt2x00debug = {
160*4882a593Smuzhiyun 	.owner	= THIS_MODULE,
161*4882a593Smuzhiyun 	.csr	= {
162*4882a593Smuzhiyun 		.read		= rt2x00mmio_register_read,
163*4882a593Smuzhiyun 		.write		= rt2x00mmio_register_write,
164*4882a593Smuzhiyun 		.flags		= RT2X00DEBUGFS_OFFSET,
165*4882a593Smuzhiyun 		.word_base	= CSR_REG_BASE,
166*4882a593Smuzhiyun 		.word_size	= sizeof(u32),
167*4882a593Smuzhiyun 		.word_count	= CSR_REG_SIZE / sizeof(u32),
168*4882a593Smuzhiyun 	},
169*4882a593Smuzhiyun 	.eeprom	= {
170*4882a593Smuzhiyun 		.read		= rt2x00_eeprom_read,
171*4882a593Smuzhiyun 		.write		= rt2x00_eeprom_write,
172*4882a593Smuzhiyun 		.word_base	= EEPROM_BASE,
173*4882a593Smuzhiyun 		.word_size	= sizeof(u16),
174*4882a593Smuzhiyun 		.word_count	= EEPROM_SIZE / sizeof(u16),
175*4882a593Smuzhiyun 	},
176*4882a593Smuzhiyun 	.bbp	= {
177*4882a593Smuzhiyun 		.read		= rt2400pci_bbp_read,
178*4882a593Smuzhiyun 		.write		= rt2400pci_bbp_write,
179*4882a593Smuzhiyun 		.word_base	= BBP_BASE,
180*4882a593Smuzhiyun 		.word_size	= sizeof(u8),
181*4882a593Smuzhiyun 		.word_count	= BBP_SIZE / sizeof(u8),
182*4882a593Smuzhiyun 	},
183*4882a593Smuzhiyun 	.rf	= {
184*4882a593Smuzhiyun 		.read		= rt2x00_rf_read,
185*4882a593Smuzhiyun 		.write		= rt2400pci_rf_write,
186*4882a593Smuzhiyun 		.word_base	= RF_BASE,
187*4882a593Smuzhiyun 		.word_size	= sizeof(u32),
188*4882a593Smuzhiyun 		.word_count	= RF_SIZE / sizeof(u32),
189*4882a593Smuzhiyun 	},
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
192*4882a593Smuzhiyun 
rt2400pci_rfkill_poll(struct rt2x00_dev * rt2x00dev)193*4882a593Smuzhiyun static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	u32 reg;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, GPIOCSR);
198*4882a593Smuzhiyun 	return rt2x00_get_field32(reg, GPIOCSR_VAL0);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #ifdef CONFIG_RT2X00_LIB_LEDS
rt2400pci_brightness_set(struct led_classdev * led_cdev,enum led_brightness brightness)202*4882a593Smuzhiyun static void rt2400pci_brightness_set(struct led_classdev *led_cdev,
203*4882a593Smuzhiyun 				     enum led_brightness brightness)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	struct rt2x00_led *led =
206*4882a593Smuzhiyun 	    container_of(led_cdev, struct rt2x00_led, led_dev);
207*4882a593Smuzhiyun 	unsigned int enabled = brightness != LED_OFF;
208*4882a593Smuzhiyun 	u32 reg;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(led->rt2x00dev, LEDCSR);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
213*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
214*4882a593Smuzhiyun 	else if (led->type == LED_TYPE_ACTIVITY)
215*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
rt2400pci_blink_set(struct led_classdev * led_cdev,unsigned long * delay_on,unsigned long * delay_off)220*4882a593Smuzhiyun static int rt2400pci_blink_set(struct led_classdev *led_cdev,
221*4882a593Smuzhiyun 			       unsigned long *delay_on,
222*4882a593Smuzhiyun 			       unsigned long *delay_off)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	struct rt2x00_led *led =
225*4882a593Smuzhiyun 	    container_of(led_cdev, struct rt2x00_led, led_dev);
226*4882a593Smuzhiyun 	u32 reg;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(led->rt2x00dev, LEDCSR);
229*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
230*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
231*4882a593Smuzhiyun 	rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
rt2400pci_init_led(struct rt2x00_dev * rt2x00dev,struct rt2x00_led * led,enum led_type type)236*4882a593Smuzhiyun static void rt2400pci_init_led(struct rt2x00_dev *rt2x00dev,
237*4882a593Smuzhiyun 			       struct rt2x00_led *led,
238*4882a593Smuzhiyun 			       enum led_type type)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun 	led->rt2x00dev = rt2x00dev;
241*4882a593Smuzhiyun 	led->type = type;
242*4882a593Smuzhiyun 	led->led_dev.brightness_set = rt2400pci_brightness_set;
243*4882a593Smuzhiyun 	led->led_dev.blink_set = rt2400pci_blink_set;
244*4882a593Smuzhiyun 	led->flags = LED_INITIALIZED;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun #endif /* CONFIG_RT2X00_LIB_LEDS */
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun  * Configuration handlers.
250*4882a593Smuzhiyun  */
rt2400pci_config_filter(struct rt2x00_dev * rt2x00dev,const unsigned int filter_flags)251*4882a593Smuzhiyun static void rt2400pci_config_filter(struct rt2x00_dev *rt2x00dev,
252*4882a593Smuzhiyun 				    const unsigned int filter_flags)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	u32 reg;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/*
257*4882a593Smuzhiyun 	 * Start configuration steps.
258*4882a593Smuzhiyun 	 * Note that the version error will always be dropped
259*4882a593Smuzhiyun 	 * since there is no filter for it at this time.
260*4882a593Smuzhiyun 	 */
261*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, RXCSR0);
262*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
263*4882a593Smuzhiyun 			   !(filter_flags & FIF_FCSFAIL));
264*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
265*4882a593Smuzhiyun 			   !(filter_flags & FIF_PLCPFAIL));
266*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
267*4882a593Smuzhiyun 			   !(filter_flags & FIF_CONTROL));
268*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
269*4882a593Smuzhiyun 			   !test_bit(CONFIG_MONITORING, &rt2x00dev->flags));
270*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
271*4882a593Smuzhiyun 			   !test_bit(CONFIG_MONITORING, &rt2x00dev->flags) &&
272*4882a593Smuzhiyun 			   !rt2x00dev->intf_ap_count);
273*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
274*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
rt2400pci_config_intf(struct rt2x00_dev * rt2x00dev,struct rt2x00_intf * intf,struct rt2x00intf_conf * conf,const unsigned int flags)277*4882a593Smuzhiyun static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev,
278*4882a593Smuzhiyun 				  struct rt2x00_intf *intf,
279*4882a593Smuzhiyun 				  struct rt2x00intf_conf *conf,
280*4882a593Smuzhiyun 				  const unsigned int flags)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	unsigned int bcn_preload;
283*4882a593Smuzhiyun 	u32 reg;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (flags & CONFIG_UPDATE_TYPE) {
286*4882a593Smuzhiyun 		/*
287*4882a593Smuzhiyun 		 * Enable beacon config
288*4882a593Smuzhiyun 		 */
289*4882a593Smuzhiyun 		bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
290*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, BCNCSR1);
291*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
292*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, BCNCSR1, reg);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 		/*
295*4882a593Smuzhiyun 		 * Enable synchronisation.
296*4882a593Smuzhiyun 		 */
297*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, CSR14);
298*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
299*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	if (flags & CONFIG_UPDATE_MAC)
303*4882a593Smuzhiyun 		rt2x00mmio_register_multiwrite(rt2x00dev, CSR3,
304*4882a593Smuzhiyun 					       conf->mac, sizeof(conf->mac));
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	if (flags & CONFIG_UPDATE_BSSID)
307*4882a593Smuzhiyun 		rt2x00mmio_register_multiwrite(rt2x00dev, CSR5,
308*4882a593Smuzhiyun 					       conf->bssid,
309*4882a593Smuzhiyun 					       sizeof(conf->bssid));
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
rt2400pci_config_erp(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_erp * erp,u32 changed)312*4882a593Smuzhiyun static void rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev,
313*4882a593Smuzhiyun 				 struct rt2x00lib_erp *erp,
314*4882a593Smuzhiyun 				 u32 changed)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	int preamble_mask;
317*4882a593Smuzhiyun 	u32 reg;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/*
320*4882a593Smuzhiyun 	 * When short preamble is enabled, we should set bit 0x08
321*4882a593Smuzhiyun 	 */
322*4882a593Smuzhiyun 	if (changed & BSS_CHANGED_ERP_PREAMBLE) {
323*4882a593Smuzhiyun 		preamble_mask = erp->short_preamble << 3;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TXCSR1);
326*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, 0x1ff);
327*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, 0x13a);
328*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
329*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
330*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TXCSR1, reg);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, ARCSR2);
333*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
334*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
335*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, ARCSR2_LENGTH,
336*4882a593Smuzhiyun 				   GET_DURATION(ACK_SIZE, 10));
337*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, ARCSR2, reg);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, ARCSR3);
340*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
341*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
342*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, ARCSR2_LENGTH,
343*4882a593Smuzhiyun 				   GET_DURATION(ACK_SIZE, 20));
344*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, ARCSR3, reg);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, ARCSR4);
347*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
348*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
349*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, ARCSR2_LENGTH,
350*4882a593Smuzhiyun 				   GET_DURATION(ACK_SIZE, 55));
351*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, ARCSR4, reg);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, ARCSR5);
354*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
355*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
356*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, ARCSR2_LENGTH,
357*4882a593Smuzhiyun 				   GET_DURATION(ACK_SIZE, 110));
358*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, ARCSR5, reg);
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	if (changed & BSS_CHANGED_BASIC_RATES)
362*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (changed & BSS_CHANGED_ERP_SLOT) {
365*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, CSR11);
366*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
367*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, CSR18);
370*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
371*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
372*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, CSR18, reg);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, CSR19);
375*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
376*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
377*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, CSR19, reg);
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	if (changed & BSS_CHANGED_BEACON_INT) {
381*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, CSR12);
382*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
383*4882a593Smuzhiyun 				   erp->beacon_int * 16);
384*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
385*4882a593Smuzhiyun 				   erp->beacon_int * 16);
386*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, CSR12, reg);
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
rt2400pci_config_ant(struct rt2x00_dev * rt2x00dev,struct antenna_setup * ant)390*4882a593Smuzhiyun static void rt2400pci_config_ant(struct rt2x00_dev *rt2x00dev,
391*4882a593Smuzhiyun 				 struct antenna_setup *ant)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	u8 r1;
394*4882a593Smuzhiyun 	u8 r4;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/*
397*4882a593Smuzhiyun 	 * We should never come here because rt2x00lib is supposed
398*4882a593Smuzhiyun 	 * to catch this and send us the correct antenna explicitely.
399*4882a593Smuzhiyun 	 */
400*4882a593Smuzhiyun 	BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
401*4882a593Smuzhiyun 	       ant->tx == ANTENNA_SW_DIVERSITY);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	r4 = rt2400pci_bbp_read(rt2x00dev, 4);
404*4882a593Smuzhiyun 	r1 = rt2400pci_bbp_read(rt2x00dev, 1);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	/*
407*4882a593Smuzhiyun 	 * Configure the TX antenna.
408*4882a593Smuzhiyun 	 */
409*4882a593Smuzhiyun 	switch (ant->tx) {
410*4882a593Smuzhiyun 	case ANTENNA_HW_DIVERSITY:
411*4882a593Smuzhiyun 		rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
412*4882a593Smuzhiyun 		break;
413*4882a593Smuzhiyun 	case ANTENNA_A:
414*4882a593Smuzhiyun 		rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
415*4882a593Smuzhiyun 		break;
416*4882a593Smuzhiyun 	case ANTENNA_B:
417*4882a593Smuzhiyun 	default:
418*4882a593Smuzhiyun 		rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
419*4882a593Smuzhiyun 		break;
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	/*
423*4882a593Smuzhiyun 	 * Configure the RX antenna.
424*4882a593Smuzhiyun 	 */
425*4882a593Smuzhiyun 	switch (ant->rx) {
426*4882a593Smuzhiyun 	case ANTENNA_HW_DIVERSITY:
427*4882a593Smuzhiyun 		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
428*4882a593Smuzhiyun 		break;
429*4882a593Smuzhiyun 	case ANTENNA_A:
430*4882a593Smuzhiyun 		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
431*4882a593Smuzhiyun 		break;
432*4882a593Smuzhiyun 	case ANTENNA_B:
433*4882a593Smuzhiyun 	default:
434*4882a593Smuzhiyun 		rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
435*4882a593Smuzhiyun 		break;
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 4, r4);
439*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 1, r1);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
rt2400pci_config_channel(struct rt2x00_dev * rt2x00dev,struct rf_channel * rf)442*4882a593Smuzhiyun static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
443*4882a593Smuzhiyun 				     struct rf_channel *rf)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	/*
446*4882a593Smuzhiyun 	 * Switch on tuning bits.
447*4882a593Smuzhiyun 	 */
448*4882a593Smuzhiyun 	rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
449*4882a593Smuzhiyun 	rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
452*4882a593Smuzhiyun 	rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
453*4882a593Smuzhiyun 	rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	/*
456*4882a593Smuzhiyun 	 * RF2420 chipset don't need any additional actions.
457*4882a593Smuzhiyun 	 */
458*4882a593Smuzhiyun 	if (rt2x00_rf(rt2x00dev, RF2420))
459*4882a593Smuzhiyun 		return;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	/*
462*4882a593Smuzhiyun 	 * For the RT2421 chipsets we need to write an invalid
463*4882a593Smuzhiyun 	 * reference clock rate to activate auto_tune.
464*4882a593Smuzhiyun 	 * After that we set the value back to the correct channel.
465*4882a593Smuzhiyun 	 */
466*4882a593Smuzhiyun 	rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
467*4882a593Smuzhiyun 	rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
468*4882a593Smuzhiyun 	rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	msleep(1);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
473*4882a593Smuzhiyun 	rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
474*4882a593Smuzhiyun 	rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	msleep(1);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/*
479*4882a593Smuzhiyun 	 * Switch off tuning bits.
480*4882a593Smuzhiyun 	 */
481*4882a593Smuzhiyun 	rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
482*4882a593Smuzhiyun 	rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
485*4882a593Smuzhiyun 	rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/*
488*4882a593Smuzhiyun 	 * Clear false CRC during channel switch.
489*4882a593Smuzhiyun 	 */
490*4882a593Smuzhiyun 	rf->rf1 = rt2x00mmio_register_read(rt2x00dev, CNT0);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
rt2400pci_config_txpower(struct rt2x00_dev * rt2x00dev,int txpower)493*4882a593Smuzhiyun static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
rt2400pci_config_retry_limit(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_conf * libconf)498*4882a593Smuzhiyun static void rt2400pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
499*4882a593Smuzhiyun 					 struct rt2x00lib_conf *libconf)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun 	u32 reg;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR11);
504*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
505*4882a593Smuzhiyun 			   libconf->conf->long_frame_max_tx_count);
506*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
507*4882a593Smuzhiyun 			   libconf->conf->short_frame_max_tx_count);
508*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
rt2400pci_config_ps(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_conf * libconf)511*4882a593Smuzhiyun static void rt2400pci_config_ps(struct rt2x00_dev *rt2x00dev,
512*4882a593Smuzhiyun 				struct rt2x00lib_conf *libconf)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	enum dev_state state =
515*4882a593Smuzhiyun 	    (libconf->conf->flags & IEEE80211_CONF_PS) ?
516*4882a593Smuzhiyun 		STATE_SLEEP : STATE_AWAKE;
517*4882a593Smuzhiyun 	u32 reg;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	if (state == STATE_SLEEP) {
520*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, CSR20);
521*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
522*4882a593Smuzhiyun 				   (rt2x00dev->beacon_int - 20) * 16);
523*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
524*4882a593Smuzhiyun 				   libconf->conf->listen_interval - 1);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 		/* We must first disable autowake before it can be enabled */
527*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
528*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
531*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
532*4882a593Smuzhiyun 	} else {
533*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, CSR20);
534*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
535*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
rt2400pci_config(struct rt2x00_dev * rt2x00dev,struct rt2x00lib_conf * libconf,const unsigned int flags)541*4882a593Smuzhiyun static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
542*4882a593Smuzhiyun 			     struct rt2x00lib_conf *libconf,
543*4882a593Smuzhiyun 			     const unsigned int flags)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
546*4882a593Smuzhiyun 		rt2400pci_config_channel(rt2x00dev, &libconf->rf);
547*4882a593Smuzhiyun 	if (flags & IEEE80211_CONF_CHANGE_POWER)
548*4882a593Smuzhiyun 		rt2400pci_config_txpower(rt2x00dev,
549*4882a593Smuzhiyun 					 libconf->conf->power_level);
550*4882a593Smuzhiyun 	if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
551*4882a593Smuzhiyun 		rt2400pci_config_retry_limit(rt2x00dev, libconf);
552*4882a593Smuzhiyun 	if (flags & IEEE80211_CONF_CHANGE_PS)
553*4882a593Smuzhiyun 		rt2400pci_config_ps(rt2x00dev, libconf);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
rt2400pci_config_cw(struct rt2x00_dev * rt2x00dev,const int cw_min,const int cw_max)556*4882a593Smuzhiyun static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
557*4882a593Smuzhiyun 				const int cw_min, const int cw_max)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	u32 reg;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR11);
562*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR11_CWMIN, cw_min);
563*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR11_CWMAX, cw_max);
564*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun /*
568*4882a593Smuzhiyun  * Link tuning
569*4882a593Smuzhiyun  */
rt2400pci_link_stats(struct rt2x00_dev * rt2x00dev,struct link_qual * qual)570*4882a593Smuzhiyun static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
571*4882a593Smuzhiyun 				 struct link_qual *qual)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	u32 reg;
574*4882a593Smuzhiyun 	u8 bbp;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	/*
577*4882a593Smuzhiyun 	 * Update FCS error count from register.
578*4882a593Smuzhiyun 	 */
579*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CNT0);
580*4882a593Smuzhiyun 	qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	/*
583*4882a593Smuzhiyun 	 * Update False CCA count from register.
584*4882a593Smuzhiyun 	 */
585*4882a593Smuzhiyun 	bbp = rt2400pci_bbp_read(rt2x00dev, 39);
586*4882a593Smuzhiyun 	qual->false_cca = bbp;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun 
rt2400pci_set_vgc(struct rt2x00_dev * rt2x00dev,struct link_qual * qual,u8 vgc_level)589*4882a593Smuzhiyun static inline void rt2400pci_set_vgc(struct rt2x00_dev *rt2x00dev,
590*4882a593Smuzhiyun 				     struct link_qual *qual, u8 vgc_level)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	if (qual->vgc_level_reg != vgc_level) {
593*4882a593Smuzhiyun 		rt2400pci_bbp_write(rt2x00dev, 13, vgc_level);
594*4882a593Smuzhiyun 		qual->vgc_level = vgc_level;
595*4882a593Smuzhiyun 		qual->vgc_level_reg = vgc_level;
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
rt2400pci_reset_tuner(struct rt2x00_dev * rt2x00dev,struct link_qual * qual)599*4882a593Smuzhiyun static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
600*4882a593Smuzhiyun 				  struct link_qual *qual)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	rt2400pci_set_vgc(rt2x00dev, qual, 0x08);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun 
rt2400pci_link_tuner(struct rt2x00_dev * rt2x00dev,struct link_qual * qual,const u32 count)605*4882a593Smuzhiyun static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev,
606*4882a593Smuzhiyun 				 struct link_qual *qual, const u32 count)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	/*
609*4882a593Smuzhiyun 	 * The link tuner should not run longer then 60 seconds,
610*4882a593Smuzhiyun 	 * and should run once every 2 seconds.
611*4882a593Smuzhiyun 	 */
612*4882a593Smuzhiyun 	if (count > 60 || !(count & 1))
613*4882a593Smuzhiyun 		return;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	/*
616*4882a593Smuzhiyun 	 * Base r13 link tuning on the false cca count.
617*4882a593Smuzhiyun 	 */
618*4882a593Smuzhiyun 	if ((qual->false_cca > 512) && (qual->vgc_level < 0x20))
619*4882a593Smuzhiyun 		rt2400pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level);
620*4882a593Smuzhiyun 	else if ((qual->false_cca < 100) && (qual->vgc_level > 0x08))
621*4882a593Smuzhiyun 		rt2400pci_set_vgc(rt2x00dev, qual, --qual->vgc_level);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun /*
625*4882a593Smuzhiyun  * Queue handlers.
626*4882a593Smuzhiyun  */
rt2400pci_start_queue(struct data_queue * queue)627*4882a593Smuzhiyun static void rt2400pci_start_queue(struct data_queue *queue)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
630*4882a593Smuzhiyun 	u32 reg;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	switch (queue->qid) {
633*4882a593Smuzhiyun 	case QID_RX:
634*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, RXCSR0);
635*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 0);
636*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
637*4882a593Smuzhiyun 		break;
638*4882a593Smuzhiyun 	case QID_BEACON:
639*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, CSR14);
640*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
641*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR14_TBCN, 1);
642*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
643*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
644*4882a593Smuzhiyun 		break;
645*4882a593Smuzhiyun 	default:
646*4882a593Smuzhiyun 		break;
647*4882a593Smuzhiyun 	}
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
rt2400pci_kick_queue(struct data_queue * queue)650*4882a593Smuzhiyun static void rt2400pci_kick_queue(struct data_queue *queue)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
653*4882a593Smuzhiyun 	u32 reg;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	switch (queue->qid) {
656*4882a593Smuzhiyun 	case QID_AC_VO:
657*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TXCSR0);
658*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, 1);
659*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
660*4882a593Smuzhiyun 		break;
661*4882a593Smuzhiyun 	case QID_AC_VI:
662*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TXCSR0);
663*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXCSR0_KICK_TX, 1);
664*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
665*4882a593Smuzhiyun 		break;
666*4882a593Smuzhiyun 	case QID_ATIM:
667*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TXCSR0);
668*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, 1);
669*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
670*4882a593Smuzhiyun 		break;
671*4882a593Smuzhiyun 	default:
672*4882a593Smuzhiyun 		break;
673*4882a593Smuzhiyun 	}
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
rt2400pci_stop_queue(struct data_queue * queue)676*4882a593Smuzhiyun static void rt2400pci_stop_queue(struct data_queue *queue)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
679*4882a593Smuzhiyun 	u32 reg;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	switch (queue->qid) {
682*4882a593Smuzhiyun 	case QID_AC_VO:
683*4882a593Smuzhiyun 	case QID_AC_VI:
684*4882a593Smuzhiyun 	case QID_ATIM:
685*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, TXCSR0);
686*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
687*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
688*4882a593Smuzhiyun 		break;
689*4882a593Smuzhiyun 	case QID_RX:
690*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, RXCSR0);
691*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 1);
692*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
693*4882a593Smuzhiyun 		break;
694*4882a593Smuzhiyun 	case QID_BEACON:
695*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, CSR14);
696*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
697*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR14_TBCN, 0);
698*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
699*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 		/*
702*4882a593Smuzhiyun 		 * Wait for possibly running tbtt tasklets.
703*4882a593Smuzhiyun 		 */
704*4882a593Smuzhiyun 		tasklet_kill(&rt2x00dev->tbtt_tasklet);
705*4882a593Smuzhiyun 		break;
706*4882a593Smuzhiyun 	default:
707*4882a593Smuzhiyun 		break;
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun /*
712*4882a593Smuzhiyun  * Initialization functions.
713*4882a593Smuzhiyun  */
rt2400pci_get_entry_state(struct queue_entry * entry)714*4882a593Smuzhiyun static bool rt2400pci_get_entry_state(struct queue_entry *entry)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
717*4882a593Smuzhiyun 	u32 word;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	if (entry->queue->qid == QID_RX) {
720*4882a593Smuzhiyun 		word = rt2x00_desc_read(entry_priv->desc, 0);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 		return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
723*4882a593Smuzhiyun 	} else {
724*4882a593Smuzhiyun 		word = rt2x00_desc_read(entry_priv->desc, 0);
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 		return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
727*4882a593Smuzhiyun 		        rt2x00_get_field32(word, TXD_W0_VALID));
728*4882a593Smuzhiyun 	}
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
rt2400pci_clear_entry(struct queue_entry * entry)731*4882a593Smuzhiyun static void rt2400pci_clear_entry(struct queue_entry *entry)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
734*4882a593Smuzhiyun 	struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
735*4882a593Smuzhiyun 	u32 word;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	if (entry->queue->qid == QID_RX) {
738*4882a593Smuzhiyun 		word = rt2x00_desc_read(entry_priv->desc, 2);
739*4882a593Smuzhiyun 		rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH, entry->skb->len);
740*4882a593Smuzhiyun 		rt2x00_desc_write(entry_priv->desc, 2, word);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 		word = rt2x00_desc_read(entry_priv->desc, 1);
743*4882a593Smuzhiyun 		rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
744*4882a593Smuzhiyun 		rt2x00_desc_write(entry_priv->desc, 1, word);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 		word = rt2x00_desc_read(entry_priv->desc, 0);
747*4882a593Smuzhiyun 		rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
748*4882a593Smuzhiyun 		rt2x00_desc_write(entry_priv->desc, 0, word);
749*4882a593Smuzhiyun 	} else {
750*4882a593Smuzhiyun 		word = rt2x00_desc_read(entry_priv->desc, 0);
751*4882a593Smuzhiyun 		rt2x00_set_field32(&word, TXD_W0_VALID, 0);
752*4882a593Smuzhiyun 		rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
753*4882a593Smuzhiyun 		rt2x00_desc_write(entry_priv->desc, 0, word);
754*4882a593Smuzhiyun 	}
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun 
rt2400pci_init_queues(struct rt2x00_dev * rt2x00dev)757*4882a593Smuzhiyun static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun 	struct queue_entry_priv_mmio *entry_priv;
760*4882a593Smuzhiyun 	u32 reg;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	/*
763*4882a593Smuzhiyun 	 * Initialize registers.
764*4882a593Smuzhiyun 	 */
765*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXCSR2);
766*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
767*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
768*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->atim->limit);
769*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
770*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXCSR2, reg);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
773*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXCSR3);
774*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
775*4882a593Smuzhiyun 			   entry_priv->desc_dma);
776*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXCSR3, reg);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
779*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXCSR5);
780*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
781*4882a593Smuzhiyun 			   entry_priv->desc_dma);
782*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXCSR5, reg);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	entry_priv = rt2x00dev->atim->entries[0].priv_data;
785*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXCSR4);
786*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
787*4882a593Smuzhiyun 			   entry_priv->desc_dma);
788*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXCSR4, reg);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	entry_priv = rt2x00dev->bcn->entries[0].priv_data;
791*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TXCSR6);
792*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
793*4882a593Smuzhiyun 			   entry_priv->desc_dma);
794*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TXCSR6, reg);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, RXCSR1);
797*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
798*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
799*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, RXCSR1, reg);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	entry_priv = rt2x00dev->rx->entries[0].priv_data;
802*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, RXCSR2);
803*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
804*4882a593Smuzhiyun 			   entry_priv->desc_dma);
805*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, RXCSR2, reg);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	return 0;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun 
rt2400pci_init_registers(struct rt2x00_dev * rt2x00dev)810*4882a593Smuzhiyun static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun 	u32 reg;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, PSCSR0, 0x00020002);
815*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, PSCSR1, 0x00000002);
816*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, PSCSR2, 0x00023f20);
817*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, PSCSR3, 0x00000002);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, TIMECSR);
820*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
821*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
822*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
823*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, TIMECSR, reg);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR9);
826*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
827*4882a593Smuzhiyun 			   (rt2x00dev->rx->data_size / 128));
828*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CSR9, reg);
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR14);
831*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
832*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
833*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR14_TBCN, 0);
834*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR14_TCFP, 0);
835*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
836*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
837*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
838*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
839*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CNT3, 0x3f080000);
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, ARCSR0);
844*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
845*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
846*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
847*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
848*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, ARCSR0, reg);
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, RXCSR3);
851*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
852*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
853*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
854*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
855*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
856*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
857*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, RXCSR3, reg);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
862*4882a593Smuzhiyun 		return -EBUSY;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MACCSR0, 0x00217223);
865*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MACCSR1, 0x00235518);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, MACCSR2);
868*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
869*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, MACCSR2, reg);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, RALINKCSR);
872*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
873*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
874*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
875*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
876*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, RALINKCSR, reg);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR1);
879*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
880*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
881*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
882*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CSR1, reg);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR1);
885*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
886*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
887*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CSR1, reg);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	/*
890*4882a593Smuzhiyun 	 * We must clear the FCS and FIFO error count.
891*4882a593Smuzhiyun 	 * These registers are cleared on read,
892*4882a593Smuzhiyun 	 * so we may pass a useless variable to store the value.
893*4882a593Smuzhiyun 	 */
894*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CNT0);
895*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CNT4);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	return 0;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun 
rt2400pci_wait_bbp_ready(struct rt2x00_dev * rt2x00dev)900*4882a593Smuzhiyun static int rt2400pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun 	unsigned int i;
903*4882a593Smuzhiyun 	u8 value;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
906*4882a593Smuzhiyun 		value = rt2400pci_bbp_read(rt2x00dev, 0);
907*4882a593Smuzhiyun 		if ((value != 0xff) && (value != 0x00))
908*4882a593Smuzhiyun 			return 0;
909*4882a593Smuzhiyun 		udelay(REGISTER_BUSY_DELAY);
910*4882a593Smuzhiyun 	}
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
913*4882a593Smuzhiyun 	return -EACCES;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun 
rt2400pci_init_bbp(struct rt2x00_dev * rt2x00dev)916*4882a593Smuzhiyun static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	unsigned int i;
919*4882a593Smuzhiyun 	u16 eeprom;
920*4882a593Smuzhiyun 	u8 reg_id;
921*4882a593Smuzhiyun 	u8 value;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	if (unlikely(rt2400pci_wait_bbp_ready(rt2x00dev)))
924*4882a593Smuzhiyun 		return -EACCES;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
927*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
928*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
929*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
930*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
931*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
932*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
933*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
934*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
935*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
936*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
937*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
938*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
939*4882a593Smuzhiyun 	rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	for (i = 0; i < EEPROM_BBP_SIZE; i++) {
942*4882a593Smuzhiyun 		eeprom = rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 		if (eeprom != 0xffff && eeprom != 0x0000) {
945*4882a593Smuzhiyun 			reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
946*4882a593Smuzhiyun 			value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
947*4882a593Smuzhiyun 			rt2400pci_bbp_write(rt2x00dev, reg_id, value);
948*4882a593Smuzhiyun 		}
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	return 0;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun /*
955*4882a593Smuzhiyun  * Device state switch handlers.
956*4882a593Smuzhiyun  */
rt2400pci_toggle_irq(struct rt2x00_dev * rt2x00dev,enum dev_state state)957*4882a593Smuzhiyun static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
958*4882a593Smuzhiyun 				 enum dev_state state)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun 	int mask = (state == STATE_RADIO_IRQ_OFF);
961*4882a593Smuzhiyun 	u32 reg;
962*4882a593Smuzhiyun 	unsigned long flags;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	/*
965*4882a593Smuzhiyun 	 * When interrupts are being enabled, the interrupt registers
966*4882a593Smuzhiyun 	 * should clear the register to assure a clean state.
967*4882a593Smuzhiyun 	 */
968*4882a593Smuzhiyun 	if (state == STATE_RADIO_IRQ_ON) {
969*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, CSR7);
970*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, CSR7, reg);
971*4882a593Smuzhiyun 	}
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	/*
974*4882a593Smuzhiyun 	 * Only toggle the interrupts bits we are going to use.
975*4882a593Smuzhiyun 	 * Non-checked interrupt bits are disabled by default.
976*4882a593Smuzhiyun 	 */
977*4882a593Smuzhiyun 	spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR8);
980*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
981*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
982*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
983*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
984*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
985*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	if (state == STATE_RADIO_IRQ_OFF) {
990*4882a593Smuzhiyun 		/*
991*4882a593Smuzhiyun 		 * Ensure that all tasklets are finished before
992*4882a593Smuzhiyun 		 * disabling the interrupts.
993*4882a593Smuzhiyun 		 */
994*4882a593Smuzhiyun 		tasklet_kill(&rt2x00dev->txstatus_tasklet);
995*4882a593Smuzhiyun 		tasklet_kill(&rt2x00dev->rxdone_tasklet);
996*4882a593Smuzhiyun 		tasklet_kill(&rt2x00dev->tbtt_tasklet);
997*4882a593Smuzhiyun 	}
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun 
rt2400pci_enable_radio(struct rt2x00_dev * rt2x00dev)1000*4882a593Smuzhiyun static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	/*
1003*4882a593Smuzhiyun 	 * Initialize all registers.
1004*4882a593Smuzhiyun 	 */
1005*4882a593Smuzhiyun 	if (unlikely(rt2400pci_init_queues(rt2x00dev) ||
1006*4882a593Smuzhiyun 		     rt2400pci_init_registers(rt2x00dev) ||
1007*4882a593Smuzhiyun 		     rt2400pci_init_bbp(rt2x00dev)))
1008*4882a593Smuzhiyun 		return -EIO;
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	return 0;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun 
rt2400pci_disable_radio(struct rt2x00_dev * rt2x00dev)1013*4882a593Smuzhiyun static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun 	/*
1016*4882a593Smuzhiyun 	 * Disable power
1017*4882a593Smuzhiyun 	 */
1018*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0);
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun 
rt2400pci_set_state(struct rt2x00_dev * rt2x00dev,enum dev_state state)1021*4882a593Smuzhiyun static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
1022*4882a593Smuzhiyun 			       enum dev_state state)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun 	u32 reg, reg2;
1025*4882a593Smuzhiyun 	unsigned int i;
1026*4882a593Smuzhiyun 	char put_to_sleep;
1027*4882a593Smuzhiyun 	char bbp_state;
1028*4882a593Smuzhiyun 	char rf_state;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	put_to_sleep = (state != STATE_AWAKE);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, PWRCSR1);
1033*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
1034*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
1035*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
1036*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
1037*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg);
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	/*
1040*4882a593Smuzhiyun 	 * Device is not guaranteed to be in the requested state yet.
1041*4882a593Smuzhiyun 	 * We must wait until the register indicates that the
1042*4882a593Smuzhiyun 	 * device has entered the correct state.
1043*4882a593Smuzhiyun 	 */
1044*4882a593Smuzhiyun 	for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1045*4882a593Smuzhiyun 		reg2 = rt2x00mmio_register_read(rt2x00dev, PWRCSR1);
1046*4882a593Smuzhiyun 		bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE);
1047*4882a593Smuzhiyun 		rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE);
1048*4882a593Smuzhiyun 		if (bbp_state == state && rf_state == state)
1049*4882a593Smuzhiyun 			return 0;
1050*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg);
1051*4882a593Smuzhiyun 		msleep(10);
1052*4882a593Smuzhiyun 	}
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	return -EBUSY;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun 
rt2400pci_set_device_state(struct rt2x00_dev * rt2x00dev,enum dev_state state)1057*4882a593Smuzhiyun static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
1058*4882a593Smuzhiyun 				      enum dev_state state)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun 	int retval = 0;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	switch (state) {
1063*4882a593Smuzhiyun 	case STATE_RADIO_ON:
1064*4882a593Smuzhiyun 		retval = rt2400pci_enable_radio(rt2x00dev);
1065*4882a593Smuzhiyun 		break;
1066*4882a593Smuzhiyun 	case STATE_RADIO_OFF:
1067*4882a593Smuzhiyun 		rt2400pci_disable_radio(rt2x00dev);
1068*4882a593Smuzhiyun 		break;
1069*4882a593Smuzhiyun 	case STATE_RADIO_IRQ_ON:
1070*4882a593Smuzhiyun 	case STATE_RADIO_IRQ_OFF:
1071*4882a593Smuzhiyun 		rt2400pci_toggle_irq(rt2x00dev, state);
1072*4882a593Smuzhiyun 		break;
1073*4882a593Smuzhiyun 	case STATE_DEEP_SLEEP:
1074*4882a593Smuzhiyun 	case STATE_SLEEP:
1075*4882a593Smuzhiyun 	case STATE_STANDBY:
1076*4882a593Smuzhiyun 	case STATE_AWAKE:
1077*4882a593Smuzhiyun 		retval = rt2400pci_set_state(rt2x00dev, state);
1078*4882a593Smuzhiyun 		break;
1079*4882a593Smuzhiyun 	default:
1080*4882a593Smuzhiyun 		retval = -ENOTSUPP;
1081*4882a593Smuzhiyun 		break;
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	if (unlikely(retval))
1085*4882a593Smuzhiyun 		rt2x00_err(rt2x00dev, "Device failed to enter state %d (%d)\n",
1086*4882a593Smuzhiyun 			   state, retval);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	return retval;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun /*
1092*4882a593Smuzhiyun  * TX descriptor initialization
1093*4882a593Smuzhiyun  */
rt2400pci_write_tx_desc(struct queue_entry * entry,struct txentry_desc * txdesc)1094*4882a593Smuzhiyun static void rt2400pci_write_tx_desc(struct queue_entry *entry,
1095*4882a593Smuzhiyun 				    struct txentry_desc *txdesc)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun 	struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1098*4882a593Smuzhiyun 	struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
1099*4882a593Smuzhiyun 	__le32 *txd = entry_priv->desc;
1100*4882a593Smuzhiyun 	u32 word;
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	/*
1103*4882a593Smuzhiyun 	 * Start writing the descriptor words.
1104*4882a593Smuzhiyun 	 */
1105*4882a593Smuzhiyun 	word = rt2x00_desc_read(txd, 1);
1106*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
1107*4882a593Smuzhiyun 	rt2x00_desc_write(txd, 1, word);
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	word = rt2x00_desc_read(txd, 2);
1110*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH, txdesc->length);
1111*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, txdesc->length);
1112*4882a593Smuzhiyun 	rt2x00_desc_write(txd, 2, word);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	word = rt2x00_desc_read(txd, 3);
1115*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->u.plcp.signal);
1116*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
1117*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
1118*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->u.plcp.service);
1119*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
1120*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
1121*4882a593Smuzhiyun 	rt2x00_desc_write(txd, 3, word);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	word = rt2x00_desc_read(txd, 4);
1124*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW,
1125*4882a593Smuzhiyun 			   txdesc->u.plcp.length_low);
1126*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
1127*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
1128*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH,
1129*4882a593Smuzhiyun 			   txdesc->u.plcp.length_high);
1130*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
1131*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
1132*4882a593Smuzhiyun 	rt2x00_desc_write(txd, 4, word);
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	/*
1135*4882a593Smuzhiyun 	 * Writing TXD word 0 must the last to prevent a race condition with
1136*4882a593Smuzhiyun 	 * the device, whereby the device may take hold of the TXD before we
1137*4882a593Smuzhiyun 	 * finished updating it.
1138*4882a593Smuzhiyun 	 */
1139*4882a593Smuzhiyun 	word = rt2x00_desc_read(txd, 0);
1140*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
1141*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1142*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
1143*4882a593Smuzhiyun 			   test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
1144*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_ACK,
1145*4882a593Smuzhiyun 			   test_bit(ENTRY_TXD_ACK, &txdesc->flags));
1146*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
1147*4882a593Smuzhiyun 			   test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
1148*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_RTS,
1149*4882a593Smuzhiyun 			   test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
1150*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs);
1151*4882a593Smuzhiyun 	rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
1152*4882a593Smuzhiyun 			   test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
1153*4882a593Smuzhiyun 	rt2x00_desc_write(txd, 0, word);
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	/*
1156*4882a593Smuzhiyun 	 * Register descriptor details in skb frame descriptor.
1157*4882a593Smuzhiyun 	 */
1158*4882a593Smuzhiyun 	skbdesc->desc = txd;
1159*4882a593Smuzhiyun 	skbdesc->desc_len = TXD_DESC_SIZE;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun /*
1163*4882a593Smuzhiyun  * TX data initialization
1164*4882a593Smuzhiyun  */
rt2400pci_write_beacon(struct queue_entry * entry,struct txentry_desc * txdesc)1165*4882a593Smuzhiyun static void rt2400pci_write_beacon(struct queue_entry *entry,
1166*4882a593Smuzhiyun 				   struct txentry_desc *txdesc)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1169*4882a593Smuzhiyun 	u32 reg;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	/*
1172*4882a593Smuzhiyun 	 * Disable beaconing while we are reloading the beacon data,
1173*4882a593Smuzhiyun 	 * otherwise we might be sending out invalid data.
1174*4882a593Smuzhiyun 	 */
1175*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR14);
1176*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
1177*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	if (rt2x00queue_map_txskb(entry)) {
1180*4882a593Smuzhiyun 		rt2x00_err(rt2x00dev, "Fail to map beacon, aborting\n");
1181*4882a593Smuzhiyun 		goto out;
1182*4882a593Smuzhiyun 	}
1183*4882a593Smuzhiyun 	/*
1184*4882a593Smuzhiyun 	 * Enable beaconing again.
1185*4882a593Smuzhiyun 	 */
1186*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
1187*4882a593Smuzhiyun 	/*
1188*4882a593Smuzhiyun 	 * Write the TX descriptor for the beacon.
1189*4882a593Smuzhiyun 	 */
1190*4882a593Smuzhiyun 	rt2400pci_write_tx_desc(entry, txdesc);
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	/*
1193*4882a593Smuzhiyun 	 * Dump beacon to userspace through debugfs.
1194*4882a593Smuzhiyun 	 */
1195*4882a593Smuzhiyun 	rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry);
1196*4882a593Smuzhiyun out:
1197*4882a593Smuzhiyun 	/*
1198*4882a593Smuzhiyun 	 * Enable beaconing again.
1199*4882a593Smuzhiyun 	 */
1200*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
1201*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun /*
1205*4882a593Smuzhiyun  * RX control handlers
1206*4882a593Smuzhiyun  */
rt2400pci_fill_rxdone(struct queue_entry * entry,struct rxdone_entry_desc * rxdesc)1207*4882a593Smuzhiyun static void rt2400pci_fill_rxdone(struct queue_entry *entry,
1208*4882a593Smuzhiyun 				  struct rxdone_entry_desc *rxdesc)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1211*4882a593Smuzhiyun 	struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
1212*4882a593Smuzhiyun 	u32 word0;
1213*4882a593Smuzhiyun 	u32 word2;
1214*4882a593Smuzhiyun 	u32 word3;
1215*4882a593Smuzhiyun 	u32 word4;
1216*4882a593Smuzhiyun 	u64 tsf;
1217*4882a593Smuzhiyun 	u32 rx_low;
1218*4882a593Smuzhiyun 	u32 rx_high;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	word0 = rt2x00_desc_read(entry_priv->desc, 0);
1221*4882a593Smuzhiyun 	word2 = rt2x00_desc_read(entry_priv->desc, 2);
1222*4882a593Smuzhiyun 	word3 = rt2x00_desc_read(entry_priv->desc, 3);
1223*4882a593Smuzhiyun 	word4 = rt2x00_desc_read(entry_priv->desc, 4);
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
1226*4882a593Smuzhiyun 		rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
1227*4882a593Smuzhiyun 	if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
1228*4882a593Smuzhiyun 		rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	/*
1231*4882a593Smuzhiyun 	 * We only get the lower 32bits from the timestamp,
1232*4882a593Smuzhiyun 	 * to get the full 64bits we must complement it with
1233*4882a593Smuzhiyun 	 * the timestamp from get_tsf().
1234*4882a593Smuzhiyun 	 * Note that when a wraparound of the lower 32bits
1235*4882a593Smuzhiyun 	 * has occurred between the frame arrival and the get_tsf()
1236*4882a593Smuzhiyun 	 * call, we must decrease the higher 32bits with 1 to get
1237*4882a593Smuzhiyun 	 * to correct value.
1238*4882a593Smuzhiyun 	 */
1239*4882a593Smuzhiyun 	tsf = rt2x00dev->ops->hw->get_tsf(rt2x00dev->hw, NULL);
1240*4882a593Smuzhiyun 	rx_low = rt2x00_get_field32(word4, RXD_W4_RX_END_TIME);
1241*4882a593Smuzhiyun 	rx_high = upper_32_bits(tsf);
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	if ((u32)tsf <= rx_low)
1244*4882a593Smuzhiyun 		rx_high--;
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	/*
1247*4882a593Smuzhiyun 	 * Obtain the status about this packet.
1248*4882a593Smuzhiyun 	 * The signal is the PLCP value, and needs to be stripped
1249*4882a593Smuzhiyun 	 * of the preamble bit (0x08).
1250*4882a593Smuzhiyun 	 */
1251*4882a593Smuzhiyun 	rxdesc->timestamp = ((u64)rx_high << 32) | rx_low;
1252*4882a593Smuzhiyun 	rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL) & ~0x08;
1253*4882a593Smuzhiyun 	rxdesc->rssi = rt2x00_get_field32(word3, RXD_W3_RSSI) -
1254*4882a593Smuzhiyun 	    entry->queue->rt2x00dev->rssi_offset;
1255*4882a593Smuzhiyun 	rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
1258*4882a593Smuzhiyun 	if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
1259*4882a593Smuzhiyun 		rxdesc->dev_flags |= RXDONE_MY_BSS;
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun /*
1263*4882a593Smuzhiyun  * Interrupt functions.
1264*4882a593Smuzhiyun  */
rt2400pci_txdone(struct rt2x00_dev * rt2x00dev,const enum data_queue_qid queue_idx)1265*4882a593Smuzhiyun static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev,
1266*4882a593Smuzhiyun 			     const enum data_queue_qid queue_idx)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun 	struct data_queue *queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
1269*4882a593Smuzhiyun 	struct queue_entry_priv_mmio *entry_priv;
1270*4882a593Smuzhiyun 	struct queue_entry *entry;
1271*4882a593Smuzhiyun 	struct txdone_entry_desc txdesc;
1272*4882a593Smuzhiyun 	u32 word;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	while (!rt2x00queue_empty(queue)) {
1275*4882a593Smuzhiyun 		entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
1276*4882a593Smuzhiyun 		entry_priv = entry->priv_data;
1277*4882a593Smuzhiyun 		word = rt2x00_desc_read(entry_priv->desc, 0);
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 		if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
1280*4882a593Smuzhiyun 		    !rt2x00_get_field32(word, TXD_W0_VALID))
1281*4882a593Smuzhiyun 			break;
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 		/*
1284*4882a593Smuzhiyun 		 * Obtain the status about this packet.
1285*4882a593Smuzhiyun 		 */
1286*4882a593Smuzhiyun 		txdesc.flags = 0;
1287*4882a593Smuzhiyun 		switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
1288*4882a593Smuzhiyun 		case 0: /* Success */
1289*4882a593Smuzhiyun 		case 1: /* Success with retry */
1290*4882a593Smuzhiyun 			__set_bit(TXDONE_SUCCESS, &txdesc.flags);
1291*4882a593Smuzhiyun 			break;
1292*4882a593Smuzhiyun 		case 2: /* Failure, excessive retries */
1293*4882a593Smuzhiyun 			__set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
1294*4882a593Smuzhiyun 			fallthrough;	/* this is a failed frame! */
1295*4882a593Smuzhiyun 		default: /* Failure */
1296*4882a593Smuzhiyun 			__set_bit(TXDONE_FAILURE, &txdesc.flags);
1297*4882a593Smuzhiyun 		}
1298*4882a593Smuzhiyun 		txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 		rt2x00lib_txdone(entry, &txdesc);
1301*4882a593Smuzhiyun 	}
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun 
rt2400pci_enable_interrupt(struct rt2x00_dev * rt2x00dev,struct rt2x00_field32 irq_field)1304*4882a593Smuzhiyun static inline void rt2400pci_enable_interrupt(struct rt2x00_dev *rt2x00dev,
1305*4882a593Smuzhiyun 					      struct rt2x00_field32 irq_field)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun 	u32 reg;
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	/*
1310*4882a593Smuzhiyun 	 * Enable a single interrupt. The interrupt mask register
1311*4882a593Smuzhiyun 	 * access needs locking.
1312*4882a593Smuzhiyun 	 */
1313*4882a593Smuzhiyun 	spin_lock_irq(&rt2x00dev->irqmask_lock);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR8);
1316*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, irq_field, 0);
1317*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	spin_unlock_irq(&rt2x00dev->irqmask_lock);
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun 
rt2400pci_txstatus_tasklet(struct tasklet_struct * t)1322*4882a593Smuzhiyun static void rt2400pci_txstatus_tasklet(struct tasklet_struct *t)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = from_tasklet(rt2x00dev, t,
1325*4882a593Smuzhiyun 						    txstatus_tasklet);
1326*4882a593Smuzhiyun 	u32 reg;
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	/*
1329*4882a593Smuzhiyun 	 * Handle all tx queues.
1330*4882a593Smuzhiyun 	 */
1331*4882a593Smuzhiyun 	rt2400pci_txdone(rt2x00dev, QID_ATIM);
1332*4882a593Smuzhiyun 	rt2400pci_txdone(rt2x00dev, QID_AC_VO);
1333*4882a593Smuzhiyun 	rt2400pci_txdone(rt2x00dev, QID_AC_VI);
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	/*
1336*4882a593Smuzhiyun 	 * Enable all TXDONE interrupts again.
1337*4882a593Smuzhiyun 	 */
1338*4882a593Smuzhiyun 	if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) {
1339*4882a593Smuzhiyun 		spin_lock_irq(&rt2x00dev->irqmask_lock);
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 		reg = rt2x00mmio_register_read(rt2x00dev, CSR8);
1342*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, 0);
1343*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, 0);
1344*4882a593Smuzhiyun 		rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, 0);
1345*4882a593Smuzhiyun 		rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 		spin_unlock_irq(&rt2x00dev->irqmask_lock);
1348*4882a593Smuzhiyun 	}
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun 
rt2400pci_tbtt_tasklet(struct tasklet_struct * t)1351*4882a593Smuzhiyun static void rt2400pci_tbtt_tasklet(struct tasklet_struct *t)
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = from_tasklet(rt2x00dev, t, tbtt_tasklet);
1354*4882a593Smuzhiyun 	rt2x00lib_beacondone(rt2x00dev);
1355*4882a593Smuzhiyun 	if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
1356*4882a593Smuzhiyun 		rt2400pci_enable_interrupt(rt2x00dev, CSR8_TBCN_EXPIRE);
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun 
rt2400pci_rxdone_tasklet(struct tasklet_struct * t)1359*4882a593Smuzhiyun static void rt2400pci_rxdone_tasklet(struct tasklet_struct *t)
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = from_tasklet(rt2x00dev, t,
1362*4882a593Smuzhiyun 						    rxdone_tasklet);
1363*4882a593Smuzhiyun 	if (rt2x00mmio_rxdone(rt2x00dev))
1364*4882a593Smuzhiyun 		tasklet_schedule(&rt2x00dev->rxdone_tasklet);
1365*4882a593Smuzhiyun 	else if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
1366*4882a593Smuzhiyun 		rt2400pci_enable_interrupt(rt2x00dev, CSR8_RXDONE);
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun 
rt2400pci_interrupt(int irq,void * dev_instance)1369*4882a593Smuzhiyun static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
1370*4882a593Smuzhiyun {
1371*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = dev_instance;
1372*4882a593Smuzhiyun 	u32 reg, mask;
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	/*
1375*4882a593Smuzhiyun 	 * Get the interrupt sources & saved to local variable.
1376*4882a593Smuzhiyun 	 * Write register value back to clear pending interrupts.
1377*4882a593Smuzhiyun 	 */
1378*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR7);
1379*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CSR7, reg);
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	if (!reg)
1382*4882a593Smuzhiyun 		return IRQ_NONE;
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
1385*4882a593Smuzhiyun 		return IRQ_HANDLED;
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	mask = reg;
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	/*
1390*4882a593Smuzhiyun 	 * Schedule tasklets for interrupt handling.
1391*4882a593Smuzhiyun 	 */
1392*4882a593Smuzhiyun 	if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
1393*4882a593Smuzhiyun 		tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet);
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	if (rt2x00_get_field32(reg, CSR7_RXDONE))
1396*4882a593Smuzhiyun 		tasklet_schedule(&rt2x00dev->rxdone_tasklet);
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING) ||
1399*4882a593Smuzhiyun 	    rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING) ||
1400*4882a593Smuzhiyun 	    rt2x00_get_field32(reg, CSR7_TXDONE_TXRING)) {
1401*4882a593Smuzhiyun 		tasklet_schedule(&rt2x00dev->txstatus_tasklet);
1402*4882a593Smuzhiyun 		/*
1403*4882a593Smuzhiyun 		 * Mask out all txdone interrupts.
1404*4882a593Smuzhiyun 		 */
1405*4882a593Smuzhiyun 		rt2x00_set_field32(&mask, CSR8_TXDONE_TXRING, 1);
1406*4882a593Smuzhiyun 		rt2x00_set_field32(&mask, CSR8_TXDONE_ATIMRING, 1);
1407*4882a593Smuzhiyun 		rt2x00_set_field32(&mask, CSR8_TXDONE_PRIORING, 1);
1408*4882a593Smuzhiyun 	}
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	/*
1411*4882a593Smuzhiyun 	 * Disable all interrupts for which a tasklet was scheduled right now,
1412*4882a593Smuzhiyun 	 * the tasklet will reenable the appropriate interrupts.
1413*4882a593Smuzhiyun 	 */
1414*4882a593Smuzhiyun 	spin_lock(&rt2x00dev->irqmask_lock);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR8);
1417*4882a593Smuzhiyun 	reg |= mask;
1418*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	spin_unlock(&rt2x00dev->irqmask_lock);
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	return IRQ_HANDLED;
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun /*
1428*4882a593Smuzhiyun  * Device probe functions.
1429*4882a593Smuzhiyun  */
rt2400pci_validate_eeprom(struct rt2x00_dev * rt2x00dev)1430*4882a593Smuzhiyun static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1431*4882a593Smuzhiyun {
1432*4882a593Smuzhiyun 	struct eeprom_93cx6 eeprom;
1433*4882a593Smuzhiyun 	u32 reg;
1434*4882a593Smuzhiyun 	u16 word;
1435*4882a593Smuzhiyun 	u8 *mac;
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR21);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	eeprom.data = rt2x00dev;
1440*4882a593Smuzhiyun 	eeprom.register_read = rt2400pci_eepromregister_read;
1441*4882a593Smuzhiyun 	eeprom.register_write = rt2400pci_eepromregister_write;
1442*4882a593Smuzhiyun 	eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
1443*4882a593Smuzhiyun 	    PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
1444*4882a593Smuzhiyun 	eeprom.reg_data_in = 0;
1445*4882a593Smuzhiyun 	eeprom.reg_data_out = 0;
1446*4882a593Smuzhiyun 	eeprom.reg_data_clock = 0;
1447*4882a593Smuzhiyun 	eeprom.reg_chip_select = 0;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
1450*4882a593Smuzhiyun 			       EEPROM_SIZE / sizeof(u16));
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	/*
1453*4882a593Smuzhiyun 	 * Start validation of the data that has been read.
1454*4882a593Smuzhiyun 	 */
1455*4882a593Smuzhiyun 	mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1456*4882a593Smuzhiyun 	rt2x00lib_set_mac_address(rt2x00dev, mac);
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	word = rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA);
1459*4882a593Smuzhiyun 	if (word == 0xffff) {
1460*4882a593Smuzhiyun 		rt2x00_err(rt2x00dev, "Invalid EEPROM data detected\n");
1461*4882a593Smuzhiyun 		return -EINVAL;
1462*4882a593Smuzhiyun 	}
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	return 0;
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun 
rt2400pci_init_eeprom(struct rt2x00_dev * rt2x00dev)1467*4882a593Smuzhiyun static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun 	u32 reg;
1470*4882a593Smuzhiyun 	u16 value;
1471*4882a593Smuzhiyun 	u16 eeprom;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	/*
1474*4882a593Smuzhiyun 	 * Read EEPROM word for configuration.
1475*4882a593Smuzhiyun 	 */
1476*4882a593Smuzhiyun 	eeprom = rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA);
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	/*
1479*4882a593Smuzhiyun 	 * Identify RF chipset.
1480*4882a593Smuzhiyun 	 */
1481*4882a593Smuzhiyun 	value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
1482*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR0);
1483*4882a593Smuzhiyun 	rt2x00_set_chip(rt2x00dev, RT2460, value,
1484*4882a593Smuzhiyun 			rt2x00_get_field32(reg, CSR0_REVISION));
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	if (!rt2x00_rf(rt2x00dev, RF2420) && !rt2x00_rf(rt2x00dev, RF2421)) {
1487*4882a593Smuzhiyun 		rt2x00_err(rt2x00dev, "Invalid RF chipset detected\n");
1488*4882a593Smuzhiyun 		return -ENODEV;
1489*4882a593Smuzhiyun 	}
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	/*
1492*4882a593Smuzhiyun 	 * Identify default antenna configuration.
1493*4882a593Smuzhiyun 	 */
1494*4882a593Smuzhiyun 	rt2x00dev->default_ant.tx =
1495*4882a593Smuzhiyun 	    rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
1496*4882a593Smuzhiyun 	rt2x00dev->default_ant.rx =
1497*4882a593Smuzhiyun 	    rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	/*
1500*4882a593Smuzhiyun 	 * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
1501*4882a593Smuzhiyun 	 * I am not 100% sure about this, but the legacy drivers do not
1502*4882a593Smuzhiyun 	 * indicate antenna swapping in software is required when
1503*4882a593Smuzhiyun 	 * diversity is enabled.
1504*4882a593Smuzhiyun 	 */
1505*4882a593Smuzhiyun 	if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
1506*4882a593Smuzhiyun 		rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
1507*4882a593Smuzhiyun 	if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
1508*4882a593Smuzhiyun 		rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	/*
1511*4882a593Smuzhiyun 	 * Store led mode, for correct led behaviour.
1512*4882a593Smuzhiyun 	 */
1513*4882a593Smuzhiyun #ifdef CONFIG_RT2X00_LIB_LEDS
1514*4882a593Smuzhiyun 	value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
1517*4882a593Smuzhiyun 	if (value == LED_MODE_TXRX_ACTIVITY ||
1518*4882a593Smuzhiyun 	    value == LED_MODE_DEFAULT ||
1519*4882a593Smuzhiyun 	    value == LED_MODE_ASUS)
1520*4882a593Smuzhiyun 		rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
1521*4882a593Smuzhiyun 				   LED_TYPE_ACTIVITY);
1522*4882a593Smuzhiyun #endif /* CONFIG_RT2X00_LIB_LEDS */
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	/*
1525*4882a593Smuzhiyun 	 * Detect if this device has an hardware controlled radio.
1526*4882a593Smuzhiyun 	 */
1527*4882a593Smuzhiyun 	if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
1528*4882a593Smuzhiyun 		__set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	/*
1531*4882a593Smuzhiyun 	 * Check if the BBP tuning should be enabled.
1532*4882a593Smuzhiyun 	 */
1533*4882a593Smuzhiyun 	if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
1534*4882a593Smuzhiyun 		__set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	return 0;
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun /*
1540*4882a593Smuzhiyun  * RF value list for RF2420 & RF2421
1541*4882a593Smuzhiyun  * Supports: 2.4 GHz
1542*4882a593Smuzhiyun  */
1543*4882a593Smuzhiyun static const struct rf_channel rf_vals_b[] = {
1544*4882a593Smuzhiyun 	{ 1,  0x00022058, 0x000c1fda, 0x00000101, 0 },
1545*4882a593Smuzhiyun 	{ 2,  0x00022058, 0x000c1fee, 0x00000101, 0 },
1546*4882a593Smuzhiyun 	{ 3,  0x00022058, 0x000c2002, 0x00000101, 0 },
1547*4882a593Smuzhiyun 	{ 4,  0x00022058, 0x000c2016, 0x00000101, 0 },
1548*4882a593Smuzhiyun 	{ 5,  0x00022058, 0x000c202a, 0x00000101, 0 },
1549*4882a593Smuzhiyun 	{ 6,  0x00022058, 0x000c203e, 0x00000101, 0 },
1550*4882a593Smuzhiyun 	{ 7,  0x00022058, 0x000c2052, 0x00000101, 0 },
1551*4882a593Smuzhiyun 	{ 8,  0x00022058, 0x000c2066, 0x00000101, 0 },
1552*4882a593Smuzhiyun 	{ 9,  0x00022058, 0x000c207a, 0x00000101, 0 },
1553*4882a593Smuzhiyun 	{ 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
1554*4882a593Smuzhiyun 	{ 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
1555*4882a593Smuzhiyun 	{ 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
1556*4882a593Smuzhiyun 	{ 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
1557*4882a593Smuzhiyun 	{ 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
1558*4882a593Smuzhiyun };
1559*4882a593Smuzhiyun 
rt2400pci_probe_hw_mode(struct rt2x00_dev * rt2x00dev)1560*4882a593Smuzhiyun static int rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun 	struct hw_mode_spec *spec = &rt2x00dev->spec;
1563*4882a593Smuzhiyun 	struct channel_info *info;
1564*4882a593Smuzhiyun 	char *tx_power;
1565*4882a593Smuzhiyun 	unsigned int i;
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	/*
1568*4882a593Smuzhiyun 	 * Initialize all hw fields.
1569*4882a593Smuzhiyun 	 */
1570*4882a593Smuzhiyun 	ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK);
1571*4882a593Smuzhiyun 	ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS);
1572*4882a593Smuzhiyun 	ieee80211_hw_set(rt2x00dev->hw, HOST_BROADCAST_PS_BUFFERING);
1573*4882a593Smuzhiyun 	ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM);
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
1576*4882a593Smuzhiyun 	SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
1577*4882a593Smuzhiyun 				rt2x00_eeprom_addr(rt2x00dev,
1578*4882a593Smuzhiyun 						   EEPROM_MAC_ADDR_0));
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	/*
1581*4882a593Smuzhiyun 	 * Initialize hw_mode information.
1582*4882a593Smuzhiyun 	 */
1583*4882a593Smuzhiyun 	spec->supported_bands = SUPPORT_BAND_2GHZ;
1584*4882a593Smuzhiyun 	spec->supported_rates = SUPPORT_RATE_CCK;
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	spec->num_channels = ARRAY_SIZE(rf_vals_b);
1587*4882a593Smuzhiyun 	spec->channels = rf_vals_b;
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	/*
1590*4882a593Smuzhiyun 	 * Create channel information array
1591*4882a593Smuzhiyun 	 */
1592*4882a593Smuzhiyun 	info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
1593*4882a593Smuzhiyun 	if (!info)
1594*4882a593Smuzhiyun 		return -ENOMEM;
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	spec->channels_info = info;
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
1599*4882a593Smuzhiyun 	for (i = 0; i < 14; i++) {
1600*4882a593Smuzhiyun 		info[i].max_power = TXPOWER_FROM_DEV(MAX_TXPOWER);
1601*4882a593Smuzhiyun 		info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
1602*4882a593Smuzhiyun 	}
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	return 0;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun 
rt2400pci_probe_hw(struct rt2x00_dev * rt2x00dev)1607*4882a593Smuzhiyun static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
1608*4882a593Smuzhiyun {
1609*4882a593Smuzhiyun 	int retval;
1610*4882a593Smuzhiyun 	u32 reg;
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	/*
1613*4882a593Smuzhiyun 	 * Allocate eeprom data.
1614*4882a593Smuzhiyun 	 */
1615*4882a593Smuzhiyun 	retval = rt2400pci_validate_eeprom(rt2x00dev);
1616*4882a593Smuzhiyun 	if (retval)
1617*4882a593Smuzhiyun 		return retval;
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	retval = rt2400pci_init_eeprom(rt2x00dev);
1620*4882a593Smuzhiyun 	if (retval)
1621*4882a593Smuzhiyun 		return retval;
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	/*
1624*4882a593Smuzhiyun 	 * Enable rfkill polling by setting GPIO direction of the
1625*4882a593Smuzhiyun 	 * rfkill switch GPIO pin correctly.
1626*4882a593Smuzhiyun 	 */
1627*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, GPIOCSR);
1628*4882a593Smuzhiyun 	rt2x00_set_field32(&reg, GPIOCSR_DIR0, 1);
1629*4882a593Smuzhiyun 	rt2x00mmio_register_write(rt2x00dev, GPIOCSR, reg);
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	/*
1632*4882a593Smuzhiyun 	 * Initialize hw specifications.
1633*4882a593Smuzhiyun 	 */
1634*4882a593Smuzhiyun 	retval = rt2400pci_probe_hw_mode(rt2x00dev);
1635*4882a593Smuzhiyun 	if (retval)
1636*4882a593Smuzhiyun 		return retval;
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	/*
1639*4882a593Smuzhiyun 	 * This device requires the atim queue and DMA-mapped skbs.
1640*4882a593Smuzhiyun 	 */
1641*4882a593Smuzhiyun 	__set_bit(REQUIRE_ATIM_QUEUE, &rt2x00dev->cap_flags);
1642*4882a593Smuzhiyun 	__set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
1643*4882a593Smuzhiyun 	__set_bit(REQUIRE_SW_SEQNO, &rt2x00dev->cap_flags);
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	/*
1646*4882a593Smuzhiyun 	 * Set the rssi offset.
1647*4882a593Smuzhiyun 	 */
1648*4882a593Smuzhiyun 	rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 	return 0;
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun /*
1654*4882a593Smuzhiyun  * IEEE80211 stack callback functions.
1655*4882a593Smuzhiyun  */
rt2400pci_conf_tx(struct ieee80211_hw * hw,struct ieee80211_vif * vif,u16 queue,const struct ieee80211_tx_queue_params * params)1656*4882a593Smuzhiyun static int rt2400pci_conf_tx(struct ieee80211_hw *hw,
1657*4882a593Smuzhiyun 			     struct ieee80211_vif *vif, u16 queue,
1658*4882a593Smuzhiyun 			     const struct ieee80211_tx_queue_params *params)
1659*4882a593Smuzhiyun {
1660*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = hw->priv;
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 	/*
1663*4882a593Smuzhiyun 	 * We don't support variating cw_min and cw_max variables
1664*4882a593Smuzhiyun 	 * per queue. So by default we only configure the TX queue,
1665*4882a593Smuzhiyun 	 * and ignore all other configurations.
1666*4882a593Smuzhiyun 	 */
1667*4882a593Smuzhiyun 	if (queue != 0)
1668*4882a593Smuzhiyun 		return -EINVAL;
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	if (rt2x00mac_conf_tx(hw, vif, queue, params))
1671*4882a593Smuzhiyun 		return -EINVAL;
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	/*
1674*4882a593Smuzhiyun 	 * Write configuration to register.
1675*4882a593Smuzhiyun 	 */
1676*4882a593Smuzhiyun 	rt2400pci_config_cw(rt2x00dev,
1677*4882a593Smuzhiyun 			    rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max);
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	return 0;
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun 
rt2400pci_get_tsf(struct ieee80211_hw * hw,struct ieee80211_vif * vif)1682*4882a593Smuzhiyun static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw,
1683*4882a593Smuzhiyun 			     struct ieee80211_vif *vif)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = hw->priv;
1686*4882a593Smuzhiyun 	u64 tsf;
1687*4882a593Smuzhiyun 	u32 reg;
1688*4882a593Smuzhiyun 
1689*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR17);
1690*4882a593Smuzhiyun 	tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
1691*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR16);
1692*4882a593Smuzhiyun 	tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	return tsf;
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun 
rt2400pci_tx_last_beacon(struct ieee80211_hw * hw)1697*4882a593Smuzhiyun static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
1698*4882a593Smuzhiyun {
1699*4882a593Smuzhiyun 	struct rt2x00_dev *rt2x00dev = hw->priv;
1700*4882a593Smuzhiyun 	u32 reg;
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 	reg = rt2x00mmio_register_read(rt2x00dev, CSR15);
1703*4882a593Smuzhiyun 	return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun static const struct ieee80211_ops rt2400pci_mac80211_ops = {
1707*4882a593Smuzhiyun 	.tx			= rt2x00mac_tx,
1708*4882a593Smuzhiyun 	.start			= rt2x00mac_start,
1709*4882a593Smuzhiyun 	.stop			= rt2x00mac_stop,
1710*4882a593Smuzhiyun 	.add_interface		= rt2x00mac_add_interface,
1711*4882a593Smuzhiyun 	.remove_interface	= rt2x00mac_remove_interface,
1712*4882a593Smuzhiyun 	.config			= rt2x00mac_config,
1713*4882a593Smuzhiyun 	.configure_filter	= rt2x00mac_configure_filter,
1714*4882a593Smuzhiyun 	.sw_scan_start		= rt2x00mac_sw_scan_start,
1715*4882a593Smuzhiyun 	.sw_scan_complete	= rt2x00mac_sw_scan_complete,
1716*4882a593Smuzhiyun 	.get_stats		= rt2x00mac_get_stats,
1717*4882a593Smuzhiyun 	.bss_info_changed	= rt2x00mac_bss_info_changed,
1718*4882a593Smuzhiyun 	.conf_tx		= rt2400pci_conf_tx,
1719*4882a593Smuzhiyun 	.get_tsf		= rt2400pci_get_tsf,
1720*4882a593Smuzhiyun 	.tx_last_beacon		= rt2400pci_tx_last_beacon,
1721*4882a593Smuzhiyun 	.rfkill_poll		= rt2x00mac_rfkill_poll,
1722*4882a593Smuzhiyun 	.flush			= rt2x00mac_flush,
1723*4882a593Smuzhiyun 	.set_antenna		= rt2x00mac_set_antenna,
1724*4882a593Smuzhiyun 	.get_antenna		= rt2x00mac_get_antenna,
1725*4882a593Smuzhiyun 	.get_ringparam		= rt2x00mac_get_ringparam,
1726*4882a593Smuzhiyun 	.tx_frames_pending	= rt2x00mac_tx_frames_pending,
1727*4882a593Smuzhiyun };
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
1730*4882a593Smuzhiyun 	.irq_handler		= rt2400pci_interrupt,
1731*4882a593Smuzhiyun 	.txstatus_tasklet	= rt2400pci_txstatus_tasklet,
1732*4882a593Smuzhiyun 	.tbtt_tasklet		= rt2400pci_tbtt_tasklet,
1733*4882a593Smuzhiyun 	.rxdone_tasklet		= rt2400pci_rxdone_tasklet,
1734*4882a593Smuzhiyun 	.probe_hw		= rt2400pci_probe_hw,
1735*4882a593Smuzhiyun 	.initialize		= rt2x00mmio_initialize,
1736*4882a593Smuzhiyun 	.uninitialize		= rt2x00mmio_uninitialize,
1737*4882a593Smuzhiyun 	.get_entry_state	= rt2400pci_get_entry_state,
1738*4882a593Smuzhiyun 	.clear_entry		= rt2400pci_clear_entry,
1739*4882a593Smuzhiyun 	.set_device_state	= rt2400pci_set_device_state,
1740*4882a593Smuzhiyun 	.rfkill_poll		= rt2400pci_rfkill_poll,
1741*4882a593Smuzhiyun 	.link_stats		= rt2400pci_link_stats,
1742*4882a593Smuzhiyun 	.reset_tuner		= rt2400pci_reset_tuner,
1743*4882a593Smuzhiyun 	.link_tuner		= rt2400pci_link_tuner,
1744*4882a593Smuzhiyun 	.start_queue		= rt2400pci_start_queue,
1745*4882a593Smuzhiyun 	.kick_queue		= rt2400pci_kick_queue,
1746*4882a593Smuzhiyun 	.stop_queue		= rt2400pci_stop_queue,
1747*4882a593Smuzhiyun 	.flush_queue		= rt2x00mmio_flush_queue,
1748*4882a593Smuzhiyun 	.write_tx_desc		= rt2400pci_write_tx_desc,
1749*4882a593Smuzhiyun 	.write_beacon		= rt2400pci_write_beacon,
1750*4882a593Smuzhiyun 	.fill_rxdone		= rt2400pci_fill_rxdone,
1751*4882a593Smuzhiyun 	.config_filter		= rt2400pci_config_filter,
1752*4882a593Smuzhiyun 	.config_intf		= rt2400pci_config_intf,
1753*4882a593Smuzhiyun 	.config_erp		= rt2400pci_config_erp,
1754*4882a593Smuzhiyun 	.config_ant		= rt2400pci_config_ant,
1755*4882a593Smuzhiyun 	.config			= rt2400pci_config,
1756*4882a593Smuzhiyun };
1757*4882a593Smuzhiyun 
rt2400pci_queue_init(struct data_queue * queue)1758*4882a593Smuzhiyun static void rt2400pci_queue_init(struct data_queue *queue)
1759*4882a593Smuzhiyun {
1760*4882a593Smuzhiyun 	switch (queue->qid) {
1761*4882a593Smuzhiyun 	case QID_RX:
1762*4882a593Smuzhiyun 		queue->limit = 24;
1763*4882a593Smuzhiyun 		queue->data_size = DATA_FRAME_SIZE;
1764*4882a593Smuzhiyun 		queue->desc_size = RXD_DESC_SIZE;
1765*4882a593Smuzhiyun 		queue->priv_size = sizeof(struct queue_entry_priv_mmio);
1766*4882a593Smuzhiyun 		break;
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	case QID_AC_VO:
1769*4882a593Smuzhiyun 	case QID_AC_VI:
1770*4882a593Smuzhiyun 	case QID_AC_BE:
1771*4882a593Smuzhiyun 	case QID_AC_BK:
1772*4882a593Smuzhiyun 		queue->limit = 24;
1773*4882a593Smuzhiyun 		queue->data_size = DATA_FRAME_SIZE;
1774*4882a593Smuzhiyun 		queue->desc_size = TXD_DESC_SIZE;
1775*4882a593Smuzhiyun 		queue->priv_size = sizeof(struct queue_entry_priv_mmio);
1776*4882a593Smuzhiyun 		break;
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	case QID_BEACON:
1779*4882a593Smuzhiyun 		queue->limit = 1;
1780*4882a593Smuzhiyun 		queue->data_size = MGMT_FRAME_SIZE;
1781*4882a593Smuzhiyun 		queue->desc_size = TXD_DESC_SIZE;
1782*4882a593Smuzhiyun 		queue->priv_size = sizeof(struct queue_entry_priv_mmio);
1783*4882a593Smuzhiyun 		break;
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	case QID_ATIM:
1786*4882a593Smuzhiyun 		queue->limit = 8;
1787*4882a593Smuzhiyun 		queue->data_size = DATA_FRAME_SIZE;
1788*4882a593Smuzhiyun 		queue->desc_size = TXD_DESC_SIZE;
1789*4882a593Smuzhiyun 		queue->priv_size = sizeof(struct queue_entry_priv_mmio);
1790*4882a593Smuzhiyun 		break;
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	default:
1793*4882a593Smuzhiyun 		BUG();
1794*4882a593Smuzhiyun 		break;
1795*4882a593Smuzhiyun 	}
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun static const struct rt2x00_ops rt2400pci_ops = {
1799*4882a593Smuzhiyun 	.name			= KBUILD_MODNAME,
1800*4882a593Smuzhiyun 	.max_ap_intf		= 1,
1801*4882a593Smuzhiyun 	.eeprom_size		= EEPROM_SIZE,
1802*4882a593Smuzhiyun 	.rf_size		= RF_SIZE,
1803*4882a593Smuzhiyun 	.tx_queues		= NUM_TX_QUEUES,
1804*4882a593Smuzhiyun 	.queue_init		= rt2400pci_queue_init,
1805*4882a593Smuzhiyun 	.lib			= &rt2400pci_rt2x00_ops,
1806*4882a593Smuzhiyun 	.hw			= &rt2400pci_mac80211_ops,
1807*4882a593Smuzhiyun #ifdef CONFIG_RT2X00_LIB_DEBUGFS
1808*4882a593Smuzhiyun 	.debugfs		= &rt2400pci_rt2x00debug,
1809*4882a593Smuzhiyun #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1810*4882a593Smuzhiyun };
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun /*
1813*4882a593Smuzhiyun  * RT2400pci module information.
1814*4882a593Smuzhiyun  */
1815*4882a593Smuzhiyun static const struct pci_device_id rt2400pci_device_table[] = {
1816*4882a593Smuzhiyun 	{ PCI_DEVICE(0x1814, 0x0101) },
1817*4882a593Smuzhiyun 	{ 0, }
1818*4882a593Smuzhiyun };
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun MODULE_AUTHOR(DRV_PROJECT);
1822*4882a593Smuzhiyun MODULE_VERSION(DRV_VERSION);
1823*4882a593Smuzhiyun MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
1824*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
1825*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
1826*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1827*4882a593Smuzhiyun 
rt2400pci_probe(struct pci_dev * pci_dev,const struct pci_device_id * id)1828*4882a593Smuzhiyun static int rt2400pci_probe(struct pci_dev *pci_dev,
1829*4882a593Smuzhiyun 			   const struct pci_device_id *id)
1830*4882a593Smuzhiyun {
1831*4882a593Smuzhiyun 	return rt2x00pci_probe(pci_dev, &rt2400pci_ops);
1832*4882a593Smuzhiyun }
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun static struct pci_driver rt2400pci_driver = {
1835*4882a593Smuzhiyun 	.name		= KBUILD_MODNAME,
1836*4882a593Smuzhiyun 	.id_table	= rt2400pci_device_table,
1837*4882a593Smuzhiyun 	.probe		= rt2400pci_probe,
1838*4882a593Smuzhiyun 	.remove		= rt2x00pci_remove,
1839*4882a593Smuzhiyun 	.driver.pm	= &rt2x00pci_pm_ops,
1840*4882a593Smuzhiyun };
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun module_pci_driver(rt2400pci_driver);
1843