xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/quantenna/qtnfmac/pcie/pcie.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /* Copyright (c) 2018 Quantenna Communications, Inc. All rights reserved. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include <linux/module.h>
5*4882a593Smuzhiyun #include <linux/printk.h>
6*4882a593Smuzhiyun #include <linux/pci.h>
7*4882a593Smuzhiyun #include <linux/spinlock.h>
8*4882a593Smuzhiyun #include <linux/mutex.h>
9*4882a593Smuzhiyun #include <linux/netdevice.h>
10*4882a593Smuzhiyun #include <linux/seq_file.h>
11*4882a593Smuzhiyun #include <linux/workqueue.h>
12*4882a593Smuzhiyun #include <linux/completion.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "pcie_priv.h"
15*4882a593Smuzhiyun #include "bus.h"
16*4882a593Smuzhiyun #include "shm_ipc.h"
17*4882a593Smuzhiyun #include "core.h"
18*4882a593Smuzhiyun #include "debug.h"
19*4882a593Smuzhiyun #include "util.h"
20*4882a593Smuzhiyun #include "qtn_hw_ids.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define QTN_SYSCTL_BAR	0
23*4882a593Smuzhiyun #define QTN_SHMEM_BAR	2
24*4882a593Smuzhiyun #define QTN_DMA_BAR	3
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define QTN_PCIE_MAX_FW_BUFSZ		(1 * 1024 * 1024)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static bool use_msi = true;
29*4882a593Smuzhiyun module_param(use_msi, bool, 0644);
30*4882a593Smuzhiyun MODULE_PARM_DESC(use_msi, "set 0 to use legacy interrupt");
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun static unsigned int tx_bd_size_param;
33*4882a593Smuzhiyun module_param(tx_bd_size_param, uint, 0644);
34*4882a593Smuzhiyun MODULE_PARM_DESC(tx_bd_size_param, "Tx descriptors queue size");
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static unsigned int rx_bd_size_param;
37*4882a593Smuzhiyun module_param(rx_bd_size_param, uint, 0644);
38*4882a593Smuzhiyun MODULE_PARM_DESC(rx_bd_size_param, "Rx descriptors queue size");
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static u8 flashboot = 1;
41*4882a593Smuzhiyun module_param(flashboot, byte, 0644);
42*4882a593Smuzhiyun MODULE_PARM_DESC(flashboot, "set to 0 to use FW binary file on FS");
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static unsigned int fw_blksize_param = QTN_PCIE_MAX_FW_BUFSZ;
45*4882a593Smuzhiyun module_param(fw_blksize_param, uint, 0644);
46*4882a593Smuzhiyun MODULE_PARM_DESC(fw_blksize_param, "firmware loading block size in bytes");
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define DRV_NAME	"qtnfmac_pcie"
49*4882a593Smuzhiyun 
qtnf_pcie_control_tx(struct qtnf_bus * bus,struct sk_buff * skb)50*4882a593Smuzhiyun int qtnf_pcie_control_tx(struct qtnf_bus *bus, struct sk_buff *skb)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	struct qtnf_pcie_bus_priv *priv = get_bus_priv(bus);
53*4882a593Smuzhiyun 	int ret;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	ret = qtnf_shm_ipc_send(&priv->shm_ipc_ep_in, skb->data, skb->len);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	if (ret == -ETIMEDOUT) {
58*4882a593Smuzhiyun 		pr_err("EP firmware is dead\n");
59*4882a593Smuzhiyun 		bus->fw_state = QTNF_FW_STATE_DEAD;
60*4882a593Smuzhiyun 	}
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	return ret;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
qtnf_pcie_alloc_skb_array(struct qtnf_pcie_bus_priv * priv)65*4882a593Smuzhiyun int qtnf_pcie_alloc_skb_array(struct qtnf_pcie_bus_priv *priv)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	struct sk_buff **vaddr;
68*4882a593Smuzhiyun 	int len;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	len = priv->tx_bd_num * sizeof(*priv->tx_skb) +
71*4882a593Smuzhiyun 		priv->rx_bd_num * sizeof(*priv->rx_skb);
72*4882a593Smuzhiyun 	vaddr = devm_kzalloc(&priv->pdev->dev, len, GFP_KERNEL);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	if (!vaddr)
75*4882a593Smuzhiyun 		return -ENOMEM;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	priv->tx_skb = vaddr;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	vaddr += priv->tx_bd_num;
80*4882a593Smuzhiyun 	priv->rx_skb = vaddr;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	return 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
qtnf_pcie_bringup_fw_async(struct qtnf_bus * bus)85*4882a593Smuzhiyun static void qtnf_pcie_bringup_fw_async(struct qtnf_bus *bus)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	struct qtnf_pcie_bus_priv *priv = get_bus_priv(bus);
88*4882a593Smuzhiyun 	struct pci_dev *pdev = priv->pdev;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	get_device(&pdev->dev);
91*4882a593Smuzhiyun 	schedule_work(&bus->fw_work);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
qtnf_dbg_mps_show(struct seq_file * s,void * data)94*4882a593Smuzhiyun static int qtnf_dbg_mps_show(struct seq_file *s, void *data)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	struct qtnf_bus *bus = dev_get_drvdata(s->private);
97*4882a593Smuzhiyun 	struct qtnf_pcie_bus_priv *priv = get_bus_priv(bus);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	seq_printf(s, "%d\n", pcie_get_mps(priv->pdev));
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
qtnf_dbg_msi_show(struct seq_file * s,void * data)104*4882a593Smuzhiyun static int qtnf_dbg_msi_show(struct seq_file *s, void *data)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	struct qtnf_bus *bus = dev_get_drvdata(s->private);
107*4882a593Smuzhiyun 	struct qtnf_pcie_bus_priv *priv = get_bus_priv(bus);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	seq_printf(s, "%u\n", priv->msi_enabled);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
qtnf_dbg_shm_stats(struct seq_file * s,void * data)114*4882a593Smuzhiyun static int qtnf_dbg_shm_stats(struct seq_file *s, void *data)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	struct qtnf_bus *bus = dev_get_drvdata(s->private);
117*4882a593Smuzhiyun 	struct qtnf_pcie_bus_priv *priv = get_bus_priv(bus);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	seq_printf(s, "shm_ipc_ep_in.tx_packet_count(%zu)\n",
120*4882a593Smuzhiyun 		   priv->shm_ipc_ep_in.tx_packet_count);
121*4882a593Smuzhiyun 	seq_printf(s, "shm_ipc_ep_in.rx_packet_count(%zu)\n",
122*4882a593Smuzhiyun 		   priv->shm_ipc_ep_in.rx_packet_count);
123*4882a593Smuzhiyun 	seq_printf(s, "shm_ipc_ep_out.tx_packet_count(%zu)\n",
124*4882a593Smuzhiyun 		   priv->shm_ipc_ep_out.tx_timeout_count);
125*4882a593Smuzhiyun 	seq_printf(s, "shm_ipc_ep_out.rx_packet_count(%zu)\n",
126*4882a593Smuzhiyun 		   priv->shm_ipc_ep_out.rx_packet_count);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
qtnf_pcie_fw_boot_done(struct qtnf_bus * bus)131*4882a593Smuzhiyun int qtnf_pcie_fw_boot_done(struct qtnf_bus *bus)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct qtnf_pcie_bus_priv *priv = get_bus_priv(bus);
134*4882a593Smuzhiyun 	char card_id[64];
135*4882a593Smuzhiyun 	int ret;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	bus->fw_state = QTNF_FW_STATE_BOOT_DONE;
138*4882a593Smuzhiyun 	ret = qtnf_core_attach(bus);
139*4882a593Smuzhiyun 	if (ret) {
140*4882a593Smuzhiyun 		pr_err("failed to attach core\n");
141*4882a593Smuzhiyun 	} else {
142*4882a593Smuzhiyun 		snprintf(card_id, sizeof(card_id), "%s:%s",
143*4882a593Smuzhiyun 			 DRV_NAME, pci_name(priv->pdev));
144*4882a593Smuzhiyun 		qtnf_debugfs_init(bus, card_id);
145*4882a593Smuzhiyun 		qtnf_debugfs_add_entry(bus, "mps", qtnf_dbg_mps_show);
146*4882a593Smuzhiyun 		qtnf_debugfs_add_entry(bus, "msi_enabled", qtnf_dbg_msi_show);
147*4882a593Smuzhiyun 		qtnf_debugfs_add_entry(bus, "shm_stats", qtnf_dbg_shm_stats);
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	return ret;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
qtnf_tune_pcie_mps(struct pci_dev * pdev)153*4882a593Smuzhiyun static void qtnf_tune_pcie_mps(struct pci_dev *pdev)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	struct pci_dev *parent;
156*4882a593Smuzhiyun 	int mps_p, mps_o, mps_m, mps;
157*4882a593Smuzhiyun 	int ret;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* current mps */
160*4882a593Smuzhiyun 	mps_o = pcie_get_mps(pdev);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* maximum supported mps */
163*4882a593Smuzhiyun 	mps_m = 128 << pdev->pcie_mpss;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* suggested new mps value */
166*4882a593Smuzhiyun 	mps = mps_m;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (pdev->bus && pdev->bus->self) {
169*4882a593Smuzhiyun 		/* parent (bus) mps */
170*4882a593Smuzhiyun 		parent = pdev->bus->self;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 		if (pci_is_pcie(parent)) {
173*4882a593Smuzhiyun 			mps_p = pcie_get_mps(parent);
174*4882a593Smuzhiyun 			mps = min(mps_m, mps_p);
175*4882a593Smuzhiyun 		}
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	ret = pcie_set_mps(pdev, mps);
179*4882a593Smuzhiyun 	if (ret) {
180*4882a593Smuzhiyun 		pr_err("failed to set mps to %d, keep using current %d\n",
181*4882a593Smuzhiyun 		       mps, mps_o);
182*4882a593Smuzhiyun 		return;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	pr_debug("set mps to %d (was %d, max %d)\n", mps, mps_o, mps_m);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
qtnf_pcie_init_irq(struct qtnf_pcie_bus_priv * priv,bool use_msi)188*4882a593Smuzhiyun static void qtnf_pcie_init_irq(struct qtnf_pcie_bus_priv *priv, bool use_msi)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	struct pci_dev *pdev = priv->pdev;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* fall back to legacy INTx interrupts by default */
193*4882a593Smuzhiyun 	priv->msi_enabled = 0;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* check if MSI capability is available */
196*4882a593Smuzhiyun 	if (use_msi) {
197*4882a593Smuzhiyun 		if (!pci_enable_msi(pdev)) {
198*4882a593Smuzhiyun 			pr_debug("enabled MSI interrupt\n");
199*4882a593Smuzhiyun 			priv->msi_enabled = 1;
200*4882a593Smuzhiyun 		} else {
201*4882a593Smuzhiyun 			pr_warn("failed to enable MSI interrupts");
202*4882a593Smuzhiyun 		}
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	if (!priv->msi_enabled) {
206*4882a593Smuzhiyun 		pr_warn("legacy PCIE interrupts enabled\n");
207*4882a593Smuzhiyun 		pci_intx(pdev, 1);
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
qtnf_map_bar(struct pci_dev * pdev,u8 index)211*4882a593Smuzhiyun static void __iomem *qtnf_map_bar(struct pci_dev *pdev, u8 index)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	void __iomem *vaddr;
214*4882a593Smuzhiyun 	dma_addr_t busaddr;
215*4882a593Smuzhiyun 	size_t len;
216*4882a593Smuzhiyun 	int ret;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	ret = pcim_iomap_regions(pdev, 1 << index, "qtnfmac_pcie");
219*4882a593Smuzhiyun 	if (ret)
220*4882a593Smuzhiyun 		return IOMEM_ERR_PTR(ret);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	busaddr = pci_resource_start(pdev, index);
223*4882a593Smuzhiyun 	len = pci_resource_len(pdev, index);
224*4882a593Smuzhiyun 	vaddr = pcim_iomap_table(pdev)[index];
225*4882a593Smuzhiyun 	if (!vaddr)
226*4882a593Smuzhiyun 		return IOMEM_ERR_PTR(-ENOMEM);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	pr_debug("BAR%u vaddr=0x%p busaddr=%pad len=%u\n",
229*4882a593Smuzhiyun 		 index, vaddr, &busaddr, (int)len);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	return vaddr;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
qtnf_pcie_control_rx_callback(void * arg,const u8 __iomem * buf,size_t len)234*4882a593Smuzhiyun static void qtnf_pcie_control_rx_callback(void *arg, const u8 __iomem *buf,
235*4882a593Smuzhiyun 					  size_t len)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct qtnf_pcie_bus_priv *priv = arg;
238*4882a593Smuzhiyun 	struct qtnf_bus *bus = pci_get_drvdata(priv->pdev);
239*4882a593Smuzhiyun 	struct sk_buff *skb;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	if (unlikely(len == 0)) {
242*4882a593Smuzhiyun 		pr_warn("zero length packet received\n");
243*4882a593Smuzhiyun 		return;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	skb = __dev_alloc_skb(len, GFP_KERNEL);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	if (unlikely(!skb)) {
249*4882a593Smuzhiyun 		pr_err("failed to allocate skb\n");
250*4882a593Smuzhiyun 		return;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	memcpy_fromio(skb_put(skb, len), buf, len);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	qtnf_trans_handle_rx_ctl_packet(bus, skb);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
qtnf_pcie_init_shm_ipc(struct qtnf_pcie_bus_priv * priv,struct qtnf_shm_ipc_region __iomem * ipc_tx_reg,struct qtnf_shm_ipc_region __iomem * ipc_rx_reg,const struct qtnf_shm_ipc_int * ipc_int)258*4882a593Smuzhiyun void qtnf_pcie_init_shm_ipc(struct qtnf_pcie_bus_priv *priv,
259*4882a593Smuzhiyun 			    struct qtnf_shm_ipc_region __iomem *ipc_tx_reg,
260*4882a593Smuzhiyun 			    struct qtnf_shm_ipc_region __iomem *ipc_rx_reg,
261*4882a593Smuzhiyun 			    const struct qtnf_shm_ipc_int *ipc_int)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	const struct qtnf_shm_ipc_rx_callback rx_callback = {
264*4882a593Smuzhiyun 					qtnf_pcie_control_rx_callback, priv };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	qtnf_shm_ipc_init(&priv->shm_ipc_ep_in, QTNF_SHM_IPC_OUTBOUND,
267*4882a593Smuzhiyun 			  ipc_tx_reg, priv->workqueue,
268*4882a593Smuzhiyun 			  ipc_int, &rx_callback);
269*4882a593Smuzhiyun 	qtnf_shm_ipc_init(&priv->shm_ipc_ep_out, QTNF_SHM_IPC_INBOUND,
270*4882a593Smuzhiyun 			  ipc_rx_reg, priv->workqueue,
271*4882a593Smuzhiyun 			  ipc_int, &rx_callback);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
qtnf_pcie_probe(struct pci_dev * pdev,const struct pci_device_id * id)274*4882a593Smuzhiyun static int qtnf_pcie_probe(struct pci_dev *pdev, const struct pci_device_id *id)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	struct qtnf_pcie_bus_priv *pcie_priv;
277*4882a593Smuzhiyun 	struct qtnf_bus *bus;
278*4882a593Smuzhiyun 	void __iomem *sysctl_bar;
279*4882a593Smuzhiyun 	void __iomem *epmem_bar;
280*4882a593Smuzhiyun 	void __iomem *dmareg_bar;
281*4882a593Smuzhiyun 	unsigned int chipid;
282*4882a593Smuzhiyun 	int ret;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if (!pci_is_pcie(pdev)) {
285*4882a593Smuzhiyun 		pr_err("device %s is not PCI Express\n", pci_name(pdev));
286*4882a593Smuzhiyun 		return -EIO;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	qtnf_tune_pcie_mps(pdev);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	ret = pcim_enable_device(pdev);
292*4882a593Smuzhiyun 	if (ret) {
293*4882a593Smuzhiyun 		pr_err("failed to init PCI device %x\n", pdev->device);
294*4882a593Smuzhiyun 		return ret;
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	pci_set_master(pdev);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	sysctl_bar = qtnf_map_bar(pdev, QTN_SYSCTL_BAR);
300*4882a593Smuzhiyun 	if (IS_ERR(sysctl_bar)) {
301*4882a593Smuzhiyun 		pr_err("failed to map BAR%u\n", QTN_SYSCTL_BAR);
302*4882a593Smuzhiyun 		return PTR_ERR(sysctl_bar);
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	dmareg_bar = qtnf_map_bar(pdev, QTN_DMA_BAR);
306*4882a593Smuzhiyun 	if (IS_ERR(dmareg_bar)) {
307*4882a593Smuzhiyun 		pr_err("failed to map BAR%u\n", QTN_DMA_BAR);
308*4882a593Smuzhiyun 		return PTR_ERR(dmareg_bar);
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	epmem_bar = qtnf_map_bar(pdev, QTN_SHMEM_BAR);
312*4882a593Smuzhiyun 	if (IS_ERR(epmem_bar)) {
313*4882a593Smuzhiyun 		pr_err("failed to map BAR%u\n", QTN_SHMEM_BAR);
314*4882a593Smuzhiyun 		return PTR_ERR(epmem_bar);
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	chipid = qtnf_chip_id_get(sysctl_bar);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	pr_info("identified device: %s\n", qtnf_chipid_to_string(chipid));
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	switch (chipid) {
322*4882a593Smuzhiyun 	case QTN_CHIP_ID_PEARL:
323*4882a593Smuzhiyun 	case QTN_CHIP_ID_PEARL_B:
324*4882a593Smuzhiyun 	case QTN_CHIP_ID_PEARL_C:
325*4882a593Smuzhiyun 		bus = qtnf_pcie_pearl_alloc(pdev);
326*4882a593Smuzhiyun 		break;
327*4882a593Smuzhiyun 	case QTN_CHIP_ID_TOPAZ:
328*4882a593Smuzhiyun 		bus = qtnf_pcie_topaz_alloc(pdev);
329*4882a593Smuzhiyun 		break;
330*4882a593Smuzhiyun 	default:
331*4882a593Smuzhiyun 		pr_err("unsupported chip ID 0x%x\n", chipid);
332*4882a593Smuzhiyun 		return -ENOTSUPP;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	if (!bus)
336*4882a593Smuzhiyun 		return -ENOMEM;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	pcie_priv = get_bus_priv(bus);
339*4882a593Smuzhiyun 	pci_set_drvdata(pdev, bus);
340*4882a593Smuzhiyun 	bus->dev = &pdev->dev;
341*4882a593Smuzhiyun 	bus->fw_state = QTNF_FW_STATE_DETACHED;
342*4882a593Smuzhiyun 	pcie_priv->pdev = pdev;
343*4882a593Smuzhiyun 	pcie_priv->tx_stopped = 0;
344*4882a593Smuzhiyun 	pcie_priv->flashboot = flashboot;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	if (fw_blksize_param > QTN_PCIE_MAX_FW_BUFSZ)
347*4882a593Smuzhiyun 		pcie_priv->fw_blksize =  QTN_PCIE_MAX_FW_BUFSZ;
348*4882a593Smuzhiyun 	else
349*4882a593Smuzhiyun 		pcie_priv->fw_blksize = fw_blksize_param;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	mutex_init(&bus->bus_lock);
352*4882a593Smuzhiyun 	spin_lock_init(&pcie_priv->tx_lock);
353*4882a593Smuzhiyun 	spin_lock_init(&pcie_priv->tx_reclaim_lock);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	pcie_priv->tx_full_count = 0;
356*4882a593Smuzhiyun 	pcie_priv->tx_done_count = 0;
357*4882a593Smuzhiyun 	pcie_priv->pcie_irq_count = 0;
358*4882a593Smuzhiyun 	pcie_priv->tx_reclaim_done = 0;
359*4882a593Smuzhiyun 	pcie_priv->tx_reclaim_req = 0;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	pcie_priv->workqueue = create_singlethread_workqueue("QTNF_PCIE");
362*4882a593Smuzhiyun 	if (!pcie_priv->workqueue) {
363*4882a593Smuzhiyun 		pr_err("failed to alloc bus workqueue\n");
364*4882a593Smuzhiyun 		return -ENODEV;
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	ret = dma_set_mask_and_coherent(&pdev->dev,
368*4882a593Smuzhiyun 					pcie_priv->dma_mask_get_cb());
369*4882a593Smuzhiyun 	if (ret) {
370*4882a593Smuzhiyun 		pr_err("PCIE DMA coherent mask init failed 0x%llx\n",
371*4882a593Smuzhiyun 		       pcie_priv->dma_mask_get_cb());
372*4882a593Smuzhiyun 		goto error;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	init_dummy_netdev(&bus->mux_dev);
376*4882a593Smuzhiyun 	qtnf_pcie_init_irq(pcie_priv, use_msi);
377*4882a593Smuzhiyun 	pcie_priv->sysctl_bar = sysctl_bar;
378*4882a593Smuzhiyun 	pcie_priv->dmareg_bar = dmareg_bar;
379*4882a593Smuzhiyun 	pcie_priv->epmem_bar = epmem_bar;
380*4882a593Smuzhiyun 	pci_save_state(pdev);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	ret = pcie_priv->probe_cb(bus, tx_bd_size_param, rx_bd_size_param);
383*4882a593Smuzhiyun 	if (ret)
384*4882a593Smuzhiyun 		goto error;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	qtnf_pcie_bringup_fw_async(bus);
387*4882a593Smuzhiyun 	return 0;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun error:
390*4882a593Smuzhiyun 	flush_workqueue(pcie_priv->workqueue);
391*4882a593Smuzhiyun 	destroy_workqueue(pcie_priv->workqueue);
392*4882a593Smuzhiyun 	pci_set_drvdata(pdev, NULL);
393*4882a593Smuzhiyun 	return ret;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
qtnf_pcie_free_shm_ipc(struct qtnf_pcie_bus_priv * priv)396*4882a593Smuzhiyun static void qtnf_pcie_free_shm_ipc(struct qtnf_pcie_bus_priv *priv)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	qtnf_shm_ipc_free(&priv->shm_ipc_ep_in);
399*4882a593Smuzhiyun 	qtnf_shm_ipc_free(&priv->shm_ipc_ep_out);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
qtnf_pcie_remove(struct pci_dev * dev)402*4882a593Smuzhiyun static void qtnf_pcie_remove(struct pci_dev *dev)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	struct qtnf_pcie_bus_priv *priv;
405*4882a593Smuzhiyun 	struct qtnf_bus *bus;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	bus = pci_get_drvdata(dev);
408*4882a593Smuzhiyun 	if (!bus)
409*4882a593Smuzhiyun 		return;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	priv = get_bus_priv(bus);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	cancel_work_sync(&bus->fw_work);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (qtnf_fw_is_attached(bus))
416*4882a593Smuzhiyun 		qtnf_core_detach(bus);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	netif_napi_del(&bus->mux_napi);
419*4882a593Smuzhiyun 	flush_workqueue(priv->workqueue);
420*4882a593Smuzhiyun 	destroy_workqueue(priv->workqueue);
421*4882a593Smuzhiyun 	tasklet_kill(&priv->reclaim_tq);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	qtnf_pcie_free_shm_ipc(priv);
424*4882a593Smuzhiyun 	qtnf_debugfs_remove(bus);
425*4882a593Smuzhiyun 	priv->remove_cb(bus);
426*4882a593Smuzhiyun 	pci_set_drvdata(priv->pdev, NULL);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
qtnf_pcie_suspend(struct device * dev)430*4882a593Smuzhiyun static int qtnf_pcie_suspend(struct device *dev)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	struct qtnf_pcie_bus_priv *priv;
433*4882a593Smuzhiyun 	struct qtnf_bus *bus;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	bus = dev_get_drvdata(dev);
436*4882a593Smuzhiyun 	if (!bus)
437*4882a593Smuzhiyun 		return -EFAULT;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	priv = get_bus_priv(bus);
440*4882a593Smuzhiyun 	return priv->suspend_cb(bus);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
qtnf_pcie_resume(struct device * dev)443*4882a593Smuzhiyun static int qtnf_pcie_resume(struct device *dev)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	struct qtnf_pcie_bus_priv *priv;
446*4882a593Smuzhiyun 	struct qtnf_bus *bus;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	bus = dev_get_drvdata(dev);
449*4882a593Smuzhiyun 	if (!bus)
450*4882a593Smuzhiyun 		return -EFAULT;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	priv = get_bus_priv(bus);
453*4882a593Smuzhiyun 	return priv->resume_cb(bus);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /* Power Management Hooks */
457*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(qtnf_pcie_pm_ops, qtnf_pcie_suspend,
458*4882a593Smuzhiyun 			 qtnf_pcie_resume);
459*4882a593Smuzhiyun #endif
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun static const struct pci_device_id qtnf_pcie_devid_table[] = {
462*4882a593Smuzhiyun 	{
463*4882a593Smuzhiyun 		PCIE_VENDOR_ID_QUANTENNA, PCIE_DEVICE_ID_QSR,
464*4882a593Smuzhiyun 		PCI_ANY_ID, PCI_ANY_ID, 0, 0,
465*4882a593Smuzhiyun 	},
466*4882a593Smuzhiyun 	{ },
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, qtnf_pcie_devid_table);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun static struct pci_driver qtnf_pcie_drv_data = {
472*4882a593Smuzhiyun 	.name = DRV_NAME,
473*4882a593Smuzhiyun 	.id_table = qtnf_pcie_devid_table,
474*4882a593Smuzhiyun 	.probe = qtnf_pcie_probe,
475*4882a593Smuzhiyun 	.remove = qtnf_pcie_remove,
476*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
477*4882a593Smuzhiyun 	.driver = {
478*4882a593Smuzhiyun 		.pm = &qtnf_pcie_pm_ops,
479*4882a593Smuzhiyun 	},
480*4882a593Smuzhiyun #endif
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun 
qtnf_pcie_register(void)483*4882a593Smuzhiyun static int __init qtnf_pcie_register(void)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	return pci_register_driver(&qtnf_pcie_drv_data);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
qtnf_pcie_exit(void)488*4882a593Smuzhiyun static void __exit qtnf_pcie_exit(void)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	pci_unregister_driver(&qtnf_pcie_drv_data);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun module_init(qtnf_pcie_register);
494*4882a593Smuzhiyun module_exit(qtnf_pcie_exit);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun MODULE_AUTHOR("Quantenna Communications");
497*4882a593Smuzhiyun MODULE_DESCRIPTION("Quantenna PCIe bus driver for 802.11 wireless LAN.");
498*4882a593Smuzhiyun MODULE_LICENSE("GPL");
499