1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2012 - 2018 Microchip Technology Inc., and its subsidiaries.
4*4882a593Smuzhiyun * All rights reserved.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/spi/spi.h>
9*4882a593Smuzhiyun #include <linux/crc7.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include "netdev.h"
12*4882a593Smuzhiyun #include "cfg80211.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun struct wilc_spi {
15*4882a593Smuzhiyun int crc_off;
16*4882a593Smuzhiyun };
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun static const struct wilc_hif_func wilc_hif_spi;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /********************************************
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Spi protocol Function
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun ********************************************/
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define CMD_DMA_WRITE 0xc1
27*4882a593Smuzhiyun #define CMD_DMA_READ 0xc2
28*4882a593Smuzhiyun #define CMD_INTERNAL_WRITE 0xc3
29*4882a593Smuzhiyun #define CMD_INTERNAL_READ 0xc4
30*4882a593Smuzhiyun #define CMD_TERMINATE 0xc5
31*4882a593Smuzhiyun #define CMD_REPEAT 0xc6
32*4882a593Smuzhiyun #define CMD_DMA_EXT_WRITE 0xc7
33*4882a593Smuzhiyun #define CMD_DMA_EXT_READ 0xc8
34*4882a593Smuzhiyun #define CMD_SINGLE_WRITE 0xc9
35*4882a593Smuzhiyun #define CMD_SINGLE_READ 0xca
36*4882a593Smuzhiyun #define CMD_RESET 0xcf
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define DATA_PKT_SZ_256 256
39*4882a593Smuzhiyun #define DATA_PKT_SZ_512 512
40*4882a593Smuzhiyun #define DATA_PKT_SZ_1K 1024
41*4882a593Smuzhiyun #define DATA_PKT_SZ_4K (4 * 1024)
42*4882a593Smuzhiyun #define DATA_PKT_SZ_8K (8 * 1024)
43*4882a593Smuzhiyun #define DATA_PKT_SZ DATA_PKT_SZ_8K
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define USE_SPI_DMA 0
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define WILC_SPI_COMMAND_STAT_SUCCESS 0
48*4882a593Smuzhiyun #define WILC_GET_RESP_HDR_START(h) (((h) >> 4) & 0xf)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun struct wilc_spi_cmd {
51*4882a593Smuzhiyun u8 cmd_type;
52*4882a593Smuzhiyun union {
53*4882a593Smuzhiyun struct {
54*4882a593Smuzhiyun u8 addr[3];
55*4882a593Smuzhiyun u8 crc[];
56*4882a593Smuzhiyun } __packed simple_cmd;
57*4882a593Smuzhiyun struct {
58*4882a593Smuzhiyun u8 addr[3];
59*4882a593Smuzhiyun u8 size[2];
60*4882a593Smuzhiyun u8 crc[];
61*4882a593Smuzhiyun } __packed dma_cmd;
62*4882a593Smuzhiyun struct {
63*4882a593Smuzhiyun u8 addr[3];
64*4882a593Smuzhiyun u8 size[3];
65*4882a593Smuzhiyun u8 crc[];
66*4882a593Smuzhiyun } __packed dma_cmd_ext;
67*4882a593Smuzhiyun struct {
68*4882a593Smuzhiyun u8 addr[2];
69*4882a593Smuzhiyun __be32 data;
70*4882a593Smuzhiyun u8 crc[];
71*4882a593Smuzhiyun } __packed internal_w_cmd;
72*4882a593Smuzhiyun struct {
73*4882a593Smuzhiyun u8 addr[3];
74*4882a593Smuzhiyun __be32 data;
75*4882a593Smuzhiyun u8 crc[];
76*4882a593Smuzhiyun } __packed w_cmd;
77*4882a593Smuzhiyun } u;
78*4882a593Smuzhiyun } __packed;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct wilc_spi_read_rsp_data {
81*4882a593Smuzhiyun u8 rsp_cmd_type;
82*4882a593Smuzhiyun u8 status;
83*4882a593Smuzhiyun u8 resp_header;
84*4882a593Smuzhiyun u8 resp_data[4];
85*4882a593Smuzhiyun u8 crc[];
86*4882a593Smuzhiyun } __packed;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun struct wilc_spi_rsp_data {
89*4882a593Smuzhiyun u8 rsp_cmd_type;
90*4882a593Smuzhiyun u8 status;
91*4882a593Smuzhiyun } __packed;
92*4882a593Smuzhiyun
wilc_bus_probe(struct spi_device * spi)93*4882a593Smuzhiyun static int wilc_bus_probe(struct spi_device *spi)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun int ret;
96*4882a593Smuzhiyun struct wilc *wilc;
97*4882a593Smuzhiyun struct wilc_spi *spi_priv;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun spi_priv = kzalloc(sizeof(*spi_priv), GFP_KERNEL);
100*4882a593Smuzhiyun if (!spi_priv)
101*4882a593Smuzhiyun return -ENOMEM;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun ret = wilc_cfg80211_init(&wilc, &spi->dev, WILC_HIF_SPI, &wilc_hif_spi);
104*4882a593Smuzhiyun if (ret) {
105*4882a593Smuzhiyun kfree(spi_priv);
106*4882a593Smuzhiyun return ret;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun spi_set_drvdata(spi, wilc);
110*4882a593Smuzhiyun wilc->dev = &spi->dev;
111*4882a593Smuzhiyun wilc->bus_data = spi_priv;
112*4882a593Smuzhiyun wilc->dev_irq_num = spi->irq;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun wilc->rtc_clk = devm_clk_get(&spi->dev, "rtc_clk");
115*4882a593Smuzhiyun if (PTR_ERR_OR_ZERO(wilc->rtc_clk) == -EPROBE_DEFER) {
116*4882a593Smuzhiyun kfree(spi_priv);
117*4882a593Smuzhiyun return -EPROBE_DEFER;
118*4882a593Smuzhiyun } else if (!IS_ERR(wilc->rtc_clk))
119*4882a593Smuzhiyun clk_prepare_enable(wilc->rtc_clk);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return 0;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
wilc_bus_remove(struct spi_device * spi)124*4882a593Smuzhiyun static int wilc_bus_remove(struct spi_device *spi)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun struct wilc *wilc = spi_get_drvdata(spi);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (!IS_ERR(wilc->rtc_clk))
129*4882a593Smuzhiyun clk_disable_unprepare(wilc->rtc_clk);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun wilc_netdev_cleanup(wilc);
132*4882a593Smuzhiyun return 0;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static const struct of_device_id wilc_of_match[] = {
136*4882a593Smuzhiyun { .compatible = "microchip,wilc1000", },
137*4882a593Smuzhiyun { /* sentinel */ }
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, wilc_of_match);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static struct spi_driver wilc_spi_driver = {
142*4882a593Smuzhiyun .driver = {
143*4882a593Smuzhiyun .name = MODALIAS,
144*4882a593Smuzhiyun .of_match_table = wilc_of_match,
145*4882a593Smuzhiyun },
146*4882a593Smuzhiyun .probe = wilc_bus_probe,
147*4882a593Smuzhiyun .remove = wilc_bus_remove,
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun module_spi_driver(wilc_spi_driver);
150*4882a593Smuzhiyun MODULE_LICENSE("GPL");
151*4882a593Smuzhiyun
wilc_spi_tx(struct wilc * wilc,u8 * b,u32 len)152*4882a593Smuzhiyun static int wilc_spi_tx(struct wilc *wilc, u8 *b, u32 len)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
155*4882a593Smuzhiyun int ret;
156*4882a593Smuzhiyun struct spi_message msg;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun if (len > 0 && b) {
159*4882a593Smuzhiyun struct spi_transfer tr = {
160*4882a593Smuzhiyun .tx_buf = b,
161*4882a593Smuzhiyun .len = len,
162*4882a593Smuzhiyun .delay = {
163*4882a593Smuzhiyun .value = 0,
164*4882a593Smuzhiyun .unit = SPI_DELAY_UNIT_USECS
165*4882a593Smuzhiyun },
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun char *r_buffer = kzalloc(len, GFP_KERNEL);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (!r_buffer)
170*4882a593Smuzhiyun return -ENOMEM;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun tr.rx_buf = r_buffer;
173*4882a593Smuzhiyun dev_dbg(&spi->dev, "Request writing %d bytes\n", len);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun memset(&msg, 0, sizeof(msg));
176*4882a593Smuzhiyun spi_message_init(&msg);
177*4882a593Smuzhiyun msg.spi = spi;
178*4882a593Smuzhiyun msg.is_dma_mapped = USE_SPI_DMA;
179*4882a593Smuzhiyun spi_message_add_tail(&tr, &msg);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun ret = spi_sync(spi, &msg);
182*4882a593Smuzhiyun if (ret < 0)
183*4882a593Smuzhiyun dev_err(&spi->dev, "SPI transaction failed\n");
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun kfree(r_buffer);
186*4882a593Smuzhiyun } else {
187*4882a593Smuzhiyun dev_err(&spi->dev,
188*4882a593Smuzhiyun "can't write data with the following length: %d\n",
189*4882a593Smuzhiyun len);
190*4882a593Smuzhiyun ret = -EINVAL;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return ret;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
wilc_spi_rx(struct wilc * wilc,u8 * rb,u32 rlen)196*4882a593Smuzhiyun static int wilc_spi_rx(struct wilc *wilc, u8 *rb, u32 rlen)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
199*4882a593Smuzhiyun int ret;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (rlen > 0) {
202*4882a593Smuzhiyun struct spi_message msg;
203*4882a593Smuzhiyun struct spi_transfer tr = {
204*4882a593Smuzhiyun .rx_buf = rb,
205*4882a593Smuzhiyun .len = rlen,
206*4882a593Smuzhiyun .delay = {
207*4882a593Smuzhiyun .value = 0,
208*4882a593Smuzhiyun .unit = SPI_DELAY_UNIT_USECS
209*4882a593Smuzhiyun },
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun char *t_buffer = kzalloc(rlen, GFP_KERNEL);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (!t_buffer)
215*4882a593Smuzhiyun return -ENOMEM;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun tr.tx_buf = t_buffer;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun memset(&msg, 0, sizeof(msg));
220*4882a593Smuzhiyun spi_message_init(&msg);
221*4882a593Smuzhiyun msg.spi = spi;
222*4882a593Smuzhiyun msg.is_dma_mapped = USE_SPI_DMA;
223*4882a593Smuzhiyun spi_message_add_tail(&tr, &msg);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ret = spi_sync(spi, &msg);
226*4882a593Smuzhiyun if (ret < 0)
227*4882a593Smuzhiyun dev_err(&spi->dev, "SPI transaction failed\n");
228*4882a593Smuzhiyun kfree(t_buffer);
229*4882a593Smuzhiyun } else {
230*4882a593Smuzhiyun dev_err(&spi->dev,
231*4882a593Smuzhiyun "can't read data with the following length: %u\n",
232*4882a593Smuzhiyun rlen);
233*4882a593Smuzhiyun ret = -EINVAL;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return ret;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
wilc_spi_tx_rx(struct wilc * wilc,u8 * wb,u8 * rb,u32 rlen)239*4882a593Smuzhiyun static int wilc_spi_tx_rx(struct wilc *wilc, u8 *wb, u8 *rb, u32 rlen)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
242*4882a593Smuzhiyun int ret;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (rlen > 0) {
245*4882a593Smuzhiyun struct spi_message msg;
246*4882a593Smuzhiyun struct spi_transfer tr = {
247*4882a593Smuzhiyun .rx_buf = rb,
248*4882a593Smuzhiyun .tx_buf = wb,
249*4882a593Smuzhiyun .len = rlen,
250*4882a593Smuzhiyun .bits_per_word = 8,
251*4882a593Smuzhiyun .delay = {
252*4882a593Smuzhiyun .value = 0,
253*4882a593Smuzhiyun .unit = SPI_DELAY_UNIT_USECS
254*4882a593Smuzhiyun },
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun memset(&msg, 0, sizeof(msg));
259*4882a593Smuzhiyun spi_message_init(&msg);
260*4882a593Smuzhiyun msg.spi = spi;
261*4882a593Smuzhiyun msg.is_dma_mapped = USE_SPI_DMA;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun spi_message_add_tail(&tr, &msg);
264*4882a593Smuzhiyun ret = spi_sync(spi, &msg);
265*4882a593Smuzhiyun if (ret < 0)
266*4882a593Smuzhiyun dev_err(&spi->dev, "SPI transaction failed\n");
267*4882a593Smuzhiyun } else {
268*4882a593Smuzhiyun dev_err(&spi->dev,
269*4882a593Smuzhiyun "can't read data with the following length: %u\n",
270*4882a593Smuzhiyun rlen);
271*4882a593Smuzhiyun ret = -EINVAL;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return ret;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
spi_data_write(struct wilc * wilc,u8 * b,u32 sz)277*4882a593Smuzhiyun static int spi_data_write(struct wilc *wilc, u8 *b, u32 sz)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
280*4882a593Smuzhiyun struct wilc_spi *spi_priv = wilc->bus_data;
281*4882a593Smuzhiyun int ix, nbytes;
282*4882a593Smuzhiyun int result = 0;
283*4882a593Smuzhiyun u8 cmd, order, crc[2] = {0};
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun * Data
287*4882a593Smuzhiyun */
288*4882a593Smuzhiyun ix = 0;
289*4882a593Smuzhiyun do {
290*4882a593Smuzhiyun if (sz <= DATA_PKT_SZ) {
291*4882a593Smuzhiyun nbytes = sz;
292*4882a593Smuzhiyun order = 0x3;
293*4882a593Smuzhiyun } else {
294*4882a593Smuzhiyun nbytes = DATA_PKT_SZ;
295*4882a593Smuzhiyun if (ix == 0)
296*4882a593Smuzhiyun order = 0x1;
297*4882a593Smuzhiyun else
298*4882a593Smuzhiyun order = 0x02;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /*
302*4882a593Smuzhiyun * Write command
303*4882a593Smuzhiyun */
304*4882a593Smuzhiyun cmd = 0xf0;
305*4882a593Smuzhiyun cmd |= order;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (wilc_spi_tx(wilc, &cmd, 1)) {
308*4882a593Smuzhiyun dev_err(&spi->dev,
309*4882a593Smuzhiyun "Failed data block cmd write, bus error...\n");
310*4882a593Smuzhiyun result = -EINVAL;
311*4882a593Smuzhiyun break;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /*
315*4882a593Smuzhiyun * Write data
316*4882a593Smuzhiyun */
317*4882a593Smuzhiyun if (wilc_spi_tx(wilc, &b[ix], nbytes)) {
318*4882a593Smuzhiyun dev_err(&spi->dev,
319*4882a593Smuzhiyun "Failed data block write, bus error...\n");
320*4882a593Smuzhiyun result = -EINVAL;
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /*
325*4882a593Smuzhiyun * Write Crc
326*4882a593Smuzhiyun */
327*4882a593Smuzhiyun if (!spi_priv->crc_off) {
328*4882a593Smuzhiyun if (wilc_spi_tx(wilc, crc, 2)) {
329*4882a593Smuzhiyun dev_err(&spi->dev, "Failed data block crc write, bus error...\n");
330*4882a593Smuzhiyun result = -EINVAL;
331*4882a593Smuzhiyun break;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /*
336*4882a593Smuzhiyun * No need to wait for response
337*4882a593Smuzhiyun */
338*4882a593Smuzhiyun ix += nbytes;
339*4882a593Smuzhiyun sz -= nbytes;
340*4882a593Smuzhiyun } while (sz);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return result;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /********************************************
346*4882a593Smuzhiyun *
347*4882a593Smuzhiyun * Spi Internal Read/Write Function
348*4882a593Smuzhiyun *
349*4882a593Smuzhiyun ********************************************/
wilc_get_crc7(u8 * buffer,u32 len)350*4882a593Smuzhiyun static u8 wilc_get_crc7(u8 *buffer, u32 len)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun return crc7_be(0xfe, buffer, len);
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
wilc_spi_single_read(struct wilc * wilc,u8 cmd,u32 adr,void * b,u8 clockless)355*4882a593Smuzhiyun static int wilc_spi_single_read(struct wilc *wilc, u8 cmd, u32 adr, void *b,
356*4882a593Smuzhiyun u8 clockless)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
359*4882a593Smuzhiyun struct wilc_spi *spi_priv = wilc->bus_data;
360*4882a593Smuzhiyun u8 wb[32], rb[32];
361*4882a593Smuzhiyun int cmd_len, resp_len;
362*4882a593Smuzhiyun u8 crc[2];
363*4882a593Smuzhiyun struct wilc_spi_cmd *c;
364*4882a593Smuzhiyun struct wilc_spi_read_rsp_data *r;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun memset(wb, 0x0, sizeof(wb));
367*4882a593Smuzhiyun memset(rb, 0x0, sizeof(rb));
368*4882a593Smuzhiyun c = (struct wilc_spi_cmd *)wb;
369*4882a593Smuzhiyun c->cmd_type = cmd;
370*4882a593Smuzhiyun if (cmd == CMD_SINGLE_READ) {
371*4882a593Smuzhiyun c->u.simple_cmd.addr[0] = adr >> 16;
372*4882a593Smuzhiyun c->u.simple_cmd.addr[1] = adr >> 8;
373*4882a593Smuzhiyun c->u.simple_cmd.addr[2] = adr;
374*4882a593Smuzhiyun } else if (cmd == CMD_INTERNAL_READ) {
375*4882a593Smuzhiyun c->u.simple_cmd.addr[0] = adr >> 8;
376*4882a593Smuzhiyun if (clockless == 1)
377*4882a593Smuzhiyun c->u.simple_cmd.addr[0] |= BIT(7);
378*4882a593Smuzhiyun c->u.simple_cmd.addr[1] = adr;
379*4882a593Smuzhiyun c->u.simple_cmd.addr[2] = 0x0;
380*4882a593Smuzhiyun } else {
381*4882a593Smuzhiyun dev_err(&spi->dev, "cmd [%x] not supported\n", cmd);
382*4882a593Smuzhiyun return -EINVAL;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun cmd_len = offsetof(struct wilc_spi_cmd, u.simple_cmd.crc);
386*4882a593Smuzhiyun resp_len = sizeof(*r);
387*4882a593Smuzhiyun if (!spi_priv->crc_off) {
388*4882a593Smuzhiyun c->u.simple_cmd.crc[0] = wilc_get_crc7(wb, cmd_len);
389*4882a593Smuzhiyun cmd_len += 1;
390*4882a593Smuzhiyun resp_len += 2;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (cmd_len + resp_len > ARRAY_SIZE(wb)) {
394*4882a593Smuzhiyun dev_err(&spi->dev,
395*4882a593Smuzhiyun "spi buffer size too small (%d) (%d) (%zu)\n",
396*4882a593Smuzhiyun cmd_len, resp_len, ARRAY_SIZE(wb));
397*4882a593Smuzhiyun return -EINVAL;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (wilc_spi_tx_rx(wilc, wb, rb, cmd_len + resp_len)) {
401*4882a593Smuzhiyun dev_err(&spi->dev, "Failed cmd write, bus error...\n");
402*4882a593Smuzhiyun return -EINVAL;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun r = (struct wilc_spi_read_rsp_data *)&rb[cmd_len];
406*4882a593Smuzhiyun if (r->rsp_cmd_type != cmd) {
407*4882a593Smuzhiyun dev_err(&spi->dev,
408*4882a593Smuzhiyun "Failed cmd response, cmd (%02x), resp (%02x)\n",
409*4882a593Smuzhiyun cmd, r->rsp_cmd_type);
410*4882a593Smuzhiyun return -EINVAL;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (r->status != WILC_SPI_COMMAND_STAT_SUCCESS) {
414*4882a593Smuzhiyun dev_err(&spi->dev, "Failed cmd state response state (%02x)\n",
415*4882a593Smuzhiyun r->status);
416*4882a593Smuzhiyun return -EINVAL;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun if (WILC_GET_RESP_HDR_START(r->resp_header) != 0xf) {
420*4882a593Smuzhiyun dev_err(&spi->dev, "Error, data read response (%02x)\n",
421*4882a593Smuzhiyun r->resp_header);
422*4882a593Smuzhiyun return -EINVAL;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun if (b)
426*4882a593Smuzhiyun memcpy(b, r->resp_data, 4);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (!spi_priv->crc_off)
429*4882a593Smuzhiyun memcpy(crc, r->crc, 2);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
wilc_spi_write_cmd(struct wilc * wilc,u8 cmd,u32 adr,u32 data,u8 clockless)434*4882a593Smuzhiyun static int wilc_spi_write_cmd(struct wilc *wilc, u8 cmd, u32 adr, u32 data,
435*4882a593Smuzhiyun u8 clockless)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
438*4882a593Smuzhiyun struct wilc_spi *spi_priv = wilc->bus_data;
439*4882a593Smuzhiyun u8 wb[32], rb[32];
440*4882a593Smuzhiyun int cmd_len, resp_len;
441*4882a593Smuzhiyun struct wilc_spi_cmd *c;
442*4882a593Smuzhiyun struct wilc_spi_rsp_data *r;
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun memset(wb, 0x0, sizeof(wb));
445*4882a593Smuzhiyun memset(rb, 0x0, sizeof(rb));
446*4882a593Smuzhiyun c = (struct wilc_spi_cmd *)wb;
447*4882a593Smuzhiyun c->cmd_type = cmd;
448*4882a593Smuzhiyun if (cmd == CMD_INTERNAL_WRITE) {
449*4882a593Smuzhiyun c->u.internal_w_cmd.addr[0] = adr >> 8;
450*4882a593Smuzhiyun if (clockless == 1)
451*4882a593Smuzhiyun c->u.internal_w_cmd.addr[0] |= BIT(7);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun c->u.internal_w_cmd.addr[1] = adr;
454*4882a593Smuzhiyun c->u.internal_w_cmd.data = cpu_to_be32(data);
455*4882a593Smuzhiyun cmd_len = offsetof(struct wilc_spi_cmd, u.internal_w_cmd.crc);
456*4882a593Smuzhiyun if (!spi_priv->crc_off)
457*4882a593Smuzhiyun c->u.internal_w_cmd.crc[0] = wilc_get_crc7(wb, cmd_len);
458*4882a593Smuzhiyun } else if (cmd == CMD_SINGLE_WRITE) {
459*4882a593Smuzhiyun c->u.w_cmd.addr[0] = adr >> 16;
460*4882a593Smuzhiyun c->u.w_cmd.addr[1] = adr >> 8;
461*4882a593Smuzhiyun c->u.w_cmd.addr[2] = adr;
462*4882a593Smuzhiyun c->u.w_cmd.data = cpu_to_be32(data);
463*4882a593Smuzhiyun cmd_len = offsetof(struct wilc_spi_cmd, u.w_cmd.crc);
464*4882a593Smuzhiyun if (!spi_priv->crc_off)
465*4882a593Smuzhiyun c->u.w_cmd.crc[0] = wilc_get_crc7(wb, cmd_len);
466*4882a593Smuzhiyun } else {
467*4882a593Smuzhiyun dev_err(&spi->dev, "write cmd [%x] not supported\n", cmd);
468*4882a593Smuzhiyun return -EINVAL;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (!spi_priv->crc_off)
472*4882a593Smuzhiyun cmd_len += 1;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun resp_len = sizeof(*r);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if (cmd_len + resp_len > ARRAY_SIZE(wb)) {
477*4882a593Smuzhiyun dev_err(&spi->dev,
478*4882a593Smuzhiyun "spi buffer size too small (%d) (%d) (%zu)\n",
479*4882a593Smuzhiyun cmd_len, resp_len, ARRAY_SIZE(wb));
480*4882a593Smuzhiyun return -EINVAL;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (wilc_spi_tx_rx(wilc, wb, rb, cmd_len + resp_len)) {
484*4882a593Smuzhiyun dev_err(&spi->dev, "Failed cmd write, bus error...\n");
485*4882a593Smuzhiyun return -EINVAL;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun r = (struct wilc_spi_rsp_data *)&rb[cmd_len];
489*4882a593Smuzhiyun if (r->rsp_cmd_type != cmd) {
490*4882a593Smuzhiyun dev_err(&spi->dev,
491*4882a593Smuzhiyun "Failed cmd response, cmd (%02x), resp (%02x)\n",
492*4882a593Smuzhiyun cmd, r->rsp_cmd_type);
493*4882a593Smuzhiyun return -EINVAL;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (r->status != WILC_SPI_COMMAND_STAT_SUCCESS) {
497*4882a593Smuzhiyun dev_err(&spi->dev, "Failed cmd state response state (%02x)\n",
498*4882a593Smuzhiyun r->status);
499*4882a593Smuzhiyun return -EINVAL;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun return 0;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
wilc_spi_dma_rw(struct wilc * wilc,u8 cmd,u32 adr,u8 * b,u32 sz)505*4882a593Smuzhiyun static int wilc_spi_dma_rw(struct wilc *wilc, u8 cmd, u32 adr, u8 *b, u32 sz)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
508*4882a593Smuzhiyun struct wilc_spi *spi_priv = wilc->bus_data;
509*4882a593Smuzhiyun u8 wb[32], rb[32];
510*4882a593Smuzhiyun int cmd_len, resp_len;
511*4882a593Smuzhiyun int retry, ix = 0;
512*4882a593Smuzhiyun u8 crc[2];
513*4882a593Smuzhiyun struct wilc_spi_cmd *c;
514*4882a593Smuzhiyun struct wilc_spi_rsp_data *r;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun memset(wb, 0x0, sizeof(wb));
517*4882a593Smuzhiyun memset(rb, 0x0, sizeof(rb));
518*4882a593Smuzhiyun c = (struct wilc_spi_cmd *)wb;
519*4882a593Smuzhiyun c->cmd_type = cmd;
520*4882a593Smuzhiyun if (cmd == CMD_DMA_WRITE || cmd == CMD_DMA_READ) {
521*4882a593Smuzhiyun c->u.dma_cmd.addr[0] = adr >> 16;
522*4882a593Smuzhiyun c->u.dma_cmd.addr[1] = adr >> 8;
523*4882a593Smuzhiyun c->u.dma_cmd.addr[2] = adr;
524*4882a593Smuzhiyun c->u.dma_cmd.size[0] = sz >> 8;
525*4882a593Smuzhiyun c->u.dma_cmd.size[1] = sz;
526*4882a593Smuzhiyun cmd_len = offsetof(struct wilc_spi_cmd, u.dma_cmd.crc);
527*4882a593Smuzhiyun if (!spi_priv->crc_off)
528*4882a593Smuzhiyun c->u.dma_cmd.crc[0] = wilc_get_crc7(wb, cmd_len);
529*4882a593Smuzhiyun } else if (cmd == CMD_DMA_EXT_WRITE || cmd == CMD_DMA_EXT_READ) {
530*4882a593Smuzhiyun c->u.dma_cmd_ext.addr[0] = adr >> 16;
531*4882a593Smuzhiyun c->u.dma_cmd_ext.addr[1] = adr >> 8;
532*4882a593Smuzhiyun c->u.dma_cmd_ext.addr[2] = adr;
533*4882a593Smuzhiyun c->u.dma_cmd_ext.size[0] = sz >> 16;
534*4882a593Smuzhiyun c->u.dma_cmd_ext.size[1] = sz >> 8;
535*4882a593Smuzhiyun c->u.dma_cmd_ext.size[2] = sz;
536*4882a593Smuzhiyun cmd_len = offsetof(struct wilc_spi_cmd, u.dma_cmd_ext.crc);
537*4882a593Smuzhiyun if (!spi_priv->crc_off)
538*4882a593Smuzhiyun c->u.dma_cmd_ext.crc[0] = wilc_get_crc7(wb, cmd_len);
539*4882a593Smuzhiyun } else {
540*4882a593Smuzhiyun dev_err(&spi->dev, "dma read write cmd [%x] not supported\n",
541*4882a593Smuzhiyun cmd);
542*4882a593Smuzhiyun return -EINVAL;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun if (!spi_priv->crc_off)
545*4882a593Smuzhiyun cmd_len += 1;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun resp_len = sizeof(*r);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (cmd_len + resp_len > ARRAY_SIZE(wb)) {
550*4882a593Smuzhiyun dev_err(&spi->dev, "spi buffer size too small (%d)(%d) (%zu)\n",
551*4882a593Smuzhiyun cmd_len, resp_len, ARRAY_SIZE(wb));
552*4882a593Smuzhiyun return -EINVAL;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun if (wilc_spi_tx_rx(wilc, wb, rb, cmd_len + resp_len)) {
556*4882a593Smuzhiyun dev_err(&spi->dev, "Failed cmd write, bus error...\n");
557*4882a593Smuzhiyun return -EINVAL;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun r = (struct wilc_spi_rsp_data *)&rb[cmd_len];
561*4882a593Smuzhiyun if (r->rsp_cmd_type != cmd) {
562*4882a593Smuzhiyun dev_err(&spi->dev,
563*4882a593Smuzhiyun "Failed cmd response, cmd (%02x), resp (%02x)\n",
564*4882a593Smuzhiyun cmd, r->rsp_cmd_type);
565*4882a593Smuzhiyun return -EINVAL;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun if (r->status != WILC_SPI_COMMAND_STAT_SUCCESS) {
569*4882a593Smuzhiyun dev_err(&spi->dev, "Failed cmd state response state (%02x)\n",
570*4882a593Smuzhiyun r->status);
571*4882a593Smuzhiyun return -EINVAL;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun if (cmd == CMD_DMA_WRITE || cmd == CMD_DMA_EXT_WRITE)
575*4882a593Smuzhiyun return 0;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun while (sz > 0) {
578*4882a593Smuzhiyun int nbytes;
579*4882a593Smuzhiyun u8 rsp;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun if (sz <= DATA_PKT_SZ)
582*4882a593Smuzhiyun nbytes = sz;
583*4882a593Smuzhiyun else
584*4882a593Smuzhiyun nbytes = DATA_PKT_SZ;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /*
587*4882a593Smuzhiyun * Data Response header
588*4882a593Smuzhiyun */
589*4882a593Smuzhiyun retry = 100;
590*4882a593Smuzhiyun do {
591*4882a593Smuzhiyun if (wilc_spi_rx(wilc, &rsp, 1)) {
592*4882a593Smuzhiyun dev_err(&spi->dev,
593*4882a593Smuzhiyun "Failed resp read, bus err\n");
594*4882a593Smuzhiyun return -EINVAL;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun if (WILC_GET_RESP_HDR_START(rsp) == 0xf)
597*4882a593Smuzhiyun break;
598*4882a593Smuzhiyun } while (retry--);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /*
601*4882a593Smuzhiyun * Read bytes
602*4882a593Smuzhiyun */
603*4882a593Smuzhiyun if (wilc_spi_rx(wilc, &b[ix], nbytes)) {
604*4882a593Smuzhiyun dev_err(&spi->dev,
605*4882a593Smuzhiyun "Failed block read, bus err\n");
606*4882a593Smuzhiyun return -EINVAL;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /*
610*4882a593Smuzhiyun * Read Crc
611*4882a593Smuzhiyun */
612*4882a593Smuzhiyun if (!spi_priv->crc_off && wilc_spi_rx(wilc, crc, 2)) {
613*4882a593Smuzhiyun dev_err(&spi->dev,
614*4882a593Smuzhiyun "Failed block crc read, bus err\n");
615*4882a593Smuzhiyun return -EINVAL;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun ix += nbytes;
619*4882a593Smuzhiyun sz -= nbytes;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
wilc_spi_read_reg(struct wilc * wilc,u32 addr,u32 * data)624*4882a593Smuzhiyun static int wilc_spi_read_reg(struct wilc *wilc, u32 addr, u32 *data)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
627*4882a593Smuzhiyun int result;
628*4882a593Smuzhiyun u8 cmd = CMD_SINGLE_READ;
629*4882a593Smuzhiyun u8 clockless = 0;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun if (addr < WILC_SPI_CLOCKLESS_ADDR_LIMIT) {
632*4882a593Smuzhiyun /* Clockless register */
633*4882a593Smuzhiyun cmd = CMD_INTERNAL_READ;
634*4882a593Smuzhiyun clockless = 1;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun result = wilc_spi_single_read(wilc, cmd, addr, data, clockless);
638*4882a593Smuzhiyun if (result) {
639*4882a593Smuzhiyun dev_err(&spi->dev, "Failed cmd, read reg (%08x)...\n", addr);
640*4882a593Smuzhiyun return result;
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun le32_to_cpus(data);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun return 0;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
wilc_spi_read(struct wilc * wilc,u32 addr,u8 * buf,u32 size)648*4882a593Smuzhiyun static int wilc_spi_read(struct wilc *wilc, u32 addr, u8 *buf, u32 size)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
651*4882a593Smuzhiyun int result;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun if (size <= 4)
654*4882a593Smuzhiyun return -EINVAL;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun result = wilc_spi_dma_rw(wilc, CMD_DMA_EXT_READ, addr, buf, size);
657*4882a593Smuzhiyun if (result) {
658*4882a593Smuzhiyun dev_err(&spi->dev, "Failed cmd, read block (%08x)...\n", addr);
659*4882a593Smuzhiyun return result;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun return 0;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
spi_internal_write(struct wilc * wilc,u32 adr,u32 dat)665*4882a593Smuzhiyun static int spi_internal_write(struct wilc *wilc, u32 adr, u32 dat)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
668*4882a593Smuzhiyun int result;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun result = wilc_spi_write_cmd(wilc, CMD_INTERNAL_WRITE, adr, dat, 0);
671*4882a593Smuzhiyun if (result) {
672*4882a593Smuzhiyun dev_err(&spi->dev, "Failed internal write cmd...\n");
673*4882a593Smuzhiyun return result;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun return 0;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
spi_internal_read(struct wilc * wilc,u32 adr,u32 * data)679*4882a593Smuzhiyun static int spi_internal_read(struct wilc *wilc, u32 adr, u32 *data)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
682*4882a593Smuzhiyun int result;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun result = wilc_spi_single_read(wilc, CMD_INTERNAL_READ, adr, data, 0);
685*4882a593Smuzhiyun if (result) {
686*4882a593Smuzhiyun dev_err(&spi->dev, "Failed internal read cmd...\n");
687*4882a593Smuzhiyun return result;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun le32_to_cpus(data);
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun return 0;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun /********************************************
696*4882a593Smuzhiyun *
697*4882a593Smuzhiyun * Spi interfaces
698*4882a593Smuzhiyun *
699*4882a593Smuzhiyun ********************************************/
700*4882a593Smuzhiyun
wilc_spi_write_reg(struct wilc * wilc,u32 addr,u32 data)701*4882a593Smuzhiyun static int wilc_spi_write_reg(struct wilc *wilc, u32 addr, u32 data)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
704*4882a593Smuzhiyun int result;
705*4882a593Smuzhiyun u8 cmd = CMD_SINGLE_WRITE;
706*4882a593Smuzhiyun u8 clockless = 0;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun if (addr < WILC_SPI_CLOCKLESS_ADDR_LIMIT) {
709*4882a593Smuzhiyun /* Clockless register */
710*4882a593Smuzhiyun cmd = CMD_INTERNAL_WRITE;
711*4882a593Smuzhiyun clockless = 1;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun result = wilc_spi_write_cmd(wilc, cmd, addr, data, clockless);
715*4882a593Smuzhiyun if (result) {
716*4882a593Smuzhiyun dev_err(&spi->dev, "Failed cmd, write reg (%08x)...\n", addr);
717*4882a593Smuzhiyun return result;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun return 0;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
wilc_spi_write(struct wilc * wilc,u32 addr,u8 * buf,u32 size)723*4882a593Smuzhiyun static int wilc_spi_write(struct wilc *wilc, u32 addr, u8 *buf, u32 size)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
726*4882a593Smuzhiyun int result;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /*
729*4882a593Smuzhiyun * has to be greated than 4
730*4882a593Smuzhiyun */
731*4882a593Smuzhiyun if (size <= 4)
732*4882a593Smuzhiyun return -EINVAL;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun result = wilc_spi_dma_rw(wilc, CMD_DMA_EXT_WRITE, addr, NULL, size);
735*4882a593Smuzhiyun if (result) {
736*4882a593Smuzhiyun dev_err(&spi->dev,
737*4882a593Smuzhiyun "Failed cmd, write block (%08x)...\n", addr);
738*4882a593Smuzhiyun return result;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /*
742*4882a593Smuzhiyun * Data
743*4882a593Smuzhiyun */
744*4882a593Smuzhiyun result = spi_data_write(wilc, buf, size);
745*4882a593Smuzhiyun if (result) {
746*4882a593Smuzhiyun dev_err(&spi->dev, "Failed block data write...\n");
747*4882a593Smuzhiyun return result;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun return 0;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /********************************************
754*4882a593Smuzhiyun *
755*4882a593Smuzhiyun * Bus interfaces
756*4882a593Smuzhiyun *
757*4882a593Smuzhiyun ********************************************/
758*4882a593Smuzhiyun
wilc_spi_deinit(struct wilc * wilc)759*4882a593Smuzhiyun static int wilc_spi_deinit(struct wilc *wilc)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun /*
762*4882a593Smuzhiyun * TODO:
763*4882a593Smuzhiyun */
764*4882a593Smuzhiyun return 0;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
wilc_spi_init(struct wilc * wilc,bool resume)767*4882a593Smuzhiyun static int wilc_spi_init(struct wilc *wilc, bool resume)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
770*4882a593Smuzhiyun struct wilc_spi *spi_priv = wilc->bus_data;
771*4882a593Smuzhiyun u32 reg;
772*4882a593Smuzhiyun u32 chipid;
773*4882a593Smuzhiyun static int isinit;
774*4882a593Smuzhiyun int ret;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun if (isinit) {
777*4882a593Smuzhiyun ret = wilc_spi_read_reg(wilc, WILC_CHIPID, &chipid);
778*4882a593Smuzhiyun if (ret)
779*4882a593Smuzhiyun dev_err(&spi->dev, "Fail cmd read chip id...\n");
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun return ret;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /*
785*4882a593Smuzhiyun * configure protocol
786*4882a593Smuzhiyun */
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /*
789*4882a593Smuzhiyun * TODO: We can remove the CRC trials if there is a definite
790*4882a593Smuzhiyun * way to reset
791*4882a593Smuzhiyun */
792*4882a593Smuzhiyun /* the SPI to it's initial value. */
793*4882a593Smuzhiyun ret = spi_internal_read(wilc, WILC_SPI_PROTOCOL_OFFSET, ®);
794*4882a593Smuzhiyun if (ret) {
795*4882a593Smuzhiyun /*
796*4882a593Smuzhiyun * Read failed. Try with CRC off. This might happen when module
797*4882a593Smuzhiyun * is removed but chip isn't reset
798*4882a593Smuzhiyun */
799*4882a593Smuzhiyun spi_priv->crc_off = 1;
800*4882a593Smuzhiyun dev_err(&spi->dev,
801*4882a593Smuzhiyun "Failed read with CRC on, retrying with CRC off\n");
802*4882a593Smuzhiyun ret = spi_internal_read(wilc, WILC_SPI_PROTOCOL_OFFSET, ®);
803*4882a593Smuzhiyun if (ret) {
804*4882a593Smuzhiyun /*
805*4882a593Smuzhiyun * Read failed with both CRC on and off,
806*4882a593Smuzhiyun * something went bad
807*4882a593Smuzhiyun */
808*4882a593Smuzhiyun dev_err(&spi->dev, "Failed internal read protocol\n");
809*4882a593Smuzhiyun return ret;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun if (spi_priv->crc_off == 0) {
813*4882a593Smuzhiyun reg &= ~0xc; /* disable crc checking */
814*4882a593Smuzhiyun reg &= ~0x70;
815*4882a593Smuzhiyun reg |= (0x5 << 4);
816*4882a593Smuzhiyun ret = spi_internal_write(wilc, WILC_SPI_PROTOCOL_OFFSET, reg);
817*4882a593Smuzhiyun if (ret) {
818*4882a593Smuzhiyun dev_err(&spi->dev,
819*4882a593Smuzhiyun "[wilc spi %d]: Failed internal write reg\n",
820*4882a593Smuzhiyun __LINE__);
821*4882a593Smuzhiyun return ret;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun spi_priv->crc_off = 1;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /*
827*4882a593Smuzhiyun * make sure can read back chip id correctly
828*4882a593Smuzhiyun */
829*4882a593Smuzhiyun ret = wilc_spi_read_reg(wilc, WILC_CHIPID, &chipid);
830*4882a593Smuzhiyun if (ret) {
831*4882a593Smuzhiyun dev_err(&spi->dev, "Fail cmd read chip id...\n");
832*4882a593Smuzhiyun return ret;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun isinit = 1;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun return 0;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
wilc_spi_read_size(struct wilc * wilc,u32 * size)840*4882a593Smuzhiyun static int wilc_spi_read_size(struct wilc *wilc, u32 *size)
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun int ret;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun ret = spi_internal_read(wilc,
845*4882a593Smuzhiyun WILC_SPI_INT_STATUS - WILC_SPI_REG_BASE, size);
846*4882a593Smuzhiyun *size = FIELD_GET(IRQ_DMA_WD_CNT_MASK, *size);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun return ret;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
wilc_spi_read_int(struct wilc * wilc,u32 * int_status)851*4882a593Smuzhiyun static int wilc_spi_read_int(struct wilc *wilc, u32 *int_status)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun return spi_internal_read(wilc, WILC_SPI_INT_STATUS - WILC_SPI_REG_BASE,
854*4882a593Smuzhiyun int_status);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
wilc_spi_clear_int_ext(struct wilc * wilc,u32 val)857*4882a593Smuzhiyun static int wilc_spi_clear_int_ext(struct wilc *wilc, u32 val)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun return spi_internal_write(wilc, WILC_SPI_INT_CLEAR - WILC_SPI_REG_BASE,
860*4882a593Smuzhiyun val);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun
wilc_spi_sync_ext(struct wilc * wilc,int nint)863*4882a593Smuzhiyun static int wilc_spi_sync_ext(struct wilc *wilc, int nint)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun struct spi_device *spi = to_spi_device(wilc->dev);
866*4882a593Smuzhiyun u32 reg;
867*4882a593Smuzhiyun int ret, i;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun if (nint > MAX_NUM_INT) {
870*4882a593Smuzhiyun dev_err(&spi->dev, "Too many interrupts (%d)...\n", nint);
871*4882a593Smuzhiyun return -EINVAL;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /*
875*4882a593Smuzhiyun * interrupt pin mux select
876*4882a593Smuzhiyun */
877*4882a593Smuzhiyun ret = wilc_spi_read_reg(wilc, WILC_PIN_MUX_0, ®);
878*4882a593Smuzhiyun if (ret) {
879*4882a593Smuzhiyun dev_err(&spi->dev, "Failed read reg (%08x)...\n",
880*4882a593Smuzhiyun WILC_PIN_MUX_0);
881*4882a593Smuzhiyun return ret;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun reg |= BIT(8);
884*4882a593Smuzhiyun ret = wilc_spi_write_reg(wilc, WILC_PIN_MUX_0, reg);
885*4882a593Smuzhiyun if (ret) {
886*4882a593Smuzhiyun dev_err(&spi->dev, "Failed write reg (%08x)...\n",
887*4882a593Smuzhiyun WILC_PIN_MUX_0);
888*4882a593Smuzhiyun return ret;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun /*
892*4882a593Smuzhiyun * interrupt enable
893*4882a593Smuzhiyun */
894*4882a593Smuzhiyun ret = wilc_spi_read_reg(wilc, WILC_INTR_ENABLE, ®);
895*4882a593Smuzhiyun if (ret) {
896*4882a593Smuzhiyun dev_err(&spi->dev, "Failed read reg (%08x)...\n",
897*4882a593Smuzhiyun WILC_INTR_ENABLE);
898*4882a593Smuzhiyun return ret;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun for (i = 0; (i < 5) && (nint > 0); i++, nint--)
902*4882a593Smuzhiyun reg |= (BIT((27 + i)));
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun ret = wilc_spi_write_reg(wilc, WILC_INTR_ENABLE, reg);
905*4882a593Smuzhiyun if (ret) {
906*4882a593Smuzhiyun dev_err(&spi->dev, "Failed write reg (%08x)...\n",
907*4882a593Smuzhiyun WILC_INTR_ENABLE);
908*4882a593Smuzhiyun return ret;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun if (nint) {
911*4882a593Smuzhiyun ret = wilc_spi_read_reg(wilc, WILC_INTR2_ENABLE, ®);
912*4882a593Smuzhiyun if (ret) {
913*4882a593Smuzhiyun dev_err(&spi->dev, "Failed read reg (%08x)...\n",
914*4882a593Smuzhiyun WILC_INTR2_ENABLE);
915*4882a593Smuzhiyun return ret;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun for (i = 0; (i < 3) && (nint > 0); i++, nint--)
919*4882a593Smuzhiyun reg |= BIT(i);
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun ret = wilc_spi_read_reg(wilc, WILC_INTR2_ENABLE, ®);
922*4882a593Smuzhiyun if (ret) {
923*4882a593Smuzhiyun dev_err(&spi->dev, "Failed write reg (%08x)...\n",
924*4882a593Smuzhiyun WILC_INTR2_ENABLE);
925*4882a593Smuzhiyun return ret;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun return 0;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /* Global spi HIF function table */
933*4882a593Smuzhiyun static const struct wilc_hif_func wilc_hif_spi = {
934*4882a593Smuzhiyun .hif_init = wilc_spi_init,
935*4882a593Smuzhiyun .hif_deinit = wilc_spi_deinit,
936*4882a593Smuzhiyun .hif_read_reg = wilc_spi_read_reg,
937*4882a593Smuzhiyun .hif_write_reg = wilc_spi_write_reg,
938*4882a593Smuzhiyun .hif_block_rx = wilc_spi_read,
939*4882a593Smuzhiyun .hif_block_tx = wilc_spi_write,
940*4882a593Smuzhiyun .hif_read_int = wilc_spi_read_int,
941*4882a593Smuzhiyun .hif_clear_int_ext = wilc_spi_clear_int_ext,
942*4882a593Smuzhiyun .hif_read_size = wilc_spi_read_size,
943*4882a593Smuzhiyun .hif_block_tx_ext = wilc_spi_write,
944*4882a593Smuzhiyun .hif_block_rx_ext = wilc_spi_read,
945*4882a593Smuzhiyun .hif_sync_ext = wilc_spi_sync_ext,
946*4882a593Smuzhiyun };
947