xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/mediatek/mt7601u/regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2014 Felix Fietkau <nbd@openwrt.org>
4*4882a593Smuzhiyun  * Copyright (C) 2015 Jakub Kicinski <kubakici@wp.pl>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __MT76_REGS_H
8*4882a593Smuzhiyun #define __MT76_REGS_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define MT_ASIC_VERSION			0x0000
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define MT76XX_REV_E3		0x22
15*4882a593Smuzhiyun #define MT76XX_REV_E4		0x33
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define MT_CMB_CTRL			0x0020
18*4882a593Smuzhiyun #define MT_CMB_CTRL_XTAL_RDY		BIT(22)
19*4882a593Smuzhiyun #define MT_CMB_CTRL_PLL_LD		BIT(23)
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define MT_EFUSE_CTRL			0x0024
22*4882a593Smuzhiyun #define MT_EFUSE_CTRL_AOUT		GENMASK(5, 0)
23*4882a593Smuzhiyun #define MT_EFUSE_CTRL_MODE		GENMASK(7, 6)
24*4882a593Smuzhiyun #define MT_EFUSE_CTRL_LDO_OFF_TIME	GENMASK(13, 8)
25*4882a593Smuzhiyun #define MT_EFUSE_CTRL_LDO_ON_TIME	GENMASK(15, 14)
26*4882a593Smuzhiyun #define MT_EFUSE_CTRL_AIN		GENMASK(25, 16)
27*4882a593Smuzhiyun #define MT_EFUSE_CTRL_KICK		BIT(30)
28*4882a593Smuzhiyun #define MT_EFUSE_CTRL_SEL		BIT(31)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define MT_EFUSE_DATA_BASE		0x0028
31*4882a593Smuzhiyun #define MT_EFUSE_DATA(_n)		(MT_EFUSE_DATA_BASE + ((_n) << 2))
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define MT_COEXCFG0			0x0040
34*4882a593Smuzhiyun #define MT_COEXCFG0_COEX_EN		BIT(0)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL		0x0080
37*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_WLAN_EN	BIT(0)
38*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_WLAN_CLK_EN	BIT(1)
39*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_WLAN_RESET_RF	BIT(2)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_WLAN_RESET	BIT(3) /* MT76x0 */
42*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_CSR_F20M_CKEN	BIT(3) /* MT76x2 */
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_PCIE_CLK_REQ	BIT(4)
45*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_FRC_WL_ANT_SEL	BIT(5)
46*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_INV_ANT_SEL	BIT(6)
47*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_WAKE_HOST	BIT(7)
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_THERM_RST	BIT(8) /* MT76x2 */
50*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_THERM_CKEN	BIT(9) /* MT76x2 */
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_GPIO_IN	GENMASK(15, 8) /* MT76x0 */
53*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_GPIO_OUT	GENMASK(23, 16) /* MT76x0 */
54*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_GPIO_OUT_EN	GENMASK(31, 24) /* MT76x0 */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define MT_XO_CTRL0			0x0100
57*4882a593Smuzhiyun #define MT_XO_CTRL1			0x0104
58*4882a593Smuzhiyun #define MT_XO_CTRL2			0x0108
59*4882a593Smuzhiyun #define MT_XO_CTRL3			0x010c
60*4882a593Smuzhiyun #define MT_XO_CTRL4			0x0110
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define MT_XO_CTRL5			0x0114
63*4882a593Smuzhiyun #define MT_XO_CTRL5_C2_VAL		GENMASK(14, 8)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define MT_XO_CTRL6			0x0118
66*4882a593Smuzhiyun #define MT_XO_CTRL6_C2_CTRL		GENMASK(14, 8)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define MT_XO_CTRL7			0x011c
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL		0x10148
71*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_MTCMOS_PWR_UP	BIT(0)
72*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_PWR_ACK	BIT(12)
73*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_PWR_ACK_S	BIT(13)
74*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_BBP_MEM_PD	GENMASK(19, 16)
75*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_PBF_MEM_PD	BIT(20)
76*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_FCE_MEM_PD	BIT(21)
77*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_TSO_MEM_PD	BIT(22)
78*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_BBP_MEM_RB	BIT(24)
79*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_PBF_MEM_RB	BIT(25)
80*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_FCE_MEM_RB	BIT(26)
81*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_TSO_MEM_RB	BIT(27)
82*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_STATE_UP	BIT(28)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define MT_INT_SOURCE_CSR		0x0200
85*4882a593Smuzhiyun #define MT_INT_MASK_CSR			0x0204
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define MT_INT_RX_DONE(_n)		BIT(_n)
88*4882a593Smuzhiyun #define MT_INT_RX_DONE_ALL		GENMASK(1, 0)
89*4882a593Smuzhiyun #define MT_INT_TX_DONE_ALL		GENMASK(13, 4)
90*4882a593Smuzhiyun #define MT_INT_TX_DONE(_n)		BIT(_n + 4)
91*4882a593Smuzhiyun #define MT_INT_RX_COHERENT		BIT(16)
92*4882a593Smuzhiyun #define MT_INT_TX_COHERENT		BIT(17)
93*4882a593Smuzhiyun #define MT_INT_ANY_COHERENT		BIT(18)
94*4882a593Smuzhiyun #define MT_INT_MCU_CMD			BIT(19)
95*4882a593Smuzhiyun #define MT_INT_TBTT			BIT(20)
96*4882a593Smuzhiyun #define MT_INT_PRE_TBTT			BIT(21)
97*4882a593Smuzhiyun #define MT_INT_TX_STAT			BIT(22)
98*4882a593Smuzhiyun #define MT_INT_AUTO_WAKEUP		BIT(23)
99*4882a593Smuzhiyun #define MT_INT_GPTIMER			BIT(24)
100*4882a593Smuzhiyun #define MT_INT_RXDELAYINT		BIT(26)
101*4882a593Smuzhiyun #define MT_INT_TXDELAYINT		BIT(27)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG		0x0208
104*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_TX_DMA_EN	BIT(0)
105*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_TX_DMA_BUSY	BIT(1)
106*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_RX_DMA_EN	BIT(2)
107*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_RX_DMA_BUSY	BIT(3)
108*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_DMA_BURST_SIZE	GENMASK(5, 4)
109*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE	BIT(6)
110*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_BIG_ENDIAN	BIT(7)
111*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_HDR_SEG_LEN	GENMASK(15, 8)
112*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_CLK_GATE_DIS	BIT(30)
113*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_RX_2B_OFFSET	BIT(31)
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define MT_WPDMA_RST_IDX		0x020c
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define MT_WPDMA_DELAY_INT_CFG		0x0210
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define MT_WMM_AIFSN		0x0214
120*4882a593Smuzhiyun #define MT_WMM_AIFSN_MASK		GENMASK(3, 0)
121*4882a593Smuzhiyun #define MT_WMM_AIFSN_SHIFT(_n)		((_n) * 4)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define MT_WMM_CWMIN		0x0218
124*4882a593Smuzhiyun #define MT_WMM_CWMIN_MASK		GENMASK(3, 0)
125*4882a593Smuzhiyun #define MT_WMM_CWMIN_SHIFT(_n)		((_n) * 4)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define MT_WMM_CWMAX		0x021c
128*4882a593Smuzhiyun #define MT_WMM_CWMAX_MASK		GENMASK(3, 0)
129*4882a593Smuzhiyun #define MT_WMM_CWMAX_SHIFT(_n)		((_n) * 4)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define MT_WMM_TXOP_BASE		0x0220
132*4882a593Smuzhiyun #define MT_WMM_TXOP(_n)			(MT_WMM_TXOP_BASE + (((_n) / 2) << 2))
133*4882a593Smuzhiyun #define MT_WMM_TXOP_SHIFT(_n)		((_n & 1) * 16)
134*4882a593Smuzhiyun #define MT_WMM_TXOP_MASK		GENMASK(15, 0)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define MT_FCE_DMA_ADDR			0x0230
137*4882a593Smuzhiyun #define MT_FCE_DMA_LEN			0x0234
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define MT_USB_DMA_CFG			0x238
140*4882a593Smuzhiyun #define MT_USB_DMA_CFG_RX_BULK_AGG_TOUT	GENMASK(7, 0)
141*4882a593Smuzhiyun #define MT_USB_DMA_CFG_RX_BULK_AGG_LMT	GENMASK(15, 8)
142*4882a593Smuzhiyun #define MT_USB_DMA_CFG_PHY_CLR		BIT(16)
143*4882a593Smuzhiyun #define MT_USB_DMA_CFG_TX_CLR		BIT(19)
144*4882a593Smuzhiyun #define MT_USB_DMA_CFG_TXOP_HALT	BIT(20)
145*4882a593Smuzhiyun #define MT_USB_DMA_CFG_RX_BULK_AGG_EN	BIT(21)
146*4882a593Smuzhiyun #define MT_USB_DMA_CFG_RX_BULK_EN	BIT(22)
147*4882a593Smuzhiyun #define MT_USB_DMA_CFG_TX_BULK_EN	BIT(23)
148*4882a593Smuzhiyun #define MT_USB_DMA_CFG_UDMA_RX_WL_DROP	BIT(25)
149*4882a593Smuzhiyun #define MT_USB_DMA_CFG_EP_OUT_VALID	GENMASK(29, 27)
150*4882a593Smuzhiyun #define MT_USB_DMA_CFG_RX_BUSY		BIT(30)
151*4882a593Smuzhiyun #define MT_USB_DMA_CFG_TX_BUSY		BIT(31)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define MT_TSO_CTRL			0x0250
154*4882a593Smuzhiyun #define MT_HEADER_TRANS_CTRL_REG	0x0260
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define MT_US_CYC_CFG			0x02a4
157*4882a593Smuzhiyun #define MT_US_CYC_CNT			GENMASK(7, 0)
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define MT_TX_RING_BASE			0x0300
160*4882a593Smuzhiyun #define MT_RX_RING_BASE			0x03c0
161*4882a593Smuzhiyun #define MT_RING_SIZE			0x10
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define MT_TX_HW_QUEUE_MCU		8
164*4882a593Smuzhiyun #define MT_TX_HW_QUEUE_MGMT		9
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define MT_PBF_SYS_CTRL			0x0400
167*4882a593Smuzhiyun #define MT_PBF_SYS_CTRL_MCU_RESET	BIT(0)
168*4882a593Smuzhiyun #define MT_PBF_SYS_CTRL_DMA_RESET	BIT(1)
169*4882a593Smuzhiyun #define MT_PBF_SYS_CTRL_MAC_RESET	BIT(2)
170*4882a593Smuzhiyun #define MT_PBF_SYS_CTRL_PBF_RESET	BIT(3)
171*4882a593Smuzhiyun #define MT_PBF_SYS_CTRL_ASY_RESET	BIT(4)
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define MT_PBF_CFG			0x0404
174*4882a593Smuzhiyun #define MT_PBF_CFG_TX0Q_EN		BIT(0)
175*4882a593Smuzhiyun #define MT_PBF_CFG_TX1Q_EN		BIT(1)
176*4882a593Smuzhiyun #define MT_PBF_CFG_TX2Q_EN		BIT(2)
177*4882a593Smuzhiyun #define MT_PBF_CFG_TX3Q_EN		BIT(3)
178*4882a593Smuzhiyun #define MT_PBF_CFG_RX0Q_EN		BIT(4)
179*4882a593Smuzhiyun #define MT_PBF_CFG_RX_DROP_EN		BIT(8)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define MT_PBF_TX_MAX_PCNT		0x0408
182*4882a593Smuzhiyun #define MT_PBF_RX_MAX_PCNT		0x040c
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define MT_BCN_OFFSET_BASE		0x041c
185*4882a593Smuzhiyun #define MT_BCN_OFFSET(_n)		(MT_BCN_OFFSET_BASE + ((_n) << 2))
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define MT_RXQ_STA			0x0430
188*4882a593Smuzhiyun #define MT_TXQ_STA			0x0434
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define	MT_RF_CSR_CFG			0x0500
191*4882a593Smuzhiyun #define MT_RF_CSR_CFG_DATA		GENMASK(7, 0)
192*4882a593Smuzhiyun #define MT_RF_CSR_CFG_REG_ID		GENMASK(13, 8)
193*4882a593Smuzhiyun #define MT_RF_CSR_CFG_REG_BANK		GENMASK(17, 14)
194*4882a593Smuzhiyun #define MT_RF_CSR_CFG_WR		BIT(30)
195*4882a593Smuzhiyun #define MT_RF_CSR_CFG_KICK		BIT(31)
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define MT_RF_BYPASS_0			0x0504
198*4882a593Smuzhiyun #define MT_RF_BYPASS_1			0x0508
199*4882a593Smuzhiyun #define MT_RF_SETTING_0			0x050c
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define MT_RF_DATA_WRITE		0x0524
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define MT_RF_CTRL			0x0528
204*4882a593Smuzhiyun #define MT_RF_CTRL_ADDR			GENMASK(11, 0)
205*4882a593Smuzhiyun #define MT_RF_CTRL_WRITE		BIT(12)
206*4882a593Smuzhiyun #define MT_RF_CTRL_BUSY			BIT(13)
207*4882a593Smuzhiyun #define MT_RF_CTRL_IDX			BIT(16)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define MT_RF_DATA_READ			0x052c
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define MT_FCE_PSE_CTRL			0x0800
212*4882a593Smuzhiyun #define MT_FCE_PARAMETERS		0x0804
213*4882a593Smuzhiyun #define MT_FCE_CSO			0x0808
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define MT_FCE_L2_STUFF			0x080c
216*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_HT_L2_EN	BIT(0)
217*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_QOS_L2_EN	BIT(1)
218*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_RX_STUFF_EN	BIT(2)
219*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_TX_STUFF_EN	BIT(3)
220*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_WR_MPDU_LEN_EN	BIT(4)
221*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_MVINV_BSWAP	BIT(5)
222*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_TS_CMD_QSEL_EN	GENMASK(15, 8)
223*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_TS_LEN_EN	GENMASK(23, 16)
224*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_OTHER_PORT	GENMASK(25, 24)
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #define MT_FCE_WLAN_FLOW_CONTROL1	0x0824
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define MT_TX_CPU_FROM_FCE_BASE_PTR	0x09a0
229*4882a593Smuzhiyun #define MT_TX_CPU_FROM_FCE_MAX_COUNT	0x09a4
230*4882a593Smuzhiyun #define MT_TX_CPU_FROM_FCE_CPU_DESC_IDX	0x09a8
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #define MT_FCE_PDMA_GLOBAL_CONF		0x09c4
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #define MT_PAUSE_ENABLE_CONTROL1	0x0a38
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define MT_FCE_SKIP_FS			0x0a6c
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define MT_MAC_CSR0			0x1000
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #define MT_MAC_SYS_CTRL			0x1004
241*4882a593Smuzhiyun #define MT_MAC_SYS_CTRL_RESET_CSR	BIT(0)
242*4882a593Smuzhiyun #define MT_MAC_SYS_CTRL_RESET_BBP	BIT(1)
243*4882a593Smuzhiyun #define MT_MAC_SYS_CTRL_ENABLE_TX	BIT(2)
244*4882a593Smuzhiyun #define MT_MAC_SYS_CTRL_ENABLE_RX	BIT(3)
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #define MT_MAC_ADDR_DW0			0x1008
247*4882a593Smuzhiyun #define MT_MAC_ADDR_DW1			0x100c
248*4882a593Smuzhiyun #define MT_MAC_ADDR_DW1_U2ME_MASK	GENMASK(23, 16)
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define MT_MAC_BSSID_DW0		0x1010
251*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1		0x1014
252*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1_ADDR		GENMASK(15, 0)
253*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1_MBSS_MODE	GENMASK(17, 16)
254*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1_MBEACON_N	GENMASK(20, 18)
255*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1_MBSS_LOCAL_BIT	BIT(21)
256*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1_MBSS_MODE_B2	BIT(22)
257*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1_MBEACON_N_B3	BIT(23)
258*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1_MBSS_IDX_BYTE	GENMASK(26, 24)
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #define MT_MAX_LEN_CFG			0x1018
261*4882a593Smuzhiyun #define MT_MAX_LEN_CFG_AMPDU		GENMASK(13, 12)
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #define MT_BBP_CSR_CFG			0x101c
264*4882a593Smuzhiyun #define MT_BBP_CSR_CFG_VAL		GENMASK(7, 0)
265*4882a593Smuzhiyun #define MT_BBP_CSR_CFG_REG_NUM		GENMASK(15, 8)
266*4882a593Smuzhiyun #define MT_BBP_CSR_CFG_READ		BIT(16)
267*4882a593Smuzhiyun #define MT_BBP_CSR_CFG_BUSY		BIT(17)
268*4882a593Smuzhiyun #define MT_BBP_CSR_CFG_PAR_DUR		BIT(18)
269*4882a593Smuzhiyun #define MT_BBP_CSR_CFG_RW_MODE		BIT(19)
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #define MT_AMPDU_MAX_LEN_20M1S		0x1030
272*4882a593Smuzhiyun #define MT_AMPDU_MAX_LEN_20M2S		0x1034
273*4882a593Smuzhiyun #define MT_AMPDU_MAX_LEN_40M1S		0x1038
274*4882a593Smuzhiyun #define MT_AMPDU_MAX_LEN_40M2S		0x103c
275*4882a593Smuzhiyun #define MT_AMPDU_MAX_LEN		0x1040
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun #define MT_WCID_DROP_BASE		0x106c
278*4882a593Smuzhiyun #define MT_WCID_DROP(_n)		(MT_WCID_DROP_BASE + ((_n) >> 5) * 4)
279*4882a593Smuzhiyun #define MT_WCID_DROP_MASK(_n)		BIT((_n) % 32)
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun #define MT_BCN_BYPASS_MASK		0x108c
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun #define MT_MAC_APC_BSSID_BASE		0x1090
284*4882a593Smuzhiyun #define MT_MAC_APC_BSSID_L(_n)		(MT_MAC_APC_BSSID_BASE + ((_n) * 8))
285*4882a593Smuzhiyun #define MT_MAC_APC_BSSID_H(_n)		(MT_MAC_APC_BSSID_BASE + ((_n) * 8 + 4))
286*4882a593Smuzhiyun #define MT_MAC_APC_BSSID_H_ADDR		GENMASK(15, 0)
287*4882a593Smuzhiyun #define MT_MAC_APC_BSSID0_H_EN		BIT(16)
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #define MT_XIFS_TIME_CFG		0x1100
290*4882a593Smuzhiyun #define MT_XIFS_TIME_CFG_CCK_SIFS	GENMASK(7, 0)
291*4882a593Smuzhiyun #define MT_XIFS_TIME_CFG_OFDM_SIFS	GENMASK(15, 8)
292*4882a593Smuzhiyun #define MT_XIFS_TIME_CFG_OFDM_XIFS	GENMASK(19, 16)
293*4882a593Smuzhiyun #define MT_XIFS_TIME_CFG_EIFS		GENMASK(28, 20)
294*4882a593Smuzhiyun #define MT_XIFS_TIME_CFG_BB_RXEND_EN	BIT(29)
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun #define MT_BKOFF_SLOT_CFG		0x1104
297*4882a593Smuzhiyun #define MT_BKOFF_SLOT_CFG_SLOTTIME	GENMASK(7, 0)
298*4882a593Smuzhiyun #define MT_BKOFF_SLOT_CFG_CC_DELAY	GENMASK(11, 8)
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun #define MT_BEACON_TIME_CFG		0x1114
301*4882a593Smuzhiyun #define MT_BEACON_TIME_CFG_INTVAL	GENMASK(15, 0)
302*4882a593Smuzhiyun #define MT_BEACON_TIME_CFG_TIMER_EN	BIT(16)
303*4882a593Smuzhiyun #define MT_BEACON_TIME_CFG_SYNC_MODE	GENMASK(18, 17)
304*4882a593Smuzhiyun #define MT_BEACON_TIME_CFG_TBTT_EN	BIT(19)
305*4882a593Smuzhiyun #define MT_BEACON_TIME_CFG_BEACON_TX	BIT(20)
306*4882a593Smuzhiyun #define MT_BEACON_TIME_CFG_TSF_COMP	GENMASK(31, 24)
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define MT_TBTT_SYNC_CFG		0x1118
309*4882a593Smuzhiyun #define MT_TBTT_TIMER_CFG		0x1124
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define MT_INT_TIMER_CFG		0x1128
312*4882a593Smuzhiyun #define MT_INT_TIMER_CFG_PRE_TBTT	GENMASK(15, 0)
313*4882a593Smuzhiyun #define MT_INT_TIMER_CFG_GP_TIMER	GENMASK(31, 16)
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun #define MT_INT_TIMER_EN			0x112c
316*4882a593Smuzhiyun #define MT_INT_TIMER_EN_PRE_TBTT_EN	BIT(0)
317*4882a593Smuzhiyun #define MT_INT_TIMER_EN_GP_TIMER_EN	BIT(1)
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun #define MT_MAC_STATUS			0x1200
320*4882a593Smuzhiyun #define MT_MAC_STATUS_TX		BIT(0)
321*4882a593Smuzhiyun #define MT_MAC_STATUS_RX		BIT(1)
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define MT_PWR_PIN_CFG			0x1204
324*4882a593Smuzhiyun #define MT_AUX_CLK_CFG			0x120c
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun #define MT_BB_PA_MODE_CFG0		0x1214
327*4882a593Smuzhiyun #define MT_BB_PA_MODE_CFG1		0x1218
328*4882a593Smuzhiyun #define MT_RF_PA_MODE_CFG0		0x121c
329*4882a593Smuzhiyun #define MT_RF_PA_MODE_CFG1		0x1220
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define MT_RF_PA_MODE_ADJ0		0x1228
332*4882a593Smuzhiyun #define MT_RF_PA_MODE_ADJ1		0x122c
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun #define MT_DACCLK_EN_DLY_CFG		0x1264
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #define MT_EDCA_CFG_BASE		0x1300
337*4882a593Smuzhiyun #define MT_EDCA_CFG_AC(_n)		(MT_EDCA_CFG_BASE + ((_n) << 2))
338*4882a593Smuzhiyun #define MT_EDCA_CFG_TXOP		GENMASK(7, 0)
339*4882a593Smuzhiyun #define MT_EDCA_CFG_AIFSN		GENMASK(11, 8)
340*4882a593Smuzhiyun #define MT_EDCA_CFG_CWMIN		GENMASK(15, 12)
341*4882a593Smuzhiyun #define MT_EDCA_CFG_CWMAX		GENMASK(19, 16)
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #define MT_TX_PWR_CFG_0			0x1314
344*4882a593Smuzhiyun #define MT_TX_PWR_CFG_1			0x1318
345*4882a593Smuzhiyun #define MT_TX_PWR_CFG_2			0x131c
346*4882a593Smuzhiyun #define MT_TX_PWR_CFG_3			0x1320
347*4882a593Smuzhiyun #define MT_TX_PWR_CFG_4			0x1324
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #define MT_TX_BAND_CFG			0x132c
350*4882a593Smuzhiyun #define MT_TX_BAND_CFG_UPPER_40M	BIT(0)
351*4882a593Smuzhiyun #define MT_TX_BAND_CFG_5G		BIT(1)
352*4882a593Smuzhiyun #define MT_TX_BAND_CFG_2G		BIT(2)
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define MT_HT_FBK_TO_LEGACY		0x1384
355*4882a593Smuzhiyun #define MT_TX_MPDU_ADJ_INT		0x1388
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #define MT_TX_PWR_CFG_7			0x13d4
358*4882a593Smuzhiyun #define MT_TX_PWR_CFG_8			0x13d8
359*4882a593Smuzhiyun #define MT_TX_PWR_CFG_9			0x13dc
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun #define MT_TX_SW_CFG0			0x1330
362*4882a593Smuzhiyun #define MT_TX_SW_CFG1			0x1334
363*4882a593Smuzhiyun #define MT_TX_SW_CFG2			0x1338
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun #define MT_TXOP_CTRL_CFG		0x1340
366*4882a593Smuzhiyun #define MT_TXOP_TRUN_EN			GENMASK(5, 0)
367*4882a593Smuzhiyun #define MT_TXOP_EXT_CCA_DLY		GENMASK(15, 8)
368*4882a593Smuzhiyun #define MT_TXOP_CTRL
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #define MT_TX_RTS_CFG			0x1344
371*4882a593Smuzhiyun #define MT_TX_RTS_CFG_RETRY_LIMIT	GENMASK(7, 0)
372*4882a593Smuzhiyun #define MT_TX_RTS_CFG_THRESH		GENMASK(23, 8)
373*4882a593Smuzhiyun #define MT_TX_RTS_FALLBACK		BIT(24)
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun #define MT_TX_TIMEOUT_CFG		0x1348
376*4882a593Smuzhiyun #define MT_TX_RETRY_CFG			0x134c
377*4882a593Smuzhiyun #define MT_TX_LINK_CFG			0x1350
378*4882a593Smuzhiyun #define MT_HT_FBK_CFG0			0x1354
379*4882a593Smuzhiyun #define MT_HT_FBK_CFG1			0x1358
380*4882a593Smuzhiyun #define MT_LG_FBK_CFG0			0x135c
381*4882a593Smuzhiyun #define MT_LG_FBK_CFG1			0x1360
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun #define MT_CCK_PROT_CFG			0x1364
384*4882a593Smuzhiyun #define MT_OFDM_PROT_CFG		0x1368
385*4882a593Smuzhiyun #define MT_MM20_PROT_CFG		0x136c
386*4882a593Smuzhiyun #define MT_MM40_PROT_CFG		0x1370
387*4882a593Smuzhiyun #define MT_GF20_PROT_CFG		0x1374
388*4882a593Smuzhiyun #define MT_GF40_PROT_CFG		0x1378
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun #define MT_PROT_RATE			GENMASK(15, 0)
391*4882a593Smuzhiyun #define MT_PROT_CTRL_RTS_CTS		BIT(16)
392*4882a593Smuzhiyun #define MT_PROT_CTRL_CTS2SELF		BIT(17)
393*4882a593Smuzhiyun #define MT_PROT_NAV_SHORT		BIT(18)
394*4882a593Smuzhiyun #define MT_PROT_NAV_LONG		BIT(19)
395*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_CCK		BIT(20)
396*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_OFDM		BIT(21)
397*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_MM20		BIT(22)
398*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_MM40		BIT(23)
399*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_GF20		BIT(24)
400*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_GF40		BIT(25)
401*4882a593Smuzhiyun #define MT_PROT_RTS_THR_EN		BIT(26)
402*4882a593Smuzhiyun #define MT_PROT_RATE_CCK_11		0x0003
403*4882a593Smuzhiyun #define MT_PROT_RATE_OFDM_6		0x4000
404*4882a593Smuzhiyun #define MT_PROT_RATE_OFDM_24		0x4004
405*4882a593Smuzhiyun #define MT_PROT_RATE_DUP_OFDM_24	0x4084
406*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_ALL		GENMASK(25, 20)
407*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_BW20		(MT_PROT_TXOP_ALLOW_ALL &	\
408*4882a593Smuzhiyun 					 ~MT_PROT_TXOP_ALLOW_MM40 &	\
409*4882a593Smuzhiyun 					 ~MT_PROT_TXOP_ALLOW_GF40)
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun #define MT_EXP_ACK_TIME			0x1380
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun #define MT_TX_PWR_CFG_0_EXT		0x1390
414*4882a593Smuzhiyun #define MT_TX_PWR_CFG_1_EXT		0x1394
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun #define MT_TX_FBK_LIMIT			0x1398
417*4882a593Smuzhiyun #define MT_TX_FBK_LIMIT_MPDU_FBK	GENMASK(7, 0)
418*4882a593Smuzhiyun #define MT_TX_FBK_LIMIT_AMPDU_FBK	GENMASK(15, 8)
419*4882a593Smuzhiyun #define MT_TX_FBK_LIMIT_MPDU_UP_CLEAR	BIT(16)
420*4882a593Smuzhiyun #define MT_TX_FBK_LIMIT_AMPDU_UP_CLEAR	BIT(17)
421*4882a593Smuzhiyun #define MT_TX_FBK_LIMIT_RATE_LUT	BIT(18)
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun #define MT_TX0_RF_GAIN_CORR		0x13a0
424*4882a593Smuzhiyun #define MT_TX1_RF_GAIN_CORR		0x13a4
425*4882a593Smuzhiyun #define MT_TX0_RF_GAIN_ATTEN		0x13a8
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun #define MT_TX_ALC_CFG_0			0x13b0
428*4882a593Smuzhiyun #define MT_TX_ALC_CFG_0_CH_INIT_0	GENMASK(5, 0)
429*4882a593Smuzhiyun #define MT_TX_ALC_CFG_0_CH_INIT_1	GENMASK(13, 8)
430*4882a593Smuzhiyun #define MT_TX_ALC_CFG_0_LIMIT_0		GENMASK(21, 16)
431*4882a593Smuzhiyun #define MT_TX_ALC_CFG_0_LIMIT_1		GENMASK(29, 24)
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun #define MT_TX_ALC_CFG_1			0x13b4
434*4882a593Smuzhiyun #define MT_TX_ALC_CFG_1_TEMP_COMP	GENMASK(5, 0)
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun #define MT_TX_ALC_CFG_2			0x13a8
437*4882a593Smuzhiyun #define MT_TX_ALC_CFG_2_TEMP_COMP	GENMASK(5, 0)
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun #define MT_TX0_BB_GAIN_ATTEN		0x13c0
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun #define MT_TX_ALC_VGA3			0x13c8
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun #define MT_TX_PROT_CFG6			0x13e0
444*4882a593Smuzhiyun #define MT_TX_PROT_CFG7			0x13e4
445*4882a593Smuzhiyun #define MT_TX_PROT_CFG8			0x13e8
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun #define MT_PIFS_TX_CFG			0x13ec
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun #define MT_RX_FILTR_CFG			0x1400
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_CRC_ERR		BIT(0)
452*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_PHY_ERR		BIT(1)
453*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_PROMISC		BIT(2)
454*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_OTHER_BSS	BIT(3)
455*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_VER_ERR		BIT(4)
456*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_MCAST		BIT(5)
457*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_BCAST		BIT(6)
458*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_DUP		BIT(7)
459*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_CFACK		BIT(8)
460*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_CFEND		BIT(9)
461*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_ACK		BIT(10)
462*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_CTS		BIT(11)
463*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_RTS		BIT(12)
464*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_PSPOLL		BIT(13)
465*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_BA		BIT(14)
466*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_BAR		BIT(15)
467*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_CTRL_RSV	BIT(16)
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun #define MT_AUTO_RSP_CFG			0x1404
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun #define MT_AUTO_RSP_PREAMB_SHORT	BIT(4)
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun #define MT_LEGACY_BASIC_RATE		0x1408
474*4882a593Smuzhiyun #define MT_HT_BASIC_RATE		0x140c
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun #define MT_RX_PARSER_CFG		0x1418
477*4882a593Smuzhiyun #define MT_RX_PARSER_RX_SET_NAV_ALL	BIT(0)
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun #define MT_EXT_CCA_CFG			0x141c
480*4882a593Smuzhiyun #define MT_EXT_CCA_CFG_CCA0		GENMASK(1, 0)
481*4882a593Smuzhiyun #define MT_EXT_CCA_CFG_CCA1		GENMASK(3, 2)
482*4882a593Smuzhiyun #define MT_EXT_CCA_CFG_CCA2		GENMASK(5, 4)
483*4882a593Smuzhiyun #define MT_EXT_CCA_CFG_CCA3		GENMASK(7, 6)
484*4882a593Smuzhiyun #define MT_EXT_CCA_CFG_CCA_MASK		GENMASK(11, 8)
485*4882a593Smuzhiyun #define MT_EXT_CCA_CFG_ED_CCA_MASK	GENMASK(15, 12)
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun #define MT_TX_SW_CFG3			0x1478
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #define MT_PN_PAD_MODE			0x150c
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun #define MT_TXOP_HLDR_ET			0x1608
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun #define MT_PROT_AUTO_TX_CFG		0x1648
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun #define MT_RX_STA_CNT0			0x1700
496*4882a593Smuzhiyun #define MT_RX_STA_CNT1			0x1704
497*4882a593Smuzhiyun #define MT_RX_STA_CNT2			0x1708
498*4882a593Smuzhiyun #define MT_TX_STA_CNT0			0x170c
499*4882a593Smuzhiyun #define MT_TX_STA_CNT1			0x1710
500*4882a593Smuzhiyun #define MT_TX_STA_CNT2			0x1714
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun /* Vendor driver defines content of the second word of STAT_FIFO as follows:
503*4882a593Smuzhiyun  *	MT_TX_STAT_FIFO_RATE		GENMASK(26, 16)
504*4882a593Smuzhiyun  *	MT_TX_STAT_FIFO_ETXBF		BIT(27)
505*4882a593Smuzhiyun  *	MT_TX_STAT_FIFO_SND		BIT(28)
506*4882a593Smuzhiyun  *	MT_TX_STAT_FIFO_ITXBF		BIT(29)
507*4882a593Smuzhiyun  * However, tests show that b16-31 have the same layout as TXWI rate_ctl
508*4882a593Smuzhiyun  * with rate set to rate at which frame was acked.
509*4882a593Smuzhiyun  */
510*4882a593Smuzhiyun #define MT_TX_STAT_FIFO			0x1718
511*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_VALID		BIT(0)
512*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_PID_TYPE	GENMASK(4, 1)
513*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_SUCCESS		BIT(5)
514*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_AGGR		BIT(6)
515*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_ACKREQ		BIT(7)
516*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_WCID		GENMASK(15, 8)
517*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_RATE		GENMASK(31, 16)
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun #define MT_TX_AGG_STAT			0x171c
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun #define MT_TX_AGG_CNT_BASE0		0x1720
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun #define MT_MPDU_DENSITY_CNT		0x1740
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun #define MT_TX_AGG_CNT_BASE1		0x174c
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun #define MT_TX_AGG_CNT(_id)		((_id) < 8 ?			\
528*4882a593Smuzhiyun 					 MT_TX_AGG_CNT_BASE0 + ((_id) << 2) : \
529*4882a593Smuzhiyun 					 MT_TX_AGG_CNT_BASE1 + ((_id - 8) << 2))
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_EXT		0x1798
532*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_EXT_RETRY	GENMASK(7, 0)
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun #define MT_BBP_CORE_BASE		0x2000
535*4882a593Smuzhiyun #define MT_BBP_IBI_BASE			0x2100
536*4882a593Smuzhiyun #define MT_BBP_AGC_BASE			0x2300
537*4882a593Smuzhiyun #define MT_BBP_TXC_BASE			0x2400
538*4882a593Smuzhiyun #define MT_BBP_RXC_BASE			0x2500
539*4882a593Smuzhiyun #define MT_BBP_TXO_BASE			0x2600
540*4882a593Smuzhiyun #define MT_BBP_TXBE_BASE		0x2700
541*4882a593Smuzhiyun #define MT_BBP_RXFE_BASE		0x2800
542*4882a593Smuzhiyun #define MT_BBP_RXO_BASE			0x2900
543*4882a593Smuzhiyun #define MT_BBP_DFS_BASE			0x2a00
544*4882a593Smuzhiyun #define MT_BBP_TR_BASE			0x2b00
545*4882a593Smuzhiyun #define MT_BBP_CAL_BASE			0x2c00
546*4882a593Smuzhiyun #define MT_BBP_DSC_BASE			0x2e00
547*4882a593Smuzhiyun #define MT_BBP_PFMU_BASE		0x2f00
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun #define MT_BBP(_type, _n)		(MT_BBP_##_type##_BASE + ((_n) << 2))
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun #define MT_BBP_CORE_R1_BW		GENMASK(4, 3)
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun #define MT_BBP_AGC_R0_CTRL_CHAN		GENMASK(9, 8)
554*4882a593Smuzhiyun #define MT_BBP_AGC_R0_BW		GENMASK(14, 12)
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun /* AGC, R4/R5 */
557*4882a593Smuzhiyun #define MT_BBP_AGC_LNA_GAIN		GENMASK(21, 16)
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun /* AGC, R8/R9 */
560*4882a593Smuzhiyun #define MT_BBP_AGC_GAIN			GENMASK(14, 8)
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun #define MT_BBP_AGC20_RSSI0		GENMASK(7, 0)
563*4882a593Smuzhiyun #define MT_BBP_AGC20_RSSI1		GENMASK(15, 8)
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun #define MT_BBP_TXBE_R0_CTRL_CHAN	GENMASK(1, 0)
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun #define MT_WCID_ADDR_BASE		0x1800
568*4882a593Smuzhiyun #define MT_WCID_ADDR(_n)		(MT_WCID_ADDR_BASE + (_n) * 8)
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun #define MT_SRAM_BASE			0x4000
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun #define MT_WCID_KEY_BASE		0x8000
573*4882a593Smuzhiyun #define MT_WCID_KEY(_n)			(MT_WCID_KEY_BASE + (_n) * 32)
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun #define MT_WCID_IV_BASE			0xa000
576*4882a593Smuzhiyun #define MT_WCID_IV(_n)			(MT_WCID_IV_BASE + (_n) * 8)
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun #define MT_WCID_ATTR_BASE		0xa800
579*4882a593Smuzhiyun #define MT_WCID_ATTR(_n)		(MT_WCID_ATTR_BASE + (_n) * 4)
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun #define MT_WCID_ATTR_PAIRWISE		BIT(0)
582*4882a593Smuzhiyun #define MT_WCID_ATTR_PKEY_MODE		GENMASK(3, 1)
583*4882a593Smuzhiyun #define MT_WCID_ATTR_BSS_IDX		GENMASK(6, 4)
584*4882a593Smuzhiyun #define MT_WCID_ATTR_RXWI_UDF		GENMASK(9, 7)
585*4882a593Smuzhiyun #define MT_WCID_ATTR_PKEY_MODE_EXT	BIT(10)
586*4882a593Smuzhiyun #define MT_WCID_ATTR_BSS_IDX_EXT	BIT(11)
587*4882a593Smuzhiyun #define MT_WCID_ATTR_WAPI_MCBC		BIT(15)
588*4882a593Smuzhiyun #define MT_WCID_ATTR_WAPI_KEYID		GENMASK(31, 24)
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun #define MT_SKEY_BASE_0			0xac00
591*4882a593Smuzhiyun #define MT_SKEY_BASE_1			0xb400
592*4882a593Smuzhiyun #define MT_SKEY_0(_bss, _idx)		\
593*4882a593Smuzhiyun 	(MT_SKEY_BASE_0 + (4 * (_bss) + _idx) * 32)
594*4882a593Smuzhiyun #define MT_SKEY_1(_bss, _idx)		\
595*4882a593Smuzhiyun 	(MT_SKEY_BASE_1 + (4 * ((_bss) & 7) + _idx) * 32)
596*4882a593Smuzhiyun #define MT_SKEY(_bss, _idx)		\
597*4882a593Smuzhiyun 	((_bss & 8) ? MT_SKEY_1(_bss, _idx) : MT_SKEY_0(_bss, _idx))
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun #define MT_SKEY_MODE_BASE_0		0xb000
600*4882a593Smuzhiyun #define MT_SKEY_MODE_BASE_1		0xb3f0
601*4882a593Smuzhiyun #define MT_SKEY_MODE_0(_bss)		\
602*4882a593Smuzhiyun 	(MT_SKEY_MODE_BASE_0 + ((_bss / 2) << 2))
603*4882a593Smuzhiyun #define MT_SKEY_MODE_1(_bss)		\
604*4882a593Smuzhiyun 	(MT_SKEY_MODE_BASE_1 + ((((_bss) & 7) / 2) << 2))
605*4882a593Smuzhiyun #define MT_SKEY_MODE(_bss)		\
606*4882a593Smuzhiyun 	((_bss & 8) ? MT_SKEY_MODE_1(_bss) : MT_SKEY_MODE_0(_bss))
607*4882a593Smuzhiyun #define MT_SKEY_MODE_MASK		GENMASK(3, 0)
608*4882a593Smuzhiyun #define MT_SKEY_MODE_SHIFT(_bss, _idx)	(4 * ((_idx) + 4 * (_bss & 1)))
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun #define MT_BEACON_BASE			0xc000
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun #define MT_TEMP_SENSOR			0x1d000
613*4882a593Smuzhiyun #define MT_TEMP_SENSOR_VAL		GENMASK(6, 0)
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun enum mt76_cipher_type {
616*4882a593Smuzhiyun 	MT_CIPHER_NONE,
617*4882a593Smuzhiyun 	MT_CIPHER_WEP40,
618*4882a593Smuzhiyun 	MT_CIPHER_WEP104,
619*4882a593Smuzhiyun 	MT_CIPHER_TKIP,
620*4882a593Smuzhiyun 	MT_CIPHER_AES_CCMP,
621*4882a593Smuzhiyun 	MT_CIPHER_CKIP40,
622*4882a593Smuzhiyun 	MT_CIPHER_CKIP104,
623*4882a593Smuzhiyun 	MT_CIPHER_CKIP128,
624*4882a593Smuzhiyun 	MT_CIPHER_WAPI,
625*4882a593Smuzhiyun };
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun #endif
628