xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/mediatek/mt7601u/init.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * (c) Copyright 2002-2010, Ralink Technology, Inc.
4*4882a593Smuzhiyun  * Copyright (C) 2014 Felix Fietkau <nbd@openwrt.org>
5*4882a593Smuzhiyun  * Copyright (C) 2015 Jakub Kicinski <kubakici@wp.pl>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "mt7601u.h"
9*4882a593Smuzhiyun #include "eeprom.h"
10*4882a593Smuzhiyun #include "trace.h"
11*4882a593Smuzhiyun #include "mcu.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "initvals.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static void
mt7601u_set_wlan_state(struct mt7601u_dev * dev,u32 val,bool enable)16*4882a593Smuzhiyun mt7601u_set_wlan_state(struct mt7601u_dev *dev, u32 val, bool enable)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun 	int i;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 	/* Note: we don't turn off WLAN_CLK because that makes the device
21*4882a593Smuzhiyun 	 *	 not respond properly on the probe path.
22*4882a593Smuzhiyun 	 *	 In case anyone (PSM?) wants to use this function we can
23*4882a593Smuzhiyun 	 *	 bring the clock stuff back and fixup the probe path.
24*4882a593Smuzhiyun 	 */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	if (enable)
27*4882a593Smuzhiyun 		val |= (MT_WLAN_FUN_CTRL_WLAN_EN |
28*4882a593Smuzhiyun 			MT_WLAN_FUN_CTRL_WLAN_CLK_EN);
29*4882a593Smuzhiyun 	else
30*4882a593Smuzhiyun 		val &= ~(MT_WLAN_FUN_CTRL_WLAN_EN);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	mt7601u_wr(dev, MT_WLAN_FUN_CTRL, val);
33*4882a593Smuzhiyun 	udelay(20);
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	if (enable) {
36*4882a593Smuzhiyun 		set_bit(MT7601U_STATE_WLAN_RUNNING, &dev->state);
37*4882a593Smuzhiyun 	} else {
38*4882a593Smuzhiyun 		clear_bit(MT7601U_STATE_WLAN_RUNNING, &dev->state);
39*4882a593Smuzhiyun 		return;
40*4882a593Smuzhiyun 	}
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	for (i = 200; i; i--) {
43*4882a593Smuzhiyun 		val = mt7601u_rr(dev, MT_CMB_CTRL);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 		if (val & MT_CMB_CTRL_XTAL_RDY && val & MT_CMB_CTRL_PLL_LD)
46*4882a593Smuzhiyun 			break;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 		udelay(20);
49*4882a593Smuzhiyun 	}
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/* Note: vendor driver tries to disable/enable wlan here and retry
52*4882a593Smuzhiyun 	 *       but the code which does it is so buggy it must have never
53*4882a593Smuzhiyun 	 *       triggered, so don't bother.
54*4882a593Smuzhiyun 	 */
55*4882a593Smuzhiyun 	if (!i)
56*4882a593Smuzhiyun 		dev_err(dev->dev, "Error: PLL and XTAL check failed!\n");
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
mt7601u_chip_onoff(struct mt7601u_dev * dev,bool enable,bool reset)59*4882a593Smuzhiyun static void mt7601u_chip_onoff(struct mt7601u_dev *dev, bool enable, bool reset)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	u32 val;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	mutex_lock(&dev->hw_atomic_mutex);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	val = mt7601u_rr(dev, MT_WLAN_FUN_CTRL);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (reset) {
68*4882a593Smuzhiyun 		val |= MT_WLAN_FUN_CTRL_GPIO_OUT_EN;
69*4882a593Smuzhiyun 		val &= ~MT_WLAN_FUN_CTRL_FRC_WL_ANT_SEL;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 		if (val & MT_WLAN_FUN_CTRL_WLAN_EN) {
72*4882a593Smuzhiyun 			val |= (MT_WLAN_FUN_CTRL_WLAN_RESET |
73*4882a593Smuzhiyun 				MT_WLAN_FUN_CTRL_WLAN_RESET_RF);
74*4882a593Smuzhiyun 			mt7601u_wr(dev, MT_WLAN_FUN_CTRL, val);
75*4882a593Smuzhiyun 			udelay(20);
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 			val &= ~(MT_WLAN_FUN_CTRL_WLAN_RESET |
78*4882a593Smuzhiyun 				 MT_WLAN_FUN_CTRL_WLAN_RESET_RF);
79*4882a593Smuzhiyun 		}
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	mt7601u_wr(dev, MT_WLAN_FUN_CTRL, val);
83*4882a593Smuzhiyun 	udelay(20);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	mt7601u_set_wlan_state(dev, val, enable);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	mutex_unlock(&dev->hw_atomic_mutex);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
mt7601u_reset_csr_bbp(struct mt7601u_dev * dev)90*4882a593Smuzhiyun static void mt7601u_reset_csr_bbp(struct mt7601u_dev *dev)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	mt7601u_wr(dev, MT_MAC_SYS_CTRL, (MT_MAC_SYS_CTRL_RESET_CSR |
93*4882a593Smuzhiyun 					  MT_MAC_SYS_CTRL_RESET_BBP));
94*4882a593Smuzhiyun 	mt7601u_wr(dev, MT_USB_DMA_CFG, 0);
95*4882a593Smuzhiyun 	msleep(1);
96*4882a593Smuzhiyun 	mt7601u_wr(dev, MT_MAC_SYS_CTRL, 0);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
mt7601u_init_usb_dma(struct mt7601u_dev * dev)99*4882a593Smuzhiyun static void mt7601u_init_usb_dma(struct mt7601u_dev *dev)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	u32 val;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	val = FIELD_PREP(MT_USB_DMA_CFG_RX_BULK_AGG_TOUT, MT_USB_AGGR_TIMEOUT) |
104*4882a593Smuzhiyun 	      FIELD_PREP(MT_USB_DMA_CFG_RX_BULK_AGG_LMT,
105*4882a593Smuzhiyun 			 MT_USB_AGGR_SIZE_LIMIT) |
106*4882a593Smuzhiyun 	      MT_USB_DMA_CFG_RX_BULK_EN |
107*4882a593Smuzhiyun 	      MT_USB_DMA_CFG_TX_BULK_EN;
108*4882a593Smuzhiyun 	if (dev->in_max_packet == 512)
109*4882a593Smuzhiyun 		val |= MT_USB_DMA_CFG_RX_BULK_AGG_EN;
110*4882a593Smuzhiyun 	mt7601u_wr(dev, MT_USB_DMA_CFG, val);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	val |= MT_USB_DMA_CFG_UDMA_RX_WL_DROP;
113*4882a593Smuzhiyun 	mt7601u_wr(dev, MT_USB_DMA_CFG, val);
114*4882a593Smuzhiyun 	val &= ~MT_USB_DMA_CFG_UDMA_RX_WL_DROP;
115*4882a593Smuzhiyun 	mt7601u_wr(dev, MT_USB_DMA_CFG, val);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
mt7601u_init_bbp(struct mt7601u_dev * dev)118*4882a593Smuzhiyun static int mt7601u_init_bbp(struct mt7601u_dev *dev)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	int ret;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	ret = mt7601u_wait_bbp_ready(dev);
123*4882a593Smuzhiyun 	if (ret)
124*4882a593Smuzhiyun 		return ret;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	ret = mt7601u_write_reg_pairs(dev, MT_MCU_MEMMAP_BBP, bbp_common_vals,
127*4882a593Smuzhiyun 				      ARRAY_SIZE(bbp_common_vals));
128*4882a593Smuzhiyun 	if (ret)
129*4882a593Smuzhiyun 		return ret;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return mt7601u_write_reg_pairs(dev, MT_MCU_MEMMAP_BBP, bbp_chip_vals,
132*4882a593Smuzhiyun 				       ARRAY_SIZE(bbp_chip_vals));
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun static void
mt76_init_beacon_offsets(struct mt7601u_dev * dev)136*4882a593Smuzhiyun mt76_init_beacon_offsets(struct mt7601u_dev *dev)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	u16 base = MT_BEACON_BASE;
139*4882a593Smuzhiyun 	u32 regs[4] = {};
140*4882a593Smuzhiyun 	int i;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	for (i = 0; i < 16; i++) {
143*4882a593Smuzhiyun 		u16 addr = dev->beacon_offsets[i];
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		regs[i / 4] |= ((addr - base) / 64) << (8 * (i % 4));
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
149*4882a593Smuzhiyun 		mt7601u_wr(dev, MT_BCN_OFFSET(i), regs[i]);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
mt7601u_write_mac_initvals(struct mt7601u_dev * dev)152*4882a593Smuzhiyun static int mt7601u_write_mac_initvals(struct mt7601u_dev *dev)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	int ret;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	ret = mt7601u_write_reg_pairs(dev, MT_MCU_MEMMAP_WLAN, mac_common_vals,
157*4882a593Smuzhiyun 				      ARRAY_SIZE(mac_common_vals));
158*4882a593Smuzhiyun 	if (ret)
159*4882a593Smuzhiyun 		return ret;
160*4882a593Smuzhiyun 	ret = mt7601u_write_reg_pairs(dev, MT_MCU_MEMMAP_WLAN,
161*4882a593Smuzhiyun 				      mac_chip_vals, ARRAY_SIZE(mac_chip_vals));
162*4882a593Smuzhiyun 	if (ret)
163*4882a593Smuzhiyun 		return ret;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	mt76_init_beacon_offsets(dev);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	mt7601u_wr(dev, MT_AUX_CLK_CFG, 0);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
mt7601u_init_wcid_mem(struct mt7601u_dev * dev)172*4882a593Smuzhiyun static int mt7601u_init_wcid_mem(struct mt7601u_dev *dev)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	u32 *vals;
175*4882a593Smuzhiyun 	int i, ret;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	vals = kmalloc(sizeof(*vals) * N_WCIDS * 2, GFP_KERNEL);
178*4882a593Smuzhiyun 	if (!vals)
179*4882a593Smuzhiyun 		return -ENOMEM;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	for (i = 0; i < N_WCIDS; i++)  {
182*4882a593Smuzhiyun 		vals[i * 2] = 0xffffffff;
183*4882a593Smuzhiyun 		vals[i * 2 + 1] = 0x00ffffff;
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	ret = mt7601u_burst_write_regs(dev, MT_WCID_ADDR_BASE,
187*4882a593Smuzhiyun 				       vals, N_WCIDS * 2);
188*4882a593Smuzhiyun 	kfree(vals);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	return ret;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
mt7601u_init_key_mem(struct mt7601u_dev * dev)193*4882a593Smuzhiyun static int mt7601u_init_key_mem(struct mt7601u_dev *dev)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	u32 vals[4] = {};
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return mt7601u_burst_write_regs(dev, MT_SKEY_MODE_BASE_0,
198*4882a593Smuzhiyun 					vals, ARRAY_SIZE(vals));
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
mt7601u_init_wcid_attr_mem(struct mt7601u_dev * dev)201*4882a593Smuzhiyun static int mt7601u_init_wcid_attr_mem(struct mt7601u_dev *dev)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	u32 *vals;
204*4882a593Smuzhiyun 	int i, ret;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	vals = kmalloc(sizeof(*vals) * N_WCIDS * 2, GFP_KERNEL);
207*4882a593Smuzhiyun 	if (!vals)
208*4882a593Smuzhiyun 		return -ENOMEM;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	for (i = 0; i < N_WCIDS * 2; i++)
211*4882a593Smuzhiyun 		vals[i] = 1;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	ret = mt7601u_burst_write_regs(dev, MT_WCID_ATTR_BASE,
214*4882a593Smuzhiyun 				       vals, N_WCIDS * 2);
215*4882a593Smuzhiyun 	kfree(vals);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	return ret;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
mt7601u_reset_counters(struct mt7601u_dev * dev)220*4882a593Smuzhiyun static void mt7601u_reset_counters(struct mt7601u_dev *dev)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	mt7601u_rr(dev, MT_RX_STA_CNT0);
223*4882a593Smuzhiyun 	mt7601u_rr(dev, MT_RX_STA_CNT1);
224*4882a593Smuzhiyun 	mt7601u_rr(dev, MT_RX_STA_CNT2);
225*4882a593Smuzhiyun 	mt7601u_rr(dev, MT_TX_STA_CNT0);
226*4882a593Smuzhiyun 	mt7601u_rr(dev, MT_TX_STA_CNT1);
227*4882a593Smuzhiyun 	mt7601u_rr(dev, MT_TX_STA_CNT2);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
mt7601u_mac_start(struct mt7601u_dev * dev)230*4882a593Smuzhiyun int mt7601u_mac_start(struct mt7601u_dev *dev)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	mt7601u_wr(dev, MT_MAC_SYS_CTRL, MT_MAC_SYS_CTRL_ENABLE_TX);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (!mt76_poll(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_TX_DMA_BUSY |
235*4882a593Smuzhiyun 		       MT_WPDMA_GLO_CFG_RX_DMA_BUSY, 0, 200000))
236*4882a593Smuzhiyun 		return -ETIMEDOUT;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	dev->rxfilter = MT_RX_FILTR_CFG_CRC_ERR |
239*4882a593Smuzhiyun 		MT_RX_FILTR_CFG_PHY_ERR | MT_RX_FILTR_CFG_PROMISC |
240*4882a593Smuzhiyun 		MT_RX_FILTR_CFG_VER_ERR | MT_RX_FILTR_CFG_DUP |
241*4882a593Smuzhiyun 		MT_RX_FILTR_CFG_CFACK | MT_RX_FILTR_CFG_CFEND |
242*4882a593Smuzhiyun 		MT_RX_FILTR_CFG_ACK | MT_RX_FILTR_CFG_CTS |
243*4882a593Smuzhiyun 		MT_RX_FILTR_CFG_RTS | MT_RX_FILTR_CFG_PSPOLL |
244*4882a593Smuzhiyun 		MT_RX_FILTR_CFG_BA | MT_RX_FILTR_CFG_CTRL_RSV;
245*4882a593Smuzhiyun 	mt7601u_wr(dev, MT_RX_FILTR_CFG, dev->rxfilter);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	mt7601u_wr(dev, MT_MAC_SYS_CTRL,
248*4882a593Smuzhiyun 		   MT_MAC_SYS_CTRL_ENABLE_TX | MT_MAC_SYS_CTRL_ENABLE_RX);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	if (!mt76_poll(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_TX_DMA_BUSY |
251*4882a593Smuzhiyun 		       MT_WPDMA_GLO_CFG_RX_DMA_BUSY, 0, 50))
252*4882a593Smuzhiyun 		return -ETIMEDOUT;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
mt7601u_mac_stop_hw(struct mt7601u_dev * dev)257*4882a593Smuzhiyun static void mt7601u_mac_stop_hw(struct mt7601u_dev *dev)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	int i, ok;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (test_bit(MT7601U_STATE_REMOVED, &dev->state))
262*4882a593Smuzhiyun 		return;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	mt76_clear(dev, MT_BEACON_TIME_CFG, MT_BEACON_TIME_CFG_TIMER_EN |
265*4882a593Smuzhiyun 		   MT_BEACON_TIME_CFG_SYNC_MODE | MT_BEACON_TIME_CFG_TBTT_EN |
266*4882a593Smuzhiyun 		   MT_BEACON_TIME_CFG_BEACON_TX);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (!mt76_poll(dev, MT_USB_DMA_CFG, MT_USB_DMA_CFG_TX_BUSY, 0, 1000))
269*4882a593Smuzhiyun 		dev_warn(dev->dev, "Warning: TX DMA did not stop!\n");
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* Page count on TxQ */
272*4882a593Smuzhiyun 	i = 200;
273*4882a593Smuzhiyun 	while (i-- && ((mt76_rr(dev, 0x0438) & 0xffffffff) ||
274*4882a593Smuzhiyun 		       (mt76_rr(dev, 0x0a30) & 0x000000ff) ||
275*4882a593Smuzhiyun 		       (mt76_rr(dev, 0x0a34) & 0x00ff00ff)))
276*4882a593Smuzhiyun 		msleep(10);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (!mt76_poll(dev, MT_MAC_STATUS, MT_MAC_STATUS_TX, 0, 1000))
279*4882a593Smuzhiyun 		dev_warn(dev->dev, "Warning: MAC TX did not stop!\n");
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	mt76_clear(dev, MT_MAC_SYS_CTRL, MT_MAC_SYS_CTRL_ENABLE_RX |
282*4882a593Smuzhiyun 					 MT_MAC_SYS_CTRL_ENABLE_TX);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	/* Page count on RxQ */
285*4882a593Smuzhiyun 	ok = 0;
286*4882a593Smuzhiyun 	i = 200;
287*4882a593Smuzhiyun 	while (i--) {
288*4882a593Smuzhiyun 		if (!(mt76_rr(dev, MT_RXQ_STA) & 0x00ff0000) &&
289*4882a593Smuzhiyun 		    !mt76_rr(dev, 0x0a30) &&
290*4882a593Smuzhiyun 		    !mt76_rr(dev, 0x0a34)) {
291*4882a593Smuzhiyun 			if (ok++ > 5)
292*4882a593Smuzhiyun 				break;
293*4882a593Smuzhiyun 			continue;
294*4882a593Smuzhiyun 		}
295*4882a593Smuzhiyun 		msleep(1);
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	if (!mt76_poll(dev, MT_MAC_STATUS, MT_MAC_STATUS_RX, 0, 1000))
299*4882a593Smuzhiyun 		dev_warn(dev->dev, "Warning: MAC RX did not stop!\n");
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	if (!mt76_poll(dev, MT_USB_DMA_CFG, MT_USB_DMA_CFG_RX_BUSY, 0, 1000))
302*4882a593Smuzhiyun 		dev_warn(dev->dev, "Warning: RX DMA did not stop!\n");
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
mt7601u_mac_stop(struct mt7601u_dev * dev)305*4882a593Smuzhiyun void mt7601u_mac_stop(struct mt7601u_dev *dev)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	mt7601u_mac_stop_hw(dev);
308*4882a593Smuzhiyun 	flush_delayed_work(&dev->stat_work);
309*4882a593Smuzhiyun 	cancel_delayed_work_sync(&dev->stat_work);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
mt7601u_stop_hardware(struct mt7601u_dev * dev)312*4882a593Smuzhiyun static void mt7601u_stop_hardware(struct mt7601u_dev *dev)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	mt7601u_chip_onoff(dev, false, false);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
mt7601u_init_hardware(struct mt7601u_dev * dev)317*4882a593Smuzhiyun int mt7601u_init_hardware(struct mt7601u_dev *dev)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	static const u16 beacon_offsets[16] = {
320*4882a593Smuzhiyun 		/* 512 byte per beacon */
321*4882a593Smuzhiyun 		0xc000,	0xc200,	0xc400,	0xc600,
322*4882a593Smuzhiyun 		0xc800,	0xca00,	0xcc00,	0xce00,
323*4882a593Smuzhiyun 		0xd000,	0xd200,	0xd400,	0xd600,
324*4882a593Smuzhiyun 		0xd800,	0xda00,	0xdc00,	0xde00
325*4882a593Smuzhiyun 	};
326*4882a593Smuzhiyun 	int ret;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	dev->beacon_offsets = beacon_offsets;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	mt7601u_chip_onoff(dev, true, false);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	ret = mt7601u_wait_asic_ready(dev);
333*4882a593Smuzhiyun 	if (ret)
334*4882a593Smuzhiyun 		goto err;
335*4882a593Smuzhiyun 	ret = mt7601u_mcu_init(dev);
336*4882a593Smuzhiyun 	if (ret)
337*4882a593Smuzhiyun 		goto err;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (!mt76_poll_msec(dev, MT_WPDMA_GLO_CFG,
340*4882a593Smuzhiyun 			    MT_WPDMA_GLO_CFG_TX_DMA_BUSY |
341*4882a593Smuzhiyun 			    MT_WPDMA_GLO_CFG_RX_DMA_BUSY, 0, 100)) {
342*4882a593Smuzhiyun 		ret = -EIO;
343*4882a593Smuzhiyun 		goto err;
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	/* Wait for ASIC ready after FW load. */
347*4882a593Smuzhiyun 	ret = mt7601u_wait_asic_ready(dev);
348*4882a593Smuzhiyun 	if (ret)
349*4882a593Smuzhiyun 		goto err;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	mt7601u_reset_csr_bbp(dev);
352*4882a593Smuzhiyun 	mt7601u_init_usb_dma(dev);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	ret = mt7601u_mcu_cmd_init(dev);
355*4882a593Smuzhiyun 	if (ret)
356*4882a593Smuzhiyun 		goto err;
357*4882a593Smuzhiyun 	ret = mt7601u_dma_init(dev);
358*4882a593Smuzhiyun 	if (ret)
359*4882a593Smuzhiyun 		goto err_mcu;
360*4882a593Smuzhiyun 	ret = mt7601u_write_mac_initvals(dev);
361*4882a593Smuzhiyun 	if (ret)
362*4882a593Smuzhiyun 		goto err_rx;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (!mt76_poll_msec(dev, MT_MAC_STATUS,
365*4882a593Smuzhiyun 			    MT_MAC_STATUS_TX | MT_MAC_STATUS_RX, 0, 100)) {
366*4882a593Smuzhiyun 		ret = -EIO;
367*4882a593Smuzhiyun 		goto err_rx;
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	ret = mt7601u_init_bbp(dev);
371*4882a593Smuzhiyun 	if (ret)
372*4882a593Smuzhiyun 		goto err_rx;
373*4882a593Smuzhiyun 	ret = mt7601u_init_wcid_mem(dev);
374*4882a593Smuzhiyun 	if (ret)
375*4882a593Smuzhiyun 		goto err_rx;
376*4882a593Smuzhiyun 	ret = mt7601u_init_key_mem(dev);
377*4882a593Smuzhiyun 	if (ret)
378*4882a593Smuzhiyun 		goto err_rx;
379*4882a593Smuzhiyun 	ret = mt7601u_init_wcid_attr_mem(dev);
380*4882a593Smuzhiyun 	if (ret)
381*4882a593Smuzhiyun 		goto err_rx;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	mt76_clear(dev, MT_BEACON_TIME_CFG, (MT_BEACON_TIME_CFG_TIMER_EN |
384*4882a593Smuzhiyun 					     MT_BEACON_TIME_CFG_SYNC_MODE |
385*4882a593Smuzhiyun 					     MT_BEACON_TIME_CFG_TBTT_EN |
386*4882a593Smuzhiyun 					     MT_BEACON_TIME_CFG_BEACON_TX));
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	mt7601u_reset_counters(dev);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	mt7601u_rmw(dev, MT_US_CYC_CFG, MT_US_CYC_CNT, 0x1e);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	mt7601u_wr(dev, MT_TXOP_CTRL_CFG,
393*4882a593Smuzhiyun 		   FIELD_PREP(MT_TXOP_TRUN_EN, 0x3f) |
394*4882a593Smuzhiyun 		   FIELD_PREP(MT_TXOP_EXT_CCA_DLY, 0x58));
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	ret = mt7601u_eeprom_init(dev);
397*4882a593Smuzhiyun 	if (ret)
398*4882a593Smuzhiyun 		goto err_rx;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	ret = mt7601u_phy_init(dev);
401*4882a593Smuzhiyun 	if (ret)
402*4882a593Smuzhiyun 		goto err_rx;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	mt7601u_set_rx_path(dev, 0);
405*4882a593Smuzhiyun 	mt7601u_set_tx_dac(dev, 0);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	mt7601u_mac_set_ctrlch(dev, false);
408*4882a593Smuzhiyun 	mt7601u_bbp_set_ctrlch(dev, false);
409*4882a593Smuzhiyun 	mt7601u_bbp_set_bw(dev, MT_BW_20);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	return 0;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun err_rx:
414*4882a593Smuzhiyun 	mt7601u_dma_cleanup(dev);
415*4882a593Smuzhiyun err_mcu:
416*4882a593Smuzhiyun 	mt7601u_mcu_cmd_deinit(dev);
417*4882a593Smuzhiyun err:
418*4882a593Smuzhiyun 	mt7601u_chip_onoff(dev, false, false);
419*4882a593Smuzhiyun 	return ret;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
mt7601u_cleanup(struct mt7601u_dev * dev)422*4882a593Smuzhiyun void mt7601u_cleanup(struct mt7601u_dev *dev)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	if (!test_and_clear_bit(MT7601U_STATE_INITIALIZED, &dev->state))
425*4882a593Smuzhiyun 		return;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	mt7601u_stop_hardware(dev);
428*4882a593Smuzhiyun 	mt7601u_dma_cleanup(dev);
429*4882a593Smuzhiyun 	mt7601u_mcu_cmd_deinit(dev);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
mt7601u_alloc_device(struct device * pdev)432*4882a593Smuzhiyun struct mt7601u_dev *mt7601u_alloc_device(struct device *pdev)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	struct ieee80211_hw *hw;
435*4882a593Smuzhiyun 	struct mt7601u_dev *dev;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	hw = ieee80211_alloc_hw(sizeof(*dev), &mt7601u_ops);
438*4882a593Smuzhiyun 	if (!hw)
439*4882a593Smuzhiyun 		return NULL;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	dev = hw->priv;
442*4882a593Smuzhiyun 	dev->dev = pdev;
443*4882a593Smuzhiyun 	dev->hw = hw;
444*4882a593Smuzhiyun 	mutex_init(&dev->vendor_req_mutex);
445*4882a593Smuzhiyun 	mutex_init(&dev->reg_atomic_mutex);
446*4882a593Smuzhiyun 	mutex_init(&dev->hw_atomic_mutex);
447*4882a593Smuzhiyun 	mutex_init(&dev->mutex);
448*4882a593Smuzhiyun 	spin_lock_init(&dev->tx_lock);
449*4882a593Smuzhiyun 	spin_lock_init(&dev->rx_lock);
450*4882a593Smuzhiyun 	spin_lock_init(&dev->lock);
451*4882a593Smuzhiyun 	spin_lock_init(&dev->mac_lock);
452*4882a593Smuzhiyun 	spin_lock_init(&dev->con_mon_lock);
453*4882a593Smuzhiyun 	atomic_set(&dev->avg_ampdu_len, 1);
454*4882a593Smuzhiyun 	skb_queue_head_init(&dev->tx_skb_done);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	dev->stat_wq = alloc_workqueue("mt7601u", WQ_UNBOUND, 0);
457*4882a593Smuzhiyun 	if (!dev->stat_wq) {
458*4882a593Smuzhiyun 		ieee80211_free_hw(hw);
459*4882a593Smuzhiyun 		return NULL;
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	return dev;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun #define CHAN2G(_idx, _freq) {			\
466*4882a593Smuzhiyun 	.band = NL80211_BAND_2GHZ,		\
467*4882a593Smuzhiyun 	.center_freq = (_freq),			\
468*4882a593Smuzhiyun 	.hw_value = (_idx),			\
469*4882a593Smuzhiyun 	.max_power = 30,			\
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun static const struct ieee80211_channel mt76_channels_2ghz[] = {
473*4882a593Smuzhiyun 	CHAN2G(1, 2412),
474*4882a593Smuzhiyun 	CHAN2G(2, 2417),
475*4882a593Smuzhiyun 	CHAN2G(3, 2422),
476*4882a593Smuzhiyun 	CHAN2G(4, 2427),
477*4882a593Smuzhiyun 	CHAN2G(5, 2432),
478*4882a593Smuzhiyun 	CHAN2G(6, 2437),
479*4882a593Smuzhiyun 	CHAN2G(7, 2442),
480*4882a593Smuzhiyun 	CHAN2G(8, 2447),
481*4882a593Smuzhiyun 	CHAN2G(9, 2452),
482*4882a593Smuzhiyun 	CHAN2G(10, 2457),
483*4882a593Smuzhiyun 	CHAN2G(11, 2462),
484*4882a593Smuzhiyun 	CHAN2G(12, 2467),
485*4882a593Smuzhiyun 	CHAN2G(13, 2472),
486*4882a593Smuzhiyun 	CHAN2G(14, 2484),
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #define CCK_RATE(_idx, _rate) {					\
490*4882a593Smuzhiyun 	.bitrate = _rate,					\
491*4882a593Smuzhiyun 	.flags = IEEE80211_RATE_SHORT_PREAMBLE,			\
492*4882a593Smuzhiyun 	.hw_value = (MT_PHY_TYPE_CCK << 8) | _idx,		\
493*4882a593Smuzhiyun 	.hw_value_short = (MT_PHY_TYPE_CCK << 8) | (8 + _idx),	\
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun #define OFDM_RATE(_idx, _rate) {				\
497*4882a593Smuzhiyun 	.bitrate = _rate,					\
498*4882a593Smuzhiyun 	.hw_value = (MT_PHY_TYPE_OFDM << 8) | _idx,		\
499*4882a593Smuzhiyun 	.hw_value_short = (MT_PHY_TYPE_OFDM << 8) | _idx,	\
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun static struct ieee80211_rate mt76_rates[] = {
503*4882a593Smuzhiyun 	CCK_RATE(0, 10),
504*4882a593Smuzhiyun 	CCK_RATE(1, 20),
505*4882a593Smuzhiyun 	CCK_RATE(2, 55),
506*4882a593Smuzhiyun 	CCK_RATE(3, 110),
507*4882a593Smuzhiyun 	OFDM_RATE(0, 60),
508*4882a593Smuzhiyun 	OFDM_RATE(1, 90),
509*4882a593Smuzhiyun 	OFDM_RATE(2, 120),
510*4882a593Smuzhiyun 	OFDM_RATE(3, 180),
511*4882a593Smuzhiyun 	OFDM_RATE(4, 240),
512*4882a593Smuzhiyun 	OFDM_RATE(5, 360),
513*4882a593Smuzhiyun 	OFDM_RATE(6, 480),
514*4882a593Smuzhiyun 	OFDM_RATE(7, 540),
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun static int
mt76_init_sband(struct mt7601u_dev * dev,struct ieee80211_supported_band * sband,const struct ieee80211_channel * chan,int n_chan,struct ieee80211_rate * rates,int n_rates)518*4882a593Smuzhiyun mt76_init_sband(struct mt7601u_dev *dev, struct ieee80211_supported_band *sband,
519*4882a593Smuzhiyun 		const struct ieee80211_channel *chan, int n_chan,
520*4882a593Smuzhiyun 		struct ieee80211_rate *rates, int n_rates)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	struct ieee80211_sta_ht_cap *ht_cap;
523*4882a593Smuzhiyun 	void *chanlist;
524*4882a593Smuzhiyun 	int size;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	size = n_chan * sizeof(*chan);
527*4882a593Smuzhiyun 	chanlist = devm_kmemdup(dev->dev, chan, size, GFP_KERNEL);
528*4882a593Smuzhiyun 	if (!chanlist)
529*4882a593Smuzhiyun 		return -ENOMEM;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	sband->channels = chanlist;
532*4882a593Smuzhiyun 	sband->n_channels = n_chan;
533*4882a593Smuzhiyun 	sband->bitrates = rates;
534*4882a593Smuzhiyun 	sband->n_bitrates = n_rates;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	ht_cap = &sband->ht_cap;
537*4882a593Smuzhiyun 	ht_cap->ht_supported = true;
538*4882a593Smuzhiyun 	ht_cap->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
539*4882a593Smuzhiyun 		      IEEE80211_HT_CAP_GRN_FLD |
540*4882a593Smuzhiyun 		      IEEE80211_HT_CAP_SGI_20 |
541*4882a593Smuzhiyun 		      IEEE80211_HT_CAP_SGI_40 |
542*4882a593Smuzhiyun 		      (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	ht_cap->mcs.rx_mask[0] = 0xff;
545*4882a593Smuzhiyun 	ht_cap->mcs.rx_mask[4] = 0x1;
546*4882a593Smuzhiyun 	ht_cap->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
547*4882a593Smuzhiyun 	ht_cap->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
548*4882a593Smuzhiyun 	ht_cap->ampdu_density = IEEE80211_HT_MPDU_DENSITY_2;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	dev->chandef.chan = &sband->channels[0];
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	return 0;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun static int
mt76_init_sband_2g(struct mt7601u_dev * dev)556*4882a593Smuzhiyun mt76_init_sband_2g(struct mt7601u_dev *dev)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	dev->sband_2g = devm_kzalloc(dev->dev, sizeof(*dev->sband_2g),
559*4882a593Smuzhiyun 				     GFP_KERNEL);
560*4882a593Smuzhiyun 	if (!dev->sband_2g)
561*4882a593Smuzhiyun 		return -ENOMEM;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	dev->hw->wiphy->bands[NL80211_BAND_2GHZ] = dev->sband_2g;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	WARN_ON(dev->ee->reg.start - 1 + dev->ee->reg.num >
566*4882a593Smuzhiyun 		ARRAY_SIZE(mt76_channels_2ghz));
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	return mt76_init_sband(dev, dev->sband_2g,
569*4882a593Smuzhiyun 			       &mt76_channels_2ghz[dev->ee->reg.start - 1],
570*4882a593Smuzhiyun 			       dev->ee->reg.num,
571*4882a593Smuzhiyun 			       mt76_rates, ARRAY_SIZE(mt76_rates));
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
mt7601u_register_device(struct mt7601u_dev * dev)574*4882a593Smuzhiyun int mt7601u_register_device(struct mt7601u_dev *dev)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun 	struct ieee80211_hw *hw = dev->hw;
577*4882a593Smuzhiyun 	struct wiphy *wiphy = hw->wiphy;
578*4882a593Smuzhiyun 	int ret;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	/* Reserve WCID 0 for mcast - thanks to this APs WCID will go to
581*4882a593Smuzhiyun 	 * entry no. 1 like it does in the vendor driver.
582*4882a593Smuzhiyun 	 */
583*4882a593Smuzhiyun 	dev->wcid_mask[0] |= 1;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	/* init fake wcid for monitor interfaces */
586*4882a593Smuzhiyun 	dev->mon_wcid = devm_kmalloc(dev->dev, sizeof(*dev->mon_wcid),
587*4882a593Smuzhiyun 				     GFP_KERNEL);
588*4882a593Smuzhiyun 	if (!dev->mon_wcid)
589*4882a593Smuzhiyun 		return -ENOMEM;
590*4882a593Smuzhiyun 	dev->mon_wcid->idx = 0xff;
591*4882a593Smuzhiyun 	dev->mon_wcid->hw_key_idx = -1;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	SET_IEEE80211_DEV(hw, dev->dev);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	hw->queues = 4;
596*4882a593Smuzhiyun 	ieee80211_hw_set(hw, SIGNAL_DBM);
597*4882a593Smuzhiyun 	ieee80211_hw_set(hw, PS_NULLFUNC_STACK);
598*4882a593Smuzhiyun 	ieee80211_hw_set(hw, SUPPORTS_HT_CCK_RATES);
599*4882a593Smuzhiyun 	ieee80211_hw_set(hw, AMPDU_AGGREGATION);
600*4882a593Smuzhiyun 	ieee80211_hw_set(hw, SUPPORTS_RC_TABLE);
601*4882a593Smuzhiyun 	ieee80211_hw_set(hw, MFP_CAPABLE);
602*4882a593Smuzhiyun 	hw->max_rates = 1;
603*4882a593Smuzhiyun 	hw->max_report_rates = 7;
604*4882a593Smuzhiyun 	hw->max_rate_tries = 1;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	hw->sta_data_size = sizeof(struct mt76_sta);
607*4882a593Smuzhiyun 	hw->vif_data_size = sizeof(struct mt76_vif);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	SET_IEEE80211_PERM_ADDR(hw, dev->macaddr);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	wiphy->features |= NL80211_FEATURE_ACTIVE_MONITOR;
612*4882a593Smuzhiyun 	wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	wiphy_ext_feature_set(wiphy, NL80211_EXT_FEATURE_CQM_RSSI_LIST);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	ret = mt76_init_sband_2g(dev);
617*4882a593Smuzhiyun 	if (ret)
618*4882a593Smuzhiyun 		return ret;
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&dev->mac_work, mt7601u_mac_work);
621*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&dev->stat_work, mt7601u_tx_stat);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	ret = ieee80211_register_hw(hw);
624*4882a593Smuzhiyun 	if (ret)
625*4882a593Smuzhiyun 		return ret;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	mt7601u_init_debugfs(dev);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	return 0;
630*4882a593Smuzhiyun }
631