xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/mediatek/mt76/mt7915/regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: ISC */
2*4882a593Smuzhiyun /* Copyright (C) 2020 MediaTek Inc. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #ifndef __MT7915_REGS_H
5*4882a593Smuzhiyun #define __MT7915_REGS_H
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun /* MCU WFDMA1 */
8*4882a593Smuzhiyun #define MT_MCU_WFDMA1_BASE		0x3000
9*4882a593Smuzhiyun #define MT_MCU_WFDMA1(ofs)		(MT_MCU_WFDMA1_BASE + (ofs))
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define MT_MCU_INT_EVENT		MT_MCU_WFDMA1(0x108)
12*4882a593Smuzhiyun #define MT_MCU_INT_EVENT_DMA_STOPPED	BIT(0)
13*4882a593Smuzhiyun #define MT_MCU_INT_EVENT_DMA_INIT	BIT(1)
14*4882a593Smuzhiyun #define MT_MCU_INT_EVENT_SER_TRIGGER	BIT(2)
15*4882a593Smuzhiyun #define MT_MCU_INT_EVENT_RESET_DONE	BIT(3)
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define MT_PLE_BASE			0x8000
18*4882a593Smuzhiyun #define MT_PLE(ofs)			(MT_PLE_BASE + (ofs))
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define MT_PLE_FL_Q0_CTRL		MT_PLE(0x1b0)
21*4882a593Smuzhiyun #define MT_PLE_FL_Q1_CTRL		MT_PLE(0x1b4)
22*4882a593Smuzhiyun #define MT_PLE_FL_Q2_CTRL		MT_PLE(0x1b8)
23*4882a593Smuzhiyun #define MT_PLE_FL_Q3_CTRL		MT_PLE(0x1bc)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define MT_PLE_AC_QEMPTY(ac, n)		MT_PLE(0x300 + 0x10 * (ac) + \
26*4882a593Smuzhiyun 					       ((n) << 2))
27*4882a593Smuzhiyun #define MT_PLE_AMSDU_PACK_MSDU_CNT(n)	MT_PLE(0x10e0 + ((n) << 2))
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define MT_MDP_BASE			0xf000
30*4882a593Smuzhiyun #define MT_MDP(ofs)			(MT_MDP_BASE + (ofs))
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define MT_MDP_DCR0			MT_MDP(0x000)
33*4882a593Smuzhiyun #define MT_MDP_DCR0_DAMSDU_EN		BIT(15)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define MT_MDP_DCR1			MT_MDP(0x004)
36*4882a593Smuzhiyun #define MT_MDP_DCR1_MAX_RX_LEN		GENMASK(15, 3)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define MT_MDP_BNRCFR0(_band)		MT_MDP(0x070 + ((_band) << 8))
39*4882a593Smuzhiyun #define MT_MDP_RCFR0_MCU_RX_MGMT	GENMASK(5, 4)
40*4882a593Smuzhiyun #define MT_MDP_RCFR0_MCU_RX_CTL_NON_BAR	GENMASK(7, 6)
41*4882a593Smuzhiyun #define MT_MDP_RCFR0_MCU_RX_CTL_BAR	GENMASK(9, 8)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define MT_MDP_BNRCFR1(_band)		MT_MDP(0x074 + ((_band) << 8))
44*4882a593Smuzhiyun #define MT_MDP_RCFR1_MCU_RX_BYPASS	GENMASK(23, 22)
45*4882a593Smuzhiyun #define MT_MDP_RCFR1_RX_DROPPED_UCAST	GENMASK(28, 27)
46*4882a593Smuzhiyun #define MT_MDP_RCFR1_RX_DROPPED_MCAST	GENMASK(30, 29)
47*4882a593Smuzhiyun #define MT_MDP_TO_HIF			0
48*4882a593Smuzhiyun #define MT_MDP_TO_WM			1
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* TMAC: band 0(0x21000), band 1(0xa1000) */
51*4882a593Smuzhiyun #define MT_WF_TMAC_BASE(_band)		((_band) ? 0xa1000 : 0x21000)
52*4882a593Smuzhiyun #define MT_WF_TMAC(_band, ofs)		(MT_WF_TMAC_BASE(_band) + (ofs))
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define MT_TMAC_CDTR(_band)		MT_WF_TMAC(_band, 0x090)
55*4882a593Smuzhiyun #define MT_TMAC_ODTR(_band)		MT_WF_TMAC(_band, 0x094)
56*4882a593Smuzhiyun #define MT_TIMEOUT_VAL_PLCP		GENMASK(15, 0)
57*4882a593Smuzhiyun #define MT_TIMEOUT_VAL_CCA		GENMASK(31, 16)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define MT_TMAC_ICR0(_band)		MT_WF_TMAC(_band, 0x0a4)
60*4882a593Smuzhiyun #define MT_IFS_EIFS			GENMASK(8, 0)
61*4882a593Smuzhiyun #define MT_IFS_RIFS			GENMASK(14, 10)
62*4882a593Smuzhiyun #define MT_IFS_SIFS			GENMASK(22, 16)
63*4882a593Smuzhiyun #define MT_IFS_SLOT			GENMASK(30, 24)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define MT_TMAC_CTCR0(_band)			MT_WF_TMAC(_band, 0x0f4)
66*4882a593Smuzhiyun #define MT_TMAC_CTCR0_INS_DDLMT_REFTIME		GENMASK(5, 0)
67*4882a593Smuzhiyun #define MT_TMAC_CTCR0_INS_DDLMT_EN		BIT(17)
68*4882a593Smuzhiyun #define MT_TMAC_CTCR0_INS_DDLMT_VHT_SMPDU_EN	BIT(18)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* DMA Band 0 */
71*4882a593Smuzhiyun #define MT_WF_DMA_BASE			0x21e00
72*4882a593Smuzhiyun #define MT_WF_DMA(ofs)			(MT_WF_DMA_BASE + (ofs))
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define MT_DMA_DCR0			MT_WF_DMA(0x000)
75*4882a593Smuzhiyun #define MT_DMA_DCR0_MAX_RX_LEN		GENMASK(15, 3)
76*4882a593Smuzhiyun #define MT_DMA_DCR0_RXD_G5_EN		BIT(23)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* ETBF: band 0(0x24000), band 1(0xa4000) */
79*4882a593Smuzhiyun #define MT_WF_ETBF_BASE(_band)		((_band) ? 0xa4000 : 0x24000)
80*4882a593Smuzhiyun #define MT_WF_ETBF(_band, ofs)		(MT_WF_ETBF_BASE(_band) + (ofs))
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define MT_ETBF_TX_NDP_BFRP(_band)	MT_WF_ETBF(_band, 0x040)
83*4882a593Smuzhiyun #define MT_ETBF_TX_FB_CPL		GENMASK(31, 16)
84*4882a593Smuzhiyun #define MT_ETBF_TX_FB_TRI		GENMASK(15, 0)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define MT_ETBF_TX_APP_CNT(_band)	MT_WF_ETBF(_band, 0x0f0)
87*4882a593Smuzhiyun #define MT_ETBF_TX_IBF_CNT		GENMASK(31, 16)
88*4882a593Smuzhiyun #define MT_ETBF_TX_EBF_CNT		GENMASK(15, 0)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define MT_ETBF_RX_FB_CNT(_band)	MT_WF_ETBF(_band, 0x0f8)
91*4882a593Smuzhiyun #define MT_ETBF_RX_FB_ALL		GENMASK(31, 24)
92*4882a593Smuzhiyun #define MT_ETBF_RX_FB_HE		GENMASK(23, 16)
93*4882a593Smuzhiyun #define MT_ETBF_RX_FB_VHT		GENMASK(15, 8)
94*4882a593Smuzhiyun #define MT_ETBF_RX_FB_HT		GENMASK(7, 0)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* LPON: band 0(0x24200), band 1(0xa4200) */
97*4882a593Smuzhiyun #define MT_WF_LPON_BASE(_band)		((_band) ? 0xa4200 : 0x24200)
98*4882a593Smuzhiyun #define MT_WF_LPON(_band, ofs)		(MT_WF_LPON_BASE(_band) + (ofs))
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define MT_LPON_UTTR0(_band)		MT_WF_LPON(_band, 0x080)
101*4882a593Smuzhiyun #define MT_LPON_UTTR1(_band)		MT_WF_LPON(_band, 0x084)
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #define MT_LPON_TCR(_band, n)		MT_WF_LPON(_band, 0x0a8 + (n) * 4)
104*4882a593Smuzhiyun #define MT_LPON_TCR_SW_MODE		GENMASK(1, 0)
105*4882a593Smuzhiyun #define MT_LPON_TCR_SW_WRITE		BIT(0)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* MIB: band 0(0x24800), band 1(0xa4800) */
108*4882a593Smuzhiyun #define MT_WF_MIB_BASE(_band)		((_band) ? 0xa4800 : 0x24800)
109*4882a593Smuzhiyun #define MT_WF_MIB(_band, ofs)		(MT_WF_MIB_BASE(_band) + (ofs))
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define MT_MIB_SDR3(_band)		MT_WF_MIB(_band, 0x014)
112*4882a593Smuzhiyun #define MT_MIB_SDR3_FCS_ERR_MASK	GENMASK(15, 0)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define MT_MIB_SDR9(_band)		MT_WF_MIB(_band, 0x02c)
115*4882a593Smuzhiyun #define MT_MIB_SDR9_BUSY_MASK		GENMASK(23, 0)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define MT_MIB_SDR16(_band)		MT_WF_MIB(_band, 0x048)
118*4882a593Smuzhiyun #define MT_MIB_SDR16_BUSY_MASK		GENMASK(23, 0)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define MT_MIB_SDR34(_band)		MT_WF_MIB(_band, 0x090)
121*4882a593Smuzhiyun #define MT_MIB_MU_BF_TX_CNT		GENMASK(15, 0)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define MT_MIB_SDR36(_band)		MT_WF_MIB(_band, 0x098)
124*4882a593Smuzhiyun #define MT_MIB_SDR36_TXTIME_MASK	GENMASK(23, 0)
125*4882a593Smuzhiyun #define MT_MIB_SDR37(_band)		MT_WF_MIB(_band, 0x09c)
126*4882a593Smuzhiyun #define MT_MIB_SDR37_RXTIME_MASK	GENMASK(23, 0)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define MT_MIB_DR8(_band)		MT_WF_MIB(_band, 0x0c0)
129*4882a593Smuzhiyun #define MT_MIB_DR9(_band)		MT_WF_MIB(_band, 0x0c4)
130*4882a593Smuzhiyun #define MT_MIB_DR11(_band)		MT_WF_MIB(_band, 0x0cc)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define MT_MIB_MB_SDR0(_band, n)	MT_WF_MIB(_band, 0x100 + ((n) << 4))
133*4882a593Smuzhiyun #define MT_MIB_RTS_RETRIES_COUNT_MASK	GENMASK(31, 16)
134*4882a593Smuzhiyun #define MT_MIB_RTS_COUNT_MASK		GENMASK(15, 0)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define MT_MIB_MB_SDR1(_band, n)	MT_WF_MIB(_band, 0x104 + ((n) << 4))
137*4882a593Smuzhiyun #define MT_MIB_BA_MISS_COUNT_MASK	GENMASK(15, 0)
138*4882a593Smuzhiyun #define MT_MIB_ACK_FAIL_COUNT_MASK	GENMASK(31, 16)
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define MT_MIB_MB_SDR2(_band, n)	MT_WF_MIB(_band, 0x108 + ((n) << 4))
141*4882a593Smuzhiyun #define MT_MIB_FRAME_RETRIES_COUNT_MASK	GENMASK(15, 0)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define MT_TX_AGG_CNT(_band, n)		MT_WF_MIB(_band, 0x0a8 + ((n) << 2))
144*4882a593Smuzhiyun #define MT_TX_AGG_CNT2(_band, n)	MT_WF_MIB(_band, 0x164 + ((n) << 2))
145*4882a593Smuzhiyun #define MT_MIB_ARNG(_band, n)		MT_WF_MIB(_band, 0x4b8 + ((n) << 2))
146*4882a593Smuzhiyun #define MT_MIB_ARNCR_RANGE(val, n)	(((val) >> ((n) << 3)) & GENMASK(7, 0))
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define MT_WTBLON_TOP_BASE		0x34000
149*4882a593Smuzhiyun #define MT_WTBLON_TOP(ofs)		(MT_WTBLON_TOP_BASE + (ofs))
150*4882a593Smuzhiyun #define MT_WTBLON_TOP_WDUCR		MT_WTBLON_TOP(0x0)
151*4882a593Smuzhiyun #define MT_WTBLON_TOP_WDUCR_GROUP	GENMASK(2, 0)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define MT_WTBL_UPDATE			MT_WTBLON_TOP(0x030)
154*4882a593Smuzhiyun #define MT_WTBL_UPDATE_WLAN_IDX		GENMASK(9, 0)
155*4882a593Smuzhiyun #define MT_WTBL_UPDATE_ADM_COUNT_CLEAR	BIT(12)
156*4882a593Smuzhiyun #define MT_WTBL_UPDATE_BUSY		BIT(31)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define MT_WTBL_BASE			0x38000
159*4882a593Smuzhiyun #define MT_WTBL_LMAC_ID			GENMASK(14, 8)
160*4882a593Smuzhiyun #define MT_WTBL_LMAC_DW			GENMASK(7, 2)
161*4882a593Smuzhiyun #define MT_WTBL_LMAC_OFFS(_id, _dw)	(MT_WTBL_BASE | \
162*4882a593Smuzhiyun 					FIELD_PREP(MT_WTBL_LMAC_ID, _id) | \
163*4882a593Smuzhiyun 					FIELD_PREP(MT_WTBL_LMAC_DW, _dw))
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* AGG: band 0(0x20800), band 1(0xa0800) */
166*4882a593Smuzhiyun #define MT_WF_AGG_BASE(_band)		((_band) ? 0xa0800 : 0x20800)
167*4882a593Smuzhiyun #define MT_WF_AGG(_band, ofs)		(MT_WF_AGG_BASE(_band) + (ofs))
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define MT_AGG_ACR0(_band)		MT_WF_AGG(_band, 0x084)
170*4882a593Smuzhiyun #define MT_AGG_ACR_CFEND_RATE		GENMASK(13, 0)
171*4882a593Smuzhiyun #define MT_AGG_ACR_BAR_RATE		GENMASK(29, 16)
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* ARB: band 0(0x20c00), band 1(0xa0c00) */
174*4882a593Smuzhiyun #define MT_WF_ARB_BASE(_band)		((_band) ? 0xa0c00 : 0x20c00)
175*4882a593Smuzhiyun #define MT_WF_ARB(_band, ofs)		(MT_WF_ARB_BASE(_band) + (ofs))
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define MT_ARB_SCR(_band)		MT_WF_ARB(_band, 0x080)
178*4882a593Smuzhiyun #define MT_ARB_SCR_TX_DISABLE		BIT(8)
179*4882a593Smuzhiyun #define MT_ARB_SCR_RX_DISABLE		BIT(9)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* RMAC: band 0(0x21400), band 1(0xa1400) */
182*4882a593Smuzhiyun #define MT_WF_RMAC_BASE(_band)		((_band) ? 0xa1400 : 0x21400)
183*4882a593Smuzhiyun #define MT_WF_RMAC(_band, ofs)		(MT_WF_RMAC_BASE(_band) + (ofs))
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define MT_WF_RFCR(_band)		MT_WF_RMAC(_band, 0x000)
186*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_STBC_MULTI	BIT(0)
187*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_FCSFAIL		BIT(1)
188*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_VERSION		BIT(3)
189*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_PROBEREQ	BIT(4)
190*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_MCAST		BIT(5)
191*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_BCAST		BIT(6)
192*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_MCAST_FILTERED	BIT(7)
193*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_A3_MAC		BIT(8)
194*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_A3_BSSID	BIT(9)
195*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_A2_BSSID	BIT(10)
196*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_OTHER_BEACON	BIT(11)
197*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_FRAME_REPORT	BIT(12)
198*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_CTL_RSV		BIT(13)
199*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_CTS		BIT(14)
200*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_RTS		BIT(15)
201*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_DUPLICATE	BIT(16)
202*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_OTHER_BSS	BIT(17)
203*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_OTHER_UC	BIT(18)
204*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_OTHER_TIM	BIT(19)
205*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_NDPA		BIT(20)
206*4882a593Smuzhiyun #define MT_WF_RFCR_DROP_UNWANTED_CTL	BIT(21)
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define MT_WF_RFCR1(_band)		MT_WF_RMAC(_band, 0x004)
209*4882a593Smuzhiyun #define MT_WF_RFCR1_DROP_ACK		BIT(4)
210*4882a593Smuzhiyun #define MT_WF_RFCR1_DROP_BF_POLL	BIT(5)
211*4882a593Smuzhiyun #define MT_WF_RFCR1_DROP_BA		BIT(6)
212*4882a593Smuzhiyun #define MT_WF_RFCR1_DROP_CFEND		BIT(7)
213*4882a593Smuzhiyun #define MT_WF_RFCR1_DROP_CFACK		BIT(8)
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define MT_WF_RMAC_MIB_TIME0(_band)	MT_WF_RMAC(_band, 0x03c4)
216*4882a593Smuzhiyun #define MT_WF_RMAC_MIB_RXTIME_CLR	BIT(31)
217*4882a593Smuzhiyun #define MT_WF_RMAC_MIB_RXTIME_EN	BIT(30)
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define MT_WF_RMAC_MIB_AIRTIME14(_band)	MT_WF_RMAC(_band, 0x03b8)
220*4882a593Smuzhiyun #define MT_MIB_OBSSTIME_MASK		GENMASK(23, 0)
221*4882a593Smuzhiyun #define MT_WF_RMAC_MIB_AIRTIME0(_band)	MT_WF_RMAC(_band, 0x0380)
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /* WFDMA0 */
224*4882a593Smuzhiyun #define MT_WFDMA0_BASE			0xd4000
225*4882a593Smuzhiyun #define MT_WFDMA0(ofs)			(MT_WFDMA0_BASE + (ofs))
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define MT_WFDMA0_RST			MT_WFDMA0(0x100)
228*4882a593Smuzhiyun #define MT_WFDMA0_RST_LOGIC_RST		BIT(4)
229*4882a593Smuzhiyun #define MT_WFDMA0_RST_DMASHDL_ALL_RST	BIT(5)
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define MT_WFDMA0_BUSY_ENA		MT_WFDMA0(0x13c)
232*4882a593Smuzhiyun #define MT_WFDMA0_BUSY_ENA_TX_FIFO0	BIT(0)
233*4882a593Smuzhiyun #define MT_WFDMA0_BUSY_ENA_TX_FIFO1	BIT(1)
234*4882a593Smuzhiyun #define MT_WFDMA0_BUSY_ENA_RX_FIFO	BIT(2)
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define MT_WFDMA0_GLO_CFG		MT_WFDMA0(0x208)
237*4882a593Smuzhiyun #define MT_WFDMA0_GLO_CFG_TX_DMA_EN	BIT(0)
238*4882a593Smuzhiyun #define MT_WFDMA0_GLO_CFG_RX_DMA_EN	BIT(2)
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun #define MT_WFDMA0_RST_DTX_PTR		MT_WFDMA0(0x20c)
241*4882a593Smuzhiyun #define MT_WFDMA0_PRI_DLY_INT_CFG0	MT_WFDMA0(0x2f0)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define MT_RX_DATA_RING_BASE		MT_WFDMA0(0x500)
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define MT_WFDMA0_RX_RING0_EXT_CTRL	MT_WFDMA0(0x680)
246*4882a593Smuzhiyun #define MT_WFDMA0_RX_RING1_EXT_CTRL	MT_WFDMA0(0x684)
247*4882a593Smuzhiyun #define MT_WFDMA0_RX_RING2_EXT_CTRL	MT_WFDMA0(0x688)
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* WFDMA1 */
250*4882a593Smuzhiyun #define MT_WFDMA1_BASE			0xd5000
251*4882a593Smuzhiyun #define MT_WFDMA1(ofs)			(MT_WFDMA1_BASE + (ofs))
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #define MT_WFDMA1_RST			MT_WFDMA1(0x100)
254*4882a593Smuzhiyun #define MT_WFDMA1_RST_LOGIC_RST		BIT(4)
255*4882a593Smuzhiyun #define MT_WFDMA1_RST_DMASHDL_ALL_RST	BIT(5)
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define MT_WFDMA1_BUSY_ENA		MT_WFDMA1(0x13c)
258*4882a593Smuzhiyun #define MT_WFDMA1_BUSY_ENA_TX_FIFO0	BIT(0)
259*4882a593Smuzhiyun #define MT_WFDMA1_BUSY_ENA_TX_FIFO1	BIT(1)
260*4882a593Smuzhiyun #define MT_WFDMA1_BUSY_ENA_RX_FIFO	BIT(2)
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define MT_MCU_CMD			MT_WFDMA1(0x1f0)
263*4882a593Smuzhiyun #define MT_MCU_CMD_STOP_DMA_FW_RELOAD	BIT(1)
264*4882a593Smuzhiyun #define MT_MCU_CMD_STOP_DMA		BIT(2)
265*4882a593Smuzhiyun #define MT_MCU_CMD_RESET_DONE		BIT(3)
266*4882a593Smuzhiyun #define MT_MCU_CMD_RECOVERY_DONE	BIT(4)
267*4882a593Smuzhiyun #define MT_MCU_CMD_NORMAL_STATE		BIT(5)
268*4882a593Smuzhiyun #define MT_MCU_CMD_ERROR_MASK		GENMASK(5, 1)
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #define MT_WFDMA1_GLO_CFG		MT_WFDMA1(0x208)
271*4882a593Smuzhiyun #define MT_WFDMA1_GLO_CFG_TX_DMA_EN	BIT(0)
272*4882a593Smuzhiyun #define MT_WFDMA1_GLO_CFG_RX_DMA_EN	BIT(2)
273*4882a593Smuzhiyun #define MT_WFDMA1_GLO_CFG_OMIT_TX_INFO	BIT(28)
274*4882a593Smuzhiyun #define MT_WFDMA1_GLO_CFG_OMIT_RX_INFO	BIT(27)
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #define MT_WFDMA1_RST_DTX_PTR		MT_WFDMA1(0x20c)
277*4882a593Smuzhiyun #define MT_WFDMA1_PRI_DLY_INT_CFG0	MT_WFDMA1(0x2f0)
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define MT_TX_RING_BASE			MT_WFDMA1(0x300)
280*4882a593Smuzhiyun #define MT_RX_EVENT_RING_BASE		MT_WFDMA1(0x500)
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING0_EXT_CTRL	MT_WFDMA1(0x600)
283*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING1_EXT_CTRL	MT_WFDMA1(0x604)
284*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING2_EXT_CTRL	MT_WFDMA1(0x608)
285*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING3_EXT_CTRL	MT_WFDMA1(0x60c)
286*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING4_EXT_CTRL	MT_WFDMA1(0x610)
287*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING5_EXT_CTRL	MT_WFDMA1(0x614)
288*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING6_EXT_CTRL	MT_WFDMA1(0x618)
289*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING7_EXT_CTRL	MT_WFDMA1(0x61c)
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING16_EXT_CTRL	MT_WFDMA1(0x640)
292*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING17_EXT_CTRL	MT_WFDMA1(0x644)
293*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING18_EXT_CTRL	MT_WFDMA1(0x648)
294*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING19_EXT_CTRL	MT_WFDMA1(0x64c)
295*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING20_EXT_CTRL	MT_WFDMA1(0x650)
296*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING21_EXT_CTRL	MT_WFDMA1(0x654)
297*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING22_EXT_CTRL	MT_WFDMA1(0x658)
298*4882a593Smuzhiyun #define MT_WFDMA1_TX_RING23_EXT_CTRL	MT_WFDMA1(0x65c)
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun #define MT_WFDMA1_RX_RING0_EXT_CTRL	MT_WFDMA1(0x680)
301*4882a593Smuzhiyun #define MT_WFDMA1_RX_RING1_EXT_CTRL	MT_WFDMA1(0x684)
302*4882a593Smuzhiyun #define MT_WFDMA1_RX_RING2_EXT_CTRL	MT_WFDMA1(0x688)
303*4882a593Smuzhiyun #define MT_WFDMA1_RX_RING3_EXT_CTRL	MT_WFDMA1(0x68c)
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /* WFDMA CSR */
306*4882a593Smuzhiyun #define MT_WFDMA_EXT_CSR_BASE		0xd7000
307*4882a593Smuzhiyun #define MT_WFDMA_EXT_CSR(ofs)		(MT_WFDMA_EXT_CSR_BASE + (ofs))
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun #define MT_INT_SOURCE_CSR		MT_WFDMA_EXT_CSR(0x10)
310*4882a593Smuzhiyun #define MT_INT_MASK_CSR			MT_WFDMA_EXT_CSR(0x14)
311*4882a593Smuzhiyun #define MT_INT_RX_DONE_DATA		BIT(16)
312*4882a593Smuzhiyun #define MT_INT_RX_DONE_WM		BIT(0)
313*4882a593Smuzhiyun #define MT_INT_RX_DONE_WA		BIT(1)
314*4882a593Smuzhiyun #define MT_INT_RX_DONE(_n)		((_n) ? BIT((_n) - 1) : BIT(16))
315*4882a593Smuzhiyun #define MT_INT_RX_DONE_ALL		(BIT(0) | BIT(1) | BIT(16))
316*4882a593Smuzhiyun #define MT_INT_TX_DONE_MCU_WA		BIT(15)
317*4882a593Smuzhiyun #define MT_INT_TX_DONE_FWDL		BIT(26)
318*4882a593Smuzhiyun #define MT_INT_TX_DONE_MCU_WM		BIT(27)
319*4882a593Smuzhiyun #define MT_INT_TX_DONE_BAND0		BIT(30)
320*4882a593Smuzhiyun #define MT_INT_TX_DONE_BAND1		BIT(31)
321*4882a593Smuzhiyun #define MT_INT_MCU_CMD			BIT(29)
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define MT_INT_TX_DONE_MCU		(MT_INT_TX_DONE_MCU_WA |	\
324*4882a593Smuzhiyun 					 MT_INT_TX_DONE_MCU_WM |	\
325*4882a593Smuzhiyun 					 MT_INT_TX_DONE_FWDL)
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define MT_WFDMA_EXT_CSR_HIF_MISC	MT_WFDMA_EXT_CSR(0x44)
328*4882a593Smuzhiyun #define MT_WFDMA_EXT_CSR_HIF_MISC_BUSY	BIT(0)
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun /* WFDMA0 PCIE1 */
331*4882a593Smuzhiyun #define MT_WFDMA0_PCIE1_BASE			0xd8000
332*4882a593Smuzhiyun #define MT_WFDMA0_PCIE1(ofs)			(MT_WFDMA0_PCIE1_BASE + (ofs))
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun #define MT_WFDMA0_PCIE1_BUSY_ENA		MT_WFDMA0_PCIE1(0x13c)
335*4882a593Smuzhiyun #define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO0	BIT(0)
336*4882a593Smuzhiyun #define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO1	BIT(1)
337*4882a593Smuzhiyun #define MT_WFDMA0_PCIE1_BUSY_ENA_RX_FIFO	BIT(2)
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun /* WFDMA1 PCIE1 */
340*4882a593Smuzhiyun #define MT_WFDMA1_PCIE1_BASE			0xd9000
341*4882a593Smuzhiyun #define MT_WFDMA1_PCIE1(ofs)			(MT_WFDMA0_PCIE1_BASE + (ofs))
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun #define MT_WFDMA1_PCIE1_BUSY_ENA		MT_WFDMA1_PCIE1(0x13c)
344*4882a593Smuzhiyun #define MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO0	BIT(0)
345*4882a593Smuzhiyun #define MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO1	BIT(1)
346*4882a593Smuzhiyun #define MT_WFDMA1_PCIE1_BUSY_ENA_RX_FIFO	BIT(2)
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun #define MT_INFRA_CFG_BASE		0xf1000
349*4882a593Smuzhiyun #define MT_INFRA(ofs)			(MT_INFRA_CFG_BASE + (ofs))
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define MT_HIF_REMAP_L1			MT_INFRA(0x1ac)
352*4882a593Smuzhiyun #define MT_HIF_REMAP_L1_MASK		GENMASK(15, 0)
353*4882a593Smuzhiyun #define MT_HIF_REMAP_L1_OFFSET		GENMASK(15, 0)
354*4882a593Smuzhiyun #define MT_HIF_REMAP_L1_BASE		GENMASK(31, 16)
355*4882a593Smuzhiyun #define MT_HIF_REMAP_BASE_L1		0xe0000
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #define MT_HIF_REMAP_L2			MT_INFRA(0x1b0)
358*4882a593Smuzhiyun #define MT_HIF_REMAP_L2_MASK		GENMASK(19, 0)
359*4882a593Smuzhiyun #define MT_HIF_REMAP_L2_OFFSET		GENMASK(11, 0)
360*4882a593Smuzhiyun #define MT_HIF_REMAP_L2_BASE		GENMASK(31, 12)
361*4882a593Smuzhiyun #define MT_HIF_REMAP_BASE_L2		0x00000
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun #define MT_SWDEF_BASE			0x41f200
364*4882a593Smuzhiyun #define MT_SWDEF(ofs)			(MT_SWDEF_BASE + (ofs))
365*4882a593Smuzhiyun #define MT_SWDEF_MODE			MT_SWDEF(0x3c)
366*4882a593Smuzhiyun #define MT_SWDEF_NORMAL_MODE		0
367*4882a593Smuzhiyun #define MT_SWDEF_ICAP_MODE		1
368*4882a593Smuzhiyun #define MT_SWDEF_SPECTRUM_MODE		2
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #define MT_TOP_BASE			0x18060000
371*4882a593Smuzhiyun #define MT_TOP(ofs)			(MT_TOP_BASE + (ofs))
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun #define MT_TOP_LPCR_HOST_BAND0		MT_TOP(0x10)
374*4882a593Smuzhiyun #define MT_TOP_LPCR_HOST_FW_OWN		BIT(0)
375*4882a593Smuzhiyun #define MT_TOP_LPCR_HOST_DRV_OWN	BIT(1)
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun #define MT_TOP_MISC			MT_TOP(0xf0)
378*4882a593Smuzhiyun #define MT_TOP_MISC_FW_STATE		GENMASK(2, 0)
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun #define MT_HW_BOUND			0x70010020
381*4882a593Smuzhiyun #define MT_HW_CHIPID			0x70010200
382*4882a593Smuzhiyun #define MT_HW_REV			0x70010204
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun #define MT_PCIE_MAC_BASE		0x74030000
385*4882a593Smuzhiyun #define MT_PCIE_MAC(ofs)		(MT_PCIE_MAC_BASE + (ofs))
386*4882a593Smuzhiyun #define MT_PCIE_MAC_INT_ENABLE		MT_PCIE_MAC(0x188)
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun /* PHY: band 0(0x83080000), band 1(0x83090000) */
389*4882a593Smuzhiyun #define MT_WF_PHY_BASE			0x83080000
390*4882a593Smuzhiyun #define MT_WF_PHY(ofs)			(MT_WF_PHY_BASE + (ofs))
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun #define MT_WF_PHY_RX_CTRL1(_phy)	MT_WF_PHY(0x2004 + ((_phy) << 16))
393*4882a593Smuzhiyun #define MT_WF_PHY_RX_CTRL1_STSCNT_EN	GENMASK(11, 9)
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun #endif
396