xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/mediatek/mt76/mt7915/dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun /* Copyright (C) 2020 MediaTek Inc. */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun #include "mt7915.h"
5*4882a593Smuzhiyun #include "../dma.h"
6*4882a593Smuzhiyun #include "mac.h"
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun static int
mt7915_init_tx_queues(struct mt7915_dev * dev,int n_desc)9*4882a593Smuzhiyun mt7915_init_tx_queues(struct mt7915_dev *dev, int n_desc)
10*4882a593Smuzhiyun {
11*4882a593Smuzhiyun 	struct mt76_queue *hwq;
12*4882a593Smuzhiyun 	int err, i;
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun 	hwq = devm_kzalloc(dev->mt76.dev, sizeof(*hwq), GFP_KERNEL);
15*4882a593Smuzhiyun 	if (!hwq)
16*4882a593Smuzhiyun 		return -ENOMEM;
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun 	err = mt76_queue_alloc(dev, hwq, MT7915_TXQ_BAND0, n_desc, 0,
19*4882a593Smuzhiyun 			       MT_TX_RING_BASE);
20*4882a593Smuzhiyun 	if (err < 0)
21*4882a593Smuzhiyun 		return err;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	for (i = 0; i < MT_TXQ_MCU; i++)
24*4882a593Smuzhiyun 		dev->mt76.q_tx[i] = hwq;
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun 	return 0;
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static int
mt7915_init_mcu_queue(struct mt7915_dev * dev,int qid,int idx,int n_desc)30*4882a593Smuzhiyun mt7915_init_mcu_queue(struct mt7915_dev *dev, int qid, int idx, int n_desc)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	struct mt76_queue *hwq;
33*4882a593Smuzhiyun 	int err;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	hwq = devm_kzalloc(dev->mt76.dev, sizeof(*hwq), GFP_KERNEL);
36*4882a593Smuzhiyun 	if (!hwq)
37*4882a593Smuzhiyun 		return -ENOMEM;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	err = mt76_queue_alloc(dev, hwq, idx, n_desc, 0, MT_TX_RING_BASE);
40*4882a593Smuzhiyun 	if (err < 0)
41*4882a593Smuzhiyun 		return err;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	dev->mt76.q_tx[qid] = hwq;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	return 0;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
mt7915_queue_rx_skb(struct mt76_dev * mdev,enum mt76_rxq_id q,struct sk_buff * skb)48*4882a593Smuzhiyun void mt7915_queue_rx_skb(struct mt76_dev *mdev, enum mt76_rxq_id q,
49*4882a593Smuzhiyun 			 struct sk_buff *skb)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	struct mt7915_dev *dev = container_of(mdev, struct mt7915_dev, mt76);
52*4882a593Smuzhiyun 	__le32 *rxd = (__le32 *)skb->data;
53*4882a593Smuzhiyun 	enum rx_pkt_type type;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	type = FIELD_GET(MT_RXD0_PKT_TYPE, le32_to_cpu(rxd[0]));
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	switch (type) {
58*4882a593Smuzhiyun 	case PKT_TYPE_TXRX_NOTIFY:
59*4882a593Smuzhiyun 		mt7915_mac_tx_free(dev, skb);
60*4882a593Smuzhiyun 		break;
61*4882a593Smuzhiyun 	case PKT_TYPE_RX_EVENT:
62*4882a593Smuzhiyun 		mt7915_mcu_rx_event(dev, skb);
63*4882a593Smuzhiyun 		break;
64*4882a593Smuzhiyun 	case PKT_TYPE_NORMAL:
65*4882a593Smuzhiyun 		if (!mt7915_mac_fill_rx(dev, skb)) {
66*4882a593Smuzhiyun 			mt76_rx(&dev->mt76, q, skb);
67*4882a593Smuzhiyun 			return;
68*4882a593Smuzhiyun 		}
69*4882a593Smuzhiyun 		fallthrough;
70*4882a593Smuzhiyun 	default:
71*4882a593Smuzhiyun 		dev_kfree_skb(skb);
72*4882a593Smuzhiyun 		break;
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun static void
mt7915_tx_cleanup(struct mt7915_dev * dev)77*4882a593Smuzhiyun mt7915_tx_cleanup(struct mt7915_dev *dev)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	mt76_queue_tx_cleanup(dev, MT_TXQ_MCU, false);
80*4882a593Smuzhiyun 	mt76_queue_tx_cleanup(dev, MT_TXQ_MCU_WA, false);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
mt7915_poll_tx(struct napi_struct * napi,int budget)83*4882a593Smuzhiyun static int mt7915_poll_tx(struct napi_struct *napi, int budget)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	struct mt7915_dev *dev;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	dev = container_of(napi, struct mt7915_dev, mt76.tx_napi);
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	mt7915_tx_cleanup(dev);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	if (napi_complete_done(napi, 0))
92*4882a593Smuzhiyun 		mt7915_irq_enable(dev, MT_INT_TX_DONE_MCU);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	return 0;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
mt7915_dma_prefetch(struct mt7915_dev * dev)97*4882a593Smuzhiyun void mt7915_dma_prefetch(struct mt7915_dev *dev)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun #define PREFETCH(base, depth)	((base) << 16 | (depth))
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA0_RX_RING0_EXT_CTRL, PREFETCH(0x0, 0x4));
102*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA0_RX_RING1_EXT_CTRL, PREFETCH(0x40, 0x4));
103*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA0_RX_RING2_EXT_CTRL, PREFETCH(0x80, 0x0));
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_TX_RING0_EXT_CTRL, PREFETCH(0x80, 0x4));
106*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_TX_RING1_EXT_CTRL, PREFETCH(0xc0, 0x4));
107*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_TX_RING2_EXT_CTRL, PREFETCH(0x100, 0x4));
108*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_TX_RING3_EXT_CTRL, PREFETCH(0x140, 0x4));
109*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_TX_RING4_EXT_CTRL, PREFETCH(0x180, 0x4));
110*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_TX_RING5_EXT_CTRL, PREFETCH(0x1c0, 0x4));
111*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_TX_RING6_EXT_CTRL, PREFETCH(0x200, 0x4));
112*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_TX_RING7_EXT_CTRL, PREFETCH(0x240, 0x4));
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_TX_RING16_EXT_CTRL, PREFETCH(0x280, 0x4));
115*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_TX_RING17_EXT_CTRL, PREFETCH(0x2c0, 0x4));
116*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_TX_RING18_EXT_CTRL, PREFETCH(0x300, 0x4));
117*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_TX_RING19_EXT_CTRL, PREFETCH(0x340, 0x4));
118*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_TX_RING20_EXT_CTRL, PREFETCH(0x380, 0x4));
119*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_TX_RING21_EXT_CTRL, PREFETCH(0x3c0, 0x0));
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_RX_RING0_EXT_CTRL, PREFETCH(0x3c0, 0x4));
122*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_RX_RING1_EXT_CTRL, PREFETCH(0x400, 0x4));
123*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_RX_RING2_EXT_CTRL, PREFETCH(0x440, 0x4));
124*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_RX_RING3_EXT_CTRL, PREFETCH(0x480, 0x0));
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
__mt7915_reg_addr(struct mt7915_dev * dev,u32 addr)127*4882a593Smuzhiyun static u32 __mt7915_reg_addr(struct mt7915_dev *dev, u32 addr)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	static const struct {
130*4882a593Smuzhiyun 		u32 phys;
131*4882a593Smuzhiyun 		u32 mapped;
132*4882a593Smuzhiyun 		u32 size;
133*4882a593Smuzhiyun 	} fixed_map[] = {
134*4882a593Smuzhiyun 		{ 0x54000000, 0x02000, 0x1000 }, /* WFDMA PCIE0 MCU DMA0 */
135*4882a593Smuzhiyun 		{ 0x55000000, 0x03000, 0x1000 }, /* WFDMA PCIE0 MCU DMA1 */
136*4882a593Smuzhiyun 		{ 0x58000000, 0x06000, 0x1000 }, /* WFDMA PCIE1 MCU DMA0 (MEM_DMA) */
137*4882a593Smuzhiyun 		{ 0x59000000, 0x07000, 0x1000 }, /* WFDMA PCIE1 MCU DMA1 */
138*4882a593Smuzhiyun 		{ 0x7c000000, 0xf0000, 0x10000 }, /* CONN_INFRA */
139*4882a593Smuzhiyun 		{ 0x7c020000, 0xd0000, 0x10000 }, /* CONN_INFRA, WFDMA */
140*4882a593Smuzhiyun 		{ 0x80020000, 0xb0000, 0x10000 }, /* WF_TOP_MISC_OFF */
141*4882a593Smuzhiyun 		{ 0x81020000, 0xc0000, 0x10000 }, /* WF_TOP_MISC_ON */
142*4882a593Smuzhiyun 		{ 0x820c0000, 0x08000, 0x4000 }, /* WF_UMAC_TOP (PLE) */
143*4882a593Smuzhiyun 		{ 0x820c8000, 0x0c000, 0x2000 }, /* WF_UMAC_TOP (PSE) */
144*4882a593Smuzhiyun 		{ 0x820cc000, 0x0e000, 0x2000 }, /* WF_UMAC_TOP (PP) */
145*4882a593Smuzhiyun 		{ 0x820ce000, 0x21c00, 0x0200 }, /* WF_LMAC_TOP (WF_SEC) */
146*4882a593Smuzhiyun 		{ 0x820cf000, 0x22000, 0x1000 }, /* WF_LMAC_TOP (WF_PF) */
147*4882a593Smuzhiyun 		{ 0x820d0000, 0x30000, 0x10000 }, /* WF_LMAC_TOP (WF_WTBLON) */
148*4882a593Smuzhiyun 		{ 0x820e0000, 0x20000, 0x0400 }, /* WF_LMAC_TOP BN0 (WF_CFG) */
149*4882a593Smuzhiyun 		{ 0x820e1000, 0x20400, 0x0200 }, /* WF_LMAC_TOP BN0 (WF_TRB) */
150*4882a593Smuzhiyun 		{ 0x820e2000, 0x20800, 0x0400 }, /* WF_LMAC_TOP BN0 (WF_AGG) */
151*4882a593Smuzhiyun 		{ 0x820e3000, 0x20c00, 0x0400 }, /* WF_LMAC_TOP BN0 (WF_ARB) */
152*4882a593Smuzhiyun 		{ 0x820e4000, 0x21000, 0x0400 }, /* WF_LMAC_TOP BN0 (WF_TMAC) */
153*4882a593Smuzhiyun 		{ 0x820e5000, 0x21400, 0x0800 }, /* WF_LMAC_TOP BN0 (WF_RMAC) */
154*4882a593Smuzhiyun 		{ 0x820e7000, 0x21e00, 0x0200 }, /* WF_LMAC_TOP BN0 (WF_DMA) */
155*4882a593Smuzhiyun 		{ 0x820e9000, 0x23400, 0x0200 }, /* WF_LMAC_TOP BN0 (WF_WTBLOFF) */
156*4882a593Smuzhiyun 		{ 0x820ea000, 0x24000, 0x0200 }, /* WF_LMAC_TOP BN0 (WF_ETBF) */
157*4882a593Smuzhiyun 		{ 0x820eb000, 0x24200, 0x0400 }, /* WF_LMAC_TOP BN0 (WF_LPON) */
158*4882a593Smuzhiyun 		{ 0x820ec000, 0x24600, 0x0200 }, /* WF_LMAC_TOP BN0 (WF_INT) */
159*4882a593Smuzhiyun 		{ 0x820ed000, 0x24800, 0x0800 }, /* WF_LMAC_TOP BN0 (WF_MIB) */
160*4882a593Smuzhiyun 		{ 0x820f0000, 0xa0000, 0x0400 }, /* WF_LMAC_TOP BN1 (WF_CFG) */
161*4882a593Smuzhiyun 		{ 0x820f1000, 0xa0600, 0x0200 }, /* WF_LMAC_TOP BN1 (WF_TRB) */
162*4882a593Smuzhiyun 		{ 0x820f2000, 0xa0800, 0x0400 }, /* WF_LMAC_TOP BN1 (WF_AGG) */
163*4882a593Smuzhiyun 		{ 0x820f3000, 0xa0c00, 0x0400 }, /* WF_LMAC_TOP BN1 (WF_ARB) */
164*4882a593Smuzhiyun 		{ 0x820f4000, 0xa1000, 0x0400 }, /* WF_LMAC_TOP BN1 (WF_TMAC) */
165*4882a593Smuzhiyun 		{ 0x820f5000, 0xa1400, 0x0800 }, /* WF_LMAC_TOP BN1 (WF_RMAC) */
166*4882a593Smuzhiyun 		{ 0x820f7000, 0xa1e00, 0x0200 }, /* WF_LMAC_TOP BN1 (WF_DMA) */
167*4882a593Smuzhiyun 		{ 0x820f9000, 0xa3400, 0x0200 }, /* WF_LMAC_TOP BN1 (WF_WTBLOFF) */
168*4882a593Smuzhiyun 		{ 0x820fa000, 0xa4000, 0x0200 }, /* WF_LMAC_TOP BN1 (WF_ETBF) */
169*4882a593Smuzhiyun 		{ 0x820fb000, 0xa4200, 0x0400 }, /* WF_LMAC_TOP BN1 (WF_LPON) */
170*4882a593Smuzhiyun 		{ 0x820fc000, 0xa4600, 0x0200 }, /* WF_LMAC_TOP BN1 (WF_INT) */
171*4882a593Smuzhiyun 		{ 0x820fd000, 0xa4800, 0x0800 }, /* WF_LMAC_TOP BN1 (WF_MIB) */
172*4882a593Smuzhiyun 	};
173*4882a593Smuzhiyun 	int i;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (addr < 0x100000)
176*4882a593Smuzhiyun 		return addr;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(fixed_map); i++) {
179*4882a593Smuzhiyun 		u32 ofs;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 		if (addr < fixed_map[i].phys)
182*4882a593Smuzhiyun 			continue;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 		ofs = addr - fixed_map[i].phys;
185*4882a593Smuzhiyun 		if (ofs > fixed_map[i].size)
186*4882a593Smuzhiyun 			continue;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 		return fixed_map[i].mapped + ofs;
189*4882a593Smuzhiyun 	}
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if ((addr >= 0x18000000 && addr < 0x18c00000) ||
192*4882a593Smuzhiyun 	    (addr >= 0x70000000 && addr < 0x78000000) ||
193*4882a593Smuzhiyun 	    (addr >= 0x7c000000 && addr < 0x7c400000))
194*4882a593Smuzhiyun 		return mt7915_reg_map_l1(dev, addr);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	return mt7915_reg_map_l2(dev, addr);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
mt7915_rr(struct mt76_dev * mdev,u32 offset)199*4882a593Smuzhiyun static u32 mt7915_rr(struct mt76_dev *mdev, u32 offset)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct mt7915_dev *dev = container_of(mdev, struct mt7915_dev, mt76);
202*4882a593Smuzhiyun 	u32 addr = __mt7915_reg_addr(dev, offset);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return dev->bus_ops->rr(mdev, addr);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
mt7915_wr(struct mt76_dev * mdev,u32 offset,u32 val)207*4882a593Smuzhiyun static void mt7915_wr(struct mt76_dev *mdev, u32 offset, u32 val)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	struct mt7915_dev *dev = container_of(mdev, struct mt7915_dev, mt76);
210*4882a593Smuzhiyun 	u32 addr = __mt7915_reg_addr(dev, offset);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	dev->bus_ops->wr(mdev, addr, val);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
mt7915_rmw(struct mt76_dev * mdev,u32 offset,u32 mask,u32 val)215*4882a593Smuzhiyun static u32 mt7915_rmw(struct mt76_dev *mdev, u32 offset, u32 mask, u32 val)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct mt7915_dev *dev = container_of(mdev, struct mt7915_dev, mt76);
218*4882a593Smuzhiyun 	u32 addr = __mt7915_reg_addr(dev, offset);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	return dev->bus_ops->rmw(mdev, addr, mask, val);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
mt7915_dma_init(struct mt7915_dev * dev)223*4882a593Smuzhiyun int mt7915_dma_init(struct mt7915_dev *dev)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	/* Increase buffer size to receive large VHT/HE MPDUs */
226*4882a593Smuzhiyun 	struct mt76_bus_ops *bus_ops;
227*4882a593Smuzhiyun 	int rx_buf_size = MT_RX_BUF_SIZE * 2;
228*4882a593Smuzhiyun 	int ret;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	dev->bus_ops = dev->mt76.bus;
231*4882a593Smuzhiyun 	bus_ops = devm_kmemdup(dev->mt76.dev, dev->bus_ops, sizeof(*bus_ops),
232*4882a593Smuzhiyun 			       GFP_KERNEL);
233*4882a593Smuzhiyun 	if (!bus_ops)
234*4882a593Smuzhiyun 		return -ENOMEM;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	bus_ops->rr = mt7915_rr;
237*4882a593Smuzhiyun 	bus_ops->wr = mt7915_wr;
238*4882a593Smuzhiyun 	bus_ops->rmw = mt7915_rmw;
239*4882a593Smuzhiyun 	dev->mt76.bus = bus_ops;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	mt76_dma_attach(&dev->mt76);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* configure global setting */
244*4882a593Smuzhiyun 	mt76_set(dev, MT_WFDMA1_GLO_CFG,
245*4882a593Smuzhiyun 		 MT_WFDMA1_GLO_CFG_OMIT_TX_INFO |
246*4882a593Smuzhiyun 		 MT_WFDMA1_GLO_CFG_OMIT_RX_INFO);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* configure perfetch settings */
249*4882a593Smuzhiyun 	mt7915_dma_prefetch(dev);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* reset dma idx */
252*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA0_RST_DTX_PTR, ~0);
253*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_RST_DTX_PTR, ~0);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* configure delay interrupt */
256*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG0, 0);
257*4882a593Smuzhiyun 	mt76_wr(dev, MT_WFDMA1_PRI_DLY_INT_CFG0, 0);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* init tx queue */
260*4882a593Smuzhiyun 	ret = mt7915_init_tx_queues(dev, MT7915_TX_RING_SIZE);
261*4882a593Smuzhiyun 	if (ret)
262*4882a593Smuzhiyun 		return ret;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	/* command to WM */
265*4882a593Smuzhiyun 	ret = mt7915_init_mcu_queue(dev, MT_TXQ_MCU, MT7915_TXQ_MCU_WM,
266*4882a593Smuzhiyun 				    MT7915_TX_MCU_RING_SIZE);
267*4882a593Smuzhiyun 	if (ret)
268*4882a593Smuzhiyun 		return ret;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/* command to WA */
271*4882a593Smuzhiyun 	ret = mt7915_init_mcu_queue(dev, MT_TXQ_MCU_WA, MT7915_TXQ_MCU_WA,
272*4882a593Smuzhiyun 				    MT7915_TX_MCU_RING_SIZE);
273*4882a593Smuzhiyun 	if (ret)
274*4882a593Smuzhiyun 		return ret;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* firmware download */
277*4882a593Smuzhiyun 	ret = mt7915_init_mcu_queue(dev, MT_TXQ_FWDL, MT7915_TXQ_FWDL,
278*4882a593Smuzhiyun 				    MT7915_TX_FWDL_RING_SIZE);
279*4882a593Smuzhiyun 	if (ret)
280*4882a593Smuzhiyun 		return ret;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/* event from WM */
283*4882a593Smuzhiyun 	ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MCU],
284*4882a593Smuzhiyun 			       MT7915_RXQ_MCU_WM, MT7915_RX_MCU_RING_SIZE,
285*4882a593Smuzhiyun 			       rx_buf_size, MT_RX_EVENT_RING_BASE);
286*4882a593Smuzhiyun 	if (ret)
287*4882a593Smuzhiyun 		return ret;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* event from WA */
290*4882a593Smuzhiyun 	ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MCU_WA],
291*4882a593Smuzhiyun 			       MT7915_RXQ_MCU_WA, MT7915_RX_MCU_RING_SIZE,
292*4882a593Smuzhiyun 			       rx_buf_size, MT_RX_EVENT_RING_BASE);
293*4882a593Smuzhiyun 	if (ret)
294*4882a593Smuzhiyun 		return ret;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* rx data */
297*4882a593Smuzhiyun 	ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MAIN], 0,
298*4882a593Smuzhiyun 			       MT7915_RX_RING_SIZE, rx_buf_size,
299*4882a593Smuzhiyun 			       MT_RX_DATA_RING_BASE);
300*4882a593Smuzhiyun 	if (ret)
301*4882a593Smuzhiyun 		return ret;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	ret = mt76_init_queues(dev);
304*4882a593Smuzhiyun 	if (ret < 0)
305*4882a593Smuzhiyun 		return ret;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	netif_tx_napi_add(&dev->mt76.napi_dev, &dev->mt76.tx_napi,
308*4882a593Smuzhiyun 			  mt7915_poll_tx, NAPI_POLL_WEIGHT);
309*4882a593Smuzhiyun 	napi_enable(&dev->mt76.tx_napi);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* hif wait WFDMA idle */
312*4882a593Smuzhiyun 	mt76_set(dev, MT_WFDMA0_BUSY_ENA,
313*4882a593Smuzhiyun 		 MT_WFDMA0_BUSY_ENA_TX_FIFO0 |
314*4882a593Smuzhiyun 		 MT_WFDMA0_BUSY_ENA_TX_FIFO1 |
315*4882a593Smuzhiyun 		 MT_WFDMA0_BUSY_ENA_RX_FIFO);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	mt76_set(dev, MT_WFDMA1_BUSY_ENA,
318*4882a593Smuzhiyun 		 MT_WFDMA1_BUSY_ENA_TX_FIFO0 |
319*4882a593Smuzhiyun 		 MT_WFDMA1_BUSY_ENA_TX_FIFO1 |
320*4882a593Smuzhiyun 		 MT_WFDMA1_BUSY_ENA_RX_FIFO);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	mt76_set(dev, MT_WFDMA0_PCIE1_BUSY_ENA,
323*4882a593Smuzhiyun 		 MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO0 |
324*4882a593Smuzhiyun 		 MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO1 |
325*4882a593Smuzhiyun 		 MT_WFDMA0_PCIE1_BUSY_ENA_RX_FIFO);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	mt76_set(dev, MT_WFDMA1_PCIE1_BUSY_ENA,
328*4882a593Smuzhiyun 		 MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO0 |
329*4882a593Smuzhiyun 		 MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO1 |
330*4882a593Smuzhiyun 		 MT_WFDMA1_PCIE1_BUSY_ENA_RX_FIFO);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	mt76_poll(dev, MT_WFDMA_EXT_CSR_HIF_MISC,
333*4882a593Smuzhiyun 		  MT_WFDMA_EXT_CSR_HIF_MISC_BUSY, 0, 1000);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* set WFDMA Tx/Rx */
336*4882a593Smuzhiyun 	mt76_set(dev, MT_WFDMA0_GLO_CFG,
337*4882a593Smuzhiyun 		 MT_WFDMA0_GLO_CFG_TX_DMA_EN | MT_WFDMA0_GLO_CFG_RX_DMA_EN);
338*4882a593Smuzhiyun 	mt76_set(dev, MT_WFDMA1_GLO_CFG,
339*4882a593Smuzhiyun 		 MT_WFDMA1_GLO_CFG_TX_DMA_EN | MT_WFDMA1_GLO_CFG_RX_DMA_EN);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/* enable interrupts for TX/RX rings */
342*4882a593Smuzhiyun 	mt7915_irq_enable(dev, MT_INT_RX_DONE_ALL | MT_INT_TX_DONE_MCU |
343*4882a593Smuzhiyun 			  MT_INT_MCU_CMD);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	return 0;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
mt7915_dma_cleanup(struct mt7915_dev * dev)348*4882a593Smuzhiyun void mt7915_dma_cleanup(struct mt7915_dev *dev)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	/* disable */
351*4882a593Smuzhiyun 	mt76_clear(dev, MT_WFDMA0_GLO_CFG,
352*4882a593Smuzhiyun 		   MT_WFDMA0_GLO_CFG_TX_DMA_EN |
353*4882a593Smuzhiyun 		   MT_WFDMA0_GLO_CFG_RX_DMA_EN);
354*4882a593Smuzhiyun 	mt76_clear(dev, MT_WFDMA1_GLO_CFG,
355*4882a593Smuzhiyun 		   MT_WFDMA1_GLO_CFG_TX_DMA_EN |
356*4882a593Smuzhiyun 		   MT_WFDMA1_GLO_CFG_RX_DMA_EN);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	/* reset */
359*4882a593Smuzhiyun 	mt76_clear(dev, MT_WFDMA1_RST,
360*4882a593Smuzhiyun 		   MT_WFDMA1_RST_DMASHDL_ALL_RST |
361*4882a593Smuzhiyun 		   MT_WFDMA1_RST_LOGIC_RST);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	mt76_set(dev, MT_WFDMA1_RST,
364*4882a593Smuzhiyun 		 MT_WFDMA1_RST_DMASHDL_ALL_RST |
365*4882a593Smuzhiyun 		 MT_WFDMA1_RST_LOGIC_RST);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	mt76_clear(dev, MT_WFDMA0_RST,
368*4882a593Smuzhiyun 		   MT_WFDMA0_RST_DMASHDL_ALL_RST |
369*4882a593Smuzhiyun 		   MT_WFDMA0_RST_LOGIC_RST);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	mt76_set(dev, MT_WFDMA0_RST,
372*4882a593Smuzhiyun 		 MT_WFDMA0_RST_DMASHDL_ALL_RST |
373*4882a593Smuzhiyun 		 MT_WFDMA0_RST_LOGIC_RST);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	mt76_dma_cleanup(&dev->mt76);
376*4882a593Smuzhiyun }
377