1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
4*4882a593Smuzhiyun * Copyright (C) 2018 Lorenzo Bianconi <lorenzo.bianconi83@gmail.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include "mt76x2.h"
8*4882a593Smuzhiyun #include "eeprom.h"
9*4882a593Smuzhiyun #include "mcu.h"
10*4882a593Smuzhiyun #include "../mt76x02_phy.h"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun static void
mt76x2_adjust_high_lna_gain(struct mt76x02_dev * dev,int reg,s8 offset)13*4882a593Smuzhiyun mt76x2_adjust_high_lna_gain(struct mt76x02_dev *dev, int reg, s8 offset)
14*4882a593Smuzhiyun {
15*4882a593Smuzhiyun s8 gain;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun gain = FIELD_GET(MT_BBP_AGC_LNA_HIGH_GAIN,
18*4882a593Smuzhiyun mt76_rr(dev, MT_BBP(AGC, reg)));
19*4882a593Smuzhiyun gain -= offset / 2;
20*4882a593Smuzhiyun mt76_rmw_field(dev, MT_BBP(AGC, reg), MT_BBP_AGC_LNA_HIGH_GAIN, gain);
21*4882a593Smuzhiyun }
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static void
mt76x2_adjust_agc_gain(struct mt76x02_dev * dev,int reg,s8 offset)24*4882a593Smuzhiyun mt76x2_adjust_agc_gain(struct mt76x02_dev *dev, int reg, s8 offset)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun s8 gain;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun gain = FIELD_GET(MT_BBP_AGC_GAIN, mt76_rr(dev, MT_BBP(AGC, reg)));
29*4882a593Smuzhiyun gain += offset;
30*4882a593Smuzhiyun mt76_rmw_field(dev, MT_BBP(AGC, reg), MT_BBP_AGC_GAIN, gain);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun
mt76x2_apply_gain_adj(struct mt76x02_dev * dev)33*4882a593Smuzhiyun void mt76x2_apply_gain_adj(struct mt76x02_dev *dev)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun s8 *gain_adj = dev->cal.rx.high_gain;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun mt76x2_adjust_high_lna_gain(dev, 4, gain_adj[0]);
38*4882a593Smuzhiyun mt76x2_adjust_high_lna_gain(dev, 5, gain_adj[1]);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun mt76x2_adjust_agc_gain(dev, 8, gain_adj[0]);
41*4882a593Smuzhiyun mt76x2_adjust_agc_gain(dev, 9, gain_adj[1]);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x2_apply_gain_adj);
44*4882a593Smuzhiyun
mt76x2_phy_set_txpower_regs(struct mt76x02_dev * dev,enum nl80211_band band)45*4882a593Smuzhiyun void mt76x2_phy_set_txpower_regs(struct mt76x02_dev *dev,
46*4882a593Smuzhiyun enum nl80211_band band)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun u32 pa_mode[2];
49*4882a593Smuzhiyun u32 pa_mode_adj;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun if (band == NL80211_BAND_2GHZ) {
52*4882a593Smuzhiyun pa_mode[0] = 0x010055ff;
53*4882a593Smuzhiyun pa_mode[1] = 0x00550055;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun mt76_wr(dev, MT_TX_ALC_CFG_2, 0x35160a00);
56*4882a593Smuzhiyun mt76_wr(dev, MT_TX_ALC_CFG_3, 0x35160a06);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun if (mt76x02_ext_pa_enabled(dev, band)) {
59*4882a593Smuzhiyun mt76_wr(dev, MT_RF_PA_MODE_ADJ0, 0x0000ec00);
60*4882a593Smuzhiyun mt76_wr(dev, MT_RF_PA_MODE_ADJ1, 0x0000ec00);
61*4882a593Smuzhiyun } else {
62*4882a593Smuzhiyun mt76_wr(dev, MT_RF_PA_MODE_ADJ0, 0xf4000200);
63*4882a593Smuzhiyun mt76_wr(dev, MT_RF_PA_MODE_ADJ1, 0xfa000200);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun } else {
66*4882a593Smuzhiyun pa_mode[0] = 0x0000ffff;
67*4882a593Smuzhiyun pa_mode[1] = 0x00ff00ff;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (mt76x02_ext_pa_enabled(dev, band)) {
70*4882a593Smuzhiyun mt76_wr(dev, MT_TX_ALC_CFG_2, 0x2f0f0400);
71*4882a593Smuzhiyun mt76_wr(dev, MT_TX_ALC_CFG_3, 0x2f0f0476);
72*4882a593Smuzhiyun } else {
73*4882a593Smuzhiyun mt76_wr(dev, MT_TX_ALC_CFG_2, 0x1b0f0400);
74*4882a593Smuzhiyun mt76_wr(dev, MT_TX_ALC_CFG_3, 0x1b0f0476);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun if (mt76x02_ext_pa_enabled(dev, band))
78*4882a593Smuzhiyun pa_mode_adj = 0x04000000;
79*4882a593Smuzhiyun else
80*4882a593Smuzhiyun pa_mode_adj = 0;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun mt76_wr(dev, MT_RF_PA_MODE_ADJ0, pa_mode_adj);
83*4882a593Smuzhiyun mt76_wr(dev, MT_RF_PA_MODE_ADJ1, pa_mode_adj);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun mt76_wr(dev, MT_BB_PA_MODE_CFG0, pa_mode[0]);
87*4882a593Smuzhiyun mt76_wr(dev, MT_BB_PA_MODE_CFG1, pa_mode[1]);
88*4882a593Smuzhiyun mt76_wr(dev, MT_RF_PA_MODE_CFG0, pa_mode[0]);
89*4882a593Smuzhiyun mt76_wr(dev, MT_RF_PA_MODE_CFG1, pa_mode[1]);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (mt76x02_ext_pa_enabled(dev, band)) {
92*4882a593Smuzhiyun u32 val;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun if (band == NL80211_BAND_2GHZ)
95*4882a593Smuzhiyun val = 0x3c3c023c;
96*4882a593Smuzhiyun else
97*4882a593Smuzhiyun val = 0x363c023c;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun mt76_wr(dev, MT_TX0_RF_GAIN_CORR, val);
100*4882a593Smuzhiyun mt76_wr(dev, MT_TX1_RF_GAIN_CORR, val);
101*4882a593Smuzhiyun mt76_wr(dev, MT_TX_ALC_CFG_4, 0x00001818);
102*4882a593Smuzhiyun } else {
103*4882a593Smuzhiyun if (band == NL80211_BAND_2GHZ) {
104*4882a593Smuzhiyun u32 val = 0x0f3c3c3c;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun mt76_wr(dev, MT_TX0_RF_GAIN_CORR, val);
107*4882a593Smuzhiyun mt76_wr(dev, MT_TX1_RF_GAIN_CORR, val);
108*4882a593Smuzhiyun mt76_wr(dev, MT_TX_ALC_CFG_4, 0x00000606);
109*4882a593Smuzhiyun } else {
110*4882a593Smuzhiyun mt76_wr(dev, MT_TX0_RF_GAIN_CORR, 0x383c023c);
111*4882a593Smuzhiyun mt76_wr(dev, MT_TX1_RF_GAIN_CORR, 0x24282e28);
112*4882a593Smuzhiyun mt76_wr(dev, MT_TX_ALC_CFG_4, 0);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x2_phy_set_txpower_regs);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static int
mt76x2_get_min_rate_power(struct mt76_rate_power * r)119*4882a593Smuzhiyun mt76x2_get_min_rate_power(struct mt76_rate_power *r)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun int i;
122*4882a593Smuzhiyun s8 ret = 0;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun for (i = 0; i < sizeof(r->all); i++) {
125*4882a593Smuzhiyun if (!r->all[i])
126*4882a593Smuzhiyun continue;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (ret)
129*4882a593Smuzhiyun ret = min(ret, r->all[i]);
130*4882a593Smuzhiyun else
131*4882a593Smuzhiyun ret = r->all[i];
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun return ret;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
mt76x2_phy_set_txpower(struct mt76x02_dev * dev)137*4882a593Smuzhiyun void mt76x2_phy_set_txpower(struct mt76x02_dev *dev)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun enum nl80211_chan_width width = dev->mphy.chandef.width;
140*4882a593Smuzhiyun struct ieee80211_channel *chan = dev->mphy.chandef.chan;
141*4882a593Smuzhiyun struct mt76x2_tx_power_info txp;
142*4882a593Smuzhiyun int txp_0, txp_1, delta = 0;
143*4882a593Smuzhiyun struct mt76_rate_power t = {};
144*4882a593Smuzhiyun int base_power, gain;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun mt76x2_get_power_info(dev, &txp, chan);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (width == NL80211_CHAN_WIDTH_40)
149*4882a593Smuzhiyun delta = txp.delta_bw40;
150*4882a593Smuzhiyun else if (width == NL80211_CHAN_WIDTH_80)
151*4882a593Smuzhiyun delta = txp.delta_bw80;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun mt76x2_get_rate_power(dev, &t, chan);
154*4882a593Smuzhiyun mt76x02_add_rate_power_offset(&t, txp.target_power + delta);
155*4882a593Smuzhiyun mt76x02_limit_rate_power(&t, dev->txpower_conf);
156*4882a593Smuzhiyun dev->mphy.txpower_cur = mt76x02_get_max_rate_power(&t);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun base_power = mt76x2_get_min_rate_power(&t);
159*4882a593Smuzhiyun delta = base_power - txp.target_power;
160*4882a593Smuzhiyun txp_0 = txp.chain[0].target_power + txp.chain[0].delta + delta;
161*4882a593Smuzhiyun txp_1 = txp.chain[1].target_power + txp.chain[1].delta + delta;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun gain = min(txp_0, txp_1);
164*4882a593Smuzhiyun if (gain < 0) {
165*4882a593Smuzhiyun base_power -= gain;
166*4882a593Smuzhiyun txp_0 -= gain;
167*4882a593Smuzhiyun txp_1 -= gain;
168*4882a593Smuzhiyun } else if (gain > 0x2f) {
169*4882a593Smuzhiyun base_power -= gain - 0x2f;
170*4882a593Smuzhiyun txp_0 = 0x2f;
171*4882a593Smuzhiyun txp_1 = 0x2f;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun mt76x02_add_rate_power_offset(&t, -base_power);
175*4882a593Smuzhiyun dev->target_power = txp.target_power;
176*4882a593Smuzhiyun dev->target_power_delta[0] = txp_0 - txp.chain[0].target_power;
177*4882a593Smuzhiyun dev->target_power_delta[1] = txp_1 - txp.chain[0].target_power;
178*4882a593Smuzhiyun dev->mt76.rate_power = t;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun mt76x02_phy_set_txpower(dev, txp_0, txp_1);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x2_phy_set_txpower);
183*4882a593Smuzhiyun
mt76x2_configure_tx_delay(struct mt76x02_dev * dev,enum nl80211_band band,u8 bw)184*4882a593Smuzhiyun void mt76x2_configure_tx_delay(struct mt76x02_dev *dev,
185*4882a593Smuzhiyun enum nl80211_band band, u8 bw)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun u32 cfg0, cfg1;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (mt76x02_ext_pa_enabled(dev, band)) {
190*4882a593Smuzhiyun cfg0 = bw ? 0x000b0c01 : 0x00101101;
191*4882a593Smuzhiyun cfg1 = 0x00011414;
192*4882a593Smuzhiyun } else {
193*4882a593Smuzhiyun cfg0 = bw ? 0x000b0b01 : 0x00101001;
194*4882a593Smuzhiyun cfg1 = 0x00021414;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun mt76_wr(dev, MT_TX_SW_CFG0, cfg0);
197*4882a593Smuzhiyun mt76_wr(dev, MT_TX_SW_CFG1, cfg1);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun mt76_rmw_field(dev, MT_XIFS_TIME_CFG, MT_XIFS_TIME_CFG_OFDM_SIFS, 15);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x2_configure_tx_delay);
202*4882a593Smuzhiyun
mt76x2_phy_tssi_compensate(struct mt76x02_dev * dev)203*4882a593Smuzhiyun void mt76x2_phy_tssi_compensate(struct mt76x02_dev *dev)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct ieee80211_channel *chan = dev->mphy.chandef.chan;
206*4882a593Smuzhiyun struct mt76x2_tx_power_info txp;
207*4882a593Smuzhiyun struct mt76x2_tssi_comp t = {};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun if (!dev->cal.tssi_cal_done)
210*4882a593Smuzhiyun return;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (!dev->cal.tssi_comp_pending) {
213*4882a593Smuzhiyun /* TSSI trigger */
214*4882a593Smuzhiyun t.cal_mode = BIT(0);
215*4882a593Smuzhiyun mt76x2_mcu_tssi_comp(dev, &t);
216*4882a593Smuzhiyun dev->cal.tssi_comp_pending = true;
217*4882a593Smuzhiyun } else {
218*4882a593Smuzhiyun if (mt76_rr(dev, MT_BBP(CORE, 34)) & BIT(4))
219*4882a593Smuzhiyun return;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun dev->cal.tssi_comp_pending = false;
222*4882a593Smuzhiyun mt76x2_get_power_info(dev, &txp, chan);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (mt76x02_ext_pa_enabled(dev, chan->band))
225*4882a593Smuzhiyun t.pa_mode = 1;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun t.cal_mode = BIT(1);
228*4882a593Smuzhiyun t.slope0 = txp.chain[0].tssi_slope;
229*4882a593Smuzhiyun t.offset0 = txp.chain[0].tssi_offset;
230*4882a593Smuzhiyun t.slope1 = txp.chain[1].tssi_slope;
231*4882a593Smuzhiyun t.offset1 = txp.chain[1].tssi_offset;
232*4882a593Smuzhiyun mt76x2_mcu_tssi_comp(dev, &t);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun if (t.pa_mode || dev->cal.dpd_cal_done || dev->ed_tx_blocked)
235*4882a593Smuzhiyun return;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun usleep_range(10000, 20000);
238*4882a593Smuzhiyun mt76x02_mcu_calibrate(dev, MCU_CAL_DPD, chan->hw_value);
239*4882a593Smuzhiyun dev->cal.dpd_cal_done = true;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x2_phy_tssi_compensate);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun static void
mt76x2_phy_set_gain_val(struct mt76x02_dev * dev)245*4882a593Smuzhiyun mt76x2_phy_set_gain_val(struct mt76x02_dev *dev)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun u32 val;
248*4882a593Smuzhiyun u8 gain_val[2];
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun gain_val[0] = dev->cal.agc_gain_cur[0] - dev->cal.agc_gain_adjust;
251*4882a593Smuzhiyun gain_val[1] = dev->cal.agc_gain_cur[1] - dev->cal.agc_gain_adjust;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun val = 0x1836 << 16;
254*4882a593Smuzhiyun if (!mt76x2_has_ext_lna(dev) &&
255*4882a593Smuzhiyun dev->mphy.chandef.width >= NL80211_CHAN_WIDTH_40)
256*4882a593Smuzhiyun val = 0x1e42 << 16;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (mt76x2_has_ext_lna(dev) &&
259*4882a593Smuzhiyun dev->mphy.chandef.chan->band == NL80211_BAND_2GHZ &&
260*4882a593Smuzhiyun dev->mphy.chandef.width < NL80211_CHAN_WIDTH_40)
261*4882a593Smuzhiyun val = 0x0f36 << 16;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun val |= 0xf8;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(AGC, 8),
266*4882a593Smuzhiyun val | FIELD_PREP(MT_BBP_AGC_GAIN, gain_val[0]));
267*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(AGC, 9),
268*4882a593Smuzhiyun val | FIELD_PREP(MT_BBP_AGC_GAIN, gain_val[1]));
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (dev->mphy.chandef.chan->flags & IEEE80211_CHAN_RADAR)
271*4882a593Smuzhiyun mt76x02_phy_dfs_adjust_agc(dev);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
mt76x2_phy_update_channel_gain(struct mt76x02_dev * dev)274*4882a593Smuzhiyun void mt76x2_phy_update_channel_gain(struct mt76x02_dev *dev)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun u8 *gain = dev->cal.agc_gain_init;
277*4882a593Smuzhiyun u8 low_gain_delta, gain_delta;
278*4882a593Smuzhiyun u32 agc_35, agc_37;
279*4882a593Smuzhiyun bool gain_change;
280*4882a593Smuzhiyun int low_gain;
281*4882a593Smuzhiyun u32 val;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun dev->cal.avg_rssi_all = mt76_get_min_avg_rssi(&dev->mt76, false);
284*4882a593Smuzhiyun if (!dev->cal.avg_rssi_all)
285*4882a593Smuzhiyun dev->cal.avg_rssi_all = -75;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun low_gain = (dev->cal.avg_rssi_all > mt76x02_get_rssi_gain_thresh(dev)) +
288*4882a593Smuzhiyun (dev->cal.avg_rssi_all > mt76x02_get_low_rssi_gain_thresh(dev));
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun gain_change = dev->cal.low_gain < 0 ||
291*4882a593Smuzhiyun (dev->cal.low_gain & 2) ^ (low_gain & 2);
292*4882a593Smuzhiyun dev->cal.low_gain = low_gain;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (!gain_change) {
295*4882a593Smuzhiyun if (mt76x02_phy_adjust_vga_gain(dev))
296*4882a593Smuzhiyun mt76x2_phy_set_gain_val(dev);
297*4882a593Smuzhiyun return;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (dev->mphy.chandef.width == NL80211_CHAN_WIDTH_80) {
301*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(RXO, 14), 0x00560211);
302*4882a593Smuzhiyun val = mt76_rr(dev, MT_BBP(AGC, 26)) & ~0xf;
303*4882a593Smuzhiyun if (low_gain == 2)
304*4882a593Smuzhiyun val |= 0x3;
305*4882a593Smuzhiyun else
306*4882a593Smuzhiyun val |= 0x5;
307*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(AGC, 26), val);
308*4882a593Smuzhiyun } else {
309*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(RXO, 14), 0x00560423);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (mt76x2_has_ext_lna(dev))
313*4882a593Smuzhiyun low_gain_delta = 10;
314*4882a593Smuzhiyun else
315*4882a593Smuzhiyun low_gain_delta = 14;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun agc_37 = 0x2121262c;
318*4882a593Smuzhiyun if (dev->mphy.chandef.chan->band == NL80211_BAND_2GHZ)
319*4882a593Smuzhiyun agc_35 = 0x11111516;
320*4882a593Smuzhiyun else if (low_gain == 2)
321*4882a593Smuzhiyun agc_35 = agc_37 = 0x08080808;
322*4882a593Smuzhiyun else if (dev->mphy.chandef.width == NL80211_CHAN_WIDTH_80)
323*4882a593Smuzhiyun agc_35 = 0x10101014;
324*4882a593Smuzhiyun else
325*4882a593Smuzhiyun agc_35 = 0x11111116;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (low_gain == 2) {
328*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(RXO, 18), 0xf000a990);
329*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(AGC, 35), 0x08080808);
330*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(AGC, 37), 0x08080808);
331*4882a593Smuzhiyun gain_delta = low_gain_delta;
332*4882a593Smuzhiyun dev->cal.agc_gain_adjust = 0;
333*4882a593Smuzhiyun } else {
334*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(RXO, 18), 0xf000a991);
335*4882a593Smuzhiyun gain_delta = 0;
336*4882a593Smuzhiyun dev->cal.agc_gain_adjust = low_gain_delta;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(AGC, 35), agc_35);
340*4882a593Smuzhiyun mt76_wr(dev, MT_BBP(AGC, 37), agc_37);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun dev->cal.agc_gain_cur[0] = gain[0] - gain_delta;
343*4882a593Smuzhiyun dev->cal.agc_gain_cur[1] = gain[1] - gain_delta;
344*4882a593Smuzhiyun mt76x2_phy_set_gain_val(dev);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* clear false CCA counters */
347*4882a593Smuzhiyun mt76_rr(dev, MT_RX_STAT_1);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x2_phy_update_channel_gain);
350