xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/mediatek/mt76/mt76x2/init.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
4*4882a593Smuzhiyun  * Copyright (C) 2018 Lorenzo Bianconi <lorenzo.bianconi83@gmail.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include "mt76x2.h"
8*4882a593Smuzhiyun #include "eeprom.h"
9*4882a593Smuzhiyun #include "../mt76x02_phy.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun static void
mt76x2_set_wlan_state(struct mt76x02_dev * dev,bool enable)12*4882a593Smuzhiyun mt76x2_set_wlan_state(struct mt76x02_dev *dev, bool enable)
13*4882a593Smuzhiyun {
14*4882a593Smuzhiyun 	u32 val = mt76_rr(dev, MT_WLAN_FUN_CTRL);
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun 	if (enable)
17*4882a593Smuzhiyun 		val |= (MT_WLAN_FUN_CTRL_WLAN_EN |
18*4882a593Smuzhiyun 			MT_WLAN_FUN_CTRL_WLAN_CLK_EN);
19*4882a593Smuzhiyun 	else
20*4882a593Smuzhiyun 		val &= ~(MT_WLAN_FUN_CTRL_WLAN_EN |
21*4882a593Smuzhiyun 			 MT_WLAN_FUN_CTRL_WLAN_CLK_EN);
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
24*4882a593Smuzhiyun 	udelay(20);
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun 
mt76x2_reset_wlan(struct mt76x02_dev * dev,bool enable)27*4882a593Smuzhiyun void mt76x2_reset_wlan(struct mt76x02_dev *dev, bool enable)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	u32 val;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	if (!enable)
32*4882a593Smuzhiyun 		goto out;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	val = mt76_rr(dev, MT_WLAN_FUN_CTRL);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	val &= ~MT_WLAN_FUN_CTRL_FRC_WL_ANT_SEL;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	if (val & MT_WLAN_FUN_CTRL_WLAN_EN) {
39*4882a593Smuzhiyun 		val |= MT_WLAN_FUN_CTRL_WLAN_RESET_RF;
40*4882a593Smuzhiyun 		mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
41*4882a593Smuzhiyun 		udelay(20);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 		val &= ~MT_WLAN_FUN_CTRL_WLAN_RESET_RF;
44*4882a593Smuzhiyun 	}
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
47*4882a593Smuzhiyun 	udelay(20);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun out:
50*4882a593Smuzhiyun 	mt76x2_set_wlan_state(dev, enable);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x2_reset_wlan);
53*4882a593Smuzhiyun 
mt76_write_mac_initvals(struct mt76x02_dev * dev)54*4882a593Smuzhiyun void mt76_write_mac_initvals(struct mt76x02_dev *dev)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun #define DEFAULT_PROT_CFG_CCK				\
57*4882a593Smuzhiyun 	(FIELD_PREP(MT_PROT_CFG_RATE, 0x3) |		\
58*4882a593Smuzhiyun 	 FIELD_PREP(MT_PROT_CFG_NAV, 1) |		\
59*4882a593Smuzhiyun 	 FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x3f) |	\
60*4882a593Smuzhiyun 	 MT_PROT_CFG_RTS_THRESH)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define DEFAULT_PROT_CFG_OFDM				\
63*4882a593Smuzhiyun 	(FIELD_PREP(MT_PROT_CFG_RATE, 0x2004) |		\
64*4882a593Smuzhiyun 	 FIELD_PREP(MT_PROT_CFG_NAV, 1) |			\
65*4882a593Smuzhiyun 	 FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x3f) |	\
66*4882a593Smuzhiyun 	 MT_PROT_CFG_RTS_THRESH)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define DEFAULT_PROT_CFG_20				\
69*4882a593Smuzhiyun 	(FIELD_PREP(MT_PROT_CFG_RATE, 0x2004) |		\
70*4882a593Smuzhiyun 	 FIELD_PREP(MT_PROT_CFG_CTRL, 1) |		\
71*4882a593Smuzhiyun 	 FIELD_PREP(MT_PROT_CFG_NAV, 1) |			\
72*4882a593Smuzhiyun 	 FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x17))
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define DEFAULT_PROT_CFG_40				\
75*4882a593Smuzhiyun 	(FIELD_PREP(MT_PROT_CFG_RATE, 0x2084) |		\
76*4882a593Smuzhiyun 	 FIELD_PREP(MT_PROT_CFG_CTRL, 1) |		\
77*4882a593Smuzhiyun 	 FIELD_PREP(MT_PROT_CFG_NAV, 1) |			\
78*4882a593Smuzhiyun 	 FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x3f))
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	static const struct mt76_reg_pair vals[] = {
81*4882a593Smuzhiyun 		/* Copied from MediaTek reference source */
82*4882a593Smuzhiyun 		{ MT_PBF_SYS_CTRL,		0x00080c00 },
83*4882a593Smuzhiyun 		{ MT_PBF_CFG,			0x1efebcff },
84*4882a593Smuzhiyun 		{ MT_FCE_PSE_CTRL,		0x00000001 },
85*4882a593Smuzhiyun 		{ MT_MAC_SYS_CTRL,		0x00000000 },
86*4882a593Smuzhiyun 		{ MT_MAX_LEN_CFG,		0x003e3f00 },
87*4882a593Smuzhiyun 		{ MT_AMPDU_MAX_LEN_20M1S,	0xaaa99887 },
88*4882a593Smuzhiyun 		{ MT_AMPDU_MAX_LEN_20M2S,	0x000000aa },
89*4882a593Smuzhiyun 		{ MT_XIFS_TIME_CFG,		0x33a40d0a },
90*4882a593Smuzhiyun 		{ MT_BKOFF_SLOT_CFG,		0x00000209 },
91*4882a593Smuzhiyun 		{ MT_TBTT_SYNC_CFG,		0x00422010 },
92*4882a593Smuzhiyun 		{ MT_PWR_PIN_CFG,		0x00000000 },
93*4882a593Smuzhiyun 		{ 0x1238,			0x001700c8 },
94*4882a593Smuzhiyun 		{ MT_TX_SW_CFG0,		0x00101001 },
95*4882a593Smuzhiyun 		{ MT_TX_SW_CFG1,		0x00010000 },
96*4882a593Smuzhiyun 		{ MT_TX_SW_CFG2,		0x00000000 },
97*4882a593Smuzhiyun 		{ MT_TXOP_CTRL_CFG,		0x0400583f },
98*4882a593Smuzhiyun 		{ MT_TX_RTS_CFG,		0x00ffff20 },
99*4882a593Smuzhiyun 		{ MT_TX_TIMEOUT_CFG,		0x000a2290 },
100*4882a593Smuzhiyun 		{ MT_TX_RETRY_CFG,		0x47f01f0f },
101*4882a593Smuzhiyun 		{ MT_EXP_ACK_TIME,		0x002c00dc },
102*4882a593Smuzhiyun 		{ MT_TX_PROT_CFG6,		0xe3f42004 },
103*4882a593Smuzhiyun 		{ MT_TX_PROT_CFG7,		0xe3f42084 },
104*4882a593Smuzhiyun 		{ MT_TX_PROT_CFG8,		0xe3f42104 },
105*4882a593Smuzhiyun 		{ MT_PIFS_TX_CFG,		0x00060fff },
106*4882a593Smuzhiyun 		{ MT_RX_FILTR_CFG,		0x00015f97 },
107*4882a593Smuzhiyun 		{ MT_LEGACY_BASIC_RATE,		0x0000017f },
108*4882a593Smuzhiyun 		{ MT_HT_BASIC_RATE,		0x00004003 },
109*4882a593Smuzhiyun 		{ MT_PN_PAD_MODE,		0x00000003 },
110*4882a593Smuzhiyun 		{ MT_TXOP_HLDR_ET,		0x00000002 },
111*4882a593Smuzhiyun 		{ 0xa44,			0x00000000 },
112*4882a593Smuzhiyun 		{ MT_HEADER_TRANS_CTRL_REG,	0x00000000 },
113*4882a593Smuzhiyun 		{ MT_TSO_CTRL,			0x00000000 },
114*4882a593Smuzhiyun 		{ MT_AUX_CLK_CFG,		0x00000000 },
115*4882a593Smuzhiyun 		{ MT_DACCLK_EN_DLY_CFG,		0x00000000 },
116*4882a593Smuzhiyun 		{ MT_TX_ALC_CFG_4,		0x00000000 },
117*4882a593Smuzhiyun 		{ MT_TX_ALC_VGA3,		0x00000000 },
118*4882a593Smuzhiyun 		{ MT_TX_PWR_CFG_0,		0x3a3a3a3a },
119*4882a593Smuzhiyun 		{ MT_TX_PWR_CFG_1,		0x3a3a3a3a },
120*4882a593Smuzhiyun 		{ MT_TX_PWR_CFG_2,		0x3a3a3a3a },
121*4882a593Smuzhiyun 		{ MT_TX_PWR_CFG_3,		0x3a3a3a3a },
122*4882a593Smuzhiyun 		{ MT_TX_PWR_CFG_4,		0x3a3a3a3a },
123*4882a593Smuzhiyun 		{ MT_TX_PWR_CFG_7,		0x3a3a3a3a },
124*4882a593Smuzhiyun 		{ MT_TX_PWR_CFG_8,		0x0000003a },
125*4882a593Smuzhiyun 		{ MT_TX_PWR_CFG_9,		0x0000003a },
126*4882a593Smuzhiyun 		{ MT_EFUSE_CTRL,		0x0000d000 },
127*4882a593Smuzhiyun 		{ MT_PAUSE_ENABLE_CONTROL1,	0x0000000a },
128*4882a593Smuzhiyun 		{ MT_FCE_WLAN_FLOW_CONTROL1,	0x60401c18 },
129*4882a593Smuzhiyun 		{ MT_WPDMA_DELAY_INT_CFG,	0x94ff0000 },
130*4882a593Smuzhiyun 		{ MT_TX_SW_CFG3,		0x00000004 },
131*4882a593Smuzhiyun 		{ MT_HT_FBK_TO_LEGACY,		0x00001818 },
132*4882a593Smuzhiyun 		{ MT_VHT_HT_FBK_CFG1,		0xedcba980 },
133*4882a593Smuzhiyun 		{ MT_PROT_AUTO_TX_CFG,		0x00830083 },
134*4882a593Smuzhiyun 		{ MT_HT_CTRL_CFG,		0x000001ff },
135*4882a593Smuzhiyun 		{ MT_TX_LINK_CFG,		0x00001020 },
136*4882a593Smuzhiyun 	};
137*4882a593Smuzhiyun 	struct mt76_reg_pair prot_vals[] = {
138*4882a593Smuzhiyun 		{ MT_CCK_PROT_CFG,		DEFAULT_PROT_CFG_CCK },
139*4882a593Smuzhiyun 		{ MT_OFDM_PROT_CFG,		DEFAULT_PROT_CFG_OFDM },
140*4882a593Smuzhiyun 		{ MT_MM20_PROT_CFG,		DEFAULT_PROT_CFG_20 },
141*4882a593Smuzhiyun 		{ MT_MM40_PROT_CFG,		DEFAULT_PROT_CFG_40 },
142*4882a593Smuzhiyun 		{ MT_GF20_PROT_CFG,		DEFAULT_PROT_CFG_20 },
143*4882a593Smuzhiyun 		{ MT_GF40_PROT_CFG,		DEFAULT_PROT_CFG_40 },
144*4882a593Smuzhiyun 	};
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	mt76_wr_rp(dev, 0, vals, ARRAY_SIZE(vals));
147*4882a593Smuzhiyun 	mt76_wr_rp(dev, 0, prot_vals, ARRAY_SIZE(prot_vals));
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76_write_mac_initvals);
150*4882a593Smuzhiyun 
mt76x2_init_txpower(struct mt76x02_dev * dev,struct ieee80211_supported_band * sband)151*4882a593Smuzhiyun void mt76x2_init_txpower(struct mt76x02_dev *dev,
152*4882a593Smuzhiyun 			 struct ieee80211_supported_band *sband)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	struct ieee80211_channel *chan;
155*4882a593Smuzhiyun 	struct mt76x2_tx_power_info txp;
156*4882a593Smuzhiyun 	struct mt76_rate_power t = {};
157*4882a593Smuzhiyun 	int i;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	for (i = 0; i < sband->n_channels; i++) {
160*4882a593Smuzhiyun 		chan = &sband->channels[i];
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 		mt76x2_get_power_info(dev, &txp, chan);
163*4882a593Smuzhiyun 		mt76x2_get_rate_power(dev, &t, chan);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 		chan->orig_mpwr = mt76x02_get_max_rate_power(&t) +
166*4882a593Smuzhiyun 				  txp.target_power;
167*4882a593Smuzhiyun 		chan->orig_mpwr = DIV_ROUND_UP(chan->orig_mpwr, 2);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 		/* convert to combined output power on 2x2 devices */
170*4882a593Smuzhiyun 		chan->orig_mpwr += 3;
171*4882a593Smuzhiyun 		chan->max_power = min_t(int, chan->max_reg_power,
172*4882a593Smuzhiyun 					chan->orig_mpwr);
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x2_init_txpower);
176