xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/mediatek/mt76/mt76x2/eeprom.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: ISC
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/of.h>
8*4882a593Smuzhiyun #include <asm/unaligned.h>
9*4882a593Smuzhiyun #include "mt76x2.h"
10*4882a593Smuzhiyun #include "eeprom.h"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define EE_FIELD(_name, _value) [MT_EE_##_name] = (_value) | 1
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun static int
mt76x2_eeprom_get_macaddr(struct mt76x02_dev * dev)15*4882a593Smuzhiyun mt76x2_eeprom_get_macaddr(struct mt76x02_dev *dev)
16*4882a593Smuzhiyun {
17*4882a593Smuzhiyun 	void *src = dev->mt76.eeprom.data + MT_EE_MAC_ADDR;
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun 	memcpy(dev->mt76.macaddr, src, ETH_ALEN);
20*4882a593Smuzhiyun 	return 0;
21*4882a593Smuzhiyun }
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun static bool
mt76x2_has_cal_free_data(struct mt76x02_dev * dev,u8 * efuse)24*4882a593Smuzhiyun mt76x2_has_cal_free_data(struct mt76x02_dev *dev, u8 *efuse)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun 	u16 *efuse_w = (u16 *)efuse;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 	if (efuse_w[MT_EE_NIC_CONF_0] != 0)
29*4882a593Smuzhiyun 		return false;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 	if (efuse_w[MT_EE_XTAL_TRIM_1] == 0xffff)
32*4882a593Smuzhiyun 		return false;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	if (efuse_w[MT_EE_TX_POWER_DELTA_BW40] != 0)
35*4882a593Smuzhiyun 		return false;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	if (efuse_w[MT_EE_TX_POWER_0_START_2G] == 0xffff)
38*4882a593Smuzhiyun 		return false;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	if (efuse_w[MT_EE_TX_POWER_0_GRP3_TX_POWER_DELTA] != 0)
41*4882a593Smuzhiyun 		return false;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	if (efuse_w[MT_EE_TX_POWER_0_GRP4_TSSI_SLOPE] == 0xffff)
44*4882a593Smuzhiyun 		return false;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	return true;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static void
mt76x2_apply_cal_free_data(struct mt76x02_dev * dev,u8 * efuse)50*4882a593Smuzhiyun mt76x2_apply_cal_free_data(struct mt76x02_dev *dev, u8 *efuse)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun #define GROUP_5G(_id)							   \
53*4882a593Smuzhiyun 	MT_EE_TX_POWER_0_START_5G + MT_TX_POWER_GROUP_SIZE_5G * (_id),	   \
54*4882a593Smuzhiyun 	MT_EE_TX_POWER_0_START_5G + MT_TX_POWER_GROUP_SIZE_5G * (_id) + 1, \
55*4882a593Smuzhiyun 	MT_EE_TX_POWER_1_START_5G + MT_TX_POWER_GROUP_SIZE_5G * (_id),	   \
56*4882a593Smuzhiyun 	MT_EE_TX_POWER_1_START_5G + MT_TX_POWER_GROUP_SIZE_5G * (_id) + 1
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	static const u8 cal_free_bytes[] = {
59*4882a593Smuzhiyun 		MT_EE_XTAL_TRIM_1,
60*4882a593Smuzhiyun 		MT_EE_TX_POWER_EXT_PA_5G + 1,
61*4882a593Smuzhiyun 		MT_EE_TX_POWER_0_START_2G,
62*4882a593Smuzhiyun 		MT_EE_TX_POWER_0_START_2G + 1,
63*4882a593Smuzhiyun 		MT_EE_TX_POWER_1_START_2G,
64*4882a593Smuzhiyun 		MT_EE_TX_POWER_1_START_2G + 1,
65*4882a593Smuzhiyun 		GROUP_5G(0),
66*4882a593Smuzhiyun 		GROUP_5G(1),
67*4882a593Smuzhiyun 		GROUP_5G(2),
68*4882a593Smuzhiyun 		GROUP_5G(3),
69*4882a593Smuzhiyun 		GROUP_5G(4),
70*4882a593Smuzhiyun 		GROUP_5G(5),
71*4882a593Smuzhiyun 		MT_EE_RF_2G_TSSI_OFF_TXPOWER,
72*4882a593Smuzhiyun 		MT_EE_RF_2G_RX_HIGH_GAIN + 1,
73*4882a593Smuzhiyun 		MT_EE_RF_5G_GRP0_1_RX_HIGH_GAIN,
74*4882a593Smuzhiyun 		MT_EE_RF_5G_GRP0_1_RX_HIGH_GAIN + 1,
75*4882a593Smuzhiyun 		MT_EE_RF_5G_GRP2_3_RX_HIGH_GAIN,
76*4882a593Smuzhiyun 		MT_EE_RF_5G_GRP2_3_RX_HIGH_GAIN + 1,
77*4882a593Smuzhiyun 		MT_EE_RF_5G_GRP4_5_RX_HIGH_GAIN,
78*4882a593Smuzhiyun 		MT_EE_RF_5G_GRP4_5_RX_HIGH_GAIN + 1,
79*4882a593Smuzhiyun 	};
80*4882a593Smuzhiyun 	struct device_node *np = dev->mt76.dev->of_node;
81*4882a593Smuzhiyun 	u8 *eeprom = dev->mt76.eeprom.data;
82*4882a593Smuzhiyun 	u8 prev_grp0[4] = {
83*4882a593Smuzhiyun 		eeprom[MT_EE_TX_POWER_0_START_5G],
84*4882a593Smuzhiyun 		eeprom[MT_EE_TX_POWER_0_START_5G + 1],
85*4882a593Smuzhiyun 		eeprom[MT_EE_TX_POWER_1_START_5G],
86*4882a593Smuzhiyun 		eeprom[MT_EE_TX_POWER_1_START_5G + 1]
87*4882a593Smuzhiyun 	};
88*4882a593Smuzhiyun 	u16 val;
89*4882a593Smuzhiyun 	int i;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	if (!np || !of_property_read_bool(np, "mediatek,eeprom-merge-otp"))
92*4882a593Smuzhiyun 		return;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if (!mt76x2_has_cal_free_data(dev, efuse))
95*4882a593Smuzhiyun 		return;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(cal_free_bytes); i++) {
98*4882a593Smuzhiyun 		int offset = cal_free_bytes[i];
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 		eeprom[offset] = efuse[offset];
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	if (!(efuse[MT_EE_TX_POWER_0_START_5G] |
104*4882a593Smuzhiyun 	      efuse[MT_EE_TX_POWER_0_START_5G + 1]))
105*4882a593Smuzhiyun 		memcpy(eeprom + MT_EE_TX_POWER_0_START_5G, prev_grp0, 2);
106*4882a593Smuzhiyun 	if (!(efuse[MT_EE_TX_POWER_1_START_5G] |
107*4882a593Smuzhiyun 	      efuse[MT_EE_TX_POWER_1_START_5G + 1]))
108*4882a593Smuzhiyun 		memcpy(eeprom + MT_EE_TX_POWER_1_START_5G, prev_grp0 + 2, 2);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	val = get_unaligned_le16(efuse + MT_EE_BT_RCAL_RESULT);
111*4882a593Smuzhiyun 	if (val != 0xffff)
112*4882a593Smuzhiyun 		eeprom[MT_EE_BT_RCAL_RESULT] = val & 0xff;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	val = get_unaligned_le16(efuse + MT_EE_BT_VCDL_CALIBRATION);
115*4882a593Smuzhiyun 	if (val != 0xffff)
116*4882a593Smuzhiyun 		eeprom[MT_EE_BT_VCDL_CALIBRATION + 1] = val >> 8;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	val = get_unaligned_le16(efuse + MT_EE_BT_PMUCFG);
119*4882a593Smuzhiyun 	if (val != 0xffff)
120*4882a593Smuzhiyun 		eeprom[MT_EE_BT_PMUCFG] = val & 0xff;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
mt76x2_check_eeprom(struct mt76x02_dev * dev)123*4882a593Smuzhiyun static int mt76x2_check_eeprom(struct mt76x02_dev *dev)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	u16 val = get_unaligned_le16(dev->mt76.eeprom.data);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	if (!val)
128*4882a593Smuzhiyun 		val = get_unaligned_le16(dev->mt76.eeprom.data + MT_EE_PCI_ID);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	switch (val) {
131*4882a593Smuzhiyun 	case 0x7662:
132*4882a593Smuzhiyun 	case 0x7612:
133*4882a593Smuzhiyun 		return 0;
134*4882a593Smuzhiyun 	default:
135*4882a593Smuzhiyun 		dev_err(dev->mt76.dev, "EEPROM data check failed: %04x\n", val);
136*4882a593Smuzhiyun 		return -EINVAL;
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static int
mt76x2_eeprom_load(struct mt76x02_dev * dev)141*4882a593Smuzhiyun mt76x2_eeprom_load(struct mt76x02_dev *dev)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	void *efuse;
144*4882a593Smuzhiyun 	bool found;
145*4882a593Smuzhiyun 	int ret;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	ret = mt76_eeprom_init(&dev->mt76, MT7662_EEPROM_SIZE);
148*4882a593Smuzhiyun 	if (ret < 0)
149*4882a593Smuzhiyun 		return ret;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	found = ret;
152*4882a593Smuzhiyun 	if (found)
153*4882a593Smuzhiyun 		found = !mt76x2_check_eeprom(dev);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	dev->mt76.otp.data = devm_kzalloc(dev->mt76.dev, MT7662_EEPROM_SIZE,
156*4882a593Smuzhiyun 					  GFP_KERNEL);
157*4882a593Smuzhiyun 	dev->mt76.otp.size = MT7662_EEPROM_SIZE;
158*4882a593Smuzhiyun 	if (!dev->mt76.otp.data)
159*4882a593Smuzhiyun 		return -ENOMEM;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	efuse = dev->mt76.otp.data;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	if (mt76x02_get_efuse_data(dev, 0, efuse, MT7662_EEPROM_SIZE,
164*4882a593Smuzhiyun 				   MT_EE_READ))
165*4882a593Smuzhiyun 		goto out;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (found) {
168*4882a593Smuzhiyun 		mt76x2_apply_cal_free_data(dev, efuse);
169*4882a593Smuzhiyun 	} else {
170*4882a593Smuzhiyun 		/* FIXME: check if efuse data is complete */
171*4882a593Smuzhiyun 		found = true;
172*4882a593Smuzhiyun 		memcpy(dev->mt76.eeprom.data, efuse, MT7662_EEPROM_SIZE);
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun out:
176*4882a593Smuzhiyun 	if (!found)
177*4882a593Smuzhiyun 		return -ENOENT;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static void
mt76x2_set_rx_gain_group(struct mt76x02_dev * dev,u8 val)183*4882a593Smuzhiyun mt76x2_set_rx_gain_group(struct mt76x02_dev *dev, u8 val)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	s8 *dest = dev->cal.rx.high_gain;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	if (!mt76x02_field_valid(val)) {
188*4882a593Smuzhiyun 		dest[0] = 0;
189*4882a593Smuzhiyun 		dest[1] = 0;
190*4882a593Smuzhiyun 		return;
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	dest[0] = mt76x02_sign_extend(val, 4);
194*4882a593Smuzhiyun 	dest[1] = mt76x02_sign_extend(val >> 4, 4);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static void
mt76x2_set_rssi_offset(struct mt76x02_dev * dev,int chain,u8 val)198*4882a593Smuzhiyun mt76x2_set_rssi_offset(struct mt76x02_dev *dev, int chain, u8 val)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	s8 *dest = dev->cal.rx.rssi_offset;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (!mt76x02_field_valid(val)) {
203*4882a593Smuzhiyun 		dest[chain] = 0;
204*4882a593Smuzhiyun 		return;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	dest[chain] = mt76x02_sign_extend_optional(val, 7);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun static enum mt76x2_cal_channel_group
mt76x2_get_cal_channel_group(int channel)211*4882a593Smuzhiyun mt76x2_get_cal_channel_group(int channel)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	if (channel >= 184 && channel <= 196)
214*4882a593Smuzhiyun 		return MT_CH_5G_JAPAN;
215*4882a593Smuzhiyun 	if (channel <= 48)
216*4882a593Smuzhiyun 		return MT_CH_5G_UNII_1;
217*4882a593Smuzhiyun 	if (channel <= 64)
218*4882a593Smuzhiyun 		return MT_CH_5G_UNII_2;
219*4882a593Smuzhiyun 	if (channel <= 114)
220*4882a593Smuzhiyun 		return MT_CH_5G_UNII_2E_1;
221*4882a593Smuzhiyun 	if (channel <= 144)
222*4882a593Smuzhiyun 		return MT_CH_5G_UNII_2E_2;
223*4882a593Smuzhiyun 	return MT_CH_5G_UNII_3;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static u8
mt76x2_get_5g_rx_gain(struct mt76x02_dev * dev,u8 channel)227*4882a593Smuzhiyun mt76x2_get_5g_rx_gain(struct mt76x02_dev *dev, u8 channel)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	enum mt76x2_cal_channel_group group;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	group = mt76x2_get_cal_channel_group(channel);
232*4882a593Smuzhiyun 	switch (group) {
233*4882a593Smuzhiyun 	case MT_CH_5G_JAPAN:
234*4882a593Smuzhiyun 		return mt76x02_eeprom_get(dev,
235*4882a593Smuzhiyun 					  MT_EE_RF_5G_GRP0_1_RX_HIGH_GAIN);
236*4882a593Smuzhiyun 	case MT_CH_5G_UNII_1:
237*4882a593Smuzhiyun 		return mt76x02_eeprom_get(dev,
238*4882a593Smuzhiyun 					  MT_EE_RF_5G_GRP0_1_RX_HIGH_GAIN) >> 8;
239*4882a593Smuzhiyun 	case MT_CH_5G_UNII_2:
240*4882a593Smuzhiyun 		return mt76x02_eeprom_get(dev,
241*4882a593Smuzhiyun 					  MT_EE_RF_5G_GRP2_3_RX_HIGH_GAIN);
242*4882a593Smuzhiyun 	case MT_CH_5G_UNII_2E_1:
243*4882a593Smuzhiyun 		return mt76x02_eeprom_get(dev,
244*4882a593Smuzhiyun 					  MT_EE_RF_5G_GRP2_3_RX_HIGH_GAIN) >> 8;
245*4882a593Smuzhiyun 	case MT_CH_5G_UNII_2E_2:
246*4882a593Smuzhiyun 		return mt76x02_eeprom_get(dev,
247*4882a593Smuzhiyun 					  MT_EE_RF_5G_GRP4_5_RX_HIGH_GAIN);
248*4882a593Smuzhiyun 	default:
249*4882a593Smuzhiyun 		return mt76x02_eeprom_get(dev,
250*4882a593Smuzhiyun 					  MT_EE_RF_5G_GRP4_5_RX_HIGH_GAIN) >> 8;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
mt76x2_read_rx_gain(struct mt76x02_dev * dev)254*4882a593Smuzhiyun void mt76x2_read_rx_gain(struct mt76x02_dev *dev)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct ieee80211_channel *chan = dev->mphy.chandef.chan;
257*4882a593Smuzhiyun 	int channel = chan->hw_value;
258*4882a593Smuzhiyun 	s8 lna_5g[3], lna_2g;
259*4882a593Smuzhiyun 	u8 lna;
260*4882a593Smuzhiyun 	u16 val;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	if (chan->band == NL80211_BAND_2GHZ)
263*4882a593Smuzhiyun 		val = mt76x02_eeprom_get(dev, MT_EE_RF_2G_RX_HIGH_GAIN) >> 8;
264*4882a593Smuzhiyun 	else
265*4882a593Smuzhiyun 		val = mt76x2_get_5g_rx_gain(dev, channel);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	mt76x2_set_rx_gain_group(dev, val);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	mt76x02_get_rx_gain(dev, chan->band, &val, &lna_2g, lna_5g);
270*4882a593Smuzhiyun 	mt76x2_set_rssi_offset(dev, 0, val);
271*4882a593Smuzhiyun 	mt76x2_set_rssi_offset(dev, 1, val >> 8);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	dev->cal.rx.mcu_gain =  (lna_2g & 0xff);
274*4882a593Smuzhiyun 	dev->cal.rx.mcu_gain |= (lna_5g[0] & 0xff) << 8;
275*4882a593Smuzhiyun 	dev->cal.rx.mcu_gain |= (lna_5g[1] & 0xff) << 16;
276*4882a593Smuzhiyun 	dev->cal.rx.mcu_gain |= (lna_5g[2] & 0xff) << 24;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	lna = mt76x02_get_lna_gain(dev, &lna_2g, lna_5g, chan);
279*4882a593Smuzhiyun 	dev->cal.rx.lna_gain = mt76x02_sign_extend(lna, 8);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x2_read_rx_gain);
282*4882a593Smuzhiyun 
mt76x2_get_rate_power(struct mt76x02_dev * dev,struct mt76_rate_power * t,struct ieee80211_channel * chan)283*4882a593Smuzhiyun void mt76x2_get_rate_power(struct mt76x02_dev *dev, struct mt76_rate_power *t,
284*4882a593Smuzhiyun 			   struct ieee80211_channel *chan)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	bool is_5ghz;
287*4882a593Smuzhiyun 	u16 val;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	is_5ghz = chan->band == NL80211_BAND_5GHZ;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	memset(t, 0, sizeof(*t));
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	val = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_CCK);
294*4882a593Smuzhiyun 	t->cck[0] = t->cck[1] = mt76x02_rate_power_val(val);
295*4882a593Smuzhiyun 	t->cck[2] = t->cck[3] = mt76x02_rate_power_val(val >> 8);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	if (is_5ghz)
298*4882a593Smuzhiyun 		val = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_OFDM_5G_6M);
299*4882a593Smuzhiyun 	else
300*4882a593Smuzhiyun 		val = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_OFDM_2G_6M);
301*4882a593Smuzhiyun 	t->ofdm[0] = t->ofdm[1] = mt76x02_rate_power_val(val);
302*4882a593Smuzhiyun 	t->ofdm[2] = t->ofdm[3] = mt76x02_rate_power_val(val >> 8);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	if (is_5ghz)
305*4882a593Smuzhiyun 		val = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_OFDM_5G_24M);
306*4882a593Smuzhiyun 	else
307*4882a593Smuzhiyun 		val = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_OFDM_2G_24M);
308*4882a593Smuzhiyun 	t->ofdm[4] = t->ofdm[5] = mt76x02_rate_power_val(val);
309*4882a593Smuzhiyun 	t->ofdm[6] = t->ofdm[7] = mt76x02_rate_power_val(val >> 8);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	val = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_HT_MCS0);
312*4882a593Smuzhiyun 	t->ht[0] = t->ht[1] = mt76x02_rate_power_val(val);
313*4882a593Smuzhiyun 	t->ht[2] = t->ht[3] = mt76x02_rate_power_val(val >> 8);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	val = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_HT_MCS4);
316*4882a593Smuzhiyun 	t->ht[4] = t->ht[5] = mt76x02_rate_power_val(val);
317*4882a593Smuzhiyun 	t->ht[6] = t->ht[7] = mt76x02_rate_power_val(val >> 8);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	val = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_HT_MCS8);
320*4882a593Smuzhiyun 	t->ht[8] = t->ht[9] = mt76x02_rate_power_val(val);
321*4882a593Smuzhiyun 	t->ht[10] = t->ht[11] = mt76x02_rate_power_val(val >> 8);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	val = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_HT_MCS12);
324*4882a593Smuzhiyun 	t->ht[12] = t->ht[13] = mt76x02_rate_power_val(val);
325*4882a593Smuzhiyun 	t->ht[14] = t->ht[15] = mt76x02_rate_power_val(val >> 8);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	val = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_VHT_MCS0);
328*4882a593Smuzhiyun 	t->vht[0] = t->vht[1] = mt76x02_rate_power_val(val);
329*4882a593Smuzhiyun 	t->vht[2] = t->vht[3] = mt76x02_rate_power_val(val >> 8);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	val = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_VHT_MCS4);
332*4882a593Smuzhiyun 	t->vht[4] = t->vht[5] = mt76x02_rate_power_val(val);
333*4882a593Smuzhiyun 	t->vht[6] = t->vht[7] = mt76x02_rate_power_val(val >> 8);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	val = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_VHT_MCS8);
336*4882a593Smuzhiyun 	if (!is_5ghz)
337*4882a593Smuzhiyun 		val >>= 8;
338*4882a593Smuzhiyun 	t->vht[8] = t->vht[9] = mt76x02_rate_power_val(val >> 8);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	memcpy(t->stbc, t->ht, sizeof(t->stbc[0]) * 8);
341*4882a593Smuzhiyun 	t->stbc[8] = t->vht[8];
342*4882a593Smuzhiyun 	t->stbc[9] = t->vht[9];
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x2_get_rate_power);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static void
mt76x2_get_power_info_2g(struct mt76x02_dev * dev,struct mt76x2_tx_power_info * t,struct ieee80211_channel * chan,int chain,int offset)347*4882a593Smuzhiyun mt76x2_get_power_info_2g(struct mt76x02_dev *dev,
348*4882a593Smuzhiyun 			 struct mt76x2_tx_power_info *t,
349*4882a593Smuzhiyun 			 struct ieee80211_channel *chan,
350*4882a593Smuzhiyun 			 int chain, int offset)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	int channel = chan->hw_value;
353*4882a593Smuzhiyun 	int delta_idx;
354*4882a593Smuzhiyun 	u8 data[6];
355*4882a593Smuzhiyun 	u16 val;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	if (channel < 6)
358*4882a593Smuzhiyun 		delta_idx = 3;
359*4882a593Smuzhiyun 	else if (channel < 11)
360*4882a593Smuzhiyun 		delta_idx = 4;
361*4882a593Smuzhiyun 	else
362*4882a593Smuzhiyun 		delta_idx = 5;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	mt76x02_eeprom_copy(dev, offset, data, sizeof(data));
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	t->chain[chain].tssi_slope = data[0];
367*4882a593Smuzhiyun 	t->chain[chain].tssi_offset = data[1];
368*4882a593Smuzhiyun 	t->chain[chain].target_power = data[2];
369*4882a593Smuzhiyun 	t->chain[chain].delta =
370*4882a593Smuzhiyun 		mt76x02_sign_extend_optional(data[delta_idx], 7);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	val = mt76x02_eeprom_get(dev, MT_EE_RF_2G_TSSI_OFF_TXPOWER);
373*4882a593Smuzhiyun 	t->target_power = val >> 8;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun static void
mt76x2_get_power_info_5g(struct mt76x02_dev * dev,struct mt76x2_tx_power_info * t,struct ieee80211_channel * chan,int chain,int offset)377*4882a593Smuzhiyun mt76x2_get_power_info_5g(struct mt76x02_dev *dev,
378*4882a593Smuzhiyun 			 struct mt76x2_tx_power_info *t,
379*4882a593Smuzhiyun 			 struct ieee80211_channel *chan,
380*4882a593Smuzhiyun 			 int chain, int offset)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	int channel = chan->hw_value;
383*4882a593Smuzhiyun 	enum mt76x2_cal_channel_group group;
384*4882a593Smuzhiyun 	int delta_idx;
385*4882a593Smuzhiyun 	u16 val;
386*4882a593Smuzhiyun 	u8 data[5];
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	group = mt76x2_get_cal_channel_group(channel);
389*4882a593Smuzhiyun 	offset += group * MT_TX_POWER_GROUP_SIZE_5G;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	if (channel >= 192)
392*4882a593Smuzhiyun 		delta_idx = 4;
393*4882a593Smuzhiyun 	else if (channel >= 184)
394*4882a593Smuzhiyun 		delta_idx = 3;
395*4882a593Smuzhiyun 	else if (channel < 44)
396*4882a593Smuzhiyun 		delta_idx = 3;
397*4882a593Smuzhiyun 	else if (channel < 52)
398*4882a593Smuzhiyun 		delta_idx = 4;
399*4882a593Smuzhiyun 	else if (channel < 58)
400*4882a593Smuzhiyun 		delta_idx = 3;
401*4882a593Smuzhiyun 	else if (channel < 98)
402*4882a593Smuzhiyun 		delta_idx = 4;
403*4882a593Smuzhiyun 	else if (channel < 106)
404*4882a593Smuzhiyun 		delta_idx = 3;
405*4882a593Smuzhiyun 	else if (channel < 116)
406*4882a593Smuzhiyun 		delta_idx = 4;
407*4882a593Smuzhiyun 	else if (channel < 130)
408*4882a593Smuzhiyun 		delta_idx = 3;
409*4882a593Smuzhiyun 	else if (channel < 149)
410*4882a593Smuzhiyun 		delta_idx = 4;
411*4882a593Smuzhiyun 	else if (channel < 157)
412*4882a593Smuzhiyun 		delta_idx = 3;
413*4882a593Smuzhiyun 	else
414*4882a593Smuzhiyun 		delta_idx = 4;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	mt76x02_eeprom_copy(dev, offset, data, sizeof(data));
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	t->chain[chain].tssi_slope = data[0];
419*4882a593Smuzhiyun 	t->chain[chain].tssi_offset = data[1];
420*4882a593Smuzhiyun 	t->chain[chain].target_power = data[2];
421*4882a593Smuzhiyun 	t->chain[chain].delta =
422*4882a593Smuzhiyun 		mt76x02_sign_extend_optional(data[delta_idx], 7);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	val = mt76x02_eeprom_get(dev, MT_EE_RF_2G_RX_HIGH_GAIN);
425*4882a593Smuzhiyun 	t->target_power = val & 0xff;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
mt76x2_get_power_info(struct mt76x02_dev * dev,struct mt76x2_tx_power_info * t,struct ieee80211_channel * chan)428*4882a593Smuzhiyun void mt76x2_get_power_info(struct mt76x02_dev *dev,
429*4882a593Smuzhiyun 			   struct mt76x2_tx_power_info *t,
430*4882a593Smuzhiyun 			   struct ieee80211_channel *chan)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	u16 bw40, bw80;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	memset(t, 0, sizeof(*t));
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	bw40 = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_DELTA_BW40);
437*4882a593Smuzhiyun 	bw80 = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_DELTA_BW80);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	if (chan->band == NL80211_BAND_5GHZ) {
440*4882a593Smuzhiyun 		bw40 >>= 8;
441*4882a593Smuzhiyun 		mt76x2_get_power_info_5g(dev, t, chan, 0,
442*4882a593Smuzhiyun 					 MT_EE_TX_POWER_0_START_5G);
443*4882a593Smuzhiyun 		mt76x2_get_power_info_5g(dev, t, chan, 1,
444*4882a593Smuzhiyun 					 MT_EE_TX_POWER_1_START_5G);
445*4882a593Smuzhiyun 	} else {
446*4882a593Smuzhiyun 		mt76x2_get_power_info_2g(dev, t, chan, 0,
447*4882a593Smuzhiyun 					 MT_EE_TX_POWER_0_START_2G);
448*4882a593Smuzhiyun 		mt76x2_get_power_info_2g(dev, t, chan, 1,
449*4882a593Smuzhiyun 					 MT_EE_TX_POWER_1_START_2G);
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	if (mt76x2_tssi_enabled(dev) ||
453*4882a593Smuzhiyun 	    !mt76x02_field_valid(t->target_power))
454*4882a593Smuzhiyun 		t->target_power = t->chain[0].target_power;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	t->delta_bw40 = mt76x02_rate_power_val(bw40);
457*4882a593Smuzhiyun 	t->delta_bw80 = mt76x02_rate_power_val(bw80);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x2_get_power_info);
460*4882a593Smuzhiyun 
mt76x2_get_temp_comp(struct mt76x02_dev * dev,struct mt76x2_temp_comp * t)461*4882a593Smuzhiyun int mt76x2_get_temp_comp(struct mt76x02_dev *dev, struct mt76x2_temp_comp *t)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	enum nl80211_band band = dev->mphy.chandef.chan->band;
464*4882a593Smuzhiyun 	u16 val, slope;
465*4882a593Smuzhiyun 	u8 bounds;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	memset(t, 0, sizeof(*t));
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	if (!mt76x2_temp_tx_alc_enabled(dev))
470*4882a593Smuzhiyun 		return -EINVAL;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	if (!mt76x02_ext_pa_enabled(dev, band))
473*4882a593Smuzhiyun 		return -EINVAL;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	val = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_EXT_PA_5G) >> 8;
476*4882a593Smuzhiyun 	t->temp_25_ref = val & 0x7f;
477*4882a593Smuzhiyun 	if (band == NL80211_BAND_5GHZ) {
478*4882a593Smuzhiyun 		slope = mt76x02_eeprom_get(dev, MT_EE_RF_TEMP_COMP_SLOPE_5G);
479*4882a593Smuzhiyun 		bounds = mt76x02_eeprom_get(dev, MT_EE_TX_POWER_EXT_PA_5G);
480*4882a593Smuzhiyun 	} else {
481*4882a593Smuzhiyun 		slope = mt76x02_eeprom_get(dev, MT_EE_RF_TEMP_COMP_SLOPE_2G);
482*4882a593Smuzhiyun 		bounds = mt76x02_eeprom_get(dev,
483*4882a593Smuzhiyun 					    MT_EE_TX_POWER_DELTA_BW80) >> 8;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	t->high_slope = slope & 0xff;
487*4882a593Smuzhiyun 	t->low_slope = slope >> 8;
488*4882a593Smuzhiyun 	t->lower_bound = 0 - (bounds & 0xf);
489*4882a593Smuzhiyun 	t->upper_bound = (bounds >> 4) & 0xf;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	return 0;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x2_get_temp_comp);
494*4882a593Smuzhiyun 
mt76x2_eeprom_init(struct mt76x02_dev * dev)495*4882a593Smuzhiyun int mt76x2_eeprom_init(struct mt76x02_dev *dev)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	int ret;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	ret = mt76x2_eeprom_load(dev);
500*4882a593Smuzhiyun 	if (ret)
501*4882a593Smuzhiyun 		return ret;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	mt76x02_eeprom_parse_hw_cap(dev);
504*4882a593Smuzhiyun 	mt76x2_eeprom_get_macaddr(dev);
505*4882a593Smuzhiyun 	mt76_eeprom_override(&dev->mt76);
506*4882a593Smuzhiyun 	dev->mt76.macaddr[0] &= ~BIT(1);
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	return 0;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mt76x2_eeprom_init);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
513