xref: /OK3568_Linux_fs/kernel/drivers/net/wireless/mediatek/mt76/mt76x02_regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: ISC */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef __MT76X02_REGS_H
7*4882a593Smuzhiyun #define __MT76X02_REGS_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define MT_ASIC_VERSION			0x0000
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define MT76XX_REV_E3			0x22
12*4882a593Smuzhiyun #define MT76XX_REV_E4			0x33
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define MT_CMB_CTRL			0x0020
15*4882a593Smuzhiyun #define MT_CMB_CTRL_XTAL_RDY		BIT(22)
16*4882a593Smuzhiyun #define MT_CMB_CTRL_PLL_LD		BIT(23)
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define MT_EFUSE_CTRL			0x0024
19*4882a593Smuzhiyun #define MT_EFUSE_CTRL_AOUT		GENMASK(5, 0)
20*4882a593Smuzhiyun #define MT_EFUSE_CTRL_MODE		GENMASK(7, 6)
21*4882a593Smuzhiyun #define MT_EFUSE_CTRL_LDO_OFF_TIME	GENMASK(13, 8)
22*4882a593Smuzhiyun #define MT_EFUSE_CTRL_LDO_ON_TIME	GENMASK(15, 14)
23*4882a593Smuzhiyun #define MT_EFUSE_CTRL_AIN		GENMASK(25, 16)
24*4882a593Smuzhiyun #define MT_EFUSE_CTRL_KICK		BIT(30)
25*4882a593Smuzhiyun #define MT_EFUSE_CTRL_SEL		BIT(31)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define MT_EFUSE_DATA_BASE		0x0028
28*4882a593Smuzhiyun #define MT_EFUSE_DATA(_n)		(MT_EFUSE_DATA_BASE + ((_n) << 2))
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define MT_COEXCFG0			0x0040
31*4882a593Smuzhiyun #define MT_COEXCFG0_COEX_EN		BIT(0)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL		0x0080
34*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_WLAN_EN	BIT(0)
35*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_WLAN_CLK_EN	BIT(1)
36*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_WLAN_RESET_RF	BIT(2)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define MT_COEXCFG3			0x004c
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define	MT_LDO_CTRL_0			0x006c
41*4882a593Smuzhiyun #define	MT_LDO_CTRL_1			0x0070
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_WLAN_RESET	BIT(3) /* MT76x0 */
44*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_CSR_F20M_CKEN	BIT(3) /* MT76x2 */
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_PCIE_CLK_REQ	BIT(4)
47*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_FRC_WL_ANT_SEL	BIT(5)
48*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_INV_ANT_SEL	BIT(6)
49*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_WAKE_HOST	BIT(7)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_THERM_RST	BIT(8) /* MT76x2 */
52*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_THERM_CKEN	BIT(9) /* MT76x2 */
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_GPIO_IN	GENMASK(15, 8) /* MT76x0 */
55*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_GPIO_OUT	GENMASK(23, 16) /* MT76x0 */
56*4882a593Smuzhiyun #define MT_WLAN_FUN_CTRL_GPIO_OUT_EN	GENMASK(31, 24) /* MT76x0 */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* MT76x0 */
59*4882a593Smuzhiyun #define MT_CSR_EE_CFG1			0x0104
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define MT_XO_CTRL0			0x0100
62*4882a593Smuzhiyun #define MT_XO_CTRL1			0x0104
63*4882a593Smuzhiyun #define MT_XO_CTRL2			0x0108
64*4882a593Smuzhiyun #define MT_XO_CTRL3			0x010c
65*4882a593Smuzhiyun #define MT_XO_CTRL4			0x0110
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define MT_XO_CTRL5			0x0114
68*4882a593Smuzhiyun #define MT_XO_CTRL5_C2_VAL		GENMASK(14, 8)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define MT_XO_CTRL6			0x0118
71*4882a593Smuzhiyun #define MT_XO_CTRL6_C2_CTRL		GENMASK(14, 8)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define MT_XO_CTRL7			0x011c
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define MT_IOCFG_6			0x0124
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define MT_USB_U3DMA_CFG		0x9018
78*4882a593Smuzhiyun #define MT_USB_DMA_CFG_RX_BULK_AGG_TOUT	GENMASK(7, 0)
79*4882a593Smuzhiyun #define MT_USB_DMA_CFG_RX_BULK_AGG_LMT	GENMASK(15, 8)
80*4882a593Smuzhiyun #define MT_USB_DMA_CFG_UDMA_TX_WL_DROP	BIT(16)
81*4882a593Smuzhiyun #define MT_USB_DMA_CFG_WAKE_UP_EN	BIT(17)
82*4882a593Smuzhiyun #define MT_USB_DMA_CFG_RX_DROP_OR_PAD	BIT(18)
83*4882a593Smuzhiyun #define MT_USB_DMA_CFG_TX_CLR		BIT(19)
84*4882a593Smuzhiyun #define MT_USB_DMA_CFG_TXOP_HALT	BIT(20)
85*4882a593Smuzhiyun #define MT_USB_DMA_CFG_RX_BULK_AGG_EN	BIT(21)
86*4882a593Smuzhiyun #define MT_USB_DMA_CFG_RX_BULK_EN	BIT(22)
87*4882a593Smuzhiyun #define MT_USB_DMA_CFG_TX_BULK_EN	BIT(23)
88*4882a593Smuzhiyun #define MT_USB_DMA_CFG_EP_OUT_VALID	GENMASK(29, 24)
89*4882a593Smuzhiyun #define MT_USB_DMA_CFG_RX_BUSY		BIT(30)
90*4882a593Smuzhiyun #define MT_USB_DMA_CFG_TX_BUSY		BIT(31)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL		0x10148
93*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_MTCMOS_PWR_UP	BIT(0)
94*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_PWR_ACK	BIT(12)
95*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_PWR_ACK_S	BIT(13)
96*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_BBP_MEM_PD	GENMASK(19, 16)
97*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_PBF_MEM_PD	BIT(20)
98*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_FCE_MEM_PD	BIT(21)
99*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_TSO_MEM_PD	BIT(22)
100*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_BBP_MEM_RB	BIT(24)
101*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_PBF_MEM_RB	BIT(25)
102*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_FCE_MEM_RB	BIT(26)
103*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_TSO_MEM_RB	BIT(27)
104*4882a593Smuzhiyun #define MT_WLAN_MTC_CTRL_STATE_UP	BIT(28)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define MT_INT_SOURCE_CSR		0x0200
107*4882a593Smuzhiyun #define MT_INT_MASK_CSR			0x0204
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define MT_INT_RX_DONE(_n)		BIT(_n)
110*4882a593Smuzhiyun #define MT_INT_RX_DONE_ALL		GENMASK(1, 0)
111*4882a593Smuzhiyun #define MT_INT_TX_DONE_ALL		GENMASK(13, 4)
112*4882a593Smuzhiyun #define MT_INT_TX_DONE(_n)		BIT((_n) + 4)
113*4882a593Smuzhiyun #define MT_INT_RX_COHERENT		BIT(16)
114*4882a593Smuzhiyun #define MT_INT_TX_COHERENT		BIT(17)
115*4882a593Smuzhiyun #define MT_INT_ANY_COHERENT		BIT(18)
116*4882a593Smuzhiyun #define MT_INT_MCU_CMD			BIT(19)
117*4882a593Smuzhiyun #define MT_INT_TBTT			BIT(20)
118*4882a593Smuzhiyun #define MT_INT_PRE_TBTT			BIT(21)
119*4882a593Smuzhiyun #define MT_INT_TX_STAT			BIT(22)
120*4882a593Smuzhiyun #define MT_INT_AUTO_WAKEUP		BIT(23)
121*4882a593Smuzhiyun #define MT_INT_GPTIMER			BIT(24)
122*4882a593Smuzhiyun #define MT_INT_RXDELAYINT		BIT(26)
123*4882a593Smuzhiyun #define MT_INT_TXDELAYINT		BIT(27)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG		0x0208
126*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_TX_DMA_EN	BIT(0)
127*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_TX_DMA_BUSY	BIT(1)
128*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_RX_DMA_EN	BIT(2)
129*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_RX_DMA_BUSY	BIT(3)
130*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_DMA_BURST_SIZE	GENMASK(5, 4)
131*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE	BIT(6)
132*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_BIG_ENDIAN	BIT(7)
133*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_HDR_SEG_LEN	GENMASK(15, 8)
134*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_CLK_GATE_DIS	BIT(30)
135*4882a593Smuzhiyun #define MT_WPDMA_GLO_CFG_RX_2B_OFFSET	BIT(31)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define MT_WPDMA_RST_IDX		0x020c
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define MT_WPDMA_DELAY_INT_CFG		0x0210
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define MT_WMM_AIFSN			0x0214
142*4882a593Smuzhiyun #define MT_WMM_AIFSN_MASK		GENMASK(3, 0)
143*4882a593Smuzhiyun #define MT_WMM_AIFSN_SHIFT(_n)		((_n) * 4)
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define MT_WMM_CWMIN			0x0218
146*4882a593Smuzhiyun #define MT_WMM_CWMIN_MASK		GENMASK(3, 0)
147*4882a593Smuzhiyun #define MT_WMM_CWMIN_SHIFT(_n)		((_n) * 4)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define MT_WMM_CWMAX			0x021c
150*4882a593Smuzhiyun #define MT_WMM_CWMAX_MASK		GENMASK(3, 0)
151*4882a593Smuzhiyun #define MT_WMM_CWMAX_SHIFT(_n)		((_n) * 4)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define MT_WMM_TXOP_BASE		0x0220
154*4882a593Smuzhiyun #define MT_WMM_TXOP(_n)			(MT_WMM_TXOP_BASE + (((_n) / 2) << 2))
155*4882a593Smuzhiyun #define MT_WMM_TXOP_SHIFT(_n)		(((_n) & 1) * 16)
156*4882a593Smuzhiyun #define MT_WMM_TXOP_MASK		GENMASK(15, 0)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun #define MT_WMM_CTRL			0x0230 /* MT76x0 */
159*4882a593Smuzhiyun #define MT_FCE_DMA_ADDR			0x0230
160*4882a593Smuzhiyun #define MT_FCE_DMA_LEN			0x0234
161*4882a593Smuzhiyun #define MT_USB_DMA_CFG			0x0238
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define MT_TSO_CTRL			0x0250
164*4882a593Smuzhiyun #define MT_HEADER_TRANS_CTRL_REG	0x0260
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define MT_US_CYC_CFG			0x02a4
167*4882a593Smuzhiyun #define MT_US_CYC_CNT			GENMASK(7, 0)
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define MT_TX_RING_BASE			0x0300
170*4882a593Smuzhiyun #define MT_RX_RING_BASE			0x03c0
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define MT_TX_HW_QUEUE_MCU		8
173*4882a593Smuzhiyun #define MT_TX_HW_QUEUE_MGMT		9
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define MT_PBF_SYS_CTRL			0x0400
176*4882a593Smuzhiyun #define MT_PBF_SYS_CTRL_MCU_RESET	BIT(0)
177*4882a593Smuzhiyun #define MT_PBF_SYS_CTRL_DMA_RESET	BIT(1)
178*4882a593Smuzhiyun #define MT_PBF_SYS_CTRL_MAC_RESET	BIT(2)
179*4882a593Smuzhiyun #define MT_PBF_SYS_CTRL_PBF_RESET	BIT(3)
180*4882a593Smuzhiyun #define MT_PBF_SYS_CTRL_ASY_RESET	BIT(4)
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun #define MT_PBF_CFG			0x0404
183*4882a593Smuzhiyun #define MT_PBF_CFG_TX0Q_EN		BIT(0)
184*4882a593Smuzhiyun #define MT_PBF_CFG_TX1Q_EN		BIT(1)
185*4882a593Smuzhiyun #define MT_PBF_CFG_TX2Q_EN		BIT(2)
186*4882a593Smuzhiyun #define MT_PBF_CFG_TX3Q_EN		BIT(3)
187*4882a593Smuzhiyun #define MT_PBF_CFG_RX0Q_EN		BIT(4)
188*4882a593Smuzhiyun #define MT_PBF_CFG_RX_DROP_EN		BIT(8)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define MT_PBF_TX_MAX_PCNT		0x0408
191*4882a593Smuzhiyun #define MT_PBF_RX_MAX_PCNT		0x040c
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define MT_BCN_OFFSET_BASE		0x041c
194*4882a593Smuzhiyun #define MT_BCN_OFFSET(_n)		(MT_BCN_OFFSET_BASE + ((_n) << 2))
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define MT_RXQ_STA			0x0430
197*4882a593Smuzhiyun #define MT_TXQ_STA			0x0434
198*4882a593Smuzhiyun #define	MT_RF_CSR_CFG			0x0500
199*4882a593Smuzhiyun #define MT_RF_CSR_CFG_DATA		GENMASK(7, 0)
200*4882a593Smuzhiyun #define MT_RF_CSR_CFG_REG_ID		GENMASK(14, 8)
201*4882a593Smuzhiyun #define MT_RF_CSR_CFG_REG_BANK		GENMASK(17, 15)
202*4882a593Smuzhiyun #define MT_RF_CSR_CFG_WR		BIT(30)
203*4882a593Smuzhiyun #define MT_RF_CSR_CFG_KICK		BIT(31)
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define MT_RF_BYPASS_0			0x0504
206*4882a593Smuzhiyun #define MT_RF_BYPASS_1			0x0508
207*4882a593Smuzhiyun #define MT_RF_SETTING_0			0x050c
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define MT_RF_MISC			0x0518
210*4882a593Smuzhiyun #define MT_RF_DATA_WRITE		0x0524
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define MT_RF_CTRL			0x0528
213*4882a593Smuzhiyun #define MT_RF_CTRL_ADDR			GENMASK(11, 0)
214*4882a593Smuzhiyun #define MT_RF_CTRL_WRITE		BIT(12)
215*4882a593Smuzhiyun #define MT_RF_CTRL_BUSY			BIT(13)
216*4882a593Smuzhiyun #define MT_RF_CTRL_IDX			BIT(16)
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun #define MT_RF_DATA_READ			0x052c
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define MT_COM_REG0			0x0730
221*4882a593Smuzhiyun #define MT_COM_REG1			0x0734
222*4882a593Smuzhiyun #define MT_COM_REG2			0x0738
223*4882a593Smuzhiyun #define MT_COM_REG3			0x073C
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define MT_LED_CTRL			0x0770
226*4882a593Smuzhiyun #define MT_LED_CTRL_REPLAY(_n)		BIT(0 + (8 * (_n)))
227*4882a593Smuzhiyun #define MT_LED_CTRL_POLARITY(_n)	BIT(1 + (8 * (_n)))
228*4882a593Smuzhiyun #define MT_LED_CTRL_TX_BLINK_MODE(_n)	BIT(2 + (8 * (_n)))
229*4882a593Smuzhiyun #define MT_LED_CTRL_KICK(_n)		BIT(7 + (8 * (_n)))
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define MT_LED_TX_BLINK_0		0x0774
232*4882a593Smuzhiyun #define MT_LED_TX_BLINK_1		0x0778
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #define MT_LED_S0_BASE			0x077C
235*4882a593Smuzhiyun #define MT_LED_S0(_n)			(MT_LED_S0_BASE + 8 * (_n))
236*4882a593Smuzhiyun #define MT_LED_S1_BASE			0x0780
237*4882a593Smuzhiyun #define MT_LED_S1(_n)			(MT_LED_S1_BASE + 8 * (_n))
238*4882a593Smuzhiyun #define MT_LED_STATUS_OFF		GENMASK(31, 24)
239*4882a593Smuzhiyun #define MT_LED_STATUS_ON		GENMASK(23, 16)
240*4882a593Smuzhiyun #define MT_LED_STATUS_DURATION		GENMASK(15, 8)
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define MT_FCE_PSE_CTRL			0x0800
243*4882a593Smuzhiyun #define MT_FCE_PARAMETERS		0x0804
244*4882a593Smuzhiyun #define MT_FCE_CSO			0x0808
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #define MT_FCE_L2_STUFF			0x080c
247*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_HT_L2_EN	BIT(0)
248*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_QOS_L2_EN	BIT(1)
249*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_RX_STUFF_EN	BIT(2)
250*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_TX_STUFF_EN	BIT(3)
251*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_WR_MPDU_LEN_EN	BIT(4)
252*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_MVINV_BSWAP	BIT(5)
253*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_TS_CMD_QSEL_EN	GENMASK(15, 8)
254*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_TS_LEN_EN	GENMASK(23, 16)
255*4882a593Smuzhiyun #define MT_FCE_L2_STUFF_OTHER_PORT	GENMASK(25, 24)
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define MT_FCE_WLAN_FLOW_CONTROL1	0x0824
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #define MT_TX_CPU_FROM_FCE_BASE_PTR	0x09a0
260*4882a593Smuzhiyun #define MT_TX_CPU_FROM_FCE_MAX_COUNT	0x09a4
261*4882a593Smuzhiyun #define MT_TX_CPU_FROM_FCE_CPU_DESC_IDX	0x09a8
262*4882a593Smuzhiyun #define MT_FCE_PDMA_GLOBAL_CONF		0x09c4
263*4882a593Smuzhiyun #define MT_FCE_SKIP_FS			0x0a6c
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun #define MT_PAUSE_ENABLE_CONTROL1	0x0a38
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #define MT_MAC_CSR0			0x1000
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define MT_MAC_SYS_CTRL			0x1004
270*4882a593Smuzhiyun #define MT_MAC_SYS_CTRL_RESET_CSR	BIT(0)
271*4882a593Smuzhiyun #define MT_MAC_SYS_CTRL_RESET_BBP	BIT(1)
272*4882a593Smuzhiyun #define MT_MAC_SYS_CTRL_ENABLE_TX	BIT(2)
273*4882a593Smuzhiyun #define MT_MAC_SYS_CTRL_ENABLE_RX	BIT(3)
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun #define MT_MAC_ADDR_DW0			0x1008
276*4882a593Smuzhiyun #define MT_MAC_ADDR_DW1			0x100c
277*4882a593Smuzhiyun #define MT_MAC_ADDR_DW1_U2ME_MASK	GENMASK(23, 16)
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define MT_MAC_BSSID_DW0		0x1010
280*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1		0x1014
281*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1_ADDR		GENMASK(15, 0)
282*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1_MBSS_MODE	GENMASK(17, 16)
283*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1_MBEACON_N	GENMASK(20, 18)
284*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1_MBSS_LOCAL_BIT	BIT(21)
285*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1_MBSS_MODE_B2	BIT(22)
286*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1_MBEACON_N_B3	BIT(23)
287*4882a593Smuzhiyun #define MT_MAC_BSSID_DW1_MBSS_IDX_BYTE	GENMASK(26, 24)
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #define MT_MAX_LEN_CFG			0x1018
290*4882a593Smuzhiyun #define MT_MAX_LEN_CFG_AMPDU		GENMASK(13, 12)
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun #define MT_LED_CFG			0x102c
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun #define MT_AMPDU_MAX_LEN_20M1S		0x1030
295*4882a593Smuzhiyun #define MT_AMPDU_MAX_LEN_20M2S		0x1034
296*4882a593Smuzhiyun #define MT_AMPDU_MAX_LEN_40M1S		0x1038
297*4882a593Smuzhiyun #define MT_AMPDU_MAX_LEN_40M2S		0x103c
298*4882a593Smuzhiyun #define MT_AMPDU_MAX_LEN		0x1040
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun #define MT_WCID_DROP_BASE		0x106c
301*4882a593Smuzhiyun #define MT_WCID_DROP(_n)		(MT_WCID_DROP_BASE + ((_n) >> 5) * 4)
302*4882a593Smuzhiyun #define MT_WCID_DROP_MASK(_n)		BIT((_n) % 32)
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun #define MT_BCN_BYPASS_MASK		0x108c
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #define MT_MAC_APC_BSSID_BASE		0x1090
307*4882a593Smuzhiyun #define MT_MAC_APC_BSSID_L(_n)		(MT_MAC_APC_BSSID_BASE + ((_n) * 8))
308*4882a593Smuzhiyun #define MT_MAC_APC_BSSID_H(_n)		(MT_MAC_APC_BSSID_BASE + ((_n) * 8 + 4))
309*4882a593Smuzhiyun #define MT_MAC_APC_BSSID_H_ADDR		GENMASK(15, 0)
310*4882a593Smuzhiyun #define MT_MAC_APC_BSSID0_H_EN		BIT(16)
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun #define MT_XIFS_TIME_CFG		0x1100
313*4882a593Smuzhiyun #define MT_XIFS_TIME_CFG_CCK_SIFS	GENMASK(7, 0)
314*4882a593Smuzhiyun #define MT_XIFS_TIME_CFG_OFDM_SIFS	GENMASK(15, 8)
315*4882a593Smuzhiyun #define MT_XIFS_TIME_CFG_OFDM_XIFS	GENMASK(19, 16)
316*4882a593Smuzhiyun #define MT_XIFS_TIME_CFG_EIFS		GENMASK(28, 20)
317*4882a593Smuzhiyun #define MT_XIFS_TIME_CFG_BB_RXEND_EN	BIT(29)
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun #define MT_BKOFF_SLOT_CFG		0x1104
320*4882a593Smuzhiyun #define MT_BKOFF_SLOT_CFG_SLOTTIME	GENMASK(7, 0)
321*4882a593Smuzhiyun #define MT_BKOFF_SLOT_CFG_CC_DELAY	GENMASK(11, 8)
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define MT_CH_TIME_CFG			0x110c
324*4882a593Smuzhiyun #define MT_CH_TIME_CFG_TIMER_EN		BIT(0)
325*4882a593Smuzhiyun #define MT_CH_TIME_CFG_TX_AS_BUSY	BIT(1)
326*4882a593Smuzhiyun #define MT_CH_TIME_CFG_RX_AS_BUSY	BIT(2)
327*4882a593Smuzhiyun #define MT_CH_TIME_CFG_NAV_AS_BUSY	BIT(3)
328*4882a593Smuzhiyun #define MT_CH_TIME_CFG_EIFS_AS_BUSY	BIT(4)
329*4882a593Smuzhiyun #define MT_CH_TIME_CFG_MDRDY_CNT_EN	BIT(5)
330*4882a593Smuzhiyun #define MT_CH_CCA_RC_EN			BIT(6)
331*4882a593Smuzhiyun #define MT_CH_TIME_CFG_CH_TIMER_CLR	GENMASK(9, 8)
332*4882a593Smuzhiyun #define MT_CH_TIME_CFG_MDRDY_CLR	GENMASK(11, 10)
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun #define MT_PBF_LIFE_TIMER		0x1110
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #define MT_BEACON_TIME_CFG		0x1114
337*4882a593Smuzhiyun #define MT_BEACON_TIME_CFG_INTVAL	GENMASK(15, 0)
338*4882a593Smuzhiyun #define MT_BEACON_TIME_CFG_TIMER_EN	BIT(16)
339*4882a593Smuzhiyun #define MT_BEACON_TIME_CFG_SYNC_MODE	GENMASK(18, 17)
340*4882a593Smuzhiyun #define MT_BEACON_TIME_CFG_TBTT_EN	BIT(19)
341*4882a593Smuzhiyun #define MT_BEACON_TIME_CFG_BEACON_TX	BIT(20)
342*4882a593Smuzhiyun #define MT_BEACON_TIME_CFG_TSF_COMP	GENMASK(31, 24)
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun #define MT_TBTT_SYNC_CFG		0x1118
345*4882a593Smuzhiyun #define MT_TSF_TIMER_DW0		0x111c
346*4882a593Smuzhiyun #define MT_TSF_TIMER_DW1		0x1120
347*4882a593Smuzhiyun #define MT_TBTT_TIMER			0x1124
348*4882a593Smuzhiyun #define MT_TBTT_TIMER_VAL		GENMASK(16, 0)
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun #define MT_INT_TIMER_CFG		0x1128
351*4882a593Smuzhiyun #define MT_INT_TIMER_CFG_PRE_TBTT	GENMASK(15, 0)
352*4882a593Smuzhiyun #define MT_INT_TIMER_CFG_GP_TIMER	GENMASK(31, 16)
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define MT_INT_TIMER_EN			0x112c
355*4882a593Smuzhiyun #define MT_INT_TIMER_EN_PRE_TBTT_EN	BIT(0)
356*4882a593Smuzhiyun #define MT_INT_TIMER_EN_GP_TIMER_EN	BIT(1)
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun #define MT_CH_IDLE			0x1130
359*4882a593Smuzhiyun #define MT_CH_BUSY			0x1134
360*4882a593Smuzhiyun #define MT_EXT_CH_BUSY			0x1138
361*4882a593Smuzhiyun #define MT_ED_CCA_TIMER			0x1140
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun #define MT_MAC_STATUS			0x1200
364*4882a593Smuzhiyun #define MT_MAC_STATUS_TX		BIT(0)
365*4882a593Smuzhiyun #define MT_MAC_STATUS_RX		BIT(1)
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun #define MT_PWR_PIN_CFG			0x1204
368*4882a593Smuzhiyun #define MT_AUX_CLK_CFG			0x120c
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun #define MT_BB_PA_MODE_CFG0		0x1214
371*4882a593Smuzhiyun #define MT_BB_PA_MODE_CFG1		0x1218
372*4882a593Smuzhiyun #define MT_RF_PA_MODE_CFG0		0x121c
373*4882a593Smuzhiyun #define MT_RF_PA_MODE_CFG1		0x1220
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun #define MT_RF_PA_MODE_ADJ0		0x1228
376*4882a593Smuzhiyun #define MT_RF_PA_MODE_ADJ1		0x122c
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun #define MT_DACCLK_EN_DLY_CFG		0x1264
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun #define MT_EDCA_CFG_BASE		0x1300
381*4882a593Smuzhiyun #define MT_EDCA_CFG_AC(_n)		(MT_EDCA_CFG_BASE + ((_n) << 2))
382*4882a593Smuzhiyun #define MT_EDCA_CFG_TXOP		GENMASK(7, 0)
383*4882a593Smuzhiyun #define MT_EDCA_CFG_AIFSN		GENMASK(11, 8)
384*4882a593Smuzhiyun #define MT_EDCA_CFG_CWMIN		GENMASK(15, 12)
385*4882a593Smuzhiyun #define MT_EDCA_CFG_CWMAX		GENMASK(19, 16)
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun #define MT_TX_PWR_CFG_0			0x1314
388*4882a593Smuzhiyun #define MT_TX_PWR_CFG_1			0x1318
389*4882a593Smuzhiyun #define MT_TX_PWR_CFG_2			0x131c
390*4882a593Smuzhiyun #define MT_TX_PWR_CFG_3			0x1320
391*4882a593Smuzhiyun #define MT_TX_PWR_CFG_4			0x1324
392*4882a593Smuzhiyun #define MT_TX_PIN_CFG			0x1328
393*4882a593Smuzhiyun #define MT_TX_PIN_CFG_TXANT		GENMASK(3, 0)
394*4882a593Smuzhiyun #define MT_TX_PIN_CFG_RXANT		GENMASK(11, 8)
395*4882a593Smuzhiyun #define MT_TX_PIN_RFTR_EN		BIT(16)
396*4882a593Smuzhiyun #define MT_TX_PIN_TRSW_EN		BIT(18)
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun #define MT_TX_BAND_CFG			0x132c
399*4882a593Smuzhiyun #define MT_TX_BAND_CFG_UPPER_40M	BIT(0)
400*4882a593Smuzhiyun #define MT_TX_BAND_CFG_5G		BIT(1)
401*4882a593Smuzhiyun #define MT_TX_BAND_CFG_2G		BIT(2)
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun #define MT_HT_FBK_TO_LEGACY		0x1384
404*4882a593Smuzhiyun #define MT_TX_MPDU_ADJ_INT		0x1388
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun #define MT_TX_PWR_CFG_7			0x13d4
407*4882a593Smuzhiyun #define MT_TX_PWR_CFG_8			0x13d8
408*4882a593Smuzhiyun #define MT_TX_PWR_CFG_9			0x13dc
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun #define MT_TX_SW_CFG0			0x1330
411*4882a593Smuzhiyun #define MT_TX_SW_CFG1			0x1334
412*4882a593Smuzhiyun #define MT_TX_SW_CFG2			0x1338
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun #define MT_TXOP_CTRL_CFG		0x1340
415*4882a593Smuzhiyun #define MT_TXOP_TRUN_EN			GENMASK(5, 0)
416*4882a593Smuzhiyun #define MT_TXOP_EXT_CCA_DLY		GENMASK(15, 8)
417*4882a593Smuzhiyun #define MT_TXOP_ED_CCA_EN		BIT(20)
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun #define MT_TX_RTS_CFG			0x1344
420*4882a593Smuzhiyun #define MT_TX_RTS_CFG_RETRY_LIMIT	GENMASK(7, 0)
421*4882a593Smuzhiyun #define MT_TX_RTS_CFG_THRESH		GENMASK(23, 8)
422*4882a593Smuzhiyun #define MT_TX_RTS_FALLBACK		BIT(24)
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun #define MT_TX_TIMEOUT_CFG		0x1348
425*4882a593Smuzhiyun #define MT_TX_TIMEOUT_CFG_ACKTO		GENMASK(15, 8)
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun #define MT_TX_RETRY_CFG			0x134c
428*4882a593Smuzhiyun #define MT_TX_LINK_CFG			0x1350
429*4882a593Smuzhiyun #define MT_TX_CFACK_EN			BIT(12)
430*4882a593Smuzhiyun #define MT_VHT_HT_FBK_CFG0		0x1354
431*4882a593Smuzhiyun #define MT_VHT_HT_FBK_CFG1		0x1358
432*4882a593Smuzhiyun #define MT_LG_FBK_CFG0			0x135c
433*4882a593Smuzhiyun #define MT_LG_FBK_CFG1			0x1360
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun #define MT_PROT_CFG_RATE		GENMASK(15, 0)
436*4882a593Smuzhiyun #define MT_PROT_CFG_CTRL		GENMASK(17, 16)
437*4882a593Smuzhiyun #define MT_PROT_CFG_NAV			GENMASK(19, 18)
438*4882a593Smuzhiyun #define MT_PROT_CFG_TXOP_ALLOW		GENMASK(25, 20)
439*4882a593Smuzhiyun #define MT_PROT_CFG_RTS_THRESH		BIT(26)
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun #define MT_CCK_PROT_CFG			0x1364
442*4882a593Smuzhiyun #define MT_OFDM_PROT_CFG		0x1368
443*4882a593Smuzhiyun #define MT_MM20_PROT_CFG		0x136c
444*4882a593Smuzhiyun #define MT_MM40_PROT_CFG		0x1370
445*4882a593Smuzhiyun #define MT_GF20_PROT_CFG		0x1374
446*4882a593Smuzhiyun #define MT_GF40_PROT_CFG		0x1378
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun #define MT_PROT_RATE			GENMASK(15, 0)
449*4882a593Smuzhiyun #define MT_PROT_CTRL_RTS_CTS		BIT(16)
450*4882a593Smuzhiyun #define MT_PROT_CTRL_CTS2SELF		BIT(17)
451*4882a593Smuzhiyun #define MT_PROT_NAV_SHORT		BIT(18)
452*4882a593Smuzhiyun #define MT_PROT_NAV_LONG		BIT(19)
453*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_CCK		BIT(20)
454*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_OFDM		BIT(21)
455*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_MM20		BIT(22)
456*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_MM40		BIT(23)
457*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_GF20		BIT(24)
458*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_GF40		BIT(25)
459*4882a593Smuzhiyun #define MT_PROT_RTS_THR_EN		BIT(26)
460*4882a593Smuzhiyun #define MT_PROT_RATE_CCK_11		0x0003
461*4882a593Smuzhiyun #define MT_PROT_RATE_OFDM_6		0x2000
462*4882a593Smuzhiyun #define MT_PROT_RATE_OFDM_24		0x2004
463*4882a593Smuzhiyun #define MT_PROT_RATE_DUP_OFDM_24	0x2084
464*4882a593Smuzhiyun #define MT_PROT_RATE_SGI_OFDM_24	0x2104
465*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_ALL		GENMASK(25, 20)
466*4882a593Smuzhiyun #define MT_PROT_TXOP_ALLOW_BW20		(MT_PROT_TXOP_ALLOW_ALL &	\
467*4882a593Smuzhiyun 					 ~MT_PROT_TXOP_ALLOW_MM40 &	\
468*4882a593Smuzhiyun 					 ~MT_PROT_TXOP_ALLOW_GF40)
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun #define MT_EXP_ACK_TIME			0x1380
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun #define MT_TX_PWR_CFG_0_EXT		0x1390
473*4882a593Smuzhiyun #define MT_TX_PWR_CFG_1_EXT		0x1394
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun #define MT_TX_FBK_LIMIT			0x1398
476*4882a593Smuzhiyun #define MT_TX_FBK_LIMIT_MPDU_FBK	GENMASK(7, 0)
477*4882a593Smuzhiyun #define MT_TX_FBK_LIMIT_AMPDU_FBK	GENMASK(15, 8)
478*4882a593Smuzhiyun #define MT_TX_FBK_LIMIT_MPDU_UP_CLEAR	BIT(16)
479*4882a593Smuzhiyun #define MT_TX_FBK_LIMIT_AMPDU_UP_CLEAR	BIT(17)
480*4882a593Smuzhiyun #define MT_TX_FBK_LIMIT_RATE_LUT	BIT(18)
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun #define MT_TX0_RF_GAIN_CORR		0x13a0
483*4882a593Smuzhiyun #define MT_TX1_RF_GAIN_CORR		0x13a4
484*4882a593Smuzhiyun #define MT_TX0_RF_GAIN_ATTEN		0x13a8
485*4882a593Smuzhiyun #define MT_TX0_RF_GAIN_ATTEN		0x13a8 /* MT76x0 */
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun #define MT_TX_ALC_CFG_0			0x13b0
488*4882a593Smuzhiyun #define MT_TX_ALC_CFG_0_CH_INIT_0	GENMASK(5, 0)
489*4882a593Smuzhiyun #define MT_TX_ALC_CFG_0_CH_INIT_1	GENMASK(13, 8)
490*4882a593Smuzhiyun #define MT_TX_ALC_CFG_0_LIMIT_0		GENMASK(21, 16)
491*4882a593Smuzhiyun #define MT_TX_ALC_CFG_0_LIMIT_1		GENMASK(29, 24)
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun #define MT_TX_ALC_CFG_1			0x13b4
494*4882a593Smuzhiyun #define MT_TX_ALC_CFG_1_TEMP_COMP	GENMASK(5, 0)
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun #define MT_TX_ALC_CFG_2			0x13a8
497*4882a593Smuzhiyun #define MT_TX_ALC_CFG_2_TEMP_COMP	GENMASK(5, 0)
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun #define MT_TX_ALC_CFG_3			0x13ac
500*4882a593Smuzhiyun #define MT_TX_ALC_CFG_4			0x13c0
501*4882a593Smuzhiyun #define MT_TX_ALC_CFG_4_LOWGAIN_CH_EN	BIT(31)
502*4882a593Smuzhiyun #define MT_TX0_BB_GAIN_ATTEN		0x13c0 /* MT76x0 */
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun #define MT_TX_ALC_VGA3			0x13c8
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun #define MT_TX_PROT_CFG6			0x13e0
507*4882a593Smuzhiyun #define MT_TX_PROT_CFG7			0x13e4
508*4882a593Smuzhiyun #define MT_TX_PROT_CFG8			0x13e8
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun #define MT_PIFS_TX_CFG			0x13ec
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun #define MT_RX_FILTR_CFG			0x1400
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_CRC_ERR		BIT(0)
515*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_PHY_ERR		BIT(1)
516*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_PROMISC		BIT(2)
517*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_OTHER_BSS	BIT(3)
518*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_VER_ERR		BIT(4)
519*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_MCAST		BIT(5)
520*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_BCAST		BIT(6)
521*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_DUP		BIT(7)
522*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_CFACK		BIT(8)
523*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_CFEND		BIT(9)
524*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_ACK		BIT(10)
525*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_CTS		BIT(11)
526*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_RTS		BIT(12)
527*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_PSPOLL		BIT(13)
528*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_BA		BIT(14)
529*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_BAR		BIT(15)
530*4882a593Smuzhiyun #define MT_RX_FILTR_CFG_CTRL_RSV	BIT(16)
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun #define MT_AUTO_RSP_CFG			0x1404
533*4882a593Smuzhiyun #define MT_AUTO_RSP_EN			BIT(0)
534*4882a593Smuzhiyun #define MT_AUTO_RSP_PREAMB_SHORT	BIT(4)
535*4882a593Smuzhiyun #define MT_LEGACY_BASIC_RATE		0x1408
536*4882a593Smuzhiyun #define MT_HT_BASIC_RATE		0x140c
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun #define MT_HT_CTRL_CFG			0x1410
539*4882a593Smuzhiyun #define MT_RX_PARSER_CFG		0x1418
540*4882a593Smuzhiyun #define MT_RX_PARSER_RX_SET_NAV_ALL	BIT(0)
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun #define MT_EXT_CCA_CFG			0x141c
543*4882a593Smuzhiyun #define MT_EXT_CCA_CFG_CCA0		GENMASK(1, 0)
544*4882a593Smuzhiyun #define MT_EXT_CCA_CFG_CCA1		GENMASK(3, 2)
545*4882a593Smuzhiyun #define MT_EXT_CCA_CFG_CCA2		GENMASK(5, 4)
546*4882a593Smuzhiyun #define MT_EXT_CCA_CFG_CCA3		GENMASK(7, 6)
547*4882a593Smuzhiyun #define MT_EXT_CCA_CFG_CCA_MASK		GENMASK(11, 8)
548*4882a593Smuzhiyun #define MT_EXT_CCA_CFG_ED_CCA_MASK	GENMASK(15, 12)
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun #define MT_TX_SW_CFG3			0x1478
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun #define MT_PN_PAD_MODE			0x150c
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun #define MT_TXOP_HLDR_ET			0x1608
555*4882a593Smuzhiyun #define MT_TXOP_HLDR_TX40M_BLK_EN	BIT(1)
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun #define MT_PROT_AUTO_TX_CFG		0x1648
558*4882a593Smuzhiyun #define MT_PROT_AUTO_TX_CFG_PROT_PADJ	GENMASK(11, 8)
559*4882a593Smuzhiyun #define MT_PROT_AUTO_TX_CFG_AUTO_PADJ	GENMASK(27, 24)
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun #define MT_RX_STAT_0			0x1700
562*4882a593Smuzhiyun #define MT_RX_STAT_0_CRC_ERRORS		GENMASK(15, 0)
563*4882a593Smuzhiyun #define MT_RX_STAT_0_PHY_ERRORS		GENMASK(31, 16)
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun #define MT_RX_STAT_1			0x1704
566*4882a593Smuzhiyun #define MT_RX_STAT_1_CCA_ERRORS		GENMASK(15, 0)
567*4882a593Smuzhiyun #define MT_RX_STAT_1_PLCP_ERRORS	GENMASK(31, 16)
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun #define MT_RX_STAT_2			0x1708
570*4882a593Smuzhiyun #define MT_RX_STAT_2_DUP_ERRORS		GENMASK(15, 0)
571*4882a593Smuzhiyun #define MT_RX_STAT_2_OVERFLOW_ERRORS	GENMASK(31, 16)
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun #define MT_TX_STA_0			0x170c
574*4882a593Smuzhiyun #define MT_TX_STA_1			0x1710
575*4882a593Smuzhiyun #define MT_TX_STA_2			0x1714
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #define MT_TX_STAT_FIFO			0x1718
578*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_VALID		BIT(0)
579*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_SUCCESS		BIT(5)
580*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_AGGR		BIT(6)
581*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_ACKREQ		BIT(7)
582*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_WCID		GENMASK(15, 8)
583*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_RATE		GENMASK(31, 16)
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun #define MT_TX_AGG_STAT			0x171c
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun #define MT_TX_AGG_CNT_BASE0		0x1720
588*4882a593Smuzhiyun #define MT_MPDU_DENSITY_CNT		0x1740
589*4882a593Smuzhiyun #define MT_TX_AGG_CNT_BASE1		0x174c
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun #define MT_TX_AGG_CNT(_id)		((_id) < 8 ?			\
592*4882a593Smuzhiyun 					 MT_TX_AGG_CNT_BASE0 + ((_id) << 2) : \
593*4882a593Smuzhiyun 					 MT_TX_AGG_CNT_BASE1 + (((_id) - 8) << 2))
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_EXT		0x1798
596*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_EXT_RETRY	GENMASK(7, 0)
597*4882a593Smuzhiyun #define MT_TX_STAT_FIFO_EXT_PKTID	GENMASK(15, 8)
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun #define MT_WCID_TX_RATE_BASE		0x1c00
600*4882a593Smuzhiyun #define MT_WCID_TX_RATE(_i)		(MT_WCID_TX_RATE_BASE + ((_i) << 3))
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun #define MT_BBP_CORE_BASE		0x2000
603*4882a593Smuzhiyun #define MT_BBP_IBI_BASE			0x2100
604*4882a593Smuzhiyun #define MT_BBP_AGC_BASE			0x2300
605*4882a593Smuzhiyun #define MT_BBP_TXC_BASE			0x2400
606*4882a593Smuzhiyun #define MT_BBP_RXC_BASE			0x2500
607*4882a593Smuzhiyun #define MT_BBP_TXO_BASE			0x2600
608*4882a593Smuzhiyun #define MT_BBP_TXBE_BASE		0x2700
609*4882a593Smuzhiyun #define MT_BBP_RXFE_BASE		0x2800
610*4882a593Smuzhiyun #define MT_BBP_RXO_BASE			0x2900
611*4882a593Smuzhiyun #define MT_BBP_DFS_BASE			0x2a00
612*4882a593Smuzhiyun #define MT_BBP_TR_BASE			0x2b00
613*4882a593Smuzhiyun #define MT_BBP_CAL_BASE			0x2c00
614*4882a593Smuzhiyun #define MT_BBP_DSC_BASE			0x2e00
615*4882a593Smuzhiyun #define MT_BBP_PFMU_BASE		0x2f00
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun #define MT_BBP(_type, _n)		(MT_BBP_##_type##_BASE + ((_n) << 2))
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun #define MT_BBP_CORE_R1_BW		GENMASK(4, 3)
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun #define MT_BBP_AGC_R0_CTRL_CHAN		GENMASK(9, 8)
622*4882a593Smuzhiyun #define MT_BBP_AGC_R0_BW		GENMASK(14, 12)
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun /* AGC, R4/R5 */
625*4882a593Smuzhiyun #define MT_BBP_AGC_LNA_HIGH_GAIN	GENMASK(21, 16)
626*4882a593Smuzhiyun #define MT_BBP_AGC_LNA_MID_GAIN		GENMASK(13, 8)
627*4882a593Smuzhiyun #define MT_BBP_AGC_LNA_LOW_GAIN		GENMASK(5, 0)
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun /* AGC, R6/R7 */
630*4882a593Smuzhiyun #define MT_BBP_AGC_LNA_ULOW_GAIN	GENMASK(5, 0)
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun /* AGC, R8/R9 */
633*4882a593Smuzhiyun #define MT_BBP_AGC_LNA_GAIN_MODE	GENMASK(7, 6)
634*4882a593Smuzhiyun #define MT_BBP_AGC_GAIN			GENMASK(14, 8)
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun #define MT_BBP_AGC20_RSSI0		GENMASK(7, 0)
637*4882a593Smuzhiyun #define MT_BBP_AGC20_RSSI1		GENMASK(15, 8)
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun #define MT_BBP_TXBE_R0_CTRL_CHAN	GENMASK(1, 0)
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun #define MT_WCID_ADDR_BASE		0x1800
642*4882a593Smuzhiyun #define MT_WCID_ADDR(_n)		(MT_WCID_ADDR_BASE + (_n) * 8)
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun #define MT_SRAM_BASE			0x4000
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun #define MT_WCID_KEY_BASE		0x8000
647*4882a593Smuzhiyun #define MT_WCID_KEY(_n)			(MT_WCID_KEY_BASE + (_n) * 32)
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun #define MT_WCID_IV_BASE			0xa000
650*4882a593Smuzhiyun #define MT_WCID_IV(_n)			(MT_WCID_IV_BASE + (_n) * 8)
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun #define MT_WCID_ATTR_BASE		0xa800
653*4882a593Smuzhiyun #define MT_WCID_ATTR(_n)		(MT_WCID_ATTR_BASE + (_n) * 4)
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun #define MT_WCID_ATTR_PAIRWISE		BIT(0)
656*4882a593Smuzhiyun #define MT_WCID_ATTR_PKEY_MODE		GENMASK(3, 1)
657*4882a593Smuzhiyun #define MT_WCID_ATTR_BSS_IDX		GENMASK(6, 4)
658*4882a593Smuzhiyun #define MT_WCID_ATTR_RXWI_UDF		GENMASK(9, 7)
659*4882a593Smuzhiyun #define MT_WCID_ATTR_PKEY_MODE_EXT	BIT(10)
660*4882a593Smuzhiyun #define MT_WCID_ATTR_BSS_IDX_EXT	BIT(11)
661*4882a593Smuzhiyun #define MT_WCID_ATTR_WAPI_MCBC		BIT(15)
662*4882a593Smuzhiyun #define MT_WCID_ATTR_WAPI_KEYID		GENMASK(31, 24)
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun #define MT_SKEY_BASE_0			0xac00
665*4882a593Smuzhiyun #define MT_SKEY_BASE_1			0xb400
666*4882a593Smuzhiyun #define MT_SKEY_0(_bss, _idx)		(MT_SKEY_BASE_0 + (4 * (_bss) + (_idx)) * 32)
667*4882a593Smuzhiyun #define MT_SKEY_1(_bss, _idx)		(MT_SKEY_BASE_1 + (4 * ((_bss) & 7) + (_idx)) * 32)
668*4882a593Smuzhiyun #define MT_SKEY(_bss, _idx)		(((_bss) & 8) ? MT_SKEY_1(_bss, _idx) : MT_SKEY_0(_bss, _idx))
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun #define MT_SKEY_MODE_BASE_0		0xb000
671*4882a593Smuzhiyun #define MT_SKEY_MODE_BASE_1		0xb3f0
672*4882a593Smuzhiyun #define MT_SKEY_MODE_0(_bss)		(MT_SKEY_MODE_BASE_0 + (((_bss) / 2) << 2))
673*4882a593Smuzhiyun #define MT_SKEY_MODE_1(_bss)		(MT_SKEY_MODE_BASE_1 + ((((_bss) & 7) / 2) << 2))
674*4882a593Smuzhiyun #define MT_SKEY_MODE(_bss)		(((_bss) & 8) ? MT_SKEY_MODE_1(_bss) : MT_SKEY_MODE_0(_bss))
675*4882a593Smuzhiyun #define MT_SKEY_MODE_MASK		GENMASK(3, 0)
676*4882a593Smuzhiyun #define MT_SKEY_MODE_SHIFT(_bss, _idx)	(4 * ((_idx) + 4 * ((_bss) & 1)))
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun #define MT_BEACON_BASE			0xc000
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun #define MT_TEMP_SENSOR			0x1d000
681*4882a593Smuzhiyun #define MT_TEMP_SENSOR_VAL		GENMASK(6, 0)
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun struct mt76_wcid_addr {
684*4882a593Smuzhiyun 	u8 macaddr[6];
685*4882a593Smuzhiyun 	__le16 ba_mask;
686*4882a593Smuzhiyun } __packed __aligned(4);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun struct mt76_wcid_key {
689*4882a593Smuzhiyun 	u8 key[16];
690*4882a593Smuzhiyun 	u8 tx_mic[8];
691*4882a593Smuzhiyun 	u8 rx_mic[8];
692*4882a593Smuzhiyun } __packed __aligned(4);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun enum mt76x02_cipher_type {
695*4882a593Smuzhiyun 	MT_CIPHER_NONE,
696*4882a593Smuzhiyun 	MT_CIPHER_WEP40,
697*4882a593Smuzhiyun 	MT_CIPHER_WEP104,
698*4882a593Smuzhiyun 	MT_CIPHER_TKIP,
699*4882a593Smuzhiyun 	MT_CIPHER_AES_CCMP,
700*4882a593Smuzhiyun 	MT_CIPHER_CKIP40,
701*4882a593Smuzhiyun 	MT_CIPHER_CKIP104,
702*4882a593Smuzhiyun 	MT_CIPHER_CKIP128,
703*4882a593Smuzhiyun 	MT_CIPHER_WAPI,
704*4882a593Smuzhiyun };
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun #endif
707